emulate.c 109.3 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
27

28
#include "x86.h"
29
#include "tss.h"
30

31 32 33
/*
 * Operand types
 */
34 35 36 37 38 39 40 41 42
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
43 44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
#define OpImm             12ull  /* Sign extended immediate */
47 48 49 50 51 52 53
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
54 55 56 57 58 59
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
60
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
61 62

#define OpBits             5  /* Width of operand field */
63
#define OpMask             ((1ull << OpBits) - 1)
64

A
Avi Kivity 已提交
65 66 67 68 69 70 71 72 73 74
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
75
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
76
/* Destination operand type. */
77 78 79 80 81 82 83 84 85 86
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
87
/* Source operand type. */
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
#define SrcDX       (OpDX << SrcShift)
105
#define SrcMem8     (OpMem8 << SrcShift)
106
#define SrcMask     (OpMask << SrcShift)
107 108 109 110 111 112 113 114 115 116
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
#define Sse         (1<<18)     /* SSE Vector instruction */
117 118 119 120
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
121
/* Misc flags */
122
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
123
#define VendorSpecific (1<<22) /* Vendor specific instruction */
124
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
125
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
126
#define Undefined   (1<<25) /* No Such Instruction */
127
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
128
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
129
#define No64	    (1<<28)
130
#define PageTable   (1 << 29)   /* instruction used to write page table */
131
/* Source 2 operand type */
132
#define Src2Shift   (30)
133 134 135 136 137
#define Src2None    (OpNone << Src2Shift)
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
138 139 140 141 142 143
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
144
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
145

146 147 148 149 150 151 152 153
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
154

155
struct opcode {
156 157
	u64 flags : 56;
	u64 intercept : 8;
158
	union {
159
		int (*execute)(struct x86_emulate_ctxt *ctxt);
160 161
		struct opcode *group;
		struct group_dual *gdual;
162
		struct gprefix *gprefix;
163
	} u;
164
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
165 166 167 168 169
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
170 171
};

172 173 174 175 176 177 178
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

A
Avi Kivity 已提交
179
/* EFLAGS bit definitions. */
180 181 182 183
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
184 185
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
186 187
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
188 189
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
190
#define EFLG_IF (1<<9)
191
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
192 193 194 195 196 197
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

198 199 200
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

A
Avi Kivity 已提交
201 202 203 204 205 206 207
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

208
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
209 210 211 212 213 214 215 216 217 218 219 220 221 222
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
223 224 225 226 227 228 229 230 231 232 233 234 235 236 237
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
238 239 240 241 242 243 244 245 246

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

247 248 249 250 251 252
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

253
#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
254 255 256 257 258
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
259 260
			: "=m" ((ctxt)->eflags),			\
			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
261
			  "=&r" (_tmp)					\
262
			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
263
	} while (0)
264 265


A
Avi Kivity 已提交
266
/* Raw emulation: instruction has two explicit operands. */
267
#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
268 269 270
	do {								\
		unsigned long _tmp;					\
									\
271
		switch ((ctxt)->dst.bytes) {				\
272
		case 2:							\
273
			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
274 275
			break;						\
		case 4:							\
276
			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
277 278
			break;						\
		case 8:							\
279
			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
280 281
			break;						\
		}							\
A
Avi Kivity 已提交
282 283
	} while (0)

284
#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
A
Avi Kivity 已提交
285
	do {								     \
286
		unsigned long _tmp;					     \
287
		switch ((ctxt)->dst.bytes) {				     \
A
Avi Kivity 已提交
288
		case 1:							     \
289
			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
A
Avi Kivity 已提交
290 291
			break;						     \
		default:						     \
292
			__emulate_2op_nobyte(ctxt, _op,			     \
A
Avi Kivity 已提交
293 294 295 296 297 298
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
299 300
#define emulate_2op_SrcB(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
A
Avi Kivity 已提交
301 302

/* Source operand is byte, word, long or quad sized. */
303 304
#define emulate_2op_SrcV(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
305 306

/* Source operand is word, long or quad sized. */
307 308
#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
309

310
/* Instruction has three operands and one operand is stored in ECX register */
311
#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
312 313
	do {								\
		unsigned long _tmp;					\
314 315 316
		_type _clv  = (ctxt)->src2.val;				\
		_type _srcv = (ctxt)->src.val;				\
		_type _dstv = (ctxt)->dst.val;				\
317 318 319 320 321
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
322
			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
323 324 325
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
326 327 328
		(ctxt)->src2.val  = (unsigned long) _clv;		\
		(ctxt)->src2.val = (unsigned long) _srcv;		\
		(ctxt)->dst.val = (unsigned long) _dstv;		\
329 330
	} while (0)

331
#define emulate_2op_cl(ctxt, _op)					\
332
	do {								\
333
		switch ((ctxt)->dst.bytes) {				\
334
		case 2:							\
335
			__emulate_2op_cl(ctxt, _op, "w", u16);		\
336 337
			break;						\
		case 4:							\
338
			__emulate_2op_cl(ctxt, _op, "l", u32);		\
339 340
			break;						\
		case 8:							\
341
			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
342 343
			break;						\
		}							\
344 345
	} while (0)

346
#define __emulate_1op(ctxt, _op, _suffix)				\
A
Avi Kivity 已提交
347 348 349
	do {								\
		unsigned long _tmp;					\
									\
350 351 352 353
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
354
			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
355 356 357 358 359
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
360
#define emulate_1op(ctxt, _op)						\
361
	do {								\
362 363 364 365 366
		switch ((ctxt)->dst.bytes) {				\
		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
A
Avi Kivity 已提交
367 368 369
		}							\
	} while (0)

370
#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
371 372
	do {								\
		unsigned long _tmp;					\
373 374
		ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX];		\
		ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX];		\
375 376 377 378 379 380 381 382 383 384 385 386
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
387 388 389 390
			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
			: "i" (EFLAGS_MASK), "m" ((ctxt)->src.val),	\
			  "a" (*rax), "d" (*rdx));			\
391 392
	} while (0)

393
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
394
#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
395
	do {								\
396
		switch((ctxt)->src.bytes) {				\
397
		case 1:							\
398
			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
399 400
			break;						\
		case 2:							\
401
			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
402 403
			break;						\
		case 4:							\
404
			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
405 406
			break;						\
		case 8: ON64(						\
407
			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
408 409 410 411
			break;						\
		}							\
	} while (0)

412 413 414 415 416 417
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
418 419 420 421 422 423 424 425
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
426 427 428
		.next_rip   = ctxt->eip,
	};

429
	return ctxt->ops->intercept(ctxt, &info, stage);
430 431
}

432
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
433
{
434
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
435 436
}

A
Avi Kivity 已提交
437
/* Access/update address held in a register, based on addressing mode. */
438
static inline unsigned long
439
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
440
{
441
	if (ctxt->ad_bytes == sizeof(unsigned long))
442 443
		return reg;
	else
444
		return reg & ad_mask(ctxt);
445 446 447
}

static inline unsigned long
448
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
449
{
450
	return address_mask(ctxt, reg);
451 452
}

453
static inline void
454
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
455
{
456
	if (ctxt->ad_bytes == sizeof(unsigned long))
457 458
		*reg += inc;
	else
459
		*reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
460
}
A
Avi Kivity 已提交
461

462
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
463
{
464
	register_address_increment(ctxt, &ctxt->_eip, rel);
465
}
466

467 468 469 470 471 472 473
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

474
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
475
{
476 477
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
478 479
}

480
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
481 482 483 484
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

485
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
486 487
}

488
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
489
{
490
	if (!ctxt->has_seg_override)
491 492
		return 0;

493
	return ctxt->seg_override;
494 495
}

496 497
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
498
{
499 500 501
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
502
	return X86EMUL_PROPAGATE_FAULT;
503 504
}

505 506 507 508 509
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

510
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
511
{
512
	return emulate_exception(ctxt, GP_VECTOR, err, true);
513 514
}

515 516 517 518 519
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

520
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
521
{
522
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
523 524
}

525
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
526
{
527
	return emulate_exception(ctxt, TS_VECTOR, err, true);
528 529
}

530 531
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
532
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
533 534
}

A
Avi Kivity 已提交
535 536 537 538 539
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

560
static int __linearize(struct x86_emulate_ctxt *ctxt,
561
		     struct segmented_address addr,
562
		     unsigned size, bool write, bool fetch,
563 564
		     ulong *linear)
{
565 566
	struct desc_struct desc;
	bool usable;
567
	ulong la;
568
	u32 lim;
569
	u16 sel;
570
	unsigned cpl, rpl;
571

572
	la = seg_base(ctxt, addr.seg) + addr.ea;
573 574 575 576 577 578 579 580
	switch (ctxt->mode) {
	case X86EMUL_MODE_REAL:
		break;
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
581 582
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
583 584 585 586 587 588
		if (!usable)
			goto bad;
		/* code segment or read-only data segment */
		if (((desc.type & 8) || !(desc.type & 2)) && write)
			goto bad;
		/* unreadable code segment */
589
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
590 591 592 593 594 595 596 597 598 599 600 601 602 603
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
			/* exapand-down segment */
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
604
		cpl = ctxt->ops->cpl(ctxt);
605
		rpl = sel & 3;
606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
		cpl = max(cpl, rpl);
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
622
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
623 624 625
		la &= (u32)-1;
	*linear = la;
	return X86EMUL_CONTINUE;
626 627 628 629 630
bad:
	if (addr.seg == VCPU_SREG_SS)
		return emulate_ss(ctxt, addr.seg);
	else
		return emulate_gp(ctxt, addr.seg);
631 632
}

633 634 635 636 637 638 639 640 641
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


642 643 644 645 646
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
647 648 649
	int rc;
	ulong linear;

650
	rc = linearize(ctxt, addr, size, false, &linear);
651 652
	if (rc != X86EMUL_CONTINUE)
		return rc;
653
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
654 655
}

656 657 658 659 660 661 662 663
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
664
{
665
	struct fetch_cache *fc = &ctxt->fetch;
666
	int rc;
667
	int size, cur_size;
668

669
	if (ctxt->_eip == fc->end) {
670
		unsigned long linear;
671 672
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
673
		cur_size = fc->end - fc->start;
674 675
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
676
		rc = __linearize(ctxt, addr, size, false, true, &linear);
677
		if (unlikely(rc != X86EMUL_CONTINUE))
678
			return rc;
679 680
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
681
		if (unlikely(rc != X86EMUL_CONTINUE))
682
			return rc;
683
		fc->end += size;
684
	}
685 686
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
687
	return X86EMUL_CONTINUE;
688 689 690
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
691
			 void *dest, unsigned size)
692
{
693
	int rc;
694

695
	/* x86 instructions are limited to 15 bytes. */
696
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
697
		return X86EMUL_UNHANDLEABLE;
698
	while (size--) {
699
		rc = do_insn_fetch_byte(ctxt, dest++);
700
		if (rc != X86EMUL_CONTINUE)
701 702
			return rc;
	}
703
	return X86EMUL_CONTINUE;
704 705
}

706
/* Fetch next part of the instruction being emulated. */
707
#define insn_fetch(_type, _ctxt)					\
708
({	unsigned long _x;						\
709
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
710 711 712 713 714
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

715 716
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
717 718 719 720
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

721 722 723 724 725 726 727
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
static void *decode_register(u8 modrm_reg, unsigned long *regs,
			     int highbyte_regs)
A
Avi Kivity 已提交
728 729 730 731 732 733 734 735 736 737
{
	void *p;

	p = &regs[modrm_reg];
	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
		p = (unsigned char *)&regs[modrm_reg & 3] + 1;
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
738
			   struct segmented_address addr,
A
Avi Kivity 已提交
739 740 741 742 743 744 745
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
746
	rc = segmented_read_std(ctxt, addr, size, 2);
747
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
748
		return rc;
749
	addr.ea += 2;
750
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
751 752 753
	return rc;
}

754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
#ifdef CONFIG_X86_64
	case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
#ifdef CONFIG_X86_64
	case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
				    struct operand *op,
864 865
				    int inhibit_bytereg)
{
866 867
	unsigned reg = ctxt->modrm_reg;
	int highbyte_regs = ctxt->rex_prefix == 0;
868

869 870
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
871

872
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
873 874 875 876 877 878 879
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}

880
	op->type = OP_REG;
881 882
	if ((ctxt->d & ByteOp) && !inhibit_bytereg) {
		op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
883 884
		op->bytes = 1;
	} else {
885 886
		op->addr.reg = decode_register(reg, ctxt->regs, 0);
		op->bytes = ctxt->op_bytes;
887
	}
888
	fetch_register_operand(op);
889 890 891
	op->orig_val = op->val;
}

892
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
893
			struct operand *op)
894 895
{
	u8 sib;
896
	int index_reg = 0, base_reg = 0, scale;
897
	int rc = X86EMUL_CONTINUE;
898
	ulong modrm_ea = 0;
899

900 901 902 903
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
904 905
	}

906
	ctxt->modrm = insn_fetch(u8, ctxt);
907 908 909 910
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
911

912
	if (ctxt->modrm_mod == 3) {
913
		op->type = OP_REG;
914 915 916 917
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.reg = decode_register(ctxt->modrm_rm,
					       ctxt->regs, ctxt->d & ByteOp);
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
918 919
			op->type = OP_XMM;
			op->bytes = 16;
920 921
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
922 923
			return rc;
		}
924
		fetch_register_operand(op);
925 926 927
		return rc;
	}

928 929
	op->type = OP_MEM;

930 931 932 933 934
	if (ctxt->ad_bytes == 2) {
		unsigned bx = ctxt->regs[VCPU_REGS_RBX];
		unsigned bp = ctxt->regs[VCPU_REGS_RBP];
		unsigned si = ctxt->regs[VCPU_REGS_RSI];
		unsigned di = ctxt->regs[VCPU_REGS_RDI];
935 936

		/* 16-bit ModR/M decode. */
937
		switch (ctxt->modrm_mod) {
938
		case 0:
939
			if (ctxt->modrm_rm == 6)
940
				modrm_ea += insn_fetch(u16, ctxt);
941 942
			break;
		case 1:
943
			modrm_ea += insn_fetch(s8, ctxt);
944 945
			break;
		case 2:
946
			modrm_ea += insn_fetch(u16, ctxt);
947 948
			break;
		}
949
		switch (ctxt->modrm_rm) {
950
		case 0:
951
			modrm_ea += bx + si;
952 953
			break;
		case 1:
954
			modrm_ea += bx + di;
955 956
			break;
		case 2:
957
			modrm_ea += bp + si;
958 959
			break;
		case 3:
960
			modrm_ea += bp + di;
961 962
			break;
		case 4:
963
			modrm_ea += si;
964 965
			break;
		case 5:
966
			modrm_ea += di;
967 968
			break;
		case 6:
969
			if (ctxt->modrm_mod != 0)
970
				modrm_ea += bp;
971 972
			break;
		case 7:
973
			modrm_ea += bx;
974 975
			break;
		}
976 977 978
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
979
		modrm_ea = (u16)modrm_ea;
980 981
	} else {
		/* 32/64-bit ModR/M decode. */
982
		if ((ctxt->modrm_rm & 7) == 4) {
983
			sib = insn_fetch(u8, ctxt);
984 985 986 987
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

988
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
989
				modrm_ea += insn_fetch(s32, ctxt);
990
			else
991
				modrm_ea += ctxt->regs[base_reg];
992
			if (index_reg != 4)
993 994
				modrm_ea += ctxt->regs[index_reg] << scale;
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
995
			if (ctxt->mode == X86EMUL_MODE_PROT64)
996
				ctxt->rip_relative = 1;
997
		} else
998 999
			modrm_ea += ctxt->regs[ctxt->modrm_rm];
		switch (ctxt->modrm_mod) {
1000
		case 0:
1001
			if (ctxt->modrm_rm == 5)
1002
				modrm_ea += insn_fetch(s32, ctxt);
1003 1004
			break;
		case 1:
1005
			modrm_ea += insn_fetch(s8, ctxt);
1006 1007
			break;
		case 2:
1008
			modrm_ea += insn_fetch(s32, ctxt);
1009 1010 1011
			break;
		}
	}
1012
	op->addr.mem.ea = modrm_ea;
1013 1014 1015 1016 1017
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1018
		      struct operand *op)
1019
{
1020
	int rc = X86EMUL_CONTINUE;
1021

1022
	op->type = OP_MEM;
1023
	switch (ctxt->ad_bytes) {
1024
	case 2:
1025
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1026 1027
		break;
	case 4:
1028
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1029 1030
		break;
	case 8:
1031
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1032 1033 1034 1035 1036 1037
		break;
	}
done:
	return rc;
}

1038
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1039
{
1040
	long sv = 0, mask;
1041

1042 1043
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1044

1045 1046 1047 1048
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1049

1050
		ctxt->dst.addr.mem.ea += (sv >> 3);
1051
	}
1052 1053

	/* only subword offset */
1054
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1055 1056
}

1057 1058
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1059
{
1060
	int rc;
1061
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1062

1063 1064 1065 1066 1067
	while (size) {
		int n = min(size, 8u);
		size -= n;
		if (mc->pos < mc->end)
			goto read_cached;
1068

1069 1070
		rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
					      &ctxt->exception);
1071 1072 1073
		if (rc != X86EMUL_CONTINUE)
			return rc;
		mc->end += n;
A
Avi Kivity 已提交
1074

1075 1076 1077 1078 1079
	read_cached:
		memcpy(dest, mc->data + mc->pos, n);
		mc->pos += n;
		dest += n;
		addr += n;
A
Avi Kivity 已提交
1080
	}
1081 1082
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1083

1084 1085 1086 1087 1088
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1089 1090 1091
	int rc;
	ulong linear;

1092
	rc = linearize(ctxt, addr, size, false, &linear);
1093 1094
	if (rc != X86EMUL_CONTINUE)
		return rc;
1095
	return read_emulated(ctxt, linear, data, size);
1096 1097 1098 1099 1100 1101 1102
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1103 1104 1105
	int rc;
	ulong linear;

1106
	rc = linearize(ctxt, addr, size, true, &linear);
1107 1108
	if (rc != X86EMUL_CONTINUE)
		return rc;
1109 1110
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1111 1112 1113 1114 1115 1116 1117
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1118 1119 1120
	int rc;
	ulong linear;

1121
	rc = linearize(ctxt, addr, size, true, &linear);
1122 1123
	if (rc != X86EMUL_CONTINUE)
		return rc;
1124 1125
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1126 1127
}

1128 1129 1130 1131
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1132
	struct read_cache *rc = &ctxt->io_read;
1133

1134 1135
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1136 1137
		unsigned int count = ctxt->rep_prefix ?
			address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
1138
		in_page = (ctxt->eflags & EFLG_DF) ?
1139 1140
			offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
			PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
1141 1142 1143 1144 1145
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1146
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1147 1148
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1149 1150
	}

1151 1152 1153 1154
	memcpy(dest, rc->data + rc->pos, size);
	rc->pos += size;
	return 1;
}
A
Avi Kivity 已提交
1155

1156 1157 1158
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1159 1160
	struct x86_emulate_ops *ops = ctxt->ops;

1161 1162
	if (selector & 1 << 2) {
		struct desc_struct desc;
1163 1164
		u16 sel;

1165
		memset (dt, 0, sizeof *dt);
1166
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1167
			return;
1168

1169 1170 1171
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1172
		ops->get_gdt(ctxt, dt);
1173
}
1174

1175 1176 1177 1178 1179 1180 1181
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1182

1183
	get_descriptor_table_ptr(ctxt, selector, &dt);
1184

1185 1186
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1187

1188 1189 1190
	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1191
}
1192

1193 1194 1195 1196 1197 1198 1199
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1200

1201
	get_descriptor_table_ptr(ctxt, selector, &dt);
1202

1203 1204
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1205

1206
	addr = dt.address + index * 8;
1207 1208
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1209
}
1210

1211
/* Does not support long mode */
1212 1213 1214 1215 1216 1217 1218 1219 1220
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	struct desc_struct seg_desc;
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
	int ret;
1221

1222
	memset(&seg_desc, 0, sizeof seg_desc);
1223

1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		goto load;
	}

	/* NULL selector is not valid for TR, CS and SS */
	if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1247
	ret = read_segment_descriptor(ctxt, selector, &seg_desc);
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

	/* can't load system descriptor into segment selecor */
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	rpl = selector & 3;
	dpl = seg_desc.dpl;
1265
	cpl = ctxt->ops->cpl(ctxt);
1266 1267 1268 1269 1270 1271 1272 1273 1274

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1275
		break;
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1291
		break;
1292 1293 1294 1295 1296 1297 1298 1299 1300
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1301
		/*
1302 1303 1304
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1305
		 */
1306 1307 1308 1309
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1310
		break;
1311 1312 1313 1314 1315
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1316
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1317 1318 1319 1320
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1321
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1322 1323 1324 1325 1326 1327
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1347
static int writeback(struct x86_emulate_ctxt *ctxt)
1348 1349 1350
{
	int rc;

1351
	switch (ctxt->dst.type) {
1352
	case OP_REG:
1353
		write_register_operand(&ctxt->dst);
A
Avi Kivity 已提交
1354
		break;
1355
	case OP_MEM:
1356
		if (ctxt->lock_prefix)
1357
			rc = segmented_cmpxchg(ctxt,
1358 1359 1360 1361
					       ctxt->dst.addr.mem,
					       &ctxt->dst.orig_val,
					       &ctxt->dst.val,
					       ctxt->dst.bytes);
1362
		else
1363
			rc = segmented_write(ctxt,
1364 1365 1366
					     ctxt->dst.addr.mem,
					     &ctxt->dst.val,
					     ctxt->dst.bytes);
1367 1368
		if (rc != X86EMUL_CONTINUE)
			return rc;
1369
		break;
A
Avi Kivity 已提交
1370
	case OP_XMM:
1371
		write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
A
Avi Kivity 已提交
1372
		break;
1373 1374
	case OP_NONE:
		/* no writeback */
1375
		break;
1376
	default:
1377
		break;
A
Avi Kivity 已提交
1378
	}
1379 1380
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1381

1382
static int em_push(struct x86_emulate_ctxt *ctxt)
1383
{
1384
	struct segmented_address addr;
1385

1386 1387
	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
	addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
1388 1389 1390
	addr.seg = VCPU_SREG_SS;

	/* Disable writeback. */
1391 1392
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
1393
}
1394

1395 1396 1397 1398
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1399
	struct segmented_address addr;
1400

1401
	addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
1402
	addr.seg = VCPU_SREG_SS;
1403
	rc = segmented_read(ctxt, addr, dest, len);
1404 1405 1406
	if (rc != X86EMUL_CONTINUE)
		return rc;

1407
	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
1408
	return rc;
1409 1410
}

1411 1412
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1413
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1414 1415
}

1416
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1417
			void *dest, int len)
1418 1419
{
	int rc;
1420 1421
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1422
	int cpl = ctxt->ops->cpl(ctxt);
1423

1424
	rc = emulate_pop(ctxt, &val, len);
1425 1426
	if (rc != X86EMUL_CONTINUE)
		return rc;
1427

1428 1429
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1430

1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1441 1442
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1443 1444 1445 1446 1447
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1448
	}
1449 1450 1451 1452 1453

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1454 1455
}

1456 1457
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1458 1459 1460 1461
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1462 1463
}

1464
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1465
{
1466 1467
	int seg = ctxt->src2.val;

1468
	ctxt->src.val = get_segment_selector(ctxt, seg);
1469

1470
	return em_push(ctxt);
1471 1472
}

1473
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1474
{
1475
	int seg = ctxt->src2.val;
1476 1477
	unsigned long selector;
	int rc;
1478

1479
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1480 1481 1482
	if (rc != X86EMUL_CONTINUE)
		return rc;

1483
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1484
	return rc;
1485 1486
}

1487
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1488
{
1489
	unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
1490 1491
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1492

1493 1494
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1495
		(ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
1496

1497
		rc = em_push(ctxt);
1498 1499
		if (rc != X86EMUL_CONTINUE)
			return rc;
1500

1501
		++reg;
1502 1503
	}

1504
	return rc;
1505 1506
}

1507 1508
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1509
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1510 1511 1512
	return em_push(ctxt);
}

1513
static int em_popa(struct x86_emulate_ctxt *ctxt)
1514
{
1515 1516
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1517

1518 1519
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1520 1521
			register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
							ctxt->op_bytes);
1522 1523
			--reg;
		}
1524

1525
		rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
1526 1527 1528
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1529
	}
1530
	return rc;
1531 1532
}

1533
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1534
{
1535
	struct x86_emulate_ops *ops = ctxt->ops;
1536
	int rc;
1537 1538 1539 1540 1541 1542
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1543
	ctxt->src.val = ctxt->eflags;
1544
	rc = em_push(ctxt);
1545 1546
	if (rc != X86EMUL_CONTINUE)
		return rc;
1547 1548 1549

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1550
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1551
	rc = em_push(ctxt);
1552 1553
	if (rc != X86EMUL_CONTINUE)
		return rc;
1554

1555
	ctxt->src.val = ctxt->_eip;
1556
	rc = em_push(ctxt);
1557 1558 1559
	if (rc != X86EMUL_CONTINUE)
		return rc;

1560
	ops->get_idt(ctxt, &dt);
1561 1562 1563 1564

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1565
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1566 1567 1568
	if (rc != X86EMUL_CONTINUE)
		return rc;

1569
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1570 1571 1572
	if (rc != X86EMUL_CONTINUE)
		return rc;

1573
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1574 1575 1576
	if (rc != X86EMUL_CONTINUE)
		return rc;

1577
	ctxt->_eip = eip;
1578 1579 1580 1581

	return rc;
}

1582
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1583 1584 1585
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1586
		return emulate_int_real(ctxt, irq);
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1597
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1598
{
1599 1600 1601 1602 1603 1604 1605 1606
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1607

1608
	/* TODO: Add stack limit check */
1609

1610
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1611

1612 1613
	if (rc != X86EMUL_CONTINUE)
		return rc;
1614

1615 1616
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1617

1618
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1619

1620 1621
	if (rc != X86EMUL_CONTINUE)
		return rc;
1622

1623
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1624

1625 1626
	if (rc != X86EMUL_CONTINUE)
		return rc;
1627

1628
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1629

1630 1631
	if (rc != X86EMUL_CONTINUE)
		return rc;
1632

1633
	ctxt->_eip = temp_eip;
1634 1635


1636
	if (ctxt->op_bytes == 4)
1637
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1638
	else if (ctxt->op_bytes == 2) {
1639 1640
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1641
	}
1642 1643 1644 1645 1646

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1647 1648
}

1649
static int em_iret(struct x86_emulate_ctxt *ctxt)
1650
{
1651 1652
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1653
		return emulate_iret_real(ctxt);
1654 1655 1656 1657
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1658
	default:
1659 1660
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1661 1662 1663
	}
}

1664 1665 1666 1667 1668
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

1669
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1670

1671
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
1672 1673 1674
	if (rc != X86EMUL_CONTINUE)
		return rc;

1675 1676
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
1677 1678 1679
	return X86EMUL_CONTINUE;
}

1680
static int em_grp2(struct x86_emulate_ctxt *ctxt)
1681
{
1682
	switch (ctxt->modrm_reg) {
1683
	case 0:	/* rol */
1684
		emulate_2op_SrcB(ctxt, "rol");
1685 1686
		break;
	case 1:	/* ror */
1687
		emulate_2op_SrcB(ctxt, "ror");
1688 1689
		break;
	case 2:	/* rcl */
1690
		emulate_2op_SrcB(ctxt, "rcl");
1691 1692
		break;
	case 3:	/* rcr */
1693
		emulate_2op_SrcB(ctxt, "rcr");
1694 1695 1696
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
1697
		emulate_2op_SrcB(ctxt, "sal");
1698 1699
		break;
	case 5:	/* shr */
1700
		emulate_2op_SrcB(ctxt, "shr");
1701 1702
		break;
	case 7:	/* sar */
1703
		emulate_2op_SrcB(ctxt, "sar");
1704 1705
		break;
	}
1706
	return X86EMUL_CONTINUE;
1707 1708
}

1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
static int em_not(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = ~ctxt->dst.val;
	return X86EMUL_CONTINUE;
}

static int em_neg(struct x86_emulate_ctxt *ctxt)
{
	emulate_1op(ctxt, "neg");
	return X86EMUL_CONTINUE;
}

static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "mul", ex);
	return X86EMUL_CONTINUE;
}

static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "imul", ex);
	return X86EMUL_CONTINUE;
}

static int em_div_ex(struct x86_emulate_ctxt *ctxt)
1738
{
1739
	u8 de = 0;
1740

1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
	emulate_1op_rax_rdx(ctxt, "div", de);
	if (de)
		return emulate_de(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 de = 0;

	emulate_1op_rax_rdx(ctxt, "idiv", de);
1752 1753
	if (de)
		return emulate_de(ctxt);
1754
	return X86EMUL_CONTINUE;
1755 1756
}

1757
static int em_grp45(struct x86_emulate_ctxt *ctxt)
1758
{
1759
	int rc = X86EMUL_CONTINUE;
1760

1761
	switch (ctxt->modrm_reg) {
1762
	case 0:	/* inc */
1763
		emulate_1op(ctxt, "inc");
1764 1765
		break;
	case 1:	/* dec */
1766
		emulate_1op(ctxt, "dec");
1767
		break;
1768 1769
	case 2: /* call near abs */ {
		long int old_eip;
1770 1771 1772
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
1773
		rc = em_push(ctxt);
1774 1775
		break;
	}
1776
	case 4: /* jmp abs */
1777
		ctxt->_eip = ctxt->src.val;
1778
		break;
1779 1780 1781
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
1782
	case 6:	/* push */
1783
		rc = em_push(ctxt);
1784 1785
		break;
	}
1786
	return rc;
1787 1788
}

1789
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
1790
{
1791
	u64 old = ctxt->dst.orig_val64;
1792

1793 1794 1795 1796
	if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
	    ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
		ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
		ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
1797
		ctxt->eflags &= ~EFLG_ZF;
1798
	} else {
1799 1800
		ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
			(u32) ctxt->regs[VCPU_REGS_RBX];
1801

1802
		ctxt->eflags |= EFLG_ZF;
1803
	}
1804
	return X86EMUL_CONTINUE;
1805 1806
}

1807 1808
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
1809 1810 1811
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
1812 1813 1814
	return em_pop(ctxt);
}

1815
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
1816 1817 1818 1819
{
	int rc;
	unsigned long cs;

1820
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
1821
	if (rc != X86EMUL_CONTINUE)
1822
		return rc;
1823 1824 1825
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1826
	if (rc != X86EMUL_CONTINUE)
1827
		return rc;
1828
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1829 1830 1831
	return rc;
}

1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
	ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
	emulate_2op_SrcV(ctxt, "cmp");

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
		ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
	}
	return X86EMUL_CONTINUE;
}

1850
static int em_lseg(struct x86_emulate_ctxt *ctxt)
1851
{
1852
	int seg = ctxt->src2.val;
1853 1854 1855
	unsigned short sel;
	int rc;

1856
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1857

1858
	rc = load_segment_descriptor(ctxt, sel, seg);
1859 1860 1861
	if (rc != X86EMUL_CONTINUE)
		return rc;

1862
	ctxt->dst.val = ctxt->src.val;
1863 1864 1865
	return rc;
}

1866
static void
1867
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
1868
			struct desc_struct *cs, struct desc_struct *ss)
1869
{
1870 1871
	u16 selector;

1872
	memset(cs, 0, sizeof(struct desc_struct));
1873
	ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
1874
	memset(ss, 0, sizeof(struct desc_struct));
1875 1876

	cs->l = 0;		/* will be adjusted later */
1877
	set_desc_base(cs, 0);	/* flat segment */
1878
	cs->g = 1;		/* 4kb granularity */
1879
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
1880 1881 1882
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
1883 1884
	cs->p = 1;
	cs->d = 1;
1885

1886 1887
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
1888 1889 1890
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
1891
	ss->d = 1;		/* 32bit stack segment */
1892
	ss->dpl = 0;
1893
	ss->p = 1;
1894 1895
}

1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
	struct x86_emulate_ops *ops = ctxt->ops;
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
	if (ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx)) {
		/*
		 * Intel ("GenuineIntel")
		 * remark: Intel CPUs only support "syscall" in 64bit
		 * longmode. Also an 64bit guest with a
		 * 32bit compat-app running will #UD !! While this
		 * behaviour can be fixed (by emulating) into AMD
		 * response - CPUs of AMD can't behave like Intel.
		 */
		if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
		    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
		    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
			return false;

		/* AMD ("AuthenticAMD") */
		if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
		    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
		    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
			return true;

		/* AMD ("AMDisbetter!") */
		if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
		    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
		    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
			return true;
	}

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

1941
static int em_syscall(struct x86_emulate_ctxt *ctxt)
1942
{
1943
	struct x86_emulate_ops *ops = ctxt->ops;
1944
	struct desc_struct cs, ss;
1945
	u64 msr_data;
1946
	u16 cs_sel, ss_sel;
1947
	u64 efer = 0;
1948 1949

	/* syscall is not available in real mode */
1950
	if (ctxt->mode == X86EMUL_MODE_REAL ||
1951 1952
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
1953

1954 1955 1956
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

1957
	ops->get_msr(ctxt, MSR_EFER, &efer);
1958
	setup_syscalls_segments(ctxt, &cs, &ss);
1959

1960 1961 1962
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

1963
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
1964
	msr_data >>= 32;
1965 1966
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
1967

1968
	if (efer & EFER_LMA) {
1969
		cs.d = 0;
1970 1971
		cs.l = 1;
	}
1972 1973
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
1974

1975
	ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
1976
	if (efer & EFER_LMA) {
1977
#ifdef CONFIG_X86_64
1978
		ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
1979

1980
		ops->get_msr(ctxt,
1981 1982
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
1983
		ctxt->_eip = msr_data;
1984

1985
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
1986 1987 1988 1989
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
1990
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
1991
		ctxt->_eip = (u32)msr_data;
1992 1993 1994 1995

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

1996
	return X86EMUL_CONTINUE;
1997 1998
}

1999
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2000
{
2001
	struct x86_emulate_ops *ops = ctxt->ops;
2002
	struct desc_struct cs, ss;
2003
	u64 msr_data;
2004
	u16 cs_sel, ss_sel;
2005
	u64 efer = 0;
2006

2007
	ops->get_msr(ctxt, MSR_EFER, &efer);
2008
	/* inject #GP if in real mode */
2009 2010
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2011 2012 2013 2014

	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2015 2016
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2017

2018
	setup_syscalls_segments(ctxt, &cs, &ss);
2019

2020
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2021 2022
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2023 2024
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2025 2026
		break;
	case X86EMUL_MODE_PROT64:
2027 2028
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2029 2030 2031 2032
		break;
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2033 2034 2035 2036
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2037
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2038
		cs.d = 0;
2039 2040 2041
		cs.l = 1;
	}

2042 2043
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2044

2045
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2046
	ctxt->_eip = msr_data;
2047

2048
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2049
	ctxt->regs[VCPU_REGS_RSP] = msr_data;
2050

2051
	return X86EMUL_CONTINUE;
2052 2053
}

2054
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2055
{
2056
	struct x86_emulate_ops *ops = ctxt->ops;
2057
	struct desc_struct cs, ss;
2058 2059
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2060
	u16 cs_sel = 0, ss_sel = 0;
2061

2062 2063
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2064 2065
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2066

2067
	setup_syscalls_segments(ctxt, &cs, &ss);
2068

2069
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2070 2071 2072 2073 2074 2075
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2076
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2077 2078
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2079
		cs_sel = (u16)(msr_data + 16);
2080 2081
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2082
		ss_sel = (u16)(msr_data + 24);
2083 2084
		break;
	case X86EMUL_MODE_PROT64:
2085
		cs_sel = (u16)(msr_data + 32);
2086 2087
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2088 2089
		ss_sel = cs_sel + 8;
		cs.d = 0;
2090 2091 2092
		cs.l = 1;
		break;
	}
2093 2094
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2095

2096 2097
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2098

2099 2100
	ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
	ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
2101

2102
	return X86EMUL_CONTINUE;
2103 2104
}

2105
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2106 2107 2108 2109 2110 2111 2112
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2113
	return ctxt->ops->cpl(ctxt) > iopl;
2114 2115 2116 2117 2118
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2119
	struct x86_emulate_ops *ops = ctxt->ops;
2120
	struct desc_struct tr_seg;
2121
	u32 base3;
2122
	int r;
2123
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2124
	unsigned mask = (1 << len) - 1;
2125
	unsigned long base;
2126

2127
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2128
	if (!tr_seg.p)
2129
		return false;
2130
	if (desc_limit_scaled(&tr_seg) < 103)
2131
		return false;
2132 2133 2134 2135
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2136
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2137 2138
	if (r != X86EMUL_CONTINUE)
		return false;
2139
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2140
		return false;
2141
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2142 2143 2144 2145 2146 2147 2148 2149 2150 2151
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2152 2153 2154
	if (ctxt->perm_ok)
		return true;

2155 2156
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2157
			return false;
2158 2159 2160

	ctxt->perm_ok = true;

2161 2162 2163
	return true;
}

2164 2165 2166
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2167
	tss->ip = ctxt->_eip;
2168
	tss->flag = ctxt->eflags;
2169 2170 2171 2172 2173 2174 2175 2176
	tss->ax = ctxt->regs[VCPU_REGS_RAX];
	tss->cx = ctxt->regs[VCPU_REGS_RCX];
	tss->dx = ctxt->regs[VCPU_REGS_RDX];
	tss->bx = ctxt->regs[VCPU_REGS_RBX];
	tss->sp = ctxt->regs[VCPU_REGS_RSP];
	tss->bp = ctxt->regs[VCPU_REGS_RBP];
	tss->si = ctxt->regs[VCPU_REGS_RSI];
	tss->di = ctxt->regs[VCPU_REGS_RDI];
2177

2178 2179 2180 2181 2182
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2183 2184 2185 2186 2187 2188 2189
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;

2190
	ctxt->_eip = tss->ip;
2191
	ctxt->eflags = tss->flag | 2;
2192 2193 2194 2195 2196 2197 2198 2199
	ctxt->regs[VCPU_REGS_RAX] = tss->ax;
	ctxt->regs[VCPU_REGS_RCX] = tss->cx;
	ctxt->regs[VCPU_REGS_RDX] = tss->dx;
	ctxt->regs[VCPU_REGS_RBX] = tss->bx;
	ctxt->regs[VCPU_REGS_RSP] = tss->sp;
	ctxt->regs[VCPU_REGS_RBP] = tss->bp;
	ctxt->regs[VCPU_REGS_RSI] = tss->si;
	ctxt->regs[VCPU_REGS_RDI] = tss->di;
2200 2201 2202 2203 2204

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2205 2206 2207 2208 2209
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2210 2211 2212 2213 2214

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2215
	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2216 2217
	if (ret != X86EMUL_CONTINUE)
		return ret;
2218
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2219 2220
	if (ret != X86EMUL_CONTINUE)
		return ret;
2221
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2222 2223
	if (ret != X86EMUL_CONTINUE)
		return ret;
2224
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2225 2226
	if (ret != X86EMUL_CONTINUE)
		return ret;
2227
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2238
	struct x86_emulate_ops *ops = ctxt->ops;
2239 2240
	struct tss_segment_16 tss_seg;
	int ret;
2241
	u32 new_tss_base = get_desc_base(new_desc);
2242

2243
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2244
			    &ctxt->exception);
2245
	if (ret != X86EMUL_CONTINUE)
2246 2247 2248
		/* FIXME: need to provide precise fault address */
		return ret;

2249
	save_state_to_tss16(ctxt, &tss_seg);
2250

2251
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2252
			     &ctxt->exception);
2253
	if (ret != X86EMUL_CONTINUE)
2254 2255 2256
		/* FIXME: need to provide precise fault address */
		return ret;

2257
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2258
			    &ctxt->exception);
2259
	if (ret != X86EMUL_CONTINUE)
2260 2261 2262 2263 2264 2265
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2266
		ret = ops->write_std(ctxt, new_tss_base,
2267 2268
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2269
				     &ctxt->exception);
2270
		if (ret != X86EMUL_CONTINUE)
2271 2272 2273 2274
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2275
	return load_state_from_tss16(ctxt, &tss_seg);
2276 2277 2278 2279 2280
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2281
	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2282
	tss->eip = ctxt->_eip;
2283
	tss->eflags = ctxt->eflags;
2284 2285 2286 2287 2288 2289 2290 2291
	tss->eax = ctxt->regs[VCPU_REGS_RAX];
	tss->ecx = ctxt->regs[VCPU_REGS_RCX];
	tss->edx = ctxt->regs[VCPU_REGS_RDX];
	tss->ebx = ctxt->regs[VCPU_REGS_RBX];
	tss->esp = ctxt->regs[VCPU_REGS_RSP];
	tss->ebp = ctxt->regs[VCPU_REGS_RBP];
	tss->esi = ctxt->regs[VCPU_REGS_RSI];
	tss->edi = ctxt->regs[VCPU_REGS_RDI];
2292

2293 2294 2295 2296 2297 2298 2299
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2300 2301 2302 2303 2304 2305 2306
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;

2307
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2308
		return emulate_gp(ctxt, 0);
2309
	ctxt->_eip = tss->eip;
2310
	ctxt->eflags = tss->eflags | 2;
2311 2312 2313 2314 2315 2316 2317 2318
	ctxt->regs[VCPU_REGS_RAX] = tss->eax;
	ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
	ctxt->regs[VCPU_REGS_RDX] = tss->edx;
	ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
	ctxt->regs[VCPU_REGS_RSP] = tss->esp;
	ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
	ctxt->regs[VCPU_REGS_RSI] = tss->esi;
	ctxt->regs[VCPU_REGS_RDI] = tss->edi;
2319 2320 2321 2322 2323

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2324 2325 2326 2327 2328 2329 2330
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2331 2332 2333 2334 2335

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2336
	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2337 2338
	if (ret != X86EMUL_CONTINUE)
		return ret;
2339
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2340 2341
	if (ret != X86EMUL_CONTINUE)
		return ret;
2342
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2343 2344
	if (ret != X86EMUL_CONTINUE)
		return ret;
2345
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2346 2347
	if (ret != X86EMUL_CONTINUE)
		return ret;
2348
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2349 2350
	if (ret != X86EMUL_CONTINUE)
		return ret;
2351
	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2352 2353
	if (ret != X86EMUL_CONTINUE)
		return ret;
2354
	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2365
	struct x86_emulate_ops *ops = ctxt->ops;
2366 2367
	struct tss_segment_32 tss_seg;
	int ret;
2368
	u32 new_tss_base = get_desc_base(new_desc);
2369

2370
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2371
			    &ctxt->exception);
2372
	if (ret != X86EMUL_CONTINUE)
2373 2374 2375
		/* FIXME: need to provide precise fault address */
		return ret;

2376
	save_state_to_tss32(ctxt, &tss_seg);
2377

2378
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2379
			     &ctxt->exception);
2380
	if (ret != X86EMUL_CONTINUE)
2381 2382 2383
		/* FIXME: need to provide precise fault address */
		return ret;

2384
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2385
			    &ctxt->exception);
2386
	if (ret != X86EMUL_CONTINUE)
2387 2388 2389 2390 2391 2392
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2393
		ret = ops->write_std(ctxt, new_tss_base,
2394 2395
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2396
				     &ctxt->exception);
2397
		if (ret != X86EMUL_CONTINUE)
2398 2399 2400 2401
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2402
	return load_state_from_tss32(ctxt, &tss_seg);
2403 2404 2405
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2406 2407
				   u16 tss_selector, int reason,
				   bool has_error_code, u32 error_code)
2408
{
2409
	struct x86_emulate_ops *ops = ctxt->ops;
2410 2411
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2412
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2413
	ulong old_tss_base =
2414
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2415
	u32 desc_limit;
2416 2417 2418

	/* FIXME: old_tss_base == ~0 ? */

2419
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2420 2421
	if (ret != X86EMUL_CONTINUE)
		return ret;
2422
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2423 2424 2425 2426 2427 2428 2429
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

	if (reason != TASK_SWITCH_IRET) {
		if ((tss_selector & 3) > next_tss_desc.dpl ||
2430
		    ops->cpl(ctxt) > next_tss_desc.dpl)
2431
			return emulate_gp(ctxt, 0);
2432 2433
	}

2434 2435 2436 2437
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2438
		emulate_ts(ctxt, tss_selector & 0xfffc);
2439 2440 2441 2442 2443
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2444
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
	   note that old_tss_sel is not used afetr this point */
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2456
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2457 2458
				     old_tss_base, &next_tss_desc);
	else
2459
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2460
				     old_tss_base, &next_tss_desc);
2461 2462
	if (ret != X86EMUL_CONTINUE)
		return ret;
2463 2464 2465 2466 2467 2468

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2469
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2470 2471
	}

2472
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2473
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2474

2475
	if (has_error_code) {
2476 2477 2478
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2479
		ret = em_push(ctxt);
2480 2481
	}

2482 2483 2484 2485
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2486 2487
			 u16 tss_selector, int reason,
			 bool has_error_code, u32 error_code)
2488 2489 2490
{
	int rc;

2491 2492
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2493

2494
	rc = emulator_do_task_switch(ctxt, tss_selector, reason,
2495
				     has_error_code, error_code);
2496

2497
	if (rc == X86EMUL_CONTINUE)
2498
		ctxt->eip = ctxt->_eip;
2499

2500
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2501 2502
}

2503
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
2504
			    int reg, struct operand *op)
2505 2506 2507
{
	int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;

2508 2509
	register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
2510
	op->addr.mem.seg = seg;
2511 2512
}

2513 2514 2515 2516 2517 2518
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2519
	al = ctxt->dst.val;
2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2537
	ctxt->dst.val = al;
2538
	/* Set PF, ZF, SF */
2539 2540 2541
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2542
	emulate_2op_SrcV(ctxt, "or");
2543 2544 2545 2546 2547 2548 2549 2550
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2551 2552 2553 2554 2555 2556 2557 2558 2559
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

2560 2561 2562 2563 2564 2565
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

2566
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2567
	old_eip = ctxt->_eip;
2568

2569
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2570
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
2571 2572
		return X86EMUL_CONTINUE;

2573 2574
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2575

2576
	ctxt->src.val = old_cs;
2577
	rc = em_push(ctxt);
2578 2579 2580
	if (rc != X86EMUL_CONTINUE)
		return rc;

2581
	ctxt->src.val = old_eip;
2582
	return em_push(ctxt);
2583 2584
}

2585 2586 2587 2588
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

2589 2590 2591 2592
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
2593 2594
	if (rc != X86EMUL_CONTINUE)
		return rc;
2595
	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
2596 2597 2598
	return X86EMUL_CONTINUE;
}

2599 2600
static int em_add(struct x86_emulate_ctxt *ctxt)
{
2601
	emulate_2op_SrcV(ctxt, "add");
2602 2603 2604 2605 2606
	return X86EMUL_CONTINUE;
}

static int em_or(struct x86_emulate_ctxt *ctxt)
{
2607
	emulate_2op_SrcV(ctxt, "or");
2608 2609 2610 2611 2612
	return X86EMUL_CONTINUE;
}

static int em_adc(struct x86_emulate_ctxt *ctxt)
{
2613
	emulate_2op_SrcV(ctxt, "adc");
2614 2615 2616 2617 2618
	return X86EMUL_CONTINUE;
}

static int em_sbb(struct x86_emulate_ctxt *ctxt)
{
2619
	emulate_2op_SrcV(ctxt, "sbb");
2620 2621 2622 2623 2624
	return X86EMUL_CONTINUE;
}

static int em_and(struct x86_emulate_ctxt *ctxt)
{
2625
	emulate_2op_SrcV(ctxt, "and");
2626 2627 2628 2629 2630
	return X86EMUL_CONTINUE;
}

static int em_sub(struct x86_emulate_ctxt *ctxt)
{
2631
	emulate_2op_SrcV(ctxt, "sub");
2632 2633 2634 2635 2636
	return X86EMUL_CONTINUE;
}

static int em_xor(struct x86_emulate_ctxt *ctxt)
{
2637
	emulate_2op_SrcV(ctxt, "xor");
2638 2639 2640 2641 2642
	return X86EMUL_CONTINUE;
}

static int em_cmp(struct x86_emulate_ctxt *ctxt)
{
2643
	emulate_2op_SrcV(ctxt, "cmp");
2644
	/* Disable writeback. */
2645
	ctxt->dst.type = OP_NONE;
2646 2647 2648
	return X86EMUL_CONTINUE;
}

2649 2650
static int em_test(struct x86_emulate_ctxt *ctxt)
{
2651
	emulate_2op_SrcV(ctxt, "test");
2652 2653
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
2654 2655 2656
	return X86EMUL_CONTINUE;
}

2657 2658 2659
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
2660 2661
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
2662 2663

	/* Write back the memory destination with implicit LOCK prefix. */
2664 2665
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
2666 2667 2668
	return X86EMUL_CONTINUE;
}

2669
static int em_imul(struct x86_emulate_ctxt *ctxt)
2670
{
2671
	emulate_2op_SrcV_nobyte(ctxt, "imul");
2672 2673 2674
	return X86EMUL_CONTINUE;
}

2675 2676
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
2677
	ctxt->dst.val = ctxt->src2.val;
2678 2679 2680
	return em_imul(ctxt);
}

2681 2682
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
2683 2684 2685 2686
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
	ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
2687 2688 2689 2690

	return X86EMUL_CONTINUE;
}

2691 2692 2693 2694
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

2695
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
2696 2697
	ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
	ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
2698 2699 2700
	return X86EMUL_CONTINUE;
}

2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

	if (ctxt->ops->read_pmc(ctxt, ctxt->regs[VCPU_REGS_RCX], &pmc))
		return emulate_gp(ctxt, 0);
	ctxt->regs[VCPU_REGS_RAX] = (u32)pmc;
	ctxt->regs[VCPU_REGS_RDX] = pmc >> 32;
	return X86EMUL_CONTINUE;
}

2712 2713
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
2714
	ctxt->dst.val = ctxt->src.val;
2715 2716 2717
	return X86EMUL_CONTINUE;
}

2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

	msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
		| ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
	if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

	if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
		return emulate_gp(ctxt, 0);

	ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
	ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
	return X86EMUL_CONTINUE;
}

2770 2771
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
2772
	if (ctxt->modrm_reg > VCPU_SREG_GS)
2773 2774
		return emulate_ud(ctxt);

2775
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
2776 2777 2778 2779 2780
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
2781
	u16 sel = ctxt->src.val;
2782

2783
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
2784 2785
		return emulate_ud(ctxt);

2786
	if (ctxt->modrm_reg == VCPU_SREG_SS)
2787 2788 2789
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
2790 2791
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
2792 2793
}

2794 2795
static int em_movdqu(struct x86_emulate_ctxt *ctxt)
{
2796
	memcpy(&ctxt->dst.vec_val, &ctxt->src.vec_val, ctxt->op_bytes);
2797 2798 2799
	return X86EMUL_CONTINUE;
}

2800 2801
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
2802 2803 2804
	int rc;
	ulong linear;

2805
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
2806
	if (rc == X86EMUL_CONTINUE)
2807
		ctxt->ops->invlpg(ctxt, linear);
2808
	/* Disable writeback. */
2809
	ctxt->dst.type = OP_NONE;
2810 2811 2812
	return X86EMUL_CONTINUE;
}

2813 2814 2815 2816 2817 2818 2819 2820 2821 2822
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

2823 2824 2825 2826
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

2827
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
2828 2829 2830 2831 2832 2833 2834
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
2835
	ctxt->_eip = ctxt->eip;
2836
	/* Disable writeback. */
2837
	ctxt->dst.type = OP_NONE;
2838 2839 2840 2841 2842 2843 2844 2845
	return X86EMUL_CONTINUE;
}

static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

2846
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
2847
			     &desc_ptr.size, &desc_ptr.address,
2848
			     ctxt->op_bytes);
2849 2850 2851 2852
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
2853
	ctxt->dst.type = OP_NONE;
2854 2855 2856
	return X86EMUL_CONTINUE;
}

2857
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
2858 2859 2860
{
	int rc;

2861 2862
	rc = ctxt->ops->fix_hypercall(ctxt);

2863
	/* Disable writeback. */
2864
	ctxt->dst.type = OP_NONE;
2865 2866 2867 2868 2869 2870 2871 2872
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

2873
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
2874
			     &desc_ptr.size, &desc_ptr.address,
2875
			     ctxt->op_bytes);
2876 2877 2878 2879
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
2880
	ctxt->dst.type = OP_NONE;
2881 2882 2883 2884 2885
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
2886 2887
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
2888 2889 2890 2891 2892 2893
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
2894 2895
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
2896 2897 2898
	return X86EMUL_CONTINUE;
}

2899 2900
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
2901 2902 2903 2904
	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
	if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
2905 2906 2907 2908 2909 2910

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
2911 2912
	if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
		jmp_rel(ctxt, ctxt->src.val);
2913 2914 2915 2916

	return X86EMUL_CONTINUE;
}

2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982
static int em_bt(struct x86_emulate_ctxt *ctxt)
{
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	/* only subword offset */
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;

	emulate_2op_SrcV_nobyte(ctxt, "bt");
	return X86EMUL_CONTINUE;
}

static int em_bts(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "bts");
	return X86EMUL_CONTINUE;
}

static int em_btr(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btr");
	return X86EMUL_CONTINUE;
}

static int em_btc(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btc");
	return X86EMUL_CONTINUE;
}

2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016
static int em_bsf(struct x86_emulate_ctxt *ctxt)
{
	u8 zf;

	__asm__ ("bsf %2, %0; setz %1"
		 : "=r"(ctxt->dst.val), "=q"(zf)
		 : "r"(ctxt->src.val));

	ctxt->eflags &= ~X86_EFLAGS_ZF;
	if (zf) {
		ctxt->eflags |= X86_EFLAGS_ZF;
		/* Disable writeback. */
		ctxt->dst.type = OP_NONE;
	}
	return X86EMUL_CONTINUE;
}

static int em_bsr(struct x86_emulate_ctxt *ctxt)
{
	u8 zf;

	__asm__ ("bsr %2, %0; setz %1"
		 : "=r"(ctxt->dst.val), "=q"(zf)
		 : "r"(ctxt->src.val));

	ctxt->eflags &= ~X86_EFLAGS_ZF;
	if (zf) {
		ctxt->eflags |= X86_EFLAGS_ZF;
		/* Disable writeback. */
		ctxt->dst.type = OP_NONE;
	}
	return X86EMUL_CONTINUE;
}

3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3031
	if (!valid_cr(ctxt->modrm_reg))
3032 3033 3034 3035 3036 3037 3038
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3039 3040
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3041
	u64 efer = 0;
3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3059
		u64 cr4;
3060 3061 3062 3063
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3064 3065
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3066 3067 3068 3069 3070 3071 3072 3073 3074 3075

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3076 3077
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3078
			rsvd = CR3_L_MODE_RESERVED_BITS;
3079
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3080
			rsvd = CR3_PAE_RESERVED_BITS;
3081
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3082 3083 3084 3085 3086 3087 3088 3089
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3090
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3102 3103 3104 3105
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3106
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3107 3108 3109 3110 3111 3112 3113

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3114
	int dr = ctxt->modrm_reg;
3115 3116 3117 3118 3119
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3120
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3132 3133
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3134 3135 3136 3137 3138 3139 3140

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3141 3142 3143 3144
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3145
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3146 3147 3148 3149 3150 3151 3152 3153 3154

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3155
	u64 rax = ctxt->regs[VCPU_REGS_RAX];
3156 3157

	/* Valid physical address? */
3158
	if (rax & 0xffff000000000000ULL)
3159 3160 3161 3162 3163
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3164 3165
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3166
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3167

3168
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3169 3170 3171 3172 3173
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3174 3175
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3176
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3177
	u64 rcx = ctxt->regs[VCPU_REGS_RCX];
3178

3179
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3180 3181 3182 3183 3184 3185
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3186 3187
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3188 3189
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3190 3191 3192 3193 3194 3195 3196
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3197 3198
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3199 3200 3201 3202 3203
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3204
#define D(_y) { .flags = (_y) }
3205
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3206 3207
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3208
#define N    D(0)
3209
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3210
#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
3211
#define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
3212
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3213 3214
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3215 3216 3217
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3218
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3219

3220
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3221
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3222
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3223 3224
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3225

3226 3227 3228
#define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3229

3230 3231 3232 3233 3234 3235
static struct opcode group7_rm1[] = {
	DI(SrcNone | ModRM | Priv, monitor),
	DI(SrcNone | ModRM | Priv, mwait),
	N, N, N, N, N, N,
};

3236 3237
static struct opcode group7_rm3[] = {
	DIP(SrcNone | ModRM | Prot | Priv, vmrun,   check_svme_pa),
3238
	II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
3239 3240 3241 3242 3243 3244 3245
	DIP(SrcNone | ModRM | Prot | Priv, vmload,  check_svme_pa),
	DIP(SrcNone | ModRM | Prot | Priv, vmsave,  check_svme_pa),
	DIP(SrcNone | ModRM | Prot | Priv, stgi,    check_svme),
	DIP(SrcNone | ModRM | Prot | Priv, clgi,    check_svme),
	DIP(SrcNone | ModRM | Prot | Priv, skinit,  check_svme),
	DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
};
3246

3247 3248 3249 3250 3251
static struct opcode group7_rm7[] = {
	N,
	DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
	N, N, N, N, N, N,
};
3252

3253
static struct opcode group1[] = {
3254
	I(Lock, em_add),
3255
	I(Lock | PageTable, em_or),
3256 3257
	I(Lock, em_adc),
	I(Lock, em_sbb),
3258
	I(Lock | PageTable, em_and),
3259 3260 3261
	I(Lock, em_sub),
	I(Lock, em_xor),
	I(0, em_cmp),
3262 3263 3264
};

static struct opcode group1A[] = {
3265
	I(DstMem | SrcNone | ModRM | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3266 3267 3268
};

static struct opcode group3[] = {
3269 3270 3271 3272 3273 3274 3275 3276
	I(DstMem | SrcImm | ModRM, em_test),
	I(DstMem | SrcImm | ModRM, em_test),
	I(DstMem | SrcNone | ModRM | Lock, em_not),
	I(DstMem | SrcNone | ModRM | Lock, em_neg),
	I(SrcMem | ModRM, em_mul_ex),
	I(SrcMem | ModRM, em_imul_ex),
	I(SrcMem | ModRM, em_div_ex),
	I(SrcMem | ModRM, em_idiv_ex),
3277 3278 3279
};

static struct opcode group4[] = {
3280 3281
	I(ByteOp | DstMem | SrcNone | ModRM | Lock, em_grp45),
	I(ByteOp | DstMem | SrcNone | ModRM | Lock, em_grp45),
3282 3283 3284 3285
	N, N, N, N, N, N,
};

static struct opcode group5[] = {
3286 3287 3288
	I(DstMem | SrcNone | ModRM | Lock, em_grp45),
	I(DstMem | SrcNone | ModRM | Lock, em_grp45),
	I(SrcMem | ModRM | Stack, em_grp45),
3289
	I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
3290 3291 3292
	I(SrcMem | ModRM | Stack, em_grp45),
	I(SrcMemFAddr | ModRM | ImplicitOps, em_grp45),
	I(SrcMem | ModRM | Stack, em_grp45), N,
3293 3294
};

3295 3296 3297 3298 3299 3300 3301 3302
static struct opcode group6[] = {
	DI(ModRM | Prot,        sldt),
	DI(ModRM | Prot,        str),
	DI(ModRM | Prot | Priv, lldt),
	DI(ModRM | Prot | Priv, ltr),
	N, N, N, N,
};

3303
static struct group_dual group7 = { {
3304 3305
	DI(ModRM | Mov | DstMem | Priv, sgdt),
	DI(ModRM | Mov | DstMem | Priv, sidt),
3306 3307 3308 3309 3310
	II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
	II(ModRM | SrcMem | Priv, em_lidt, lidt),
	II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
	II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
	II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
3311
}, {
3312 3313
	I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
	EXT(0, group7_rm1),
3314
	N, EXT(0, group7_rm3),
3315 3316
	II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
	II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
3317 3318 3319 3320
} };

static struct opcode group8[] = {
	N, N, N, N,
3321 3322 3323 3324
	I(DstMem | SrcImmByte | ModRM, em_bt),
	I(DstMem | SrcImmByte | ModRM | Lock | PageTable, em_bts),
	I(DstMem | SrcImmByte | ModRM | Lock, em_btr),
	I(DstMem | SrcImmByte | ModRM | Lock | PageTable, em_btc),
3325 3326 3327
};

static struct group_dual group9 = { {
3328
	N, I(DstMem64 | ModRM | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3329 3330 3331 3332
}, {
	N, N, N, N, N, N, N, N,
} };

3333
static struct opcode group11[] = {
3334 3335
	I(DstMem | SrcImm | ModRM | Mov | PageTable, em_mov),
	X7(D(Undefined)),
3336 3337
};

3338 3339 3340 3341
static struct gprefix pfx_0f_6f_0f_7f = {
	N, N, N, I(Sse, em_movdqu),
};

3342 3343
static struct opcode opcode_table[256] = {
	/* 0x00 - 0x07 */
3344
	I6ALU(Lock, em_add),
3345 3346
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3347
	/* 0x08 - 0x0F */
3348
	I6ALU(Lock | PageTable, em_or),
3349 3350
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3351
	/* 0x10 - 0x17 */
3352
	I6ALU(Lock, em_adc),
3353 3354
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3355
	/* 0x18 - 0x1F */
3356
	I6ALU(Lock, em_sbb),
3357 3358
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3359
	/* 0x20 - 0x27 */
3360
	I6ALU(Lock | PageTable, em_and), N, N,
3361
	/* 0x28 - 0x2F */
3362
	I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3363
	/* 0x30 - 0x37 */
3364
	I6ALU(Lock, em_xor), N, N,
3365
	/* 0x38 - 0x3F */
3366
	I6ALU(0, em_cmp), N, N,
3367 3368 3369
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
3370
	X8(I(SrcReg | Stack, em_push)),
3371
	/* 0x58 - 0x5F */
3372
	X8(I(DstReg | Stack, em_pop)),
3373
	/* 0x60 - 0x67 */
3374 3375
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3376 3377 3378
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3379 3380
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3381 3382
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3383 3384
	I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3385 3386 3387 3388 3389 3390 3391
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
	G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
	G(DstMem | SrcImm | ModRM | Group, group1),
	G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
	G(DstMem | SrcImmByte | ModRM | Group, group1),
3392
	I2bv(DstMem | SrcReg | ModRM, em_test),
3393
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3394
	/* 0x88 - 0x8F */
3395
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3396
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3397
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3398 3399 3400
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3401
	/* 0x90 - 0x97 */
3402
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3403
	/* 0x98 - 0x9F */
3404
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3405
	I(SrcImmFAddr | No64, em_call_far), N,
3406 3407
	II(ImplicitOps | Stack, em_pushf, pushf),
	II(ImplicitOps | Stack, em_popf, popf), N, N,
3408
	/* 0xA0 - 0xA7 */
3409
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3410
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3411
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3412
	I2bv(SrcSI | DstDI | String, em_cmp),
3413
	/* 0xA8 - 0xAF */
3414
	I2bv(DstAcc | SrcImm, em_test),
3415 3416
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3417
	I2bv(SrcAcc | DstDI | String, em_cmp),
3418
	/* 0xB0 - 0xB7 */
3419
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3420
	/* 0xB8 - 0xBF */
3421
	X8(I(DstReg | SrcImm | Mov, em_mov)),
3422
	/* 0xC0 - 0xC7 */
3423
	D2bv(DstMem | SrcImmByte | ModRM),
3424
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3425
	I(ImplicitOps | Stack, em_ret),
3426 3427
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3428
	G(ByteOp, group11), G(0, group11),
3429
	/* 0xC8 - 0xCF */
3430
	N, N, N, I(ImplicitOps | Stack, em_ret_far),
3431
	D(ImplicitOps), DI(SrcImmByte, intn),
3432
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3433
	/* 0xD0 - 0xD7 */
3434
	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
3435 3436 3437 3438
	N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
3439 3440
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3441 3442
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3443
	/* 0xE8 - 0xEF */
3444
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3445
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3446 3447
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3448
	/* 0xF0 - 0xF7 */
3449
	N, DI(ImplicitOps, icebp), N, N,
3450 3451
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3452
	/* 0xF8 - 0xFF */
3453 3454
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3455 3456 3457 3458 3459
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

static struct opcode twobyte_table[256] = {
	/* 0x00 - 0x0F */
3460
	G(0, group6), GD(0, &group7), N, N,
3461 3462
	N, I(ImplicitOps | VendorSpecific, em_syscall),
	II(ImplicitOps | Priv, em_clts, clts), N,
3463
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3464 3465 3466 3467
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
3468
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
3469
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
3470 3471
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
3472 3473 3474
	N, N, N, N,
	N, N, N, N, N, N, N, N,
	/* 0x30 - 0x3F */
3475
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
3476
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3477
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
3478
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
3479 3480
	I(ImplicitOps | VendorSpecific, em_sysenter),
	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
3481
	N, N,
3482 3483 3484 3485 3486 3487
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
3488 3489 3490 3491
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3492
	/* 0x70 - 0x7F */
3493 3494 3495 3496
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
3497 3498 3499
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
3500
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
3501
	/* 0xA0 - 0xA7 */
3502
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
3503
	DI(ImplicitOps, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
3504 3505 3506
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
3507
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
3508
	DI(ImplicitOps, rsm),
3509
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
3510 3511
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
3512
	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
3513
	/* 0xB0 - 0xB7 */
3514
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
3515
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
3516
	I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
3517 3518
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
3519
	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3520 3521
	/* 0xB8 - 0xBF */
	N, N,
3522 3523
	G(BitOp, group8),
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
3524
	I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
3525
	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3526
	/* 0xC0 - 0xCF */
3527
	D2bv(DstMem | SrcReg | ModRM | Lock),
3528
	N, D(DstMem | SrcReg | ModRM | Mov),
3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543
	N, N, N, GD(0, &group9),
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
3544
#undef GP
3545
#undef EXT
3546

3547
#undef D2bv
3548
#undef D2bvIP
3549
#undef I2bv
3550
#undef I2bvIP
3551
#undef I6ALU
3552

3553
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
3554 3555 3556
{
	unsigned size;

3557
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
3570
	op->addr.mem.ea = ctxt->_eip;
3571 3572 3573
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
3574
		op->val = insn_fetch(s8, ctxt);
3575 3576
		break;
	case 2:
3577
		op->val = insn_fetch(s16, ctxt);
3578 3579
		break;
	case 4:
3580
		op->val = insn_fetch(s32, ctxt);
3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599
		break;
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

3600 3601 3602 3603 3604 3605 3606 3607
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
		decode_register_operand(ctxt, op,
3608
			 op == &ctxt->dst &&
3609 3610 3611
			 ctxt->twobyte && (ctxt->b == 0xb6 || ctxt->b == 0xb7));
		break;
	case OpImmUByte:
3612
		rc = decode_imm(ctxt, op, 1, false);
3613 3614
		break;
	case OpMem:
3615
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3616 3617 3618 3619
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
3620 3621 3622
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
3623 3624 3625
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
		op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
		fetch_register_operand(op);
		break;
3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660
	case OpCL:
		op->bytes = 1;
		op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
3661 3662 3663
	case OpMem8:
		ctxt->memop.bytes = 1;
		goto mem_common;
3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
		break;
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

3722
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
3723 3724 3725
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
3726
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
3727
	bool op_prefix = false;
3728
	struct opcode opcode;
3729

3730 3731
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
3732 3733 3734
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
3735
	if (insn_len > 0)
3736
		memcpy(ctxt->fetch.data, insn, insn_len);
3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
3754
		return EMULATION_FAILED;
3755 3756
	}

3757 3758
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
3759 3760 3761

	/* Legacy prefixes. */
	for (;;) {
3762
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
3763
		case 0x66:	/* operand-size override */
3764
			op_prefix = true;
3765
			/* switch between 2/4 bytes */
3766
			ctxt->op_bytes = def_op_bytes ^ 6;
3767 3768 3769 3770
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
3771
				ctxt->ad_bytes = def_ad_bytes ^ 12;
3772 3773
			else
				/* switch between 2/4 bytes */
3774
				ctxt->ad_bytes = def_ad_bytes ^ 6;
3775 3776 3777 3778 3779
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
3780
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
3781 3782 3783
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
3784
			set_seg_override(ctxt, ctxt->b & 7);
3785 3786 3787 3788
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
3789
			ctxt->rex_prefix = ctxt->b;
3790 3791
			continue;
		case 0xf0:	/* LOCK */
3792
			ctxt->lock_prefix = 1;
3793 3794 3795
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
3796
			ctxt->rep_prefix = ctxt->b;
3797 3798 3799 3800 3801 3802 3803
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

3804
		ctxt->rex_prefix = 0;
3805 3806 3807 3808 3809
	}

done_prefixes:

	/* REX prefix. */
3810 3811
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
3812 3813

	/* Opcode byte(s). */
3814
	opcode = opcode_table[ctxt->b];
3815
	/* Two-byte opcode? */
3816 3817
	if (ctxt->b == 0x0f) {
		ctxt->twobyte = 1;
3818
		ctxt->b = insn_fetch(u8, ctxt);
3819
		opcode = twobyte_table[ctxt->b];
3820
	}
3821
	ctxt->d = opcode.flags;
3822

3823 3824
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
3825
		case Group:
3826
			ctxt->modrm = insn_fetch(u8, ctxt);
3827 3828
			--ctxt->_eip;
			goffset = (ctxt->modrm >> 3) & 7;
3829 3830 3831
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
3832
			ctxt->modrm = insn_fetch(u8, ctxt);
3833 3834 3835
			--ctxt->_eip;
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
3836 3837 3838 3839 3840
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
3841
			goffset = ctxt->modrm & 7;
3842
			opcode = opcode.u.group[goffset];
3843 3844
			break;
		case Prefix:
3845
			if (ctxt->rep_prefix && op_prefix)
3846
				return EMULATION_FAILED;
3847
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
3848 3849 3850 3851 3852 3853 3854 3855
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
		default:
3856
			return EMULATION_FAILED;
3857
		}
3858

3859
		ctxt->d &= ~(u64)GroupMask;
3860
		ctxt->d |= opcode.flags;
3861 3862
	}

3863 3864 3865
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
3866 3867

	/* Unrecognised? */
3868
	if (ctxt->d == 0 || (ctxt->d & Undefined))
3869
		return EMULATION_FAILED;
3870

3871
	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
3872
		return EMULATION_FAILED;
3873

3874 3875
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
3876

3877
	if (ctxt->d & Op3264) {
3878
		if (mode == X86EMUL_MODE_PROT64)
3879
			ctxt->op_bytes = 8;
3880
		else
3881
			ctxt->op_bytes = 4;
3882 3883
	}

3884 3885
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
3886

3887
	/* ModRM and SIB bytes. */
3888
	if (ctxt->d & ModRM) {
3889
		rc = decode_modrm(ctxt, &ctxt->memop);
3890 3891 3892
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
3893
		rc = decode_abs(ctxt, &ctxt->memop);
3894 3895 3896
	if (rc != X86EMUL_CONTINUE)
		goto done;

3897 3898
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
3899

3900
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
3901

3902 3903
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
3904 3905 3906 3907 3908

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
3909
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
3910 3911 3912
	if (rc != X86EMUL_CONTINUE)
		goto done;

3913 3914 3915 3916
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
3917
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
3918 3919 3920
	if (rc != X86EMUL_CONTINUE)
		goto done;

3921
	/* Decode and fetch the destination operand: register or memory. */
3922
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
3923 3924

done:
3925 3926
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
3927

3928
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
3929 3930
}

3931 3932 3933 3934 3935
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

3936 3937 3938 3939 3940 3941 3942 3943 3944
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
3945 3946 3947
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
3948
		 ((ctxt->eflags & EFLG_ZF) == 0))
3949
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
3950 3951 3952 3953 3954 3955
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

3956
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
3957
{
3958
	struct x86_emulate_ops *ops = ctxt->ops;
3959
	int rc = X86EMUL_CONTINUE;
3960
	int saved_dst_type = ctxt->dst.type;
3961

3962
	ctxt->mem_read.pos = 0;
3963

3964
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
3965
		rc = emulate_ud(ctxt);
3966 3967 3968
		goto done;
	}

3969
	/* LOCK prefix is allowed only with some instructions */
3970
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
3971
		rc = emulate_ud(ctxt);
3972 3973 3974
		goto done;
	}

3975
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
3976
		rc = emulate_ud(ctxt);
3977 3978 3979
		goto done;
	}

3980
	if ((ctxt->d & Sse)
3981 3982
	    && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
		|| !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
3983 3984 3985 3986
		rc = emulate_ud(ctxt);
		goto done;
	}

3987
	if ((ctxt->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
3988 3989 3990 3991
		rc = emulate_nm(ctxt);
		goto done;
	}

3992 3993
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
3994
					      X86_ICPT_PRE_EXCEPT);
3995 3996 3997 3998
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3999
	/* Privileged instruction can be executed only in CPL=0 */
4000
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4001
		rc = emulate_gp(ctxt, 0);
4002 4003 4004
		goto done;
	}

4005
	/* Instruction can only be executed in protected mode */
4006
	if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
4007 4008 4009 4010
		rc = emulate_ud(ctxt);
		goto done;
	}

4011
	/* Do instruction specific permission checks */
4012 4013
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4014 4015 4016 4017
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4018 4019
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4020
					      X86_ICPT_POST_EXCEPT);
4021 4022 4023 4024
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4025
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4026
		/* All REP prefixes have the same first termination condition */
4027 4028
		if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
			ctxt->eip = ctxt->_eip;
4029 4030 4031 4032
			goto done;
		}
	}

4033 4034 4035
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4036
		if (rc != X86EMUL_CONTINUE)
4037
			goto done;
4038
		ctxt->src.orig_val64 = ctxt->src.val64;
4039 4040
	}

4041 4042 4043
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4044 4045 4046 4047
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4048
	if ((ctxt->d & DstMask) == ImplicitOps)
4049 4050 4051
		goto special_insn;


4052
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4053
		/* optimisation - avoid slow emulated read if Mov */
4054 4055
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4056 4057
		if (rc != X86EMUL_CONTINUE)
			goto done;
4058
	}
4059
	ctxt->dst.orig_val = ctxt->dst.val;
4060

4061 4062
special_insn:

4063 4064
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4065
					      X86_ICPT_POST_MEMACCESS);
4066 4067 4068 4069
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4070 4071
	if (ctxt->execute) {
		rc = ctxt->execute(ctxt);
4072 4073 4074 4075 4076
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

4077
	if (ctxt->twobyte)
A
Avi Kivity 已提交
4078 4079
		goto twobyte_insn;

4080
	switch (ctxt->b) {
4081
	case 0x40 ... 0x47: /* inc r16/r32 */
4082
		emulate_1op(ctxt, "inc");
4083 4084
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
4085
		emulate_1op(ctxt, "dec");
4086
		break;
A
Avi Kivity 已提交
4087
	case 0x63:		/* movsxd */
4088
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4089
			goto cannot_emulate;
4090
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4091
		break;
4092
	case 0x70 ... 0x7f: /* jcc (short) */
4093 4094
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4095
		break;
N
Nitin A Kamble 已提交
4096
	case 0x8d: /* lea r16/r32, m */
4097
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4098
		break;
4099
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4100
		if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
4101
			break;
4102 4103
		rc = em_xchg(ctxt);
		break;
4104
	case 0x98: /* cbw/cwde/cdqe */
4105 4106 4107 4108
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4109 4110
		}
		break;
4111
	case 0xc0 ... 0xc1:
4112
		rc = em_grp2(ctxt);
4113
		break;
4114
	case 0xcc:		/* int3 */
4115 4116
		rc = emulate_int(ctxt, 3);
		break;
4117
	case 0xcd:		/* int n */
4118
		rc = emulate_int(ctxt, ctxt->src.val);
4119 4120
		break;
	case 0xce:		/* into */
4121 4122
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4123
		break;
4124
	case 0xd0 ... 0xd1:	/* Grp2 */
4125
		rc = em_grp2(ctxt);
4126 4127
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
4128
		ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
4129
		rc = em_grp2(ctxt);
4130
		break;
4131
	case 0xe9: /* jmp rel */
4132
	case 0xeb: /* jmp rel short */
4133 4134
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4135
		break;
4136
	case 0xf4:              /* hlt */
4137
		ctxt->ops->halt(ctxt);
4138
		break;
4139 4140 4141 4142 4143 4144 4145
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4146 4147 4148
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4149 4150 4151 4152 4153 4154
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4155 4156
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4157
	}
4158

4159 4160 4161
	if (rc != X86EMUL_CONTINUE)
		goto done;

4162
writeback:
4163
	rc = writeback(ctxt);
4164
	if (rc != X86EMUL_CONTINUE)
4165 4166
		goto done;

4167 4168 4169 4170
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4171
	ctxt->dst.type = saved_dst_type;
4172

4173 4174 4175
	if ((ctxt->d & SrcMask) == SrcSI)
		string_addr_inc(ctxt, seg_override(ctxt),
				VCPU_REGS_RSI, &ctxt->src);
4176

4177
	if ((ctxt->d & DstMask) == DstDI)
4178
		string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
4179
				&ctxt->dst);
4180

4181 4182 4183
	if (ctxt->rep_prefix && (ctxt->d & String)) {
		struct read_cache *r = &ctxt->io_read;
		register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
4184

4185 4186 4187 4188 4189
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4190
			if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
4191 4192 4193 4194 4195 4196
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4197
				ctxt->mem_read.end = 0;
4198 4199 4200
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4201
		}
4202
	}
4203

4204
	ctxt->eip = ctxt->_eip;
4205 4206

done:
4207 4208
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4209 4210 4211
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4212
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4213 4214

twobyte_insn:
4215
	switch (ctxt->b) {
4216
	case 0x09:		/* wbinvd */
4217
		(ctxt->ops->wbinvd)(ctxt);
4218 4219
		break;
	case 0x08:		/* invd */
4220 4221 4222 4223
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4224
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4225
		break;
A
Avi Kivity 已提交
4226
	case 0x21: /* mov from dr to reg */
4227
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4228 4229
		break;
	case 0x40 ... 0x4f:	/* cmov */
4230 4231 4232
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4233
		break;
4234
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4235 4236
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4237
		break;
4238
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4239
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4240
		break;
4241 4242
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
4243
		emulate_2op_cl(ctxt, "shld");
4244 4245 4246
		break;
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
4247
		emulate_2op_cl(ctxt, "shrd");
4248
		break;
4249 4250
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4251
	case 0xb6 ... 0xb7:	/* movzx */
4252 4253 4254
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4255 4256
		break;
	case 0xbe ... 0xbf:	/* movsx */
4257 4258 4259
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4260
		break;
4261
	case 0xc0 ... 0xc1:	/* xadd */
4262
		emulate_2op_SrcV(ctxt, "add");
4263
		/* Write back the register source. */
4264 4265
		ctxt->src.val = ctxt->dst.orig_val;
		write_register_operand(&ctxt->src);
4266
		break;
4267
	case 0xc3:		/* movnti */
4268 4269 4270
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4271
		break;
4272 4273
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4274
	}
4275 4276 4277 4278

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4279 4280 4281
	goto writeback;

cannot_emulate:
4282
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4283
}