emulate.c 121.2 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
27

28
#include "x86.h"
29
#include "tss.h"
30

31 32 33
/*
 * Operand types
 */
34 35 36 37 38 39 40 41 42
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
43 44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
#define OpImm             12ull  /* Sign extended immediate */
47 48 49 50 51 52 53
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
54 55 56 57 58 59
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
60
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
61 62

#define OpBits             5  /* Width of operand field */
63
#define OpMask             ((1ull << OpBits) - 1)
64

A
Avi Kivity 已提交
65 66 67 68 69 70 71 72 73 74
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
75
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
76
/* Destination operand type. */
77 78 79 80 81 82 83 84 85 86
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
87
/* Source operand type. */
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
#define SrcDX       (OpDX << SrcShift)
105
#define SrcMem8     (OpMem8 << SrcShift)
106
#define SrcMask     (OpMask << SrcShift)
107 108 109 110 111 112 113 114 115 116
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
#define Sse         (1<<18)     /* SSE Vector instruction */
117 118 119 120
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
121
/* Misc flags */
122
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
123
#define VendorSpecific (1<<22) /* Vendor specific instruction */
124
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
125
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
126
#define Undefined   (1<<25) /* No Such Instruction */
127
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
128
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
129
#define No64	    (1<<28)
130
#define PageTable   (1 << 29)   /* instruction used to write page table */
131
/* Source 2 operand type */
132
#define Src2Shift   (30)
133 134 135 136 137
#define Src2None    (OpNone << Src2Shift)
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
138 139 140 141 142 143
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
144
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
145
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
146 147 148
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
A
Avi Kivity 已提交
149

150 151 152 153 154 155 156 157
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
158

159
struct opcode {
160 161
	u64 flags : 56;
	u64 intercept : 8;
162
	union {
163
		int (*execute)(struct x86_emulate_ctxt *ctxt);
164 165 166
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
167
	} u;
168
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
169 170 171 172 173
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
174 175
};

176 177 178 179 180 181 182
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

A
Avi Kivity 已提交
183
/* EFLAGS bit definitions. */
184 185 186 187
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
188 189
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
190 191
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
192 193
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
194
#define EFLG_IF (1<<9)
195
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
196 197 198 199 200 201
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

202 203 204
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
241 242 243 244 245 246 247
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

248
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
249 250 251 252 253 254 255 256 257 258 259 260 261 262
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
278 279 280 281 282 283 284 285 286

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

287 288 289 290 291 292
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

293
#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
294 295 296 297 298
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
299 300
			: "=m" ((ctxt)->eflags),			\
			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
301
			  "=&r" (_tmp)					\
302
			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
303
	} while (0)
304 305


A
Avi Kivity 已提交
306
/* Raw emulation: instruction has two explicit operands. */
307
#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
308 309 310
	do {								\
		unsigned long _tmp;					\
									\
311
		switch ((ctxt)->dst.bytes) {				\
312
		case 2:							\
313
			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
314 315
			break;						\
		case 4:							\
316
			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
317 318
			break;						\
		case 8:							\
319
			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
320 321
			break;						\
		}							\
A
Avi Kivity 已提交
322 323
	} while (0)

324
#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
A
Avi Kivity 已提交
325
	do {								     \
326
		unsigned long _tmp;					     \
327
		switch ((ctxt)->dst.bytes) {				     \
A
Avi Kivity 已提交
328
		case 1:							     \
329
			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
A
Avi Kivity 已提交
330 331
			break;						     \
		default:						     \
332
			__emulate_2op_nobyte(ctxt, _op,			     \
A
Avi Kivity 已提交
333 334 335 336 337 338
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
339 340
#define emulate_2op_SrcB(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
A
Avi Kivity 已提交
341 342

/* Source operand is byte, word, long or quad sized. */
343 344
#define emulate_2op_SrcV(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
345 346

/* Source operand is word, long or quad sized. */
347 348
#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
349

350
/* Instruction has three operands and one operand is stored in ECX register */
351
#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
352 353
	do {								\
		unsigned long _tmp;					\
354 355 356
		_type _clv  = (ctxt)->src2.val;				\
		_type _srcv = (ctxt)->src.val;				\
		_type _dstv = (ctxt)->dst.val;				\
357 358 359 360 361
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
362
			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
363 364 365
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
366 367 368
		(ctxt)->src2.val  = (unsigned long) _clv;		\
		(ctxt)->src2.val = (unsigned long) _srcv;		\
		(ctxt)->dst.val = (unsigned long) _dstv;		\
369 370
	} while (0)

371
#define emulate_2op_cl(ctxt, _op)					\
372
	do {								\
373
		switch ((ctxt)->dst.bytes) {				\
374
		case 2:							\
375
			__emulate_2op_cl(ctxt, _op, "w", u16);		\
376 377
			break;						\
		case 4:							\
378
			__emulate_2op_cl(ctxt, _op, "l", u32);		\
379 380
			break;						\
		case 8:							\
381
			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
382 383
			break;						\
		}							\
384 385
	} while (0)

386
#define __emulate_1op(ctxt, _op, _suffix)				\
A
Avi Kivity 已提交
387 388 389
	do {								\
		unsigned long _tmp;					\
									\
390 391 392 393
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
394
			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
395 396 397 398 399
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
400
#define emulate_1op(ctxt, _op)						\
401
	do {								\
402 403 404 405 406
		switch ((ctxt)->dst.bytes) {				\
		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
A
Avi Kivity 已提交
407 408 409
		}							\
	} while (0)

410
#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
411 412
	do {								\
		unsigned long _tmp;					\
413 414
		ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX);		\
		ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX);		\
415 416 417 418 419 420 421 422 423 424 425 426
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
427 428
			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
429
			: "i" (EFLAGS_MASK), "m" ((ctxt)->src.val));	\
430 431
	} while (0)

432
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
433
#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
434
	do {								\
435
		switch((ctxt)->src.bytes) {				\
436
		case 1:							\
437
			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
438 439
			break;						\
		case 2:							\
440
			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
441 442
			break;						\
		case 4:							\
443
			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
444 445
			break;						\
		case 8: ON64(						\
446
			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
447 448 449 450
			break;						\
		}							\
	} while (0)

451 452 453 454 455 456
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
457 458 459 460 461 462 463 464
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
465 466 467
		.next_rip   = ctxt->eip,
	};

468
	return ctxt->ops->intercept(ctxt, &info, stage);
469 470
}

A
Avi Kivity 已提交
471 472 473 474 475
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

476
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
477
{
478
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
479 480
}

A
Avi Kivity 已提交
481 482 483 484 485 486 487 488 489 490 491
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
492 493 494 495 496
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
497
/* Access/update address held in a register, based on addressing mode. */
498
static inline unsigned long
499
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
500
{
501
	if (ctxt->ad_bytes == sizeof(unsigned long))
502 503
		return reg;
	else
504
		return reg & ad_mask(ctxt);
505 506 507
}

static inline unsigned long
508
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
509
{
510
	return address_mask(ctxt, reg);
511 512
}

513 514 515 516 517
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

518
static inline void
519
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
520
{
521 522
	ulong mask;

523
	if (ctxt->ad_bytes == sizeof(unsigned long))
524
		mask = ~0UL;
525
	else
526 527 528 529 530 531
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
532
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
533
}
A
Avi Kivity 已提交
534

535
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
536
{
537
	register_address_increment(ctxt, &ctxt->_eip, rel);
538
}
539

540 541 542 543 544 545 546
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

547
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
548
{
549 550
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
551 552
}

553
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
554 555 556 557
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

558
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
559 560
}

561
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
562
{
563
	if (!ctxt->has_seg_override)
564 565
		return 0;

566
	return ctxt->seg_override;
567 568
}

569 570
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
571
{
572 573 574
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
575
	return X86EMUL_PROPAGATE_FAULT;
576 577
}

578 579 580 581 582
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

583
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
584
{
585
	return emulate_exception(ctxt, GP_VECTOR, err, true);
586 587
}

588 589 590 591 592
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

593
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
594
{
595
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
596 597
}

598
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
599
{
600
	return emulate_exception(ctxt, TS_VECTOR, err, true);
601 602
}

603 604
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
605
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
606 607
}

A
Avi Kivity 已提交
608 609 610 611 612
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

656
static int __linearize(struct x86_emulate_ctxt *ctxt,
657
		     struct segmented_address addr,
658
		     unsigned size, bool write, bool fetch,
659 660
		     ulong *linear)
{
661 662
	struct desc_struct desc;
	bool usable;
663
	ulong la;
664
	u32 lim;
665
	u16 sel;
666
	unsigned cpl, rpl;
667

668
	la = seg_base(ctxt, addr.seg) + addr.ea;
669 670 671 672 673 674
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
675 676
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
677 678
		if (!usable)
			goto bad;
679 680 681
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
682 683
			goto bad;
		/* unreadable code segment */
684
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
685 686 687 688 689 690 691
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
692
			/* expand-down segment */
693 694 695 696 697 698
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
699
		cpl = ctxt->ops->cpl(ctxt);
700 701 702 703
		if (ctxt->mode == X86EMUL_MODE_REAL)
			rpl = 0;
		else
			rpl = sel & 3;
704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
		cpl = max(cpl, rpl);
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
720
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
721
		la &= (u32)-1;
722 723
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
724 725
	*linear = la;
	return X86EMUL_CONTINUE;
726 727
bad:
	if (addr.seg == VCPU_SREG_SS)
728
		return emulate_ss(ctxt, sel);
729
	else
730
		return emulate_gp(ctxt, sel);
731 732
}

733 734 735 736 737 738 739 740 741
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


742 743 744 745 746
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
747 748 749
	int rc;
	ulong linear;

750
	rc = linearize(ctxt, addr, size, false, &linear);
751 752
	if (rc != X86EMUL_CONTINUE)
		return rc;
753
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
754 755
}

756 757 758 759 760 761 762 763
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
764
{
765
	struct fetch_cache *fc = &ctxt->fetch;
766
	int rc;
767
	int size, cur_size;
768

769
	if (ctxt->_eip == fc->end) {
770
		unsigned long linear;
771 772
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
773
		cur_size = fc->end - fc->start;
774 775
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
776
		rc = __linearize(ctxt, addr, size, false, true, &linear);
777
		if (unlikely(rc != X86EMUL_CONTINUE))
778
			return rc;
779 780
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
781
		if (unlikely(rc != X86EMUL_CONTINUE))
782
			return rc;
783
		fc->end += size;
784
	}
785 786
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
787
	return X86EMUL_CONTINUE;
788 789 790
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
791
			 void *dest, unsigned size)
792
{
793
	int rc;
794

795
	/* x86 instructions are limited to 15 bytes. */
796
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
797
		return X86EMUL_UNHANDLEABLE;
798
	while (size--) {
799
		rc = do_insn_fetch_byte(ctxt, dest++);
800
		if (rc != X86EMUL_CONTINUE)
801 802
			return rc;
	}
803
	return X86EMUL_CONTINUE;
804 805
}

806
/* Fetch next part of the instruction being emulated. */
807
#define insn_fetch(_type, _ctxt)					\
808
({	unsigned long _x;						\
809
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
810 811 812 813 814
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

815 816
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
817 818 819 820
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

821 822 823 824 825
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
826
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
827
			     int highbyte_regs)
A
Avi Kivity 已提交
828 829 830 831
{
	void *p;

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
832 833 834
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
835 836 837 838
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
839
			   struct segmented_address addr,
A
Avi Kivity 已提交
840 841 842 843 844 845 846
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
847
	rc = segmented_read_std(ctxt, addr, size, 2);
848
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
849
		return rc;
850
	addr.ea += 2;
851
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
852 853 854
	return rc;
}

855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
908 909 910 911
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
912 913 914 915 916 917 918 919
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
920
#ifdef CONFIG_X86_64
921 922 923 924 925 926 927 928
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
929 930 931 932 933 934 935 936 937 938 939
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
940 941 942 943 944 945 946 947
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
948
#ifdef CONFIG_X86_64
949 950 951 952 953 954 955 956
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
957 958 959 960 961 962
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
997
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
998
				    struct operand *op)
999
{
1000 1001
	unsigned reg = ctxt->modrm_reg;
	int highbyte_regs = ctxt->rex_prefix == 0;
1002

1003 1004
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1005

1006
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1007 1008 1009 1010 1011 1012
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1013 1014 1015 1016 1017 1018 1019
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1020

1021
	op->type = OP_REG;
1022
	if (ctxt->d & ByteOp) {
1023
		op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
1024 1025
		op->bytes = 1;
	} else {
1026
		op->addr.reg = decode_register(ctxt, reg, 0);
1027
		op->bytes = ctxt->op_bytes;
1028
	}
1029
	fetch_register_operand(op);
1030 1031 1032
	op->orig_val = op->val;
}

1033 1034 1035 1036 1037 1038
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1039
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1040
			struct operand *op)
1041 1042
{
	u8 sib;
1043
	int index_reg = 0, base_reg = 0, scale;
1044
	int rc = X86EMUL_CONTINUE;
1045
	ulong modrm_ea = 0;
1046

1047 1048 1049 1050
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1051 1052
	}

1053 1054 1055 1056
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1057

1058
	if (ctxt->modrm_mod == 3) {
1059
		op->type = OP_REG;
1060
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1061
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
1062
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1063 1064
			op->type = OP_XMM;
			op->bytes = 16;
1065 1066
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1067 1068
			return rc;
		}
A
Avi Kivity 已提交
1069 1070 1071 1072 1073 1074
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
1075
		fetch_register_operand(op);
1076 1077 1078
		return rc;
	}

1079 1080
	op->type = OP_MEM;

1081
	if (ctxt->ad_bytes == 2) {
1082 1083 1084 1085
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1086 1087

		/* 16-bit ModR/M decode. */
1088
		switch (ctxt->modrm_mod) {
1089
		case 0:
1090
			if (ctxt->modrm_rm == 6)
1091
				modrm_ea += insn_fetch(u16, ctxt);
1092 1093
			break;
		case 1:
1094
			modrm_ea += insn_fetch(s8, ctxt);
1095 1096
			break;
		case 2:
1097
			modrm_ea += insn_fetch(u16, ctxt);
1098 1099
			break;
		}
1100
		switch (ctxt->modrm_rm) {
1101
		case 0:
1102
			modrm_ea += bx + si;
1103 1104
			break;
		case 1:
1105
			modrm_ea += bx + di;
1106 1107
			break;
		case 2:
1108
			modrm_ea += bp + si;
1109 1110
			break;
		case 3:
1111
			modrm_ea += bp + di;
1112 1113
			break;
		case 4:
1114
			modrm_ea += si;
1115 1116
			break;
		case 5:
1117
			modrm_ea += di;
1118 1119
			break;
		case 6:
1120
			if (ctxt->modrm_mod != 0)
1121
				modrm_ea += bp;
1122 1123
			break;
		case 7:
1124
			modrm_ea += bx;
1125 1126
			break;
		}
1127 1128 1129
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1130
		modrm_ea = (u16)modrm_ea;
1131 1132
	} else {
		/* 32/64-bit ModR/M decode. */
1133
		if ((ctxt->modrm_rm & 7) == 4) {
1134
			sib = insn_fetch(u8, ctxt);
1135 1136 1137 1138
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1139
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1140
				modrm_ea += insn_fetch(s32, ctxt);
1141
			else {
1142
				modrm_ea += reg_read(ctxt, base_reg);
1143 1144
				adjust_modrm_seg(ctxt, base_reg);
			}
1145
			if (index_reg != 4)
1146
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1147
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1148
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1149
				ctxt->rip_relative = 1;
1150 1151
		} else {
			base_reg = ctxt->modrm_rm;
1152
			modrm_ea += reg_read(ctxt, base_reg);
1153 1154
			adjust_modrm_seg(ctxt, base_reg);
		}
1155
		switch (ctxt->modrm_mod) {
1156
		case 0:
1157
			if (ctxt->modrm_rm == 5)
1158
				modrm_ea += insn_fetch(s32, ctxt);
1159 1160
			break;
		case 1:
1161
			modrm_ea += insn_fetch(s8, ctxt);
1162 1163
			break;
		case 2:
1164
			modrm_ea += insn_fetch(s32, ctxt);
1165 1166 1167
			break;
		}
	}
1168
	op->addr.mem.ea = modrm_ea;
1169 1170 1171 1172 1173
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1174
		      struct operand *op)
1175
{
1176
	int rc = X86EMUL_CONTINUE;
1177

1178
	op->type = OP_MEM;
1179
	switch (ctxt->ad_bytes) {
1180
	case 2:
1181
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1182 1183
		break;
	case 4:
1184
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1185 1186
		break;
	case 8:
1187
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1188 1189 1190 1191 1192 1193
		break;
	}
done:
	return rc;
}

1194
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1195
{
1196
	long sv = 0, mask;
1197

1198 1199
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1200

1201 1202 1203 1204
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1205

1206
		ctxt->dst.addr.mem.ea += (sv >> 3);
1207
	}
1208 1209

	/* only subword offset */
1210
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1211 1212
}

1213 1214
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1215
{
1216
	int rc;
1217
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1218

1219 1220
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1221

1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1234 1235
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1236

1237 1238 1239 1240 1241
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1242 1243 1244
	int rc;
	ulong linear;

1245
	rc = linearize(ctxt, addr, size, false, &linear);
1246 1247
	if (rc != X86EMUL_CONTINUE)
		return rc;
1248
	return read_emulated(ctxt, linear, data, size);
1249 1250 1251 1252 1253 1254 1255
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1256 1257 1258
	int rc;
	ulong linear;

1259
	rc = linearize(ctxt, addr, size, true, &linear);
1260 1261
	if (rc != X86EMUL_CONTINUE)
		return rc;
1262 1263
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1264 1265 1266 1267 1268 1269 1270
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1271 1272 1273
	int rc;
	ulong linear;

1274
	rc = linearize(ctxt, addr, size, true, &linear);
1275 1276
	if (rc != X86EMUL_CONTINUE)
		return rc;
1277 1278
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1279 1280
}

1281 1282 1283 1284
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1285
	struct read_cache *rc = &ctxt->io_read;
1286

1287 1288
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1289
		unsigned int count = ctxt->rep_prefix ?
1290
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1291
		in_page = (ctxt->eflags & EFLG_DF) ?
1292 1293
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1294 1295 1296 1297 1298
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1299
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1300 1301
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1302 1303
	}

1304 1305 1306 1307 1308 1309 1310 1311 1312
	if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1313 1314
	return 1;
}
A
Avi Kivity 已提交
1315

1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1332 1333 1334
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1335
	const struct x86_emulate_ops *ops = ctxt->ops;
1336

1337 1338
	if (selector & 1 << 2) {
		struct desc_struct desc;
1339 1340
		u16 sel;

1341
		memset (dt, 0, sizeof *dt);
1342
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1343
			return;
1344

1345 1346 1347
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1348
		ops->get_gdt(ctxt, dt);
1349
}
1350

1351 1352
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1353 1354
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1355 1356 1357 1358
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1359

1360
	get_descriptor_table_ptr(ctxt, selector, &dt);
1361

1362 1363
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1364

1365
	*desc_addr_p = addr = dt.address + index * 8;
1366 1367
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1368
}
1369

1370 1371 1372 1373 1374 1375 1376
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1377

1378
	get_descriptor_table_ptr(ctxt, selector, &dt);
1379

1380 1381
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1382

1383
	addr = dt.address + index * 8;
1384 1385
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1386
}
1387

1388
/* Does not support long mode */
1389 1390 1391
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
1392
	struct desc_struct seg_desc, old_desc;
1393 1394 1395 1396
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1397
	ulong desc_addr;
1398
	int ret;
1399
	u16 dummy;
1400

1401
	memset(&seg_desc, 0, sizeof seg_desc);
1402

1403 1404 1405
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
1406
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1407 1408 1409 1410
		set_desc_base(&seg_desc, selector << 4);
		goto load;
	}

1411 1412 1413 1414 1415 1416 1417 1418
	rpl = selector & 3;
	cpl = ctxt->ops->cpl(ctxt);

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1429
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1430 1431 1432 1433 1434 1435
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

G
Guo Chao 已提交
1436
	/* can't load system descriptor into segment selector */
1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1455
		break;
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1471
		break;
1472 1473 1474
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1475 1476 1477 1478 1479 1480
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1481 1482 1483 1484 1485 1486
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1487
		/*
1488 1489 1490
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1491
		 */
1492 1493 1494 1495
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1496
		break;
1497 1498 1499 1500 1501
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1502
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1503 1504 1505 1506
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1507
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1508 1509 1510 1511 1512 1513
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1533
static int writeback(struct x86_emulate_ctxt *ctxt)
1534 1535 1536
{
	int rc;

1537
	switch (ctxt->dst.type) {
1538
	case OP_REG:
1539
		write_register_operand(&ctxt->dst);
A
Avi Kivity 已提交
1540
		break;
1541
	case OP_MEM:
1542
		if (ctxt->lock_prefix)
1543
			rc = segmented_cmpxchg(ctxt,
1544 1545 1546 1547
					       ctxt->dst.addr.mem,
					       &ctxt->dst.orig_val,
					       &ctxt->dst.val,
					       ctxt->dst.bytes);
1548
		else
1549
			rc = segmented_write(ctxt,
1550 1551 1552
					     ctxt->dst.addr.mem,
					     &ctxt->dst.val,
					     ctxt->dst.bytes);
1553 1554
		if (rc != X86EMUL_CONTINUE)
			return rc;
1555
		break;
1556 1557 1558 1559 1560 1561 1562 1563
	case OP_MEM_STR:
		rc = segmented_write(ctxt,
				ctxt->dst.addr.mem,
				ctxt->dst.data,
				ctxt->dst.bytes * ctxt->dst.count);
		if (rc != X86EMUL_CONTINUE)
			return rc;
		break;
A
Avi Kivity 已提交
1564
	case OP_XMM:
1565
		write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
A
Avi Kivity 已提交
1566
		break;
A
Avi Kivity 已提交
1567 1568 1569
	case OP_MM:
		write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
		break;
1570 1571
	case OP_NONE:
		/* no writeback */
1572
		break;
1573
	default:
1574
		break;
A
Avi Kivity 已提交
1575
	}
1576 1577
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1578

1579
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1580
{
1581
	struct segmented_address addr;
1582

1583
	rsp_increment(ctxt, -bytes);
1584
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1585 1586
	addr.seg = VCPU_SREG_SS;

1587 1588 1589 1590 1591
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1592
	/* Disable writeback. */
1593
	ctxt->dst.type = OP_NONE;
1594
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1595
}
1596

1597 1598 1599 1600
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1601
	struct segmented_address addr;
1602

1603
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1604
	addr.seg = VCPU_SREG_SS;
1605
	rc = segmented_read(ctxt, addr, dest, len);
1606 1607 1608
	if (rc != X86EMUL_CONTINUE)
		return rc;

1609
	rsp_increment(ctxt, len);
1610
	return rc;
1611 1612
}

1613 1614
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1615
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1616 1617
}

1618
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1619
			void *dest, int len)
1620 1621
{
	int rc;
1622 1623
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1624
	int cpl = ctxt->ops->cpl(ctxt);
1625

1626
	rc = emulate_pop(ctxt, &val, len);
1627 1628
	if (rc != X86EMUL_CONTINUE)
		return rc;
1629

1630 1631
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1632

1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1643 1644
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1645 1646 1647 1648 1649
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1650
	}
1651 1652 1653 1654 1655

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1656 1657
}

1658 1659
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1660 1661 1662 1663
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1664 1665
}

A
Avi Kivity 已提交
1666 1667 1668 1669 1670
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1671
	ulong rbp;
A
Avi Kivity 已提交
1672 1673 1674 1675

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1676 1677
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1678 1679
	if (rc != X86EMUL_CONTINUE)
		return rc;
1680
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1681
		      stack_mask(ctxt));
1682 1683
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1684 1685 1686 1687
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1688 1689
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1690
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1691
		      stack_mask(ctxt));
1692
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1693 1694
}

1695
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1696
{
1697 1698
	int seg = ctxt->src2.val;

1699
	ctxt->src.val = get_segment_selector(ctxt, seg);
1700

1701
	return em_push(ctxt);
1702 1703
}

1704
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1705
{
1706
	int seg = ctxt->src2.val;
1707 1708
	unsigned long selector;
	int rc;
1709

1710
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1711 1712 1713
	if (rc != X86EMUL_CONTINUE)
		return rc;

1714
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1715
	return rc;
1716 1717
}

1718
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1719
{
1720
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1721 1722
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1723

1724 1725
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1726
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1727

1728
		rc = em_push(ctxt);
1729 1730
		if (rc != X86EMUL_CONTINUE)
			return rc;
1731

1732
		++reg;
1733 1734
	}

1735
	return rc;
1736 1737
}

1738 1739
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1740
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1741 1742 1743
	return em_push(ctxt);
}

1744
static int em_popa(struct x86_emulate_ctxt *ctxt)
1745
{
1746 1747
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1748

1749 1750
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1751
			rsp_increment(ctxt, ctxt->op_bytes);
1752 1753
			--reg;
		}
1754

1755
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1756 1757 1758
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1759
	}
1760
	return rc;
1761 1762
}

1763
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1764
{
1765
	const struct x86_emulate_ops *ops = ctxt->ops;
1766
	int rc;
1767 1768 1769 1770 1771 1772
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1773
	ctxt->src.val = ctxt->eflags;
1774
	rc = em_push(ctxt);
1775 1776
	if (rc != X86EMUL_CONTINUE)
		return rc;
1777 1778 1779

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1780
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1781
	rc = em_push(ctxt);
1782 1783
	if (rc != X86EMUL_CONTINUE)
		return rc;
1784

1785
	ctxt->src.val = ctxt->_eip;
1786
	rc = em_push(ctxt);
1787 1788 1789
	if (rc != X86EMUL_CONTINUE)
		return rc;

1790
	ops->get_idt(ctxt, &dt);
1791 1792 1793 1794

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1795
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1796 1797 1798
	if (rc != X86EMUL_CONTINUE)
		return rc;

1799
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1800 1801 1802
	if (rc != X86EMUL_CONTINUE)
		return rc;

1803
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1804 1805 1806
	if (rc != X86EMUL_CONTINUE)
		return rc;

1807
	ctxt->_eip = eip;
1808 1809 1810 1811

	return rc;
}

1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1823
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1824 1825 1826
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1827
		return __emulate_int_real(ctxt, irq);
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1838
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1839
{
1840 1841 1842 1843 1844 1845 1846 1847
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1848

1849
	/* TODO: Add stack limit check */
1850

1851
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1852

1853 1854
	if (rc != X86EMUL_CONTINUE)
		return rc;
1855

1856 1857
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1858

1859
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1860

1861 1862
	if (rc != X86EMUL_CONTINUE)
		return rc;
1863

1864
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1865

1866 1867
	if (rc != X86EMUL_CONTINUE)
		return rc;
1868

1869
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1870

1871 1872
	if (rc != X86EMUL_CONTINUE)
		return rc;
1873

1874
	ctxt->_eip = temp_eip;
1875 1876


1877
	if (ctxt->op_bytes == 4)
1878
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1879
	else if (ctxt->op_bytes == 2) {
1880 1881
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1882
	}
1883 1884 1885 1886 1887

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1888 1889
}

1890
static int em_iret(struct x86_emulate_ctxt *ctxt)
1891
{
1892 1893
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1894
		return emulate_iret_real(ctxt);
1895 1896 1897 1898
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1899
	default:
1900 1901
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1902 1903 1904
	}
}

1905 1906 1907 1908 1909
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

1910
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1911

1912
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
1913 1914 1915
	if (rc != X86EMUL_CONTINUE)
		return rc;

1916 1917
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
1918 1919 1920
	return X86EMUL_CONTINUE;
}

1921
static int em_grp2(struct x86_emulate_ctxt *ctxt)
1922
{
1923
	switch (ctxt->modrm_reg) {
1924
	case 0:	/* rol */
1925
		emulate_2op_SrcB(ctxt, "rol");
1926 1927
		break;
	case 1:	/* ror */
1928
		emulate_2op_SrcB(ctxt, "ror");
1929 1930
		break;
	case 2:	/* rcl */
1931
		emulate_2op_SrcB(ctxt, "rcl");
1932 1933
		break;
	case 3:	/* rcr */
1934
		emulate_2op_SrcB(ctxt, "rcr");
1935 1936 1937
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
1938
		emulate_2op_SrcB(ctxt, "sal");
1939 1940
		break;
	case 5:	/* shr */
1941
		emulate_2op_SrcB(ctxt, "shr");
1942 1943
		break;
	case 7:	/* sar */
1944
		emulate_2op_SrcB(ctxt, "sar");
1945 1946
		break;
	}
1947
	return X86EMUL_CONTINUE;
1948 1949
}

1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978
static int em_not(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = ~ctxt->dst.val;
	return X86EMUL_CONTINUE;
}

static int em_neg(struct x86_emulate_ctxt *ctxt)
{
	emulate_1op(ctxt, "neg");
	return X86EMUL_CONTINUE;
}

static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "mul", ex);
	return X86EMUL_CONTINUE;
}

static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "imul", ex);
	return X86EMUL_CONTINUE;
}

static int em_div_ex(struct x86_emulate_ctxt *ctxt)
1979
{
1980
	u8 de = 0;
1981

1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
	emulate_1op_rax_rdx(ctxt, "div", de);
	if (de)
		return emulate_de(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 de = 0;

	emulate_1op_rax_rdx(ctxt, "idiv", de);
1993 1994
	if (de)
		return emulate_de(ctxt);
1995
	return X86EMUL_CONTINUE;
1996 1997
}

1998
static int em_grp45(struct x86_emulate_ctxt *ctxt)
1999
{
2000
	int rc = X86EMUL_CONTINUE;
2001

2002
	switch (ctxt->modrm_reg) {
2003
	case 0:	/* inc */
2004
		emulate_1op(ctxt, "inc");
2005 2006
		break;
	case 1:	/* dec */
2007
		emulate_1op(ctxt, "dec");
2008
		break;
2009 2010
	case 2: /* call near abs */ {
		long int old_eip;
2011 2012 2013
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
2014
		rc = em_push(ctxt);
2015 2016
		break;
	}
2017
	case 4: /* jmp abs */
2018
		ctxt->_eip = ctxt->src.val;
2019
		break;
2020 2021 2022
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
2023
	case 6:	/* push */
2024
		rc = em_push(ctxt);
2025 2026
		break;
	}
2027
	return rc;
2028 2029
}

2030
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2031
{
2032
	u64 old = ctxt->dst.orig_val64;
2033

2034 2035 2036 2037
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2038
		ctxt->eflags &= ~EFLG_ZF;
2039
	} else {
2040 2041
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2042

2043
		ctxt->eflags |= EFLG_ZF;
2044
	}
2045
	return X86EMUL_CONTINUE;
2046 2047
}

2048 2049
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2050 2051 2052
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2053 2054 2055
	return em_pop(ctxt);
}

2056
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2057 2058 2059 2060
{
	int rc;
	unsigned long cs;

2061
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2062
	if (rc != X86EMUL_CONTINUE)
2063
		return rc;
2064 2065 2066
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2067
	if (rc != X86EMUL_CONTINUE)
2068
		return rc;
2069
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2070 2071 2072
	return rc;
}

2073 2074 2075 2076
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
2077
	ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
2078 2079 2080 2081 2082 2083 2084 2085
	emulate_2op_SrcV(ctxt, "cmp");

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2086
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2087 2088 2089 2090
	}
	return X86EMUL_CONTINUE;
}

2091
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2092
{
2093
	int seg = ctxt->src2.val;
2094 2095 2096
	unsigned short sel;
	int rc;

2097
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2098

2099
	rc = load_segment_descriptor(ctxt, sel, seg);
2100 2101 2102
	if (rc != X86EMUL_CONTINUE)
		return rc;

2103
	ctxt->dst.val = ctxt->src.val;
2104 2105 2106
	return rc;
}

2107
static void
2108
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2109
			struct desc_struct *cs, struct desc_struct *ss)
2110 2111
{
	cs->l = 0;		/* will be adjusted later */
2112
	set_desc_base(cs, 0);	/* flat segment */
2113
	cs->g = 1;		/* 4kb granularity */
2114
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2115 2116 2117
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2118 2119
	cs->p = 1;
	cs->d = 1;
2120
	cs->avl = 0;
2121

2122 2123
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2124 2125 2126
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2127
	ss->d = 1;		/* 32bit stack segment */
2128
	ss->dpl = 0;
2129
	ss->p = 1;
2130 2131
	ss->l = 0;
	ss->avl = 0;
2132 2133
}

2134 2135 2136 2137 2138
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2139 2140
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2141 2142 2143 2144
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2145 2146
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2147
	const struct x86_emulate_ops *ops = ctxt->ops;
2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2184 2185 2186 2187 2188

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2189
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2190
{
2191
	const struct x86_emulate_ops *ops = ctxt->ops;
2192
	struct desc_struct cs, ss;
2193
	u64 msr_data;
2194
	u16 cs_sel, ss_sel;
2195
	u64 efer = 0;
2196 2197

	/* syscall is not available in real mode */
2198
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2199 2200
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2201

2202 2203 2204
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2205
	ops->get_msr(ctxt, MSR_EFER, &efer);
2206
	setup_syscalls_segments(ctxt, &cs, &ss);
2207

2208 2209 2210
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2211
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2212
	msr_data >>= 32;
2213 2214
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2215

2216
	if (efer & EFER_LMA) {
2217
		cs.d = 0;
2218 2219
		cs.l = 1;
	}
2220 2221
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2222

2223
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2224
	if (efer & EFER_LMA) {
2225
#ifdef CONFIG_X86_64
2226
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
2227

2228
		ops->get_msr(ctxt,
2229 2230
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2231
		ctxt->_eip = msr_data;
2232

2233
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2234 2235 2236 2237
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2238
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2239
		ctxt->_eip = (u32)msr_data;
2240 2241 2242 2243

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2244
	return X86EMUL_CONTINUE;
2245 2246
}

2247
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2248
{
2249
	const struct x86_emulate_ops *ops = ctxt->ops;
2250
	struct desc_struct cs, ss;
2251
	u64 msr_data;
2252
	u16 cs_sel, ss_sel;
2253
	u64 efer = 0;
2254

2255
	ops->get_msr(ctxt, MSR_EFER, &efer);
2256
	/* inject #GP if in real mode */
2257 2258
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2259

2260 2261 2262 2263 2264 2265 2266 2267
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2268 2269 2270
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2271 2272
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2273

2274
	setup_syscalls_segments(ctxt, &cs, &ss);
2275

2276
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2277 2278
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2279 2280
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2281 2282
		break;
	case X86EMUL_MODE_PROT64:
2283 2284
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2285
		break;
2286 2287
	default:
		break;
2288 2289 2290
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2291 2292 2293 2294
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2295
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2296
		cs.d = 0;
2297 2298 2299
		cs.l = 1;
	}

2300 2301
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2302

2303
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2304
	ctxt->_eip = msr_data;
2305

2306
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2307
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2308

2309
	return X86EMUL_CONTINUE;
2310 2311
}

2312
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2313
{
2314
	const struct x86_emulate_ops *ops = ctxt->ops;
2315
	struct desc_struct cs, ss;
2316 2317
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2318
	u16 cs_sel = 0, ss_sel = 0;
2319

2320 2321
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2322 2323
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2324

2325
	setup_syscalls_segments(ctxt, &cs, &ss);
2326

2327
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2328 2329 2330 2331 2332 2333
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2334
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2335 2336
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2337
		cs_sel = (u16)(msr_data + 16);
2338 2339
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2340
		ss_sel = (u16)(msr_data + 24);
2341 2342
		break;
	case X86EMUL_MODE_PROT64:
2343
		cs_sel = (u16)(msr_data + 32);
2344 2345
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2346 2347
		ss_sel = cs_sel + 8;
		cs.d = 0;
2348 2349 2350
		cs.l = 1;
		break;
	}
2351 2352
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2353

2354 2355
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2356

2357 2358
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2359

2360
	return X86EMUL_CONTINUE;
2361 2362
}

2363
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2364 2365 2366 2367 2368 2369 2370
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2371
	return ctxt->ops->cpl(ctxt) > iopl;
2372 2373 2374 2375 2376
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2377
	const struct x86_emulate_ops *ops = ctxt->ops;
2378
	struct desc_struct tr_seg;
2379
	u32 base3;
2380
	int r;
2381
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2382
	unsigned mask = (1 << len) - 1;
2383
	unsigned long base;
2384

2385
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2386
	if (!tr_seg.p)
2387
		return false;
2388
	if (desc_limit_scaled(&tr_seg) < 103)
2389
		return false;
2390 2391 2392 2393
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2394
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2395 2396
	if (r != X86EMUL_CONTINUE)
		return false;
2397
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2398
		return false;
2399
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2410 2411 2412
	if (ctxt->perm_ok)
		return true;

2413 2414
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2415
			return false;
2416 2417 2418

	ctxt->perm_ok = true;

2419 2420 2421
	return true;
}

2422 2423 2424
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2425
	tss->ip = ctxt->_eip;
2426
	tss->flag = ctxt->eflags;
2427 2428 2429 2430 2431 2432 2433 2434
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2435

2436 2437 2438 2439 2440
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2441 2442 2443 2444 2445 2446 2447
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;

2448
	ctxt->_eip = tss->ip;
2449
	ctxt->eflags = tss->flag | 2;
2450 2451 2452 2453 2454 2455 2456 2457
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2458 2459 2460 2461 2462

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2463 2464 2465 2466 2467
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2468 2469

	/*
G
Guo Chao 已提交
2470
	 * Now load segment descriptors. If fault happens at this stage
2471 2472
	 * it is handled in a context of new task
	 */
2473
	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2474 2475
	if (ret != X86EMUL_CONTINUE)
		return ret;
2476
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2477 2478
	if (ret != X86EMUL_CONTINUE)
		return ret;
2479
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2480 2481
	if (ret != X86EMUL_CONTINUE)
		return ret;
2482
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2483 2484
	if (ret != X86EMUL_CONTINUE)
		return ret;
2485
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2486 2487 2488 2489 2490 2491 2492 2493 2494 2495
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2496
	const struct x86_emulate_ops *ops = ctxt->ops;
2497 2498
	struct tss_segment_16 tss_seg;
	int ret;
2499
	u32 new_tss_base = get_desc_base(new_desc);
2500

2501
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2502
			    &ctxt->exception);
2503
	if (ret != X86EMUL_CONTINUE)
2504 2505 2506
		/* FIXME: need to provide precise fault address */
		return ret;

2507
	save_state_to_tss16(ctxt, &tss_seg);
2508

2509
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2510
			     &ctxt->exception);
2511
	if (ret != X86EMUL_CONTINUE)
2512 2513 2514
		/* FIXME: need to provide precise fault address */
		return ret;

2515
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2516
			    &ctxt->exception);
2517
	if (ret != X86EMUL_CONTINUE)
2518 2519 2520 2521 2522 2523
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2524
		ret = ops->write_std(ctxt, new_tss_base,
2525 2526
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2527
				     &ctxt->exception);
2528
		if (ret != X86EMUL_CONTINUE)
2529 2530 2531 2532
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2533
	return load_state_from_tss16(ctxt, &tss_seg);
2534 2535 2536 2537 2538
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2539
	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2540
	tss->eip = ctxt->_eip;
2541
	tss->eflags = ctxt->eflags;
2542 2543 2544 2545 2546 2547 2548 2549
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2550

2551 2552 2553 2554 2555 2556 2557
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2558 2559 2560 2561 2562 2563 2564
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;

2565
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2566
		return emulate_gp(ctxt, 0);
2567
	ctxt->_eip = tss->eip;
2568
	ctxt->eflags = tss->eflags | 2;
2569 2570

	/* General purpose registers */
2571 2572 2573 2574 2575 2576 2577 2578
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2579 2580 2581 2582 2583

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2584 2585 2586 2587 2588 2589 2590
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2591

2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 *
	 * Need to get rflags to the vcpu struct immediately because it
	 * influences the CPL which is checked at least when loading the segment
	 * descriptors and when pushing an error code to the new kernel stack.
	 *
	 * TODO Introduce a separate ctxt->ops->set_cpl callback
	 */
	if (ctxt->eflags & X86_EFLAGS_VM)
		ctxt->mode = X86EMUL_MODE_VM86;
	else
		ctxt->mode = X86EMUL_MODE_PROT32;

	ctxt->ops->set_rflags(ctxt, ctxt->eflags);

2610 2611 2612 2613
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2614
	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2615 2616
	if (ret != X86EMUL_CONTINUE)
		return ret;
2617
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2618 2619
	if (ret != X86EMUL_CONTINUE)
		return ret;
2620
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2621 2622
	if (ret != X86EMUL_CONTINUE)
		return ret;
2623
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2624 2625
	if (ret != X86EMUL_CONTINUE)
		return ret;
2626
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2627 2628
	if (ret != X86EMUL_CONTINUE)
		return ret;
2629
	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2630 2631
	if (ret != X86EMUL_CONTINUE)
		return ret;
2632
	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2633 2634 2635 2636 2637 2638 2639 2640 2641 2642
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2643
	const struct x86_emulate_ops *ops = ctxt->ops;
2644 2645
	struct tss_segment_32 tss_seg;
	int ret;
2646
	u32 new_tss_base = get_desc_base(new_desc);
2647

2648
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2649
			    &ctxt->exception);
2650
	if (ret != X86EMUL_CONTINUE)
2651 2652 2653
		/* FIXME: need to provide precise fault address */
		return ret;

2654
	save_state_to_tss32(ctxt, &tss_seg);
2655

2656
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2657
			     &ctxt->exception);
2658
	if (ret != X86EMUL_CONTINUE)
2659 2660 2661
		/* FIXME: need to provide precise fault address */
		return ret;

2662
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2663
			    &ctxt->exception);
2664
	if (ret != X86EMUL_CONTINUE)
2665 2666 2667 2668 2669 2670
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2671
		ret = ops->write_std(ctxt, new_tss_base,
2672 2673
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2674
				     &ctxt->exception);
2675
		if (ret != X86EMUL_CONTINUE)
2676 2677 2678 2679
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2680
	return load_state_from_tss32(ctxt, &tss_seg);
2681 2682 2683
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2684
				   u16 tss_selector, int idt_index, int reason,
2685
				   bool has_error_code, u32 error_code)
2686
{
2687
	const struct x86_emulate_ops *ops = ctxt->ops;
2688 2689
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2690
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2691
	ulong old_tss_base =
2692
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2693
	u32 desc_limit;
2694
	ulong desc_addr;
2695 2696 2697

	/* FIXME: old_tss_base == ~0 ? */

2698
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2699 2700
	if (ret != X86EMUL_CONTINUE)
		return ret;
2701
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2702 2703 2704 2705 2706
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2707 2708 2709 2710 2711
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2712
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2733 2734
	}

2735

2736 2737 2738 2739
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2740
		emulate_ts(ctxt, tss_selector & 0xfffc);
2741 2742 2743 2744 2745
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2746
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2747 2748 2749 2750 2751 2752
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2753
	   note that old_tss_sel is not used after this point */
2754 2755 2756 2757
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2758
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2759 2760
				     old_tss_base, &next_tss_desc);
	else
2761
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2762
				     old_tss_base, &next_tss_desc);
2763 2764
	if (ret != X86EMUL_CONTINUE)
		return ret;
2765 2766 2767 2768 2769 2770

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2771
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2772 2773
	}

2774
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2775
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2776

2777
	if (has_error_code) {
2778 2779 2780
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2781
		ret = em_push(ctxt);
2782 2783
	}

2784 2785 2786 2787
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2788
			 u16 tss_selector, int idt_index, int reason,
2789
			 bool has_error_code, u32 error_code)
2790 2791 2792
{
	int rc;

2793
	invalidate_registers(ctxt);
2794 2795
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2796

2797
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2798
				     has_error_code, error_code);
2799

2800
	if (rc == X86EMUL_CONTINUE) {
2801
		ctxt->eip = ctxt->_eip;
2802 2803
		writeback_registers(ctxt);
	}
2804

2805
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2806 2807
}

2808 2809
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2810
{
2811
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2812

2813 2814
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2815 2816
}

2817 2818 2819 2820 2821 2822
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2823
	al = ctxt->dst.val;
2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2841
	ctxt->dst.val = al;
2842
	/* Set PF, ZF, SF */
2843 2844 2845
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2846
	emulate_2op_SrcV(ctxt, "or");
2847 2848 2849 2850 2851 2852 2853 2854
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

	ctxt->eflags &= ~(X86_EFLAGS_PF | X86_EFLAGS_SF | X86_EFLAGS_ZF);

	if (!al)
		ctxt->eflags |= X86_EFLAGS_ZF;
	if (!(al & 1))
		ctxt->eflags |= X86_EFLAGS_PF;
	if (al & 0x80)
		ctxt->eflags |= X86_EFLAGS_SF;

	return X86EMUL_CONTINUE;
}

2876 2877 2878 2879 2880 2881 2882 2883 2884
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

2885 2886 2887 2888 2889 2890
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

2891
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2892
	old_eip = ctxt->_eip;
2893

2894
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2895
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
2896 2897
		return X86EMUL_CONTINUE;

2898 2899
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2900

2901
	ctxt->src.val = old_cs;
2902
	rc = em_push(ctxt);
2903 2904 2905
	if (rc != X86EMUL_CONTINUE)
		return rc;

2906
	ctxt->src.val = old_eip;
2907
	return em_push(ctxt);
2908 2909
}

2910 2911 2912 2913
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

2914 2915 2916 2917
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
2918 2919
	if (rc != X86EMUL_CONTINUE)
		return rc;
2920
	rsp_increment(ctxt, ctxt->src.val);
2921 2922 2923
	return X86EMUL_CONTINUE;
}

2924 2925
static int em_add(struct x86_emulate_ctxt *ctxt)
{
2926
	emulate_2op_SrcV(ctxt, "add");
2927 2928 2929 2930 2931
	return X86EMUL_CONTINUE;
}

static int em_or(struct x86_emulate_ctxt *ctxt)
{
2932
	emulate_2op_SrcV(ctxt, "or");
2933 2934 2935 2936 2937
	return X86EMUL_CONTINUE;
}

static int em_adc(struct x86_emulate_ctxt *ctxt)
{
2938
	emulate_2op_SrcV(ctxt, "adc");
2939 2940 2941 2942 2943
	return X86EMUL_CONTINUE;
}

static int em_sbb(struct x86_emulate_ctxt *ctxt)
{
2944
	emulate_2op_SrcV(ctxt, "sbb");
2945 2946 2947 2948 2949
	return X86EMUL_CONTINUE;
}

static int em_and(struct x86_emulate_ctxt *ctxt)
{
2950
	emulate_2op_SrcV(ctxt, "and");
2951 2952 2953 2954 2955
	return X86EMUL_CONTINUE;
}

static int em_sub(struct x86_emulate_ctxt *ctxt)
{
2956
	emulate_2op_SrcV(ctxt, "sub");
2957 2958 2959 2960 2961
	return X86EMUL_CONTINUE;
}

static int em_xor(struct x86_emulate_ctxt *ctxt)
{
2962
	emulate_2op_SrcV(ctxt, "xor");
2963 2964 2965 2966 2967
	return X86EMUL_CONTINUE;
}

static int em_cmp(struct x86_emulate_ctxt *ctxt)
{
2968
	emulate_2op_SrcV(ctxt, "cmp");
2969
	/* Disable writeback. */
2970
	ctxt->dst.type = OP_NONE;
2971 2972 2973
	return X86EMUL_CONTINUE;
}

2974 2975
static int em_test(struct x86_emulate_ctxt *ctxt)
{
2976
	emulate_2op_SrcV(ctxt, "test");
2977 2978
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
2979 2980 2981
	return X86EMUL_CONTINUE;
}

2982 2983 2984
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
2985 2986
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
2987 2988

	/* Write back the memory destination with implicit LOCK prefix. */
2989 2990
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
2991 2992 2993
	return X86EMUL_CONTINUE;
}

2994
static int em_imul(struct x86_emulate_ctxt *ctxt)
2995
{
2996
	emulate_2op_SrcV_nobyte(ctxt, "imul");
2997 2998 2999
	return X86EMUL_CONTINUE;
}

3000 3001
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3002
	ctxt->dst.val = ctxt->src2.val;
3003 3004 3005
	return em_imul(ctxt);
}

3006 3007
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3008 3009
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3010
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3011
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3012 3013 3014 3015

	return X86EMUL_CONTINUE;
}

3016 3017 3018 3019
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3020
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3021 3022
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3023 3024 3025
	return X86EMUL_CONTINUE;
}

3026 3027 3028 3029
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3030
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3031
		return emulate_gp(ctxt, 0);
3032 3033
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3034 3035 3036
	return X86EMUL_CONTINUE;
}

3037 3038
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
3039
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
3040 3041 3042
	return X86EMUL_CONTINUE;
}

3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3071 3072 3073 3074
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3075 3076 3077
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3078 3079 3080 3081 3082 3083 3084 3085 3086
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3087
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3088 3089
		return emulate_gp(ctxt, 0);

3090 3091
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3092 3093 3094
	return X86EMUL_CONTINUE;
}

3095 3096
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3097
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3098 3099
		return emulate_ud(ctxt);

3100
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3101 3102 3103 3104 3105
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3106
	u16 sel = ctxt->src.val;
3107

3108
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3109 3110
		return emulate_ud(ctxt);

3111
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3112 3113 3114
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3115 3116
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3117 3118
}

A
Avi Kivity 已提交
3119 3120 3121 3122 3123 3124 3125 3126 3127
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3128 3129 3130 3131 3132 3133 3134 3135 3136
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3137 3138
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3139 3140 3141
	int rc;
	ulong linear;

3142
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3143
	if (rc == X86EMUL_CONTINUE)
3144
		ctxt->ops->invlpg(ctxt, linear);
3145
	/* Disable writeback. */
3146
	ctxt->dst.type = OP_NONE;
3147 3148 3149
	return X86EMUL_CONTINUE;
}

3150 3151 3152 3153 3154 3155 3156 3157 3158 3159
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3160 3161 3162 3163
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3164
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3165 3166 3167 3168 3169 3170 3171
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3172
	ctxt->_eip = ctxt->eip;
3173
	/* Disable writeback. */
3174
	ctxt->dst.type = OP_NONE;
3175 3176 3177
	return X86EMUL_CONTINUE;
}

3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3207 3208 3209 3210 3211
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3212 3213
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3214
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3215
			     &desc_ptr.size, &desc_ptr.address,
3216
			     ctxt->op_bytes);
3217 3218 3219 3220
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3221
	ctxt->dst.type = OP_NONE;
3222 3223 3224
	return X86EMUL_CONTINUE;
}

3225
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3226 3227 3228
{
	int rc;

3229 3230
	rc = ctxt->ops->fix_hypercall(ctxt);

3231
	/* Disable writeback. */
3232
	ctxt->dst.type = OP_NONE;
3233 3234 3235 3236 3237 3238 3239 3240
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3241 3242
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3243
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3244
			     &desc_ptr.size, &desc_ptr.address,
3245
			     ctxt->op_bytes);
3246 3247 3248 3249
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3250
	ctxt->dst.type = OP_NONE;
3251 3252 3253 3254 3255
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3256 3257
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3258 3259 3260 3261 3262 3263
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3264 3265
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3266 3267 3268
	return X86EMUL_CONTINUE;
}

3269 3270
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3271 3272
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3273 3274
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3275 3276 3277 3278 3279 3280

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3281
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3282
		jmp_rel(ctxt, ctxt->src.val);
3283 3284 3285 3286

	return X86EMUL_CONTINUE;
}

3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352
static int em_bt(struct x86_emulate_ctxt *ctxt)
{
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	/* only subword offset */
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;

	emulate_2op_SrcV_nobyte(ctxt, "bt");
	return X86EMUL_CONTINUE;
}

static int em_bts(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "bts");
	return X86EMUL_CONTINUE;
}

static int em_btr(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btr");
	return X86EMUL_CONTINUE;
}

static int em_btc(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btc");
	return X86EMUL_CONTINUE;
}

3353 3354
static int em_bsf(struct x86_emulate_ctxt *ctxt)
{
3355
	emulate_2op_SrcV_nobyte(ctxt, "bsf");
3356 3357 3358 3359 3360
	return X86EMUL_CONTINUE;
}

static int em_bsr(struct x86_emulate_ctxt *ctxt)
{
3361
	emulate_2op_SrcV_nobyte(ctxt, "bsr");
3362 3363 3364
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3365 3366 3367 3368
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3369 3370
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3371
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3372 3373 3374 3375
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3376 3377 3378
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3379 3380
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3381 3382
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3383 3384 3385
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3415
	if (!valid_cr(ctxt->modrm_reg))
3416 3417 3418 3419 3420 3421 3422
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3423 3424
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3425
	u64 efer = 0;
3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3443
		u64 cr4;
3444 3445 3446 3447
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3448 3449
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3450 3451 3452 3453 3454 3455 3456 3457 3458 3459

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3460 3461
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3462
			rsvd = CR3_L_MODE_RESERVED_BITS;
3463
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3464
			rsvd = CR3_PAE_RESERVED_BITS;
3465
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3466 3467 3468 3469 3470 3471 3472 3473
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3474
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3486 3487 3488 3489
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3490
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3491 3492 3493 3494 3495 3496 3497

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3498
	int dr = ctxt->modrm_reg;
3499 3500 3501 3502 3503
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3504
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3516 3517
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3518 3519 3520 3521 3522 3523 3524

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3525 3526 3527 3528
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3529
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3530 3531 3532 3533 3534 3535 3536 3537 3538

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3539
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3540 3541

	/* Valid physical address? */
3542
	if (rax & 0xffff000000000000ULL)
3543 3544 3545 3546 3547
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3548 3549
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3550
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3551

3552
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3553 3554 3555 3556 3557
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3558 3559
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3560
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3561
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3562

3563
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3564 3565 3566 3567 3568 3569
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3570 3571
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3572 3573
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3574 3575 3576 3577 3578 3579 3580
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3581 3582
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3583 3584 3585 3586 3587
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3588
#define D(_y) { .flags = (_y) }
3589
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3590 3591
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3592
#define N    D(0)
3593
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3594 3595
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3596
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3597 3598
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3599 3600 3601
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3602
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3603

3604
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3605
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3606
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3607 3608
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3609

3610 3611 3612
#define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3613

3614
static const struct opcode group7_rm1[] = {
3615 3616
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3617 3618 3619
	N, N, N, N, N, N,
};

3620
static const struct opcode group7_rm3[] = {
3621 3622 3623 3624 3625 3626 3627 3628
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
	II(SrcNone  | Prot | VendorSpecific,	em_vmmcall,	vmmcall),
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3629
};
3630

3631
static const struct opcode group7_rm7[] = {
3632
	N,
3633
	DIP(SrcNone, rdtscp, check_rdtsc),
3634 3635
	N, N, N, N, N, N,
};
3636

3637
static const struct opcode group1[] = {
3638
	I(Lock, em_add),
3639
	I(Lock | PageTable, em_or),
3640 3641
	I(Lock, em_adc),
	I(Lock, em_sbb),
3642
	I(Lock | PageTable, em_and),
3643 3644 3645
	I(Lock, em_sub),
	I(Lock, em_xor),
	I(0, em_cmp),
3646 3647
};

3648
static const struct opcode group1A[] = {
3649
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3650 3651
};

3652
static const struct opcode group3[] = {
3653 3654 3655 3656 3657 3658 3659 3660
	I(DstMem | SrcImm, em_test),
	I(DstMem | SrcImm, em_test),
	I(DstMem | SrcNone | Lock, em_not),
	I(DstMem | SrcNone | Lock, em_neg),
	I(SrcMem, em_mul_ex),
	I(SrcMem, em_imul_ex),
	I(SrcMem, em_div_ex),
	I(SrcMem, em_idiv_ex),
3661 3662
};

3663
static const struct opcode group4[] = {
3664 3665
	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
3666 3667 3668
	N, N, N, N, N, N,
};

3669
static const struct opcode group5[] = {
3670 3671 3672 3673 3674 3675 3676
	I(DstMem | SrcNone | Lock,		em_grp45),
	I(DstMem | SrcNone | Lock,		em_grp45),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
	I(SrcMem | Stack,			em_grp45), N,
3677 3678
};

3679
static const struct opcode group6[] = {
3680 3681
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3682
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3683
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3684 3685 3686
	N, N, N, N,
};

3687
static const struct group_dual group7 = { {
3688 3689
	II(Mov | DstMem | Priv,			em_sgdt, sgdt),
	II(Mov | DstMem | Priv,			em_sidt, sidt),
3690 3691 3692 3693 3694
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3695
}, {
3696
	I(SrcNone | Priv | VendorSpecific,	em_vmcall),
3697
	EXT(0, group7_rm1),
3698
	N, EXT(0, group7_rm3),
3699 3700 3701
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3702 3703
} };

3704
static const struct opcode group8[] = {
3705
	N, N, N, N,
3706 3707 3708 3709
	I(DstMem | SrcImmByte,				em_bt),
	I(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	I(DstMem | SrcImmByte | Lock,			em_btr),
	I(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3710 3711
};

3712
static const struct group_dual group9 = { {
3713
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3714 3715 3716 3717
}, {
	N, N, N, N, N, N, N, N,
} };

3718
static const struct opcode group11[] = {
3719
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3720
	X7(D(Undefined)),
3721 3722
};

3723
static const struct gprefix pfx_0f_6f_0f_7f = {
3724
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3725 3726
};

3727
static const struct gprefix pfx_vmovntpx = {
3728 3729 3730
	I(0, em_mov), N, N, N,
};

3731
static const struct opcode opcode_table[256] = {
3732
	/* 0x00 - 0x07 */
3733
	I6ALU(Lock, em_add),
3734 3735
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3736
	/* 0x08 - 0x0F */
3737
	I6ALU(Lock | PageTable, em_or),
3738 3739
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3740
	/* 0x10 - 0x17 */
3741
	I6ALU(Lock, em_adc),
3742 3743
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3744
	/* 0x18 - 0x1F */
3745
	I6ALU(Lock, em_sbb),
3746 3747
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3748
	/* 0x20 - 0x27 */
3749
	I6ALU(Lock | PageTable, em_and), N, N,
3750
	/* 0x28 - 0x2F */
3751
	I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3752
	/* 0x30 - 0x37 */
3753
	I6ALU(Lock, em_xor), N, N,
3754
	/* 0x38 - 0x3F */
3755
	I6ALU(0, em_cmp), N, N,
3756 3757 3758
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
3759
	X8(I(SrcReg | Stack, em_push)),
3760
	/* 0x58 - 0x5F */
3761
	X8(I(DstReg | Stack, em_pop)),
3762
	/* 0x60 - 0x67 */
3763 3764
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3765 3766 3767
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3768 3769
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3770 3771
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3772
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3773
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3774 3775 3776
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3777 3778 3779 3780
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3781
	I2bv(DstMem | SrcReg | ModRM, em_test),
3782
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3783
	/* 0x88 - 0x8F */
3784
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3785
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3786
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3787 3788 3789
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3790
	/* 0x90 - 0x97 */
3791
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3792
	/* 0x98 - 0x9F */
3793
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3794
	I(SrcImmFAddr | No64, em_call_far), N,
3795
	II(ImplicitOps | Stack, em_pushf, pushf),
A
Avi Kivity 已提交
3796
	II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
3797
	/* 0xA0 - 0xA7 */
3798
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3799
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3800
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3801
	I2bv(SrcSI | DstDI | String, em_cmp),
3802
	/* 0xA8 - 0xAF */
3803
	I2bv(DstAcc | SrcImm, em_test),
3804 3805
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3806
	I2bv(SrcAcc | DstDI | String, em_cmp),
3807
	/* 0xB0 - 0xB7 */
3808
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3809
	/* 0xB8 - 0xBF */
3810
	X8(I(DstReg | SrcImm | Mov, em_mov)),
3811
	/* 0xC0 - 0xC7 */
3812
	D2bv(DstMem | SrcImmByte | ModRM),
3813
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3814
	I(ImplicitOps | Stack, em_ret),
3815 3816
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3817
	G(ByteOp, group11), G(0, group11),
3818
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3819 3820
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
	N, I(ImplicitOps | Stack, em_ret_far),
3821
	D(ImplicitOps), DI(SrcImmByte, intn),
3822
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3823
	/* 0xD0 - 0xD7 */
3824
	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
3825
	N, I(DstAcc | SrcImmByte | No64, em_aad), N, N,
3826 3827 3828
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
3829 3830
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3831 3832
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3833
	/* 0xE8 - 0xEF */
3834
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3835
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3836 3837
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3838
	/* 0xF0 - 0xF7 */
3839
	N, DI(ImplicitOps, icebp), N, N,
3840 3841
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3842
	/* 0xF8 - 0xFF */
3843 3844
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3845 3846 3847
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

3848
static const struct opcode twobyte_table[256] = {
3849
	/* 0x00 - 0x0F */
3850
	G(0, group6), GD(0, &group7), N, N,
3851 3852
	N, I(ImplicitOps | VendorSpecific, em_syscall),
	II(ImplicitOps | Priv, em_clts, clts), N,
3853
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3854 3855 3856 3857
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
3858
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
3859
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
3860 3861
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
3862
	N, N, N, N,
3863 3864
	N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
	N, N, N, N,
3865
	/* 0x30 - 0x3F */
3866
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
3867
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3868
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
3869
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
3870 3871
	I(ImplicitOps | VendorSpecific, em_sysenter),
	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
3872
	N, N,
3873 3874 3875 3876 3877 3878
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
3879 3880 3881 3882
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3883
	/* 0x70 - 0x7F */
3884 3885 3886 3887
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
3888 3889 3890
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
3891
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
3892
	/* 0xA0 - 0xA7 */
3893
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
A
Avi Kivity 已提交
3894
	II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
3895 3896 3897
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
3898
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
3899
	DI(ImplicitOps, rsm),
3900
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
3901 3902
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
3903
	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
3904
	/* 0xB0 - 0xB7 */
3905
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
3906
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
3907
	I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
3908 3909
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
3910
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3911 3912
	/* 0xB8 - 0xBF */
	N, N,
3913 3914
	G(BitOp, group8),
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
3915
	I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
3916
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
3917
	/* 0xC0 - 0xC7 */
3918
	D2bv(DstMem | SrcReg | ModRM | Lock),
3919
	N, D(DstMem | SrcReg | ModRM | Mov),
3920
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
3921 3922
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
3936
#undef GP
3937
#undef EXT
3938

3939
#undef D2bv
3940
#undef D2bvIP
3941
#undef I2bv
3942
#undef I2bvIP
3943
#undef I6ALU
3944

3945
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
3946 3947 3948
{
	unsigned size;

3949
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
3962
	op->addr.mem.ea = ctxt->_eip;
3963 3964 3965
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
3966
		op->val = insn_fetch(s8, ctxt);
3967 3968
		break;
	case 2:
3969
		op->val = insn_fetch(s16, ctxt);
3970 3971
		break;
	case 4:
3972
		op->val = insn_fetch(s32, ctxt);
3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991
		break;
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

3992 3993 3994 3995 3996 3997 3998
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
3999
		decode_register_operand(ctxt, op);
4000 4001
		break;
	case OpImmUByte:
4002
		rc = decode_imm(ctxt, op, 1, false);
4003 4004
		break;
	case OpMem:
4005
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4006 4007 4008 4009
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
4010 4011 4012
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4013 4014 4015
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
4016 4017 4018
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4019
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4020 4021 4022 4023 4024 4025 4026
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4027
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4028 4029
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4030
		op->count = 1;
4031 4032 4033 4034
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4035
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4036 4037
		fetch_register_operand(op);
		break;
4038 4039
	case OpCL:
		op->bytes = 1;
4040
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4052 4053 4054
	case OpMem8:
		ctxt->memop.bytes = 1;
		goto mem_common;
4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4071
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
4072 4073
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
4074
		op->count = 1;
4075 4076 4077 4078 4079 4080 4081 4082 4083 4084
		break;
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4114
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4115 4116 4117
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4118
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4119
	bool op_prefix = false;
4120
	struct opcode opcode;
4121

4122 4123
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4124 4125 4126
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
4127
	if (insn_len > 0)
4128
		memcpy(ctxt->fetch.data, insn, insn_len);
4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4146
		return EMULATION_FAILED;
4147 4148
	}

4149 4150
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4151 4152 4153

	/* Legacy prefixes. */
	for (;;) {
4154
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4155
		case 0x66:	/* operand-size override */
4156
			op_prefix = true;
4157
			/* switch between 2/4 bytes */
4158
			ctxt->op_bytes = def_op_bytes ^ 6;
4159 4160 4161 4162
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4163
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4164 4165
			else
				/* switch between 2/4 bytes */
4166
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4167 4168 4169 4170 4171
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4172
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4173 4174 4175
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4176
			set_seg_override(ctxt, ctxt->b & 7);
4177 4178 4179 4180
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4181
			ctxt->rex_prefix = ctxt->b;
4182 4183
			continue;
		case 0xf0:	/* LOCK */
4184
			ctxt->lock_prefix = 1;
4185 4186 4187
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4188
			ctxt->rep_prefix = ctxt->b;
4189 4190 4191 4192 4193 4194 4195
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4196
		ctxt->rex_prefix = 0;
4197 4198 4199 4200 4201
	}

done_prefixes:

	/* REX prefix. */
4202 4203
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4204 4205

	/* Opcode byte(s). */
4206
	opcode = opcode_table[ctxt->b];
4207
	/* Two-byte opcode? */
4208 4209
	if (ctxt->b == 0x0f) {
		ctxt->twobyte = 1;
4210
		ctxt->b = insn_fetch(u8, ctxt);
4211
		opcode = twobyte_table[ctxt->b];
4212
	}
4213
	ctxt->d = opcode.flags;
4214

4215 4216 4217
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4218 4219
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4220
		case Group:
4221
			goffset = (ctxt->modrm >> 3) & 7;
4222 4223 4224
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4225 4226
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4227 4228 4229 4230 4231
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4232
			goffset = ctxt->modrm & 7;
4233
			opcode = opcode.u.group[goffset];
4234 4235
			break;
		case Prefix:
4236
			if (ctxt->rep_prefix && op_prefix)
4237
				return EMULATION_FAILED;
4238
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4239 4240 4241 4242 4243 4244 4245 4246
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
		default:
4247
			return EMULATION_FAILED;
4248
		}
4249

4250
		ctxt->d &= ~(u64)GroupMask;
4251
		ctxt->d |= opcode.flags;
4252 4253
	}

4254 4255 4256
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4257 4258

	/* Unrecognised? */
4259
	if (ctxt->d == 0 || (ctxt->d & Undefined))
4260
		return EMULATION_FAILED;
4261

4262
	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
4263
		return EMULATION_FAILED;
4264

4265 4266
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4267

4268
	if (ctxt->d & Op3264) {
4269
		if (mode == X86EMUL_MODE_PROT64)
4270
			ctxt->op_bytes = 8;
4271
		else
4272
			ctxt->op_bytes = 4;
4273 4274
	}

4275 4276
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4277 4278
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4279

4280
	/* ModRM and SIB bytes. */
4281
	if (ctxt->d & ModRM) {
4282
		rc = decode_modrm(ctxt, &ctxt->memop);
4283 4284 4285
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4286
		rc = decode_abs(ctxt, &ctxt->memop);
4287 4288 4289
	if (rc != X86EMUL_CONTINUE)
		goto done;

4290 4291
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4292

4293
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4294

4295 4296
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4297 4298 4299 4300 4301

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4302
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4303 4304 4305
	if (rc != X86EMUL_CONTINUE)
		goto done;

4306 4307 4308 4309
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4310
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4311 4312 4313
	if (rc != X86EMUL_CONTINUE)
		goto done;

4314
	/* Decode and fetch the destination operand: register or memory. */
4315
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4316 4317

done:
4318 4319
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4320

4321
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4322 4323
}

4324 4325 4326 4327 4328
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4329 4330 4331 4332 4333 4334 4335 4336 4337
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4338 4339 4340
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4341
		 ((ctxt->eflags & EFLG_ZF) == 0))
4342
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4343 4344 4345 4346 4347 4348
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4362
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4378

4379
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4380
{
4381
	const struct x86_emulate_ops *ops = ctxt->ops;
4382
	int rc = X86EMUL_CONTINUE;
4383
	int saved_dst_type = ctxt->dst.type;
4384

4385
	ctxt->mem_read.pos = 0;
4386

4387
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
4388
		rc = emulate_ud(ctxt);
4389 4390 4391
		goto done;
	}

4392
	/* LOCK prefix is allowed only with some instructions */
4393
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4394
		rc = emulate_ud(ctxt);
4395 4396 4397
		goto done;
	}

4398
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4399
		rc = emulate_ud(ctxt);
4400 4401 4402
		goto done;
	}

A
Avi Kivity 已提交
4403 4404
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4405 4406 4407 4408
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4409
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4410 4411 4412 4413
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4428 4429
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4430
					      X86_ICPT_PRE_EXCEPT);
4431 4432 4433 4434
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4435
	/* Privileged instruction can be executed only in CPL=0 */
4436
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4437
		rc = emulate_gp(ctxt, 0);
4438 4439 4440
		goto done;
	}

4441
	/* Instruction can only be executed in protected mode */
4442
	if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4443 4444 4445 4446
		rc = emulate_ud(ctxt);
		goto done;
	}

4447
	/* Do instruction specific permission checks */
4448 4449
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4450 4451 4452 4453
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4454 4455
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4456
					      X86_ICPT_POST_EXCEPT);
4457 4458 4459 4460
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4461
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4462
		/* All REP prefixes have the same first termination condition */
4463
		if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4464
			ctxt->eip = ctxt->_eip;
4465 4466 4467 4468
			goto done;
		}
	}

4469 4470 4471
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4472
		if (rc != X86EMUL_CONTINUE)
4473
			goto done;
4474
		ctxt->src.orig_val64 = ctxt->src.val64;
4475 4476
	}

4477 4478 4479
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4480 4481 4482 4483
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4484
	if ((ctxt->d & DstMask) == ImplicitOps)
4485 4486 4487
		goto special_insn;


4488
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4489
		/* optimisation - avoid slow emulated read if Mov */
4490 4491
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4492 4493
		if (rc != X86EMUL_CONTINUE)
			goto done;
4494
	}
4495
	ctxt->dst.orig_val = ctxt->dst.val;
4496

4497 4498
special_insn:

4499 4500
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4501
					      X86_ICPT_POST_MEMACCESS);
4502 4503 4504 4505
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4506 4507
	if (ctxt->execute) {
		rc = ctxt->execute(ctxt);
4508 4509 4510 4511 4512
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

4513
	if (ctxt->twobyte)
A
Avi Kivity 已提交
4514 4515
		goto twobyte_insn;

4516
	switch (ctxt->b) {
4517
	case 0x40 ... 0x47: /* inc r16/r32 */
4518
		emulate_1op(ctxt, "inc");
4519 4520
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
4521
		emulate_1op(ctxt, "dec");
4522
		break;
A
Avi Kivity 已提交
4523
	case 0x63:		/* movsxd */
4524
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4525
			goto cannot_emulate;
4526
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4527
		break;
4528
	case 0x70 ... 0x7f: /* jcc (short) */
4529 4530
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4531
		break;
N
Nitin A Kamble 已提交
4532
	case 0x8d: /* lea r16/r32, m */
4533
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4534
		break;
4535
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4536
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4537
			break;
4538 4539
		rc = em_xchg(ctxt);
		break;
4540
	case 0x98: /* cbw/cwde/cdqe */
4541 4542 4543 4544
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4545 4546
		}
		break;
4547
	case 0xc0 ... 0xc1:
4548
		rc = em_grp2(ctxt);
4549
		break;
4550
	case 0xcc:		/* int3 */
4551 4552
		rc = emulate_int(ctxt, 3);
		break;
4553
	case 0xcd:		/* int n */
4554
		rc = emulate_int(ctxt, ctxt->src.val);
4555 4556
		break;
	case 0xce:		/* into */
4557 4558
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4559
		break;
4560
	case 0xd0 ... 0xd1:	/* Grp2 */
4561
		rc = em_grp2(ctxt);
4562 4563
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
4564
		ctxt->src.val = reg_read(ctxt, VCPU_REGS_RCX);
4565
		rc = em_grp2(ctxt);
4566
		break;
4567
	case 0xe9: /* jmp rel */
4568
	case 0xeb: /* jmp rel short */
4569 4570
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4571
		break;
4572
	case 0xf4:              /* hlt */
4573
		ctxt->ops->halt(ctxt);
4574
		break;
4575 4576 4577 4578 4579 4580 4581
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4582 4583 4584
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4585 4586 4587 4588 4589 4590
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4591 4592
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4593
	}
4594

4595 4596 4597
	if (rc != X86EMUL_CONTINUE)
		goto done;

4598
writeback:
4599
	rc = writeback(ctxt);
4600
	if (rc != X86EMUL_CONTINUE)
4601 4602
		goto done;

4603 4604 4605 4606
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4607
	ctxt->dst.type = saved_dst_type;
4608

4609
	if ((ctxt->d & SrcMask) == SrcSI)
4610
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4611

4612
	if ((ctxt->d & DstMask) == DstDI)
4613
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4614

4615
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4616
		unsigned int count;
4617
		struct read_cache *r = &ctxt->io_read;
4618 4619 4620 4621 4622 4623
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4624

4625 4626 4627 4628 4629
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4630
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4631 4632 4633 4634 4635 4636
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4637
				ctxt->mem_read.end = 0;
4638
				writeback_registers(ctxt);
4639 4640 4641
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4642
		}
4643
	}
4644

4645
	ctxt->eip = ctxt->_eip;
4646 4647

done:
4648 4649
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4650 4651 4652
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4653 4654 4655
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4656
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4657 4658

twobyte_insn:
4659
	switch (ctxt->b) {
4660
	case 0x09:		/* wbinvd */
4661
		(ctxt->ops->wbinvd)(ctxt);
4662 4663
		break;
	case 0x08:		/* invd */
4664 4665 4666 4667
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4668
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4669
		break;
A
Avi Kivity 已提交
4670
	case 0x21: /* mov from dr to reg */
4671
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4672 4673
		break;
	case 0x40 ... 0x4f:	/* cmov */
4674 4675 4676
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4677
		break;
4678
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4679 4680
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4681
		break;
4682
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4683
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4684
		break;
4685 4686
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
4687
		emulate_2op_cl(ctxt, "shld");
4688 4689 4690
		break;
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
4691
		emulate_2op_cl(ctxt, "shrd");
4692
		break;
4693 4694
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4695
	case 0xb6 ... 0xb7:	/* movzx */
4696
		ctxt->dst.bytes = ctxt->op_bytes;
4697
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4698
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4699 4700
		break;
	case 0xbe ... 0xbf:	/* movsx */
4701
		ctxt->dst.bytes = ctxt->op_bytes;
4702
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4703
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4704
		break;
4705
	case 0xc0 ... 0xc1:	/* xadd */
4706
		emulate_2op_SrcV(ctxt, "add");
4707
		/* Write back the register source. */
4708 4709
		ctxt->src.val = ctxt->dst.orig_val;
		write_register_operand(&ctxt->src);
4710
		break;
4711
	case 0xc3:		/* movnti */
4712 4713 4714
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4715
		break;
4716 4717
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4718
	}
4719 4720 4721 4722

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4723 4724 4725
	goto writeback;

cannot_emulate:
4726
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4727
}
4728 4729 4730 4731 4732 4733 4734 4735 4736 4737

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}