emulate.c 125.7 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
63
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
64 65
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
66 67

#define OpBits             5  /* Width of operand field */
68
#define OpMask             ((1ull << OpBits) - 1)
69

A
Avi Kivity 已提交
70 71 72 73 74 75 76 77 78 79
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
80
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
81
/* Destination operand type. */
82 83 84 85 86 87 88 89 90
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
91
#define DstAccLo    (OpAccLo << DstShift)
92
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
93
/* Source operand type. */
94 95 96 97 98 99 100 101 102 103 104 105
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
106
#define SrcXLat     (OpXLat << SrcShift)
107 108 109 110
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
111
#define SrcImm64    (OpImm64 << SrcShift)
112
#define SrcDX       (OpDX << SrcShift)
113
#define SrcMem8     (OpMem8 << SrcShift)
114
#define SrcAccHi    (OpAccHi << SrcShift)
115
#define SrcMask     (OpMask << SrcShift)
116 117 118 119 120 121 122 123 124
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
125
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
126
#define Sse         (1<<18)     /* SSE Vector instruction */
127 128 129 130
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
131
/* Misc flags */
132
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
133
#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
134
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
135
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
136
#define Undefined   (1<<25) /* No Such Instruction */
137
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
138
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
139
#define No64	    (1<<28)
140
#define PageTable   (1 << 29)   /* instruction used to write page table */
141
#define NotImpl     (1 << 30)   /* instruction is not implemented */
142
/* Source 2 operand type */
143
#define Src2Shift   (31)
144
#define Src2None    (OpNone << Src2Shift)
145
#define Src2Mem     (OpMem << Src2Shift)
146 147 148 149
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
150 151 152 153 154 155
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
156
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
157
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
158 159 160
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
161
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
162
#define NoWrite     ((u64)1 << 45)  /* No writeback */
163
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
164
#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
165 166
#define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
#define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
167
#define NoBigReal   ((u64)1 << 50)  /* No big real mode */
168
#define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
A
Avi Kivity 已提交
169

170
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
A
Avi Kivity 已提交
171

172 173 174 175 176 177 178 179
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
180

181 182 183 184 185 186
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
187 188
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
189 190
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
191
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
192 193 194 195 196 197 198 199 200 201 202
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

203
struct opcode {
204 205
	u64 flags : 56;
	u64 intercept : 8;
206
	union {
207
		int (*execute)(struct x86_emulate_ctxt *ctxt);
208 209 210
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
211
		const struct escape *esc;
212
		void (*fastop)(struct fastop *fake);
213
	} u;
214
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
215 216 217 218 219
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
220 221
};

222 223 224 225 226 227 228
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

229 230 231 232 233
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

A
Avi Kivity 已提交
234
/* EFLAGS bit definitions. */
235 236 237 238
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
239 240
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
241 242
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
243 244
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
245
#define EFLG_IF (1<<9)
246
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
247 248 249 250 251 252
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

253 254 255
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
292 293 294 295 296 297
/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

298 299 300 301 302 303
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

304 305
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

306 307 308 309 310 311 312 313 314 315 316 317 318
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

319 320
#define FOPNOP() FOP_ALIGN FOP_RET

321
#define FOP1E(op,  dst) \
322 323 324 325
	FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
326 327 328 329 330 331 332 333 334

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

335 336 337 338 339 340 341 342 343
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

344 345 346 347 348 349 350 351 352
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

353 354 355 356 357
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
358 359 360 361
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
362 363
	FOP_END

364 365 366 367
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
368 369 370
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
371 372
	FOP_END

373 374 375 376 377 378 379 380 381
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

382 383 384 385 386 387 388
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
389 390 391
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
392 393
	FOP_END

394 395 396
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

397 398 399
asm(".global kvm_fastop_exception \n"
    "kvm_fastop_exception: xor %esi, %esi; ret");

400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
419 420 421
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

422 423 424 425 426 427
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
428 429 430 431 432
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
433
		.dst_val    = ctxt->dst.val64,
434 435 436
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
437 438 439
		.next_rip   = ctxt->eip,
	};

440
	return ctxt->ops->intercept(ctxt, &info, stage);
441 442
}

A
Avi Kivity 已提交
443 444 445 446 447
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

448
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
449
{
450
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
451 452
}

A
Avi Kivity 已提交
453 454 455 456 457 458 459 460 461 462 463
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
464 465 466 467 468
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
469
/* Access/update address held in a register, based on addressing mode. */
470
static inline unsigned long
471
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
472
{
473
	if (ctxt->ad_bytes == sizeof(unsigned long))
474 475
		return reg;
	else
476
		return reg & ad_mask(ctxt);
477 478 479
}

static inline unsigned long
480
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
481
{
482
	return address_mask(ctxt, reg);
483 484
}

485 486 487 488 489
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

490
static inline void
491
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
492
{
493 494
	ulong mask;

495
	if (ctxt->ad_bytes == sizeof(unsigned long))
496
		mask = ~0UL;
497
	else
498 499 500 501 502 503
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
504
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
505
}
A
Avi Kivity 已提交
506

507
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
508
{
509
	register_address_increment(ctxt, &ctxt->_eip, rel);
510
}
511

512 513 514 515 516 517 518
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

519
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
520 521 522 523
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

524
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
525 526
}

527 528
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
529
{
530 531 532
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
533
	return X86EMUL_PROPAGATE_FAULT;
534 535
}

536 537 538 539 540
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

541
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
542
{
543
	return emulate_exception(ctxt, GP_VECTOR, err, true);
544 545
}

546 547 548 549 550
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

551
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
552
{
553
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
554 555
}

556
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
557
{
558
	return emulate_exception(ctxt, TS_VECTOR, err, true);
559 560
}

561 562
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
563
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
564 565
}

A
Avi Kivity 已提交
566 567 568 569 570
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

614
static int __linearize(struct x86_emulate_ctxt *ctxt,
615
		     struct segmented_address addr,
616
		     unsigned size, bool write, bool fetch,
617 618
		     ulong *linear)
{
619 620
	struct desc_struct desc;
	bool usable;
621
	ulong la;
622
	u32 lim;
623
	u16 sel;
624
	unsigned cpl;
625

626
	la = seg_base(ctxt, addr.seg) + addr.ea;
627 628 629 630 631 632
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
633 634
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
635 636
		if (!usable)
			goto bad;
637 638 639
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
640 641
			goto bad;
		/* unreadable code segment */
642
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
643 644
			goto bad;
		lim = desc_limit_scaled(&desc);
645 646 647 648 649 650
		if ((ctxt->mode == X86EMUL_MODE_REAL) && !fetch &&
		    (ctxt->d & NoBigReal)) {
			/* la is between zero and 0xffff */
			if (la > 0xffff || (u32)(la + size - 1) > 0xffff)
				goto bad;
		} else if ((desc.type & 8) || !(desc.type & 4)) {
651 652 653 654
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
655
			/* expand-down segment */
656 657 658 659 660 661
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
662
		cpl = ctxt->ops->cpl(ctxt);
663 664 665 666 667 668 669 670 671 672 673 674 675 676 677
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
678
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
679
		la &= (u32)-1;
680 681
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
682 683
	*linear = la;
	return X86EMUL_CONTINUE;
684 685
bad:
	if (addr.seg == VCPU_SREG_SS)
686
		return emulate_ss(ctxt, sel);
687
	else
688
		return emulate_gp(ctxt, sel);
689 690
}

691 692 693 694 695 696 697 698 699
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


700 701 702 703 704
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
705 706 707
	int rc;
	ulong linear;

708
	rc = linearize(ctxt, addr, size, false, &linear);
709 710
	if (rc != X86EMUL_CONTINUE)
		return rc;
711
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
712 713
}

714
/*
715
 * Prefetch the remaining bytes of the instruction without crossing page
716 717
 * boundary if they are not in fetch_cache yet.
 */
718
static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
719 720
{
	int rc;
721
	unsigned size;
722
	unsigned long linear;
723
	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
724
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
725 726
					   .ea = ctxt->eip + cur_size };

727 728 729 730 731 732
	size = 15UL ^ cur_size;
	rc = __linearize(ctxt, addr, size, false, true, &linear);
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;

	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
733 734 735 736 737 738 739 740

	/*
	 * One instruction can only straddle two pages,
	 * and one has been loaded at the beginning of
	 * x86_decode_insn.  So, if not enough bytes
	 * still, we must have hit the 15-byte boundary.
	 */
	if (unlikely(size < op_size))
741
		return X86EMUL_UNHANDLEABLE;
742
	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
743 744 745
			      size, &ctxt->exception);
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;
746
	ctxt->fetch.end += size;
747
	return X86EMUL_CONTINUE;
748 749
}

750 751
static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
					       unsigned size)
752
{
753
	if (unlikely(ctxt->fetch.end - ctxt->fetch.ptr < size))
754 755 756
		return __do_insn_fetch_bytes(ctxt, size);
	else
		return X86EMUL_CONTINUE;
757 758
}

759
/* Fetch next part of the instruction being emulated. */
760
#define insn_fetch(_type, _ctxt)					\
761 762 763
({	_type _x;							\
									\
	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
764 765
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
766
	ctxt->_eip += sizeof(_type);					\
767 768
	_x = *(_type __aligned(1) *) ctxt->fetch.ptr;			\
	ctxt->fetch.ptr += sizeof(_type);				\
769
	_x;								\
770 771
})

772
#define insn_fetch_arr(_arr, _size, _ctxt)				\
773 774
({									\
	rc = do_insn_fetch_bytes(_ctxt, _size);				\
775 776
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
777
	ctxt->_eip += (_size);						\
778 779
	memcpy(_arr, ctxt->fetch.ptr, _size);				\
	ctxt->fetch.ptr += (_size);					\
780 781
})

782 783 784 785 786
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
787
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
788
			     int byteop)
A
Avi Kivity 已提交
789 790
{
	void *p;
791
	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
A
Avi Kivity 已提交
792 793

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
794 795 796
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
797 798 799 800
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
801
			   struct segmented_address addr,
A
Avi Kivity 已提交
802 803 804 805 806 807 808
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
809
	rc = segmented_read_std(ctxt, addr, size, 2);
810
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
811
		return rc;
812
	addr.ea += 2;
813
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
814 815 816
	return rc;
}

817 818 819 820 821 822 823 824 825 826
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

827 828
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
829 830
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
831

832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

857 858
FASTOP2(xadd);

859
static u8 test_cc(unsigned int condition, unsigned long flags)
860
{
861 862
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
863

864
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
865
	asm("push %[flags]; popf; call *%[fastop]"
866 867
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
868 869
}

870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
888 889 890 891
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
892 893 894 895 896 897 898 899
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
900
#ifdef CONFIG_X86_64
901 902 903 904 905 906 907 908
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
909 910 911 912 913 914 915 916 917 918 919
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
920 921 922 923 924 925 926 927
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
928
#ifdef CONFIG_X86_64
929 930 931 932 933 934 935 936
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
937 938 939 940 941 942
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1024
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1025
				    struct operand *op)
1026
{
1027
	unsigned reg = ctxt->modrm_reg;
1028

1029 1030
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1031

1032
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1033 1034 1035 1036 1037 1038
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1039 1040 1041 1042 1043 1044 1045
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1046

1047
	op->type = OP_REG;
1048 1049 1050
	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);

1051
	fetch_register_operand(op);
1052 1053 1054
	op->orig_val = op->val;
}

1055 1056 1057 1058 1059 1060
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1061
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1062
			struct operand *op)
1063 1064
{
	u8 sib;
B
Bandan Das 已提交
1065
	int index_reg, base_reg, scale;
1066
	int rc = X86EMUL_CONTINUE;
1067
	ulong modrm_ea = 0;
1068

B
Bandan Das 已提交
1069 1070 1071
	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1072

B
Bandan Das 已提交
1073
	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1074
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
B
Bandan Das 已提交
1075
	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1076
	ctxt->modrm_seg = VCPU_SREG_DS;
1077

1078
	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1079
		op->type = OP_REG;
1080
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1081
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1082
				ctxt->d & ByteOp);
1083
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1084 1085
			op->type = OP_XMM;
			op->bytes = 16;
1086 1087
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1088 1089
			return rc;
		}
A
Avi Kivity 已提交
1090 1091 1092
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
1093
			op->addr.mm = ctxt->modrm_rm & 7;
A
Avi Kivity 已提交
1094 1095
			return rc;
		}
1096
		fetch_register_operand(op);
1097 1098 1099
		return rc;
	}

1100 1101
	op->type = OP_MEM;

1102
	if (ctxt->ad_bytes == 2) {
1103 1104 1105 1106
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1107 1108

		/* 16-bit ModR/M decode. */
1109
		switch (ctxt->modrm_mod) {
1110
		case 0:
1111
			if (ctxt->modrm_rm == 6)
1112
				modrm_ea += insn_fetch(u16, ctxt);
1113 1114
			break;
		case 1:
1115
			modrm_ea += insn_fetch(s8, ctxt);
1116 1117
			break;
		case 2:
1118
			modrm_ea += insn_fetch(u16, ctxt);
1119 1120
			break;
		}
1121
		switch (ctxt->modrm_rm) {
1122
		case 0:
1123
			modrm_ea += bx + si;
1124 1125
			break;
		case 1:
1126
			modrm_ea += bx + di;
1127 1128
			break;
		case 2:
1129
			modrm_ea += bp + si;
1130 1131
			break;
		case 3:
1132
			modrm_ea += bp + di;
1133 1134
			break;
		case 4:
1135
			modrm_ea += si;
1136 1137
			break;
		case 5:
1138
			modrm_ea += di;
1139 1140
			break;
		case 6:
1141
			if (ctxt->modrm_mod != 0)
1142
				modrm_ea += bp;
1143 1144
			break;
		case 7:
1145
			modrm_ea += bx;
1146 1147
			break;
		}
1148 1149 1150
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1151
		modrm_ea = (u16)modrm_ea;
1152 1153
	} else {
		/* 32/64-bit ModR/M decode. */
1154
		if ((ctxt->modrm_rm & 7) == 4) {
1155
			sib = insn_fetch(u8, ctxt);
1156 1157 1158 1159
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1160
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1161
				modrm_ea += insn_fetch(s32, ctxt);
1162
			else {
1163
				modrm_ea += reg_read(ctxt, base_reg);
1164 1165
				adjust_modrm_seg(ctxt, base_reg);
			}
1166
			if (index_reg != 4)
1167
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1168
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1169
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1170
				ctxt->rip_relative = 1;
1171 1172
		} else {
			base_reg = ctxt->modrm_rm;
1173
			modrm_ea += reg_read(ctxt, base_reg);
1174 1175
			adjust_modrm_seg(ctxt, base_reg);
		}
1176
		switch (ctxt->modrm_mod) {
1177
		case 0:
1178
			if (ctxt->modrm_rm == 5)
1179
				modrm_ea += insn_fetch(s32, ctxt);
1180 1181
			break;
		case 1:
1182
			modrm_ea += insn_fetch(s8, ctxt);
1183 1184
			break;
		case 2:
1185
			modrm_ea += insn_fetch(s32, ctxt);
1186 1187 1188
			break;
		}
	}
1189
	op->addr.mem.ea = modrm_ea;
1190 1191 1192
	if (ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;

1193 1194 1195 1196 1197
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1198
		      struct operand *op)
1199
{
1200
	int rc = X86EMUL_CONTINUE;
1201

1202
	op->type = OP_MEM;
1203
	switch (ctxt->ad_bytes) {
1204
	case 2:
1205
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1206 1207
		break;
	case 4:
1208
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1209 1210
		break;
	case 8:
1211
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1212 1213 1214 1215 1216 1217
		break;
	}
done:
	return rc;
}

1218
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1219
{
1220
	long sv = 0, mask;
1221

1222
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1223
		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1224

1225 1226 1227 1228
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1229 1230
		else
			sv = (s64)ctxt->src.val & (s64)mask;
1231

1232
		ctxt->dst.addr.mem.ea += (sv >> 3);
1233
	}
1234 1235

	/* only subword offset */
1236
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1237 1238
}

1239 1240
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1241
{
1242
	int rc;
1243
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1244

1245 1246
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1247

1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1260 1261
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1262

1263 1264 1265 1266 1267
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1268 1269 1270
	int rc;
	ulong linear;

1271
	rc = linearize(ctxt, addr, size, false, &linear);
1272 1273
	if (rc != X86EMUL_CONTINUE)
		return rc;
1274
	return read_emulated(ctxt, linear, data, size);
1275 1276 1277 1278 1279 1280 1281
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1282 1283 1284
	int rc;
	ulong linear;

1285
	rc = linearize(ctxt, addr, size, true, &linear);
1286 1287
	if (rc != X86EMUL_CONTINUE)
		return rc;
1288 1289
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1290 1291 1292 1293 1294 1295 1296
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1297 1298 1299
	int rc;
	ulong linear;

1300
	rc = linearize(ctxt, addr, size, true, &linear);
1301 1302
	if (rc != X86EMUL_CONTINUE)
		return rc;
1303 1304
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1305 1306
}

1307 1308 1309 1310
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1311
	struct read_cache *rc = &ctxt->io_read;
1312

1313 1314
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1315
		unsigned int count = ctxt->rep_prefix ?
1316
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1317
		in_page = (ctxt->eflags & EFLG_DF) ?
1318 1319
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1320
		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1321 1322 1323
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1324
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1325 1326
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1327 1328
	}

1329 1330
	if (ctxt->rep_prefix && (ctxt->d & String) &&
	    !(ctxt->eflags & EFLG_DF)) {
1331 1332 1333 1334 1335 1336 1337 1338
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1339 1340
	return 1;
}
A
Avi Kivity 已提交
1341

1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1358 1359 1360
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1361
	const struct x86_emulate_ops *ops = ctxt->ops;
1362
	u32 base3 = 0;
1363

1364 1365
	if (selector & 1 << 2) {
		struct desc_struct desc;
1366 1367
		u16 sel;

1368
		memset (dt, 0, sizeof *dt);
1369 1370
		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
				      VCPU_SREG_LDTR))
1371
			return;
1372

1373
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1374
		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1375
	} else
1376
		ops->get_gdt(ctxt, dt);
1377
}
1378

1379 1380
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1381 1382
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1383 1384 1385 1386
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1387

1388
	get_descriptor_table_ptr(ctxt, selector, &dt);
1389

1390 1391
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1392

1393
	*desc_addr_p = addr = dt.address + index * 8;
1394 1395
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1396
}
1397

1398 1399 1400 1401 1402 1403 1404
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1405

1406
	get_descriptor_table_ptr(ctxt, selector, &dt);
1407

1408 1409
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1410

1411
	addr = dt.address + index * 8;
1412 1413
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1414
}
1415

1416
/* Does not support long mode */
1417
static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1418
				     u16 selector, int seg, u8 cpl, bool in_task_switch)
1419
{
1420
	struct desc_struct seg_desc, old_desc;
1421
	u8 dpl, rpl;
1422 1423 1424
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1425
	ulong desc_addr;
1426
	int ret;
1427
	u16 dummy;
1428
	u32 base3 = 0;
1429

1430
	memset(&seg_desc, 0, sizeof seg_desc);
1431

1432 1433 1434
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1435
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1436 1437
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1438 1439 1440 1441 1442 1443 1444 1445 1446
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1447 1448
	}

1449 1450 1451 1452 1453 1454 1455
	rpl = selector & 3;

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1466
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1467 1468 1469 1470
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
1471
	err_vec = in_task_switch ? TS_VECTOR : GP_VECTOR;
1472

G
Guo Chao 已提交
1473
	/* can't load system descriptor into segment selector */
1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1492
		break;
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1508
		break;
1509 1510 1511
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1512 1513 1514 1515 1516 1517
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1518 1519 1520 1521 1522 1523
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1524
		/*
1525 1526 1527
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1528
		 */
1529 1530 1531 1532
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1533
		break;
1534 1535 1536 1537 1538
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1539
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1540 1541
		if (ret != X86EMUL_CONTINUE)
			return ret;
1542 1543 1544 1545 1546
	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
		ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
				sizeof(base3), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1547 1548
	}
load:
1549
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1550 1551
	return X86EMUL_CONTINUE;
exception:
1552
	return emulate_exception(ctxt, err_vec, err_code, true);
1553 1554
}

1555 1556 1557 1558
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	u8 cpl = ctxt->ops->cpl(ctxt);
1559
	return __load_segment_descriptor(ctxt, selector, seg, cpl, false);
1560 1561
}

1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1581
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1582
{
1583
	switch (op->type) {
1584
	case OP_REG:
1585
		write_register_operand(op);
A
Avi Kivity 已提交
1586
		break;
1587
	case OP_MEM:
1588
		if (ctxt->lock_prefix)
P
Paolo Bonzini 已提交
1589 1590 1591 1592 1593 1594 1595
			return segmented_cmpxchg(ctxt,
						 op->addr.mem,
						 &op->orig_val,
						 &op->val,
						 op->bytes);
		else
			return segmented_write(ctxt,
1596 1597 1598
					       op->addr.mem,
					       &op->val,
					       op->bytes);
1599
		break;
1600
	case OP_MEM_STR:
P
Paolo Bonzini 已提交
1601 1602 1603 1604
		return segmented_write(ctxt,
				       op->addr.mem,
				       op->data,
				       op->bytes * op->count);
1605
		break;
A
Avi Kivity 已提交
1606
	case OP_XMM:
1607
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1608
		break;
A
Avi Kivity 已提交
1609
	case OP_MM:
1610
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1611
		break;
1612 1613
	case OP_NONE:
		/* no writeback */
1614
		break;
1615
	default:
1616
		break;
A
Avi Kivity 已提交
1617
	}
1618 1619
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1620

1621
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1622
{
1623
	struct segmented_address addr;
1624

1625
	rsp_increment(ctxt, -bytes);
1626
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1627 1628
	addr.seg = VCPU_SREG_SS;

1629 1630 1631 1632 1633
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1634
	/* Disable writeback. */
1635
	ctxt->dst.type = OP_NONE;
1636
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1637
}
1638

1639 1640 1641 1642
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1643
	struct segmented_address addr;
1644

1645
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1646
	addr.seg = VCPU_SREG_SS;
1647
	rc = segmented_read(ctxt, addr, dest, len);
1648 1649 1650
	if (rc != X86EMUL_CONTINUE)
		return rc;

1651
	rsp_increment(ctxt, len);
1652
	return rc;
1653 1654
}

1655 1656
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1657
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1658 1659
}

1660
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1661
			void *dest, int len)
1662 1663
{
	int rc;
1664 1665
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1666
	int cpl = ctxt->ops->cpl(ctxt);
1667

1668
	rc = emulate_pop(ctxt, &val, len);
1669 1670
	if (rc != X86EMUL_CONTINUE)
		return rc;
1671

1672
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1673
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_AC | EFLG_ID;
1674

1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1685 1686
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1687 1688 1689 1690 1691
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1692
	}
1693 1694 1695 1696 1697

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1698 1699
}

1700 1701
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1702 1703 1704 1705
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1706 1707
}

A
Avi Kivity 已提交
1708 1709 1710 1711 1712
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1713
	ulong rbp;
A
Avi Kivity 已提交
1714 1715 1716 1717

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1718 1719
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1720 1721
	if (rc != X86EMUL_CONTINUE)
		return rc;
1722
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1723
		      stack_mask(ctxt));
1724 1725
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1726 1727 1728 1729
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1730 1731
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1732
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1733
		      stack_mask(ctxt));
1734
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1735 1736
}

1737
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1738
{
1739 1740
	int seg = ctxt->src2.val;

1741
	ctxt->src.val = get_segment_selector(ctxt, seg);
1742

1743
	return em_push(ctxt);
1744 1745
}

1746
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1747
{
1748
	int seg = ctxt->src2.val;
1749 1750
	unsigned long selector;
	int rc;
1751

1752
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1753 1754 1755
	if (rc != X86EMUL_CONTINUE)
		return rc;

1756 1757 1758
	if (ctxt->modrm_reg == VCPU_SREG_SS)
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

1759
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1760
	return rc;
1761 1762
}

1763
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1764
{
1765
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1766 1767
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1768

1769 1770
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1771
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1772

1773
		rc = em_push(ctxt);
1774 1775
		if (rc != X86EMUL_CONTINUE)
			return rc;
1776

1777
		++reg;
1778 1779
	}

1780
	return rc;
1781 1782
}

1783 1784
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1785
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1786 1787 1788
	return em_push(ctxt);
}

1789
static int em_popa(struct x86_emulate_ctxt *ctxt)
1790
{
1791 1792
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1793

1794 1795
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1796
			rsp_increment(ctxt, ctxt->op_bytes);
1797 1798
			--reg;
		}
1799

1800
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1801 1802 1803
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1804
	}
1805
	return rc;
1806 1807
}

1808
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1809
{
1810
	const struct x86_emulate_ops *ops = ctxt->ops;
1811
	int rc;
1812 1813 1814 1815 1816 1817
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1818
	ctxt->src.val = ctxt->eflags;
1819
	rc = em_push(ctxt);
1820 1821
	if (rc != X86EMUL_CONTINUE)
		return rc;
1822 1823 1824

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1825
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1826
	rc = em_push(ctxt);
1827 1828
	if (rc != X86EMUL_CONTINUE)
		return rc;
1829

1830
	ctxt->src.val = ctxt->_eip;
1831
	rc = em_push(ctxt);
1832 1833 1834
	if (rc != X86EMUL_CONTINUE)
		return rc;

1835
	ops->get_idt(ctxt, &dt);
1836 1837 1838 1839

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1840
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1841 1842 1843
	if (rc != X86EMUL_CONTINUE)
		return rc;

1844
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1845 1846 1847
	if (rc != X86EMUL_CONTINUE)
		return rc;

1848
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1849 1850 1851
	if (rc != X86EMUL_CONTINUE)
		return rc;

1852
	ctxt->_eip = eip;
1853 1854 1855 1856

	return rc;
}

1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1868
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1869 1870 1871
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1872
		return __emulate_int_real(ctxt, irq);
1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1883
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1884
{
1885 1886 1887 1888 1889 1890 1891 1892
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1893

1894
	/* TODO: Add stack limit check */
1895

1896
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1897

1898 1899
	if (rc != X86EMUL_CONTINUE)
		return rc;
1900

1901 1902
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1903

1904
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1905

1906 1907
	if (rc != X86EMUL_CONTINUE)
		return rc;
1908

1909
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1910

1911 1912
	if (rc != X86EMUL_CONTINUE)
		return rc;
1913

1914
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1915

1916 1917
	if (rc != X86EMUL_CONTINUE)
		return rc;
1918

1919
	ctxt->_eip = temp_eip;
1920 1921


1922
	if (ctxt->op_bytes == 4)
1923
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1924
	else if (ctxt->op_bytes == 2) {
1925 1926
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1927
	}
1928 1929 1930 1931 1932

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1933 1934
}

1935
static int em_iret(struct x86_emulate_ctxt *ctxt)
1936
{
1937 1938
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1939
		return emulate_iret_real(ctxt);
1940 1941 1942 1943
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1944
	default:
1945 1946
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1947 1948 1949
	}
}

1950 1951 1952 1953 1954
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

1955
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1956

1957
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
1958 1959 1960
	if (rc != X86EMUL_CONTINUE)
		return rc;

1961 1962
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
1963 1964 1965
	return X86EMUL_CONTINUE;
}

1966
static int em_grp45(struct x86_emulate_ctxt *ctxt)
1967
{
1968
	int rc = X86EMUL_CONTINUE;
1969

1970
	switch (ctxt->modrm_reg) {
1971 1972
	case 2: /* call near abs */ {
		long int old_eip;
1973 1974 1975
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
1976
		rc = em_push(ctxt);
1977 1978
		break;
	}
1979
	case 4: /* jmp abs */
1980
		ctxt->_eip = ctxt->src.val;
1981
		break;
1982 1983 1984
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
1985
	case 6:	/* push */
1986
		rc = em_push(ctxt);
1987 1988
		break;
	}
1989
	return rc;
1990 1991
}

1992
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
1993
{
1994
	u64 old = ctxt->dst.orig_val64;
1995

1996 1997 1998
	if (ctxt->dst.bytes == 16)
		return X86EMUL_UNHANDLEABLE;

1999 2000 2001 2002
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2003
		ctxt->eflags &= ~EFLG_ZF;
2004
	} else {
2005 2006
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2007

2008
		ctxt->eflags |= EFLG_ZF;
2009
	}
2010
	return X86EMUL_CONTINUE;
2011 2012
}

2013 2014
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2015 2016 2017
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2018 2019 2020
	return em_pop(ctxt);
}

2021
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2022 2023 2024
{
	int rc;
	unsigned long cs;
2025
	int cpl = ctxt->ops->cpl(ctxt);
2026

2027
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2028
	if (rc != X86EMUL_CONTINUE)
2029
		return rc;
2030 2031 2032
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2033
	if (rc != X86EMUL_CONTINUE)
2034
		return rc;
2035 2036 2037
	/* Outer-privilege level return is not implemented */
	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
		return X86EMUL_UNHANDLEABLE;
2038
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2039 2040 2041
	return rc;
}

2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
{
        int rc;

        rc = em_ret_far(ctxt);
        if (rc != X86EMUL_CONTINUE)
                return rc;
        rsp_increment(ctxt, ctxt->src.val);
        return X86EMUL_CONTINUE;
}

2053 2054 2055
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
2056 2057
	ctxt->dst.orig_val = ctxt->dst.val;
	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2058
	ctxt->src.orig_val = ctxt->src.val;
2059
	ctxt->src.val = ctxt->dst.orig_val;
2060
	fastop(ctxt, em_cmp);
2061 2062 2063 2064 2065 2066 2067

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2068
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2069
		ctxt->dst.val = ctxt->dst.orig_val;
2070 2071 2072 2073
	}
	return X86EMUL_CONTINUE;
}

2074
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2075
{
2076
	int seg = ctxt->src2.val;
2077 2078 2079
	unsigned short sel;
	int rc;

2080
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2081

2082
	rc = load_segment_descriptor(ctxt, sel, seg);
2083 2084 2085
	if (rc != X86EMUL_CONTINUE)
		return rc;

2086
	ctxt->dst.val = ctxt->src.val;
2087 2088 2089
	return rc;
}

2090
static void
2091
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2092
			struct desc_struct *cs, struct desc_struct *ss)
2093 2094
{
	cs->l = 0;		/* will be adjusted later */
2095
	set_desc_base(cs, 0);	/* flat segment */
2096
	cs->g = 1;		/* 4kb granularity */
2097
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2098 2099 2100
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2101 2102
	cs->p = 1;
	cs->d = 1;
2103
	cs->avl = 0;
2104

2105 2106
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2107 2108 2109
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2110
	ss->d = 1;		/* 32bit stack segment */
2111
	ss->dpl = 0;
2112
	ss->p = 1;
2113 2114
	ss->l = 0;
	ss->avl = 0;
2115 2116
}

2117 2118 2119 2120 2121
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2122 2123
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2124 2125 2126 2127
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2128 2129
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2130
	const struct x86_emulate_ops *ops = ctxt->ops;
2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2167 2168 2169 2170 2171

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2172
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2173
{
2174
	const struct x86_emulate_ops *ops = ctxt->ops;
2175
	struct desc_struct cs, ss;
2176
	u64 msr_data;
2177
	u16 cs_sel, ss_sel;
2178
	u64 efer = 0;
2179 2180

	/* syscall is not available in real mode */
2181
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2182 2183
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2184

2185 2186 2187
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2188
	ops->get_msr(ctxt, MSR_EFER, &efer);
2189
	setup_syscalls_segments(ctxt, &cs, &ss);
2190

2191 2192 2193
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2194
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2195
	msr_data >>= 32;
2196 2197
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2198

2199
	if (efer & EFER_LMA) {
2200
		cs.d = 0;
2201 2202
		cs.l = 1;
	}
2203 2204
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2205

2206
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2207
	if (efer & EFER_LMA) {
2208
#ifdef CONFIG_X86_64
2209
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2210

2211
		ops->get_msr(ctxt,
2212 2213
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2214
		ctxt->_eip = msr_data;
2215

2216
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2217
		ctxt->eflags &= ~msr_data;
2218 2219 2220
#endif
	} else {
		/* legacy mode */
2221
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2222
		ctxt->_eip = (u32)msr_data;
2223

2224
		ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
2225 2226
	}

2227
	return X86EMUL_CONTINUE;
2228 2229
}

2230
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2231
{
2232
	const struct x86_emulate_ops *ops = ctxt->ops;
2233
	struct desc_struct cs, ss;
2234
	u64 msr_data;
2235
	u16 cs_sel, ss_sel;
2236
	u64 efer = 0;
2237

2238
	ops->get_msr(ctxt, MSR_EFER, &efer);
2239
	/* inject #GP if in real mode */
2240 2241
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2242

2243 2244 2245 2246 2247 2248 2249 2250
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2251 2252 2253
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2254 2255
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2256

2257
	setup_syscalls_segments(ctxt, &cs, &ss);
2258

2259
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2260 2261
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2262 2263
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2264 2265
		break;
	case X86EMUL_MODE_PROT64:
2266 2267
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2268
		break;
2269 2270
	default:
		break;
2271 2272
	}

2273
	ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
2274 2275 2276 2277
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2278
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2279
		cs.d = 0;
2280 2281 2282
		cs.l = 1;
	}

2283 2284
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2285

2286
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2287
	ctxt->_eip = msr_data;
2288

2289
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2290
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2291

2292
	return X86EMUL_CONTINUE;
2293 2294
}

2295
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2296
{
2297
	const struct x86_emulate_ops *ops = ctxt->ops;
2298
	struct desc_struct cs, ss;
2299 2300
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2301
	u16 cs_sel = 0, ss_sel = 0;
2302

2303 2304
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2305 2306
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2307

2308
	setup_syscalls_segments(ctxt, &cs, &ss);
2309

2310
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2311 2312 2313 2314 2315 2316
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2317
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2318 2319
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2320
		cs_sel = (u16)(msr_data + 16);
2321 2322
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2323
		ss_sel = (u16)(msr_data + 24);
2324 2325
		break;
	case X86EMUL_MODE_PROT64:
2326
		cs_sel = (u16)(msr_data + 32);
2327 2328
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2329 2330
		ss_sel = cs_sel + 8;
		cs.d = 0;
2331 2332 2333
		cs.l = 1;
		break;
	}
2334 2335
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2336

2337 2338
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2339

2340 2341
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2342

2343
	return X86EMUL_CONTINUE;
2344 2345
}

2346
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2347 2348 2349 2350 2351 2352 2353
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2354
	return ctxt->ops->cpl(ctxt) > iopl;
2355 2356 2357 2358 2359
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2360
	const struct x86_emulate_ops *ops = ctxt->ops;
2361
	struct desc_struct tr_seg;
2362
	u32 base3;
2363
	int r;
2364
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2365
	unsigned mask = (1 << len) - 1;
2366
	unsigned long base;
2367

2368
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2369
	if (!tr_seg.p)
2370
		return false;
2371
	if (desc_limit_scaled(&tr_seg) < 103)
2372
		return false;
2373 2374 2375 2376
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2377
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2378 2379
	if (r != X86EMUL_CONTINUE)
		return false;
2380
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2381
		return false;
2382
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2383 2384 2385 2386 2387 2388 2389 2390 2391 2392
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2393 2394 2395
	if (ctxt->perm_ok)
		return true;

2396 2397
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2398
			return false;
2399 2400 2401

	ctxt->perm_ok = true;

2402 2403 2404
	return true;
}

2405 2406 2407
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2408
	tss->ip = ctxt->_eip;
2409
	tss->flag = ctxt->eflags;
2410 2411 2412 2413 2414 2415 2416 2417
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2418

2419 2420 2421 2422 2423
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2424 2425 2426 2427 2428 2429
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;
2430
	u8 cpl;
2431

2432
	ctxt->_eip = tss->ip;
2433
	ctxt->eflags = tss->flag | 2;
2434 2435 2436 2437 2438 2439 2440 2441
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2442 2443 2444 2445 2446

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2447 2448 2449 2450 2451
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2452

2453 2454
	cpl = tss->cs & 3;

2455
	/*
G
Guo Chao 已提交
2456
	 * Now load segment descriptors. If fault happens at this stage
2457 2458
	 * it is handled in a context of new task
	 */
2459
	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl, true);
2460 2461
	if (ret != X86EMUL_CONTINUE)
		return ret;
2462
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl, true);
2463 2464
	if (ret != X86EMUL_CONTINUE)
		return ret;
2465
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl, true);
2466 2467
	if (ret != X86EMUL_CONTINUE)
		return ret;
2468
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl, true);
2469 2470
	if (ret != X86EMUL_CONTINUE)
		return ret;
2471
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl, true);
2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2482
	const struct x86_emulate_ops *ops = ctxt->ops;
2483 2484
	struct tss_segment_16 tss_seg;
	int ret;
2485
	u32 new_tss_base = get_desc_base(new_desc);
2486

2487
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2488
			    &ctxt->exception);
2489
	if (ret != X86EMUL_CONTINUE)
2490 2491 2492
		/* FIXME: need to provide precise fault address */
		return ret;

2493
	save_state_to_tss16(ctxt, &tss_seg);
2494

2495
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2496
			     &ctxt->exception);
2497
	if (ret != X86EMUL_CONTINUE)
2498 2499 2500
		/* FIXME: need to provide precise fault address */
		return ret;

2501
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2502
			    &ctxt->exception);
2503
	if (ret != X86EMUL_CONTINUE)
2504 2505 2506 2507 2508 2509
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2510
		ret = ops->write_std(ctxt, new_tss_base,
2511 2512
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2513
				     &ctxt->exception);
2514
		if (ret != X86EMUL_CONTINUE)
2515 2516 2517 2518
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2519
	return load_state_from_tss16(ctxt, &tss_seg);
2520 2521 2522 2523 2524
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2525
	/* CR3 and ldt selector are not saved intentionally */
2526
	tss->eip = ctxt->_eip;
2527
	tss->eflags = ctxt->eflags;
2528 2529 2530 2531 2532 2533 2534 2535
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2536

2537 2538 2539 2540 2541 2542
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2543 2544 2545 2546 2547 2548
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;
2549
	u8 cpl;
2550

2551
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2552
		return emulate_gp(ctxt, 0);
2553
	ctxt->_eip = tss->eip;
2554
	ctxt->eflags = tss->eflags | 2;
2555 2556

	/* General purpose registers */
2557 2558 2559 2560 2561 2562 2563 2564
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2565 2566 2567

	/*
	 * SDM says that segment selectors are loaded before segment
2568 2569
	 * descriptors.  This is important because CPL checks will
	 * use CS.RPL.
2570
	 */
2571 2572 2573 2574 2575 2576 2577
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2578

2579 2580 2581 2582 2583
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 */
2584
	if (ctxt->eflags & X86_EFLAGS_VM) {
2585
		ctxt->mode = X86EMUL_MODE_VM86;
2586 2587
		cpl = 3;
	} else {
2588
		ctxt->mode = X86EMUL_MODE_PROT32;
2589 2590
		cpl = tss->cs & 3;
	}
2591

2592 2593 2594 2595
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2596
	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR, cpl, true);
2597 2598
	if (ret != X86EMUL_CONTINUE)
		return ret;
2599
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl, true);
2600 2601
	if (ret != X86EMUL_CONTINUE)
		return ret;
2602
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl, true);
2603 2604
	if (ret != X86EMUL_CONTINUE)
		return ret;
2605
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl, true);
2606 2607
	if (ret != X86EMUL_CONTINUE)
		return ret;
2608
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl, true);
2609 2610
	if (ret != X86EMUL_CONTINUE)
		return ret;
2611
	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl, true);
2612 2613
	if (ret != X86EMUL_CONTINUE)
		return ret;
2614
	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl, true);
2615 2616 2617 2618 2619 2620 2621 2622 2623 2624
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2625
	const struct x86_emulate_ops *ops = ctxt->ops;
2626 2627
	struct tss_segment_32 tss_seg;
	int ret;
2628
	u32 new_tss_base = get_desc_base(new_desc);
2629 2630
	u32 eip_offset = offsetof(struct tss_segment_32, eip);
	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
2631

2632
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2633
			    &ctxt->exception);
2634
	if (ret != X86EMUL_CONTINUE)
2635 2636 2637
		/* FIXME: need to provide precise fault address */
		return ret;

2638
	save_state_to_tss32(ctxt, &tss_seg);
2639

2640 2641 2642
	/* Only GP registers and segment selectors are saved */
	ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
			     ldt_sel_offset - eip_offset, &ctxt->exception);
2643
	if (ret != X86EMUL_CONTINUE)
2644 2645 2646
		/* FIXME: need to provide precise fault address */
		return ret;

2647
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2648
			    &ctxt->exception);
2649
	if (ret != X86EMUL_CONTINUE)
2650 2651 2652 2653 2654 2655
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2656
		ret = ops->write_std(ctxt, new_tss_base,
2657 2658
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2659
				     &ctxt->exception);
2660
		if (ret != X86EMUL_CONTINUE)
2661 2662 2663 2664
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2665
	return load_state_from_tss32(ctxt, &tss_seg);
2666 2667 2668
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2669
				   u16 tss_selector, int idt_index, int reason,
2670
				   bool has_error_code, u32 error_code)
2671
{
2672
	const struct x86_emulate_ops *ops = ctxt->ops;
2673 2674
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2675
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2676
	ulong old_tss_base =
2677
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2678
	u32 desc_limit;
2679
	ulong desc_addr;
2680 2681 2682

	/* FIXME: old_tss_base == ~0 ? */

2683
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2684 2685
	if (ret != X86EMUL_CONTINUE)
		return ret;
2686
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2687 2688 2689 2690 2691
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2692 2693 2694 2695 2696
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2697
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2718 2719
	}

2720

2721 2722 2723 2724
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2725
		return emulate_ts(ctxt, tss_selector & 0xfffc);
2726 2727 2728 2729
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2730
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2731 2732 2733 2734 2735 2736
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2737
	   note that old_tss_sel is not used after this point */
2738 2739 2740 2741
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2742
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2743 2744
				     old_tss_base, &next_tss_desc);
	else
2745
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2746
				     old_tss_base, &next_tss_desc);
2747 2748
	if (ret != X86EMUL_CONTINUE)
		return ret;
2749 2750 2751 2752 2753 2754

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2755
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2756 2757
	}

2758
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2759
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2760

2761
	if (has_error_code) {
2762 2763 2764
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2765
		ret = em_push(ctxt);
2766 2767
	}

2768 2769 2770 2771
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2772
			 u16 tss_selector, int idt_index, int reason,
2773
			 bool has_error_code, u32 error_code)
2774 2775 2776
{
	int rc;

2777
	invalidate_registers(ctxt);
2778 2779
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2780

2781
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2782
				     has_error_code, error_code);
2783

2784
	if (rc == X86EMUL_CONTINUE) {
2785
		ctxt->eip = ctxt->_eip;
2786 2787
		writeback_registers(ctxt);
	}
2788

2789
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2790 2791
}

2792 2793
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2794
{
2795
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2796

2797 2798
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2799 2800
}

2801 2802 2803 2804 2805 2806
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2807
	al = ctxt->dst.val;
2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2825
	ctxt->dst.val = al;
2826
	/* Set PF, ZF, SF */
2827 2828 2829
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2830
	fastop(ctxt, em_or);
2831 2832 2833 2834 2835 2836 2837 2838
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

2861 2862 2863 2864 2865 2866 2867 2868 2869
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

2870 2871 2872 2873 2874
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
2875 2876 2877 2878

	return X86EMUL_CONTINUE;
}

2879 2880 2881 2882 2883 2884 2885 2886 2887
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

2888 2889 2890 2891 2892 2893
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

2894
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2895
	old_eip = ctxt->_eip;
2896

2897
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2898
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
2899 2900
		return X86EMUL_CONTINUE;

2901 2902
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2903

2904
	ctxt->src.val = old_cs;
2905
	rc = em_push(ctxt);
2906 2907 2908
	if (rc != X86EMUL_CONTINUE)
		return rc;

2909
	ctxt->src.val = old_eip;
2910
	return em_push(ctxt);
2911 2912
}

2913 2914 2915 2916
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

2917 2918 2919 2920
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
2921 2922
	if (rc != X86EMUL_CONTINUE)
		return rc;
2923
	rsp_increment(ctxt, ctxt->src.val);
2924 2925 2926
	return X86EMUL_CONTINUE;
}

2927 2928 2929
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
2930 2931
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
2932 2933

	/* Write back the memory destination with implicit LOCK prefix. */
2934 2935
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
2936 2937 2938
	return X86EMUL_CONTINUE;
}

2939 2940
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
2941
	ctxt->dst.val = ctxt->src2.val;
2942
	return fastop(ctxt, em_imul);
2943 2944
}

2945 2946
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
2947 2948
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
2949
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
2950
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
2951 2952 2953 2954

	return X86EMUL_CONTINUE;
}

2955 2956 2957 2958
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

2959
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
2960 2961
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
2962 2963 2964
	return X86EMUL_CONTINUE;
}

2965 2966 2967 2968
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

2969
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
2970
		return emulate_gp(ctxt, 0);
2971 2972
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
2973 2974 2975
	return X86EMUL_CONTINUE;
}

2976 2977
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
2978
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
2979 2980 2981
	return X86EMUL_CONTINUE;
}

B
Borislav Petkov 已提交
2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016
#define FFL(x) bit(X86_FEATURE_##x)

static int em_movbe(struct x86_emulate_ctxt *ctxt)
{
	u32 ebx, ecx, edx, eax = 1;
	u16 tmp;

	/*
	 * Check MOVBE is set in the guest-visible CPUID leaf.
	 */
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	if (!(ecx & FFL(MOVBE)))
		return emulate_ud(ctxt);

	switch (ctxt->op_bytes) {
	case 2:
		/*
		 * From MOVBE definition: "...When the operand size is 16 bits,
		 * the upper word of the destination register remains unchanged
		 * ..."
		 *
		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
		 * rules so we have to do the operation almost per hand.
		 */
		tmp = (u16)ctxt->src.val;
		ctxt->dst.val &= ~0xffffUL;
		ctxt->dst.val |= (unsigned long)swab16(tmp);
		break;
	case 4:
		ctxt->dst.val = swab32((u32)ctxt->src.val);
		break;
	case 8:
		ctxt->dst.val = swab64(ctxt->src.val);
		break;
	default:
3017
		BUG();
B
Borislav Petkov 已提交
3018 3019 3020 3021
	}
	return X86EMUL_CONTINUE;
}

3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3050 3051 3052 3053
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3054 3055 3056
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3057 3058 3059 3060 3061 3062 3063 3064 3065
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3066
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3067 3068
		return emulate_gp(ctxt, 0);

3069 3070
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3071 3072 3073
	return X86EMUL_CONTINUE;
}

3074 3075
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3076
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3077 3078
		return emulate_ud(ctxt);

3079
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3080 3081 3082 3083 3084
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3085
	u16 sel = ctxt->src.val;
3086

3087
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3088 3089
		return emulate_ud(ctxt);

3090
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3091 3092 3093
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3094 3095
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3096 3097
}

A
Avi Kivity 已提交
3098 3099 3100 3101 3102 3103 3104 3105 3106
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3107 3108 3109 3110 3111 3112 3113 3114 3115
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3116 3117
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3118 3119 3120
	int rc;
	ulong linear;

3121
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3122
	if (rc == X86EMUL_CONTINUE)
3123
		ctxt->ops->invlpg(ctxt, linear);
3124
	/* Disable writeback. */
3125
	ctxt->dst.type = OP_NONE;
3126 3127 3128
	return X86EMUL_CONTINUE;
}

3129 3130 3131 3132 3133 3134 3135 3136 3137 3138
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3139 3140 3141 3142
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3143
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3144 3145 3146 3147 3148 3149 3150
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3151
	ctxt->_eip = ctxt->eip;
3152
	/* Disable writeback. */
3153
	ctxt->dst.type = OP_NONE;
3154 3155 3156
	return X86EMUL_CONTINUE;
}

3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3186 3187 3188 3189 3190
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3191 3192
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3193
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3194
			     &desc_ptr.size, &desc_ptr.address,
3195
			     ctxt->op_bytes);
3196 3197 3198 3199
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3200
	ctxt->dst.type = OP_NONE;
3201 3202 3203
	return X86EMUL_CONTINUE;
}

3204
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3205 3206 3207
{
	int rc;

3208 3209
	rc = ctxt->ops->fix_hypercall(ctxt);

3210
	/* Disable writeback. */
3211
	ctxt->dst.type = OP_NONE;
3212 3213 3214 3215 3216 3217 3218 3219
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3220 3221
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3222
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3223
			     &desc_ptr.size, &desc_ptr.address,
3224
			     ctxt->op_bytes);
3225 3226 3227 3228
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3229
	ctxt->dst.type = OP_NONE;
3230 3231 3232 3233 3234
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3235 3236
	if (ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3237
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3238 3239 3240 3241 3242 3243
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3244 3245
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3246 3247 3248
	return X86EMUL_CONTINUE;
}

3249 3250
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3251 3252
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3253 3254
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3255 3256 3257 3258 3259 3260

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3261
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3262
		jmp_rel(ctxt, ctxt->src.val);
3263 3264 3265 3266

	return X86EMUL_CONTINUE;
}

3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3304 3305 3306 3307
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3308 3309
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3310
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3311 3312 3313 3314
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3315 3316 3317
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329
static int em_sahf(struct x86_emulate_ctxt *ctxt)
{
	u32 flags;

	flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;

	ctxt->eflags &= ~0xffUL;
	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3330 3331
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3332 3333
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3334 3335 3336
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3366
	if (!valid_cr(ctxt->modrm_reg))
3367 3368 3369 3370 3371 3372 3373
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3374 3375
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3376
	u64 efer = 0;
3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3394
		u64 cr4;
3395 3396 3397 3398
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3399 3400
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3401 3402 3403 3404 3405 3406 3407 3408 3409 3410

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3411 3412
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3413 3414 3415 3416 3417 3418 3419 3420
			rsvd = CR3_L_MODE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3421
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3433 3434 3435 3436
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3437
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3438 3439 3440 3441 3442 3443 3444

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3445
	int dr = ctxt->modrm_reg;
3446 3447 3448 3449 3450
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3451
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3463 3464
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3465 3466 3467 3468 3469 3470 3471

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3472 3473 3474 3475
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3476
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3477 3478 3479 3480 3481 3482 3483 3484 3485

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3486
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3487 3488

	/* Valid physical address? */
3489
	if (rax & 0xffff000000000000ULL)
3490 3491 3492 3493 3494
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3495 3496
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3497
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3498

3499
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3500 3501 3502 3503 3504
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3505 3506
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3507
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3508
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3509

3510
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3511
	    ctxt->ops->check_pmc(ctxt, rcx))
3512 3513 3514 3515 3516
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3517 3518
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3519 3520
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3521 3522 3523 3524 3525 3526 3527
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3528 3529
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3530 3531 3532 3533 3534
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3535
#define D(_y) { .flags = (_y) }
3536 3537 3538
#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
3539
#define N    D(NotImpl)
3540
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3541 3542
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3543
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3544
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3545
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3546
#define II(_f, _e, _i) \
3547
	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
3548
#define IIP(_f, _e, _i, _p) \
3549 3550
	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
3551
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3552

3553
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3554
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3555
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3556
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3557 3558
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3559

3560 3561 3562
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3563

3564
static const struct opcode group7_rm1[] = {
3565 3566
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3567 3568 3569
	N, N, N, N, N, N,
};

3570
static const struct opcode group7_rm3[] = {
3571
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
3572
	II(SrcNone  | Prot | EmulateOnUD,	em_vmmcall,	vmmcall),
3573 3574 3575 3576 3577 3578
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3579
};
3580

3581
static const struct opcode group7_rm7[] = {
3582
	N,
3583
	DIP(SrcNone, rdtscp, check_rdtsc),
3584 3585
	N, N, N, N, N, N,
};
3586

3587
static const struct opcode group1[] = {
3588 3589 3590 3591 3592 3593 3594 3595
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3596 3597
};

3598
static const struct opcode group1A[] = {
3599
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3600 3601
};

3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3613
static const struct opcode group3[] = {
3614 3615
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3616 3617
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3618 3619
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
3620 3621
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
3622 3623
};

3624
static const struct opcode group4[] = {
3625 3626
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3627 3628 3629
	N, N, N, N, N, N,
};

3630
static const struct opcode group5[] = {
3631 3632
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3633 3634 3635 3636
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
3637
	I(SrcMem | Stack,			em_grp45), D(Undefined),
3638 3639
};

3640
static const struct opcode group6[] = {
3641 3642
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3643
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3644
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3645 3646 3647
	N, N, N, N,
};

3648
static const struct group_dual group7 = { {
3649 3650
	II(Mov | DstMem,			em_sgdt, sgdt),
	II(Mov | DstMem,			em_sidt, sidt),
3651 3652 3653 3654 3655
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3656
}, {
3657
	I(SrcNone | Priv | EmulateOnUD,	em_vmcall),
3658
	EXT(0, group7_rm1),
3659
	N, EXT(0, group7_rm3),
3660 3661 3662
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3663 3664
} };

3665
static const struct opcode group8[] = {
3666
	N, N, N, N,
3667 3668 3669 3670
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3671 3672
};

3673
static const struct group_dual group9 = { {
3674
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3675 3676 3677 3678
}, {
	N, N, N, N, N, N, N, N,
} };

3679
static const struct opcode group11[] = {
3680
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3681
	X7(D(Undefined)),
3682 3683
};

3684
static const struct gprefix pfx_0f_6f_0f_7f = {
3685
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3686 3687
};

3688
static const struct gprefix pfx_vmovntpx = {
3689 3690 3691
	I(0, em_mov), N, N, N,
};

3692
static const struct gprefix pfx_0f_28_0f_29 = {
3693
	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
3694 3695
};

3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3759
static const struct opcode opcode_table[256] = {
3760
	/* 0x00 - 0x07 */
3761
	F6ALU(Lock, em_add),
3762 3763
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3764
	/* 0x08 - 0x0F */
3765
	F6ALU(Lock | PageTable, em_or),
3766 3767
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3768
	/* 0x10 - 0x17 */
3769
	F6ALU(Lock, em_adc),
3770 3771
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3772
	/* 0x18 - 0x1F */
3773
	F6ALU(Lock, em_sbb),
3774 3775
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3776
	/* 0x20 - 0x27 */
3777
	F6ALU(Lock | PageTable, em_and), N, N,
3778
	/* 0x28 - 0x2F */
3779
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3780
	/* 0x30 - 0x37 */
3781
	F6ALU(Lock, em_xor), N, N,
3782
	/* 0x38 - 0x3F */
3783
	F6ALU(NoWrite, em_cmp), N, N,
3784
	/* 0x40 - 0x4F */
3785
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
3786
	/* 0x50 - 0x57 */
3787
	X8(I(SrcReg | Stack, em_push)),
3788
	/* 0x58 - 0x5F */
3789
	X8(I(DstReg | Stack, em_pop)),
3790
	/* 0x60 - 0x67 */
3791 3792
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3793 3794 3795
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3796 3797
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3798 3799
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3800
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3801
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3802 3803 3804
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3805 3806 3807 3808
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3809
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
3810
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3811
	/* 0x88 - 0x8F */
3812
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3813
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3814
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3815 3816 3817
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3818
	/* 0x90 - 0x97 */
3819
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3820
	/* 0x98 - 0x9F */
3821
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3822
	I(SrcImmFAddr | No64, em_call_far), N,
3823
	II(ImplicitOps | Stack, em_pushf, pushf),
P
Paolo Bonzini 已提交
3824 3825
	II(ImplicitOps | Stack, em_popf, popf),
	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
3826
	/* 0xA0 - 0xA7 */
3827
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3828
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3829
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3830
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
3831
	/* 0xA8 - 0xAF */
3832
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
3833 3834
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3835
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
3836
	/* 0xB0 - 0xB7 */
3837
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3838
	/* 0xB8 - 0xBF */
3839
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
3840
	/* 0xC0 - 0xC7 */
3841
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
3842
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3843
	I(ImplicitOps | Stack, em_ret),
3844 3845
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3846
	G(ByteOp, group11), G(0, group11),
3847
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3848
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
3849 3850
	I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
	I(ImplicitOps | Stack, em_ret_far),
3851
	D(ImplicitOps), DI(SrcImmByte, intn),
3852
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3853
	/* 0xD0 - 0xD7 */
3854 3855
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
3856
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
3857 3858
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
3859
	I(DstAcc | SrcXLat | ByteOp, em_mov),
3860
	/* 0xD8 - 0xDF */
3861
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
3862
	/* 0xE0 - 0xE7 */
3863 3864
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3865 3866
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3867
	/* 0xE8 - 0xEF */
3868
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3869
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3870 3871
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3872
	/* 0xF0 - 0xF7 */
3873
	N, DI(ImplicitOps, icebp), N, N,
3874 3875
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3876
	/* 0xF8 - 0xFF */
3877 3878
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3879 3880 3881
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

3882
static const struct opcode twobyte_table[256] = {
3883
	/* 0x00 - 0x0F */
3884
	G(0, group6), GD(0, &group7), N, N,
3885
	N, I(ImplicitOps | EmulateOnUD, em_syscall),
3886
	II(ImplicitOps | Priv, em_clts, clts), N,
3887
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3888 3889
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
P
Paolo Bonzini 已提交
3890 3891
	N, N, N, N, N, N, N, N,
	D(ImplicitOps | ModRM), N, N, N, N, N, N, D(ImplicitOps | ModRM),
3892
	/* 0x20 - 0x2F */
3893 3894 3895 3896 3897 3898
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
						check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
						check_dr_write),
3899
	N, N, N, N,
3900 3901 3902
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
	N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
3903
	N, N, N, N,
3904
	/* 0x30 - 0x3F */
3905
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
3906
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3907
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
3908
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
3909 3910
	I(ImplicitOps | EmulateOnUD, em_sysenter),
	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
3911
	N, N,
3912 3913
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
3914
	X16(D(DstReg | SrcMem | ModRM)),
3915 3916 3917
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
3918 3919 3920 3921
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3922
	/* 0x70 - 0x7F */
3923 3924 3925 3926
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
3927 3928 3929
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
3930
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
3931
	/* 0xA0 - 0xA7 */
3932
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
3933 3934
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
3935 3936
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
3937
	/* 0xA8 - 0xAF */
3938
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
3939
	DI(ImplicitOps, rsm),
3940
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
3941 3942
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
3943
	D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
3944
	/* 0xB0 - 0xB7 */
3945
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
3946
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
3947
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
3948 3949
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
3950
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3951 3952
	/* 0xB8 - 0xBF */
	N, N,
3953
	G(BitOp, group8),
3954 3955
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
	F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
3956
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
3957
	/* 0xC0 - 0xC7 */
3958
	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
3959
	N, D(DstMem | SrcReg | ModRM | Mov),
3960
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
3961 3962
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
3963 3964 3965 3966 3967 3968 3969 3970
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

3971
static const struct gprefix three_byte_0f_38_f0 = {
B
Borislav Petkov 已提交
3972
	I(DstReg | SrcMem | Mov, em_movbe), N, N, N
3973 3974 3975
};

static const struct gprefix three_byte_0f_38_f1 = {
B
Borislav Petkov 已提交
3976
	I(DstMem | SrcReg | Mov, em_movbe), N, N, N
3977 3978 3979 3980 3981 3982 3983 3984 3985
};

/*
 * Insns below are selected by the prefix which indexed by the third opcode
 * byte.
 */
static const struct opcode opcode_map_0f_38[256] = {
	/* 0x00 - 0x7f */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
B
Borislav Petkov 已提交
3986 3987 3988 3989 3990 3991 3992
	/* 0x80 - 0xef */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
	/* 0xf0 - 0xf1 */
	GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f0),
	GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f1),
	/* 0xf2 - 0xff */
	N, N, X4(N), X8(N)
3993 3994
};

3995 3996 3997 3998 3999
#undef D
#undef N
#undef G
#undef GD
#undef I
4000
#undef GP
4001
#undef EXT
4002

4003
#undef D2bv
4004
#undef D2bvIP
4005
#undef I2bv
4006
#undef I2bvIP
4007
#undef I6ALU
4008

4009
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4010 4011 4012
{
	unsigned size;

4013
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4026
	op->addr.mem.ea = ctxt->_eip;
4027 4028 4029
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4030
		op->val = insn_fetch(s8, ctxt);
4031 4032
		break;
	case 2:
4033
		op->val = insn_fetch(s16, ctxt);
4034 4035
		break;
	case 4:
4036
		op->val = insn_fetch(s32, ctxt);
4037
		break;
4038 4039 4040
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4059 4060 4061 4062 4063 4064 4065
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4066
		decode_register_operand(ctxt, op);
4067 4068
		break;
	case OpImmUByte:
4069
		rc = decode_imm(ctxt, op, 1, false);
4070 4071
		break;
	case OpMem:
4072
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4073 4074 4075
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
4076
		if (ctxt->d & BitOp)
4077 4078 4079
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4080
	case OpMem64:
4081
		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4082
		goto mem_common;
4083 4084 4085
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4086
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4087 4088 4089
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4108 4109 4110 4111
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4112
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4113 4114
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4115
		op->count = 1;
4116 4117 4118 4119
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4120
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4121 4122
		fetch_register_operand(op);
		break;
4123 4124
	case OpCL:
		op->bytes = 1;
4125
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4137 4138 4139
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4140 4141
	case OpMem8:
		ctxt->memop.bytes = 1;
4142
		if (ctxt->memop.type == OP_REG) {
4143 4144
			ctxt->memop.addr.reg = decode_register(ctxt,
					ctxt->modrm_rm, true);
4145 4146
			fetch_register_operand(&ctxt->memop);
		}
4147
		goto mem_common;
4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4164
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
B
Bandan Das 已提交
4165
		op->addr.mem.seg = ctxt->seg_override;
4166
		op->val = 0;
4167
		op->count = 1;
4168
		break;
P
Paolo Bonzini 已提交
4169 4170 4171 4172 4173 4174 4175
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt,
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
B
Bandan Das 已提交
4176
		op->addr.mem.seg = ctxt->seg_override;
P
Paolo Bonzini 已提交
4177 4178
		op->val = 0;
		break;
4179 4180 4181 4182 4183 4184 4185 4186 4187
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4217
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4218 4219 4220
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4221
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4222
	bool op_prefix = false;
B
Bandan Das 已提交
4223
	bool has_seg_override = false;
4224
	struct opcode opcode;
4225

4226 4227
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4228
	ctxt->_eip = ctxt->eip;
4229 4230
	ctxt->fetch.ptr = ctxt->fetch.data;
	ctxt->fetch.end = ctxt->fetch.data + insn_len;
B
Borislav Petkov 已提交
4231
	ctxt->opcode_len = 1;
4232
	if (insn_len > 0)
4233
		memcpy(ctxt->fetch.data, insn, insn_len);
4234
	else {
4235
		rc = __do_insn_fetch_bytes(ctxt, 1);
4236 4237 4238
		if (rc != X86EMUL_CONTINUE)
			return rc;
	}
4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4256
		return EMULATION_FAILED;
4257 4258
	}

4259 4260
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4261 4262 4263

	/* Legacy prefixes. */
	for (;;) {
4264
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4265
		case 0x66:	/* operand-size override */
4266
			op_prefix = true;
4267
			/* switch between 2/4 bytes */
4268
			ctxt->op_bytes = def_op_bytes ^ 6;
4269 4270 4271 4272
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4273
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4274 4275
			else
				/* switch between 2/4 bytes */
4276
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4277 4278 4279 4280 4281
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
B
Bandan Das 已提交
4282 4283
			has_seg_override = true;
			ctxt->seg_override = (ctxt->b >> 3) & 3;
4284 4285 4286
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
B
Bandan Das 已提交
4287 4288
			has_seg_override = true;
			ctxt->seg_override = ctxt->b & 7;
4289 4290 4291 4292
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4293
			ctxt->rex_prefix = ctxt->b;
4294 4295
			continue;
		case 0xf0:	/* LOCK */
4296
			ctxt->lock_prefix = 1;
4297 4298 4299
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4300
			ctxt->rep_prefix = ctxt->b;
4301 4302 4303 4304 4305 4306 4307
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4308
		ctxt->rex_prefix = 0;
4309 4310 4311 4312 4313
	}

done_prefixes:

	/* REX prefix. */
4314 4315
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4316 4317

	/* Opcode byte(s). */
4318
	opcode = opcode_table[ctxt->b];
4319
	/* Two-byte opcode? */
4320
	if (ctxt->b == 0x0f) {
B
Borislav Petkov 已提交
4321
		ctxt->opcode_len = 2;
4322
		ctxt->b = insn_fetch(u8, ctxt);
4323
		opcode = twobyte_table[ctxt->b];
4324 4325 4326 4327 4328 4329 4330

		/* 0F_38 opcode map */
		if (ctxt->b == 0x38) {
			ctxt->opcode_len = 3;
			ctxt->b = insn_fetch(u8, ctxt);
			opcode = opcode_map_0f_38[ctxt->b];
		}
4331
	}
4332
	ctxt->d = opcode.flags;
4333

4334 4335 4336
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4337 4338 4339 4340 4341 4342 4343
	/* vex-prefix instructions are not implemented */
	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
	    (mode == X86EMUL_MODE_PROT64 ||
	    (mode >= X86EMUL_MODE_PROT16 && (ctxt->modrm & 0x80)))) {
		ctxt->d = NotImpl;
	}

4344 4345
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4346
		case Group:
4347
			goffset = (ctxt->modrm >> 3) & 7;
4348 4349 4350
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4351 4352
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4353 4354 4355 4356 4357
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4358
			goffset = ctxt->modrm & 7;
4359
			opcode = opcode.u.group[goffset];
4360 4361
			break;
		case Prefix:
4362
			if (ctxt->rep_prefix && op_prefix)
4363
				return EMULATION_FAILED;
4364
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4365 4366 4367 4368 4369 4370 4371
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4372 4373 4374 4375 4376 4377
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4378
		default:
4379
			return EMULATION_FAILED;
4380
		}
4381

4382
		ctxt->d &= ~(u64)GroupMask;
4383
		ctxt->d |= opcode.flags;
4384 4385
	}

4386 4387 4388 4389
	/* Unrecognised? */
	if (ctxt->d == 0)
		return EMULATION_FAILED;

4390
	ctxt->execute = opcode.u.execute;
4391

4392 4393 4394
	if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
		return EMULATION_FAILED;

4395
	if (unlikely(ctxt->d &
4396
		     (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm))) {
4397 4398 4399 4400 4401 4402
		/*
		 * These are copied unconditionally here, and checked unconditionally
		 * in x86_emulate_insn.
		 */
		ctxt->check_perm = opcode.check_perm;
		ctxt->intercept = opcode.intercept;
4403

4404 4405
		if (ctxt->d & NotImpl)
			return EMULATION_FAILED;
4406

4407
		if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
4408
			ctxt->op_bytes = 8;
4409

4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421
		if (ctxt->d & Op3264) {
			if (mode == X86EMUL_MODE_PROT64)
				ctxt->op_bytes = 8;
			else
				ctxt->op_bytes = 4;
		}

		if (ctxt->d & Sse)
			ctxt->op_bytes = 16;
		else if (ctxt->d & Mmx)
			ctxt->op_bytes = 8;
	}
A
Avi Kivity 已提交
4422

4423
	/* ModRM and SIB bytes. */
4424
	if (ctxt->d & ModRM) {
4425
		rc = decode_modrm(ctxt, &ctxt->memop);
B
Bandan Das 已提交
4426 4427 4428 4429
		if (!has_seg_override) {
			has_seg_override = true;
			ctxt->seg_override = ctxt->modrm_seg;
		}
4430
	} else if (ctxt->d & MemAbs)
4431
		rc = decode_abs(ctxt, &ctxt->memop);
4432 4433 4434
	if (rc != X86EMUL_CONTINUE)
		goto done;

B
Bandan Das 已提交
4435 4436
	if (!has_seg_override)
		ctxt->seg_override = VCPU_SREG_DS;
4437

B
Bandan Das 已提交
4438
	ctxt->memop.addr.mem.seg = ctxt->seg_override;
4439 4440 4441 4442 4443

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4444
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4445 4446 4447
	if (rc != X86EMUL_CONTINUE)
		goto done;

4448 4449 4450 4451
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4452
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4453 4454 4455
	if (rc != X86EMUL_CONTINUE)
		goto done;

4456
	/* Decode and fetch the destination operand: register or memory. */
4457
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4458 4459

done:
4460
	if (ctxt->rip_relative)
4461
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4462

4463
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4464 4465
}

4466 4467 4468 4469 4470
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4471 4472 4473 4474 4475 4476 4477 4478 4479
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4480 4481 4482
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4483
		 ((ctxt->eflags & EFLG_ZF) == 0))
4484
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4485 4486 4487 4488 4489 4490
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4504
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4520 4521 4522
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
4523 4524
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
4525
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
4526 4527 4528
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
	      [fastop]"+S"(fop)
	    : "c"(ctxt->src2.val));
4529
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
4530 4531
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
4532 4533
	return X86EMUL_CONTINUE;
}
4534

4535 4536
void init_decode_cache(struct x86_emulate_ctxt *ctxt)
{
B
Bandan Das 已提交
4537 4538
	memset(&ctxt->rip_relative, 0,
	       (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
4539 4540 4541 4542 4543 4544

	ctxt->io_read.pos = 0;
	ctxt->io_read.end = 0;
	ctxt->mem_read.end = 0;
}

4545
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4546
{
4547
	const struct x86_emulate_ops *ops = ctxt->ops;
4548
	int rc = X86EMUL_CONTINUE;
4549
	int saved_dst_type = ctxt->dst.type;
4550

4551
	ctxt->mem_read.pos = 0;
4552

4553 4554
	/* LOCK prefix is allowed only with some instructions */
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4555
		rc = emulate_ud(ctxt);
4556 4557 4558
		goto done;
	}

4559
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4560
		rc = emulate_ud(ctxt);
4561 4562 4563
		goto done;
	}

4564 4565 4566 4567 4568 4569 4570
	if (unlikely(ctxt->d &
		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
				(ctxt->d & Undefined)) {
			rc = emulate_ud(ctxt);
			goto done;
		}
A
Avi Kivity 已提交
4571

4572 4573 4574
		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
			rc = emulate_ud(ctxt);
A
Avi Kivity 已提交
4575
			goto done;
4576
		}
A
Avi Kivity 已提交
4577

4578 4579
		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
			rc = emulate_nm(ctxt);
4580
			goto done;
4581
		}
4582

4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595
		if (ctxt->d & Mmx) {
			rc = flush_pending_x87_faults(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			/*
			 * Now that we know the fpu is exception safe, we can fetch
			 * operands from it.
			 */
			fetch_possible_mmx_operand(ctxt, &ctxt->src);
			fetch_possible_mmx_operand(ctxt, &ctxt->src2);
			if (!(ctxt->d & Mov))
				fetch_possible_mmx_operand(ctxt, &ctxt->dst);
		}
4596

4597
		if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4598 4599 4600 4601 4602
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_PRE_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}
4603

4604 4605
		/* Privileged instruction can be executed only in CPL=0 */
		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4606 4607 4608 4609
			if (ctxt->d & PrivUD)
				rc = emulate_ud(ctxt);
			else
				rc = emulate_gp(ctxt, 0);
4610
			goto done;
4611
		}
4612

4613 4614 4615
		/* Instruction can only be executed in protected mode */
		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
			rc = emulate_ud(ctxt);
4616
			goto done;
4617
		}
4618

4619
		/* Do instruction specific permission checks */
4620
		if (ctxt->d & CheckPerm) {
4621 4622 4623 4624 4625
			rc = ctxt->check_perm(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

4626
		if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4627 4628 4629 4630 4631 4632 4633 4634 4635 4636
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_POST_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

		if (ctxt->rep_prefix && (ctxt->d & String)) {
			/* All REP prefixes have the same first termination condition */
			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
				ctxt->eip = ctxt->_eip;
4637
				ctxt->eflags &= ~EFLG_RF;
4638 4639
				goto done;
			}
4640 4641 4642
		}
	}

4643 4644 4645
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4646
		if (rc != X86EMUL_CONTINUE)
4647
			goto done;
4648
		ctxt->src.orig_val64 = ctxt->src.val64;
4649 4650
	}

4651 4652 4653
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4654 4655 4656 4657
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4658
	if ((ctxt->d & DstMask) == ImplicitOps)
4659 4660 4661
		goto special_insn;


4662
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4663
		/* optimisation - avoid slow emulated read if Mov */
4664 4665
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4666 4667
		if (rc != X86EMUL_CONTINUE)
			goto done;
4668
	}
4669
	ctxt->dst.orig_val = ctxt->dst.val;
4670

4671 4672
special_insn:

4673
	if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4674
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4675
					      X86_ICPT_POST_MEMACCESS);
4676 4677 4678 4679
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4680 4681 4682 4683
	if (ctxt->rep_prefix && (ctxt->d & String))
		ctxt->eflags |= EFLG_RF;
	else
		ctxt->eflags &= ~EFLG_RF;
4684

4685
	if (ctxt->execute) {
4686 4687 4688 4689 4690 4691 4692
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4693
		rc = ctxt->execute(ctxt);
4694 4695 4696 4697 4698
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

B
Borislav Petkov 已提交
4699
	if (ctxt->opcode_len == 2)
A
Avi Kivity 已提交
4700
		goto twobyte_insn;
4701 4702
	else if (ctxt->opcode_len == 3)
		goto threebyte_insn;
A
Avi Kivity 已提交
4703

4704
	switch (ctxt->b) {
A
Avi Kivity 已提交
4705
	case 0x63:		/* movsxd */
4706
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4707
			goto cannot_emulate;
4708
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4709
		break;
4710
	case 0x70 ... 0x7f: /* jcc (short) */
4711 4712
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4713
		break;
N
Nitin A Kamble 已提交
4714
	case 0x8d: /* lea r16/r32, m */
4715
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4716
		break;
4717
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4718
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4719 4720 4721
			ctxt->dst.type = OP_NONE;
		else
			rc = em_xchg(ctxt);
4722
		break;
4723
	case 0x98: /* cbw/cwde/cdqe */
4724 4725 4726 4727
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4728 4729
		}
		break;
4730
	case 0xcc:		/* int3 */
4731 4732
		rc = emulate_int(ctxt, 3);
		break;
4733
	case 0xcd:		/* int n */
4734
		rc = emulate_int(ctxt, ctxt->src.val);
4735 4736
		break;
	case 0xce:		/* into */
4737 4738
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4739
		break;
4740
	case 0xe9: /* jmp rel */
4741
	case 0xeb: /* jmp rel short */
4742 4743
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4744
		break;
4745
	case 0xf4:              /* hlt */
4746
		ctxt->ops->halt(ctxt);
4747
		break;
4748 4749 4750 4751 4752 4753 4754
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4755 4756 4757
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4758 4759 4760 4761 4762 4763
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4764 4765
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4766
	}
4767

4768 4769 4770
	if (rc != X86EMUL_CONTINUE)
		goto done;

4771
writeback:
4772 4773 4774 4775 4776 4777
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4778 4779 4780 4781 4782
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4783

4784 4785 4786 4787
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4788
	ctxt->dst.type = saved_dst_type;
4789

4790
	if ((ctxt->d & SrcMask) == SrcSI)
4791
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4792

4793
	if ((ctxt->d & DstMask) == DstDI)
4794
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4795

4796
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4797
		unsigned int count;
4798
		struct read_cache *r = &ctxt->io_read;
4799 4800 4801 4802 4803 4804
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4805

4806 4807 4808 4809 4810
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4811
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4812 4813 4814 4815 4816 4817
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4818
				ctxt->mem_read.end = 0;
4819
				writeback_registers(ctxt);
4820 4821 4822
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4823
		}
4824
		ctxt->eflags &= ~EFLG_RF;
4825
	}
4826

4827
	ctxt->eip = ctxt->_eip;
4828 4829

done:
4830 4831
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4832 4833 4834
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4835 4836 4837
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4838
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4839 4840

twobyte_insn:
4841
	switch (ctxt->b) {
4842
	case 0x09:		/* wbinvd */
4843
		(ctxt->ops->wbinvd)(ctxt);
4844 4845
		break;
	case 0x08:		/* invd */
4846 4847
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
P
Paolo Bonzini 已提交
4848
	case 0x1f:		/* nop */
4849 4850
		break;
	case 0x20: /* mov cr, reg */
4851
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4852
		break;
A
Avi Kivity 已提交
4853
	case 0x21: /* mov from dr to reg */
4854
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4855 4856
		break;
	case 0x40 ... 0x4f:	/* cmov */
4857 4858 4859 4860
		if (test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.val = ctxt->src.val;
		else if (ctxt->mode != X86EMUL_MODE_PROT64 ||
			 ctxt->op_bytes != 4)
4861
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4862
		break;
4863
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4864 4865
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4866
		break;
4867
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4868
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4869
		break;
4870 4871
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4872
	case 0xb6 ... 0xb7:	/* movzx */
4873
		ctxt->dst.bytes = ctxt->op_bytes;
4874
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4875
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4876 4877
		break;
	case 0xbe ... 0xbf:	/* movsx */
4878
		ctxt->dst.bytes = ctxt->op_bytes;
4879
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4880
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4881
		break;
4882
	case 0xc3:		/* movnti */
4883
		ctxt->dst.bytes = ctxt->op_bytes;
4884 4885
		ctxt->dst.val = (ctxt->op_bytes == 8) ? (u64) ctxt->src.val :
							(u32) ctxt->src.val;
4886
		break;
4887 4888
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4889
	}
4890

4891 4892
threebyte_insn:

4893 4894 4895
	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4896 4897 4898
	goto writeback;

cannot_emulate:
4899
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4900
}
4901 4902 4903 4904 4905 4906 4907 4908 4909 4910

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}