emulate.c 125.4 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
63
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
64 65
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
66 67

#define OpBits             5  /* Width of operand field */
68
#define OpMask             ((1ull << OpBits) - 1)
69

A
Avi Kivity 已提交
70 71 72 73 74 75 76 77 78 79
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
80
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
81
/* Destination operand type. */
82 83 84 85 86 87 88 89 90
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
91
#define DstAccLo    (OpAccLo << DstShift)
92
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
93
/* Source operand type. */
94 95 96 97 98 99 100 101 102 103 104 105
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
106
#define SrcXLat     (OpXLat << SrcShift)
107 108 109 110
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
111
#define SrcImm64    (OpImm64 << SrcShift)
112
#define SrcDX       (OpDX << SrcShift)
113
#define SrcMem8     (OpMem8 << SrcShift)
114
#define SrcAccHi    (OpAccHi << SrcShift)
115
#define SrcMask     (OpMask << SrcShift)
116 117 118 119 120 121 122 123 124
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
125
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
126
#define Sse         (1<<18)     /* SSE Vector instruction */
127 128 129 130
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
131
/* Misc flags */
132
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
133
#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
134
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
135
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
136
#define Undefined   (1<<25) /* No Such Instruction */
137
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
138
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
139
#define No64	    (1<<28)
140
#define PageTable   (1 << 29)   /* instruction used to write page table */
141
#define NotImpl     (1 << 30)   /* instruction is not implemented */
142
/* Source 2 operand type */
143
#define Src2Shift   (31)
144
#define Src2None    (OpNone << Src2Shift)
145
#define Src2Mem     (OpMem << Src2Shift)
146 147 148 149
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
150 151 152 153 154 155
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
156
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
157
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
158 159 160
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
161
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
162
#define NoWrite     ((u64)1 << 45)  /* No writeback */
163
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
164
#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
165 166
#define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
#define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
A
Avi Kivity 已提交
167

168
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
A
Avi Kivity 已提交
169

170 171 172 173 174 175 176 177
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
178

179 180 181 182 183 184
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
185 186
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
187 188
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
189
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
190 191 192 193 194 195 196 197 198 199 200
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

201
struct opcode {
202 203
	u64 flags : 56;
	u64 intercept : 8;
204
	union {
205
		int (*execute)(struct x86_emulate_ctxt *ctxt);
206 207 208
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
209
		const struct escape *esc;
210
		void (*fastop)(struct fastop *fake);
211
	} u;
212
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
213 214 215 216 217
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
218 219
};

220 221 222 223 224 225 226
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

227 228 229 230 231
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

A
Avi Kivity 已提交
232
/* EFLAGS bit definitions. */
233 234 235 236
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
237 238
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
239 240
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
241 242
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
243
#define EFLG_IF (1<<9)
244
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
245 246 247 248 249 250
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

251 252 253
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
290 291 292 293 294 295
/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

296 297 298 299 300 301
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

302 303
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

304 305 306 307 308 309 310 311 312 313 314 315 316
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

317 318
#define FOPNOP() FOP_ALIGN FOP_RET

319
#define FOP1E(op,  dst) \
320 321 322 323
	FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
324 325 326 327 328 329 330 331 332

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

333 334 335 336 337 338 339 340 341
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

342 343 344 345 346 347 348 349 350
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

351 352 353 354 355
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
356 357 358 359
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
360 361
	FOP_END

362 363 364 365
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
366 367 368
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
369 370
	FOP_END

371 372 373 374 375 376 377 378 379
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

380 381 382 383 384 385 386
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
387 388 389
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
390 391
	FOP_END

392 393 394
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

395 396 397
asm(".global kvm_fastop_exception \n"
    "kvm_fastop_exception: xor %esi, %esi; ret");

398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
417 418 419
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

420 421 422 423 424 425
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
426 427 428 429 430
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
431
		.dst_val    = ctxt->dst.val64,
432 433 434
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
435 436 437
		.next_rip   = ctxt->eip,
	};

438
	return ctxt->ops->intercept(ctxt, &info, stage);
439 440
}

A
Avi Kivity 已提交
441 442 443 444 445
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

446
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
447
{
448
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
449 450
}

A
Avi Kivity 已提交
451 452 453 454 455 456 457 458 459 460 461
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
462 463 464 465 466
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
467
/* Access/update address held in a register, based on addressing mode. */
468
static inline unsigned long
469
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
470
{
471
	if (ctxt->ad_bytes == sizeof(unsigned long))
472 473
		return reg;
	else
474
		return reg & ad_mask(ctxt);
475 476 477
}

static inline unsigned long
478
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
479
{
480
	return address_mask(ctxt, reg);
481 482
}

483 484 485 486 487
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

488
static inline void
489
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
490
{
491 492
	ulong mask;

493
	if (ctxt->ad_bytes == sizeof(unsigned long))
494
		mask = ~0UL;
495
	else
496 497 498 499 500 501
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
502
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
503
}
A
Avi Kivity 已提交
504

505
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
506
{
507
	register_address_increment(ctxt, &ctxt->_eip, rel);
508
}
509

510 511 512 513 514 515 516
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

517
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
518
{
519 520
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
521 522
}

523
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
524 525 526 527
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

528
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
529 530
}

531
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
532
{
533
	if (!ctxt->has_seg_override)
534 535
		return 0;

536
	return ctxt->seg_override;
537 538
}

539 540
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
541
{
542 543 544
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
545
	return X86EMUL_PROPAGATE_FAULT;
546 547
}

548 549 550 551 552
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

553
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
554
{
555
	return emulate_exception(ctxt, GP_VECTOR, err, true);
556 557
}

558 559 560 561 562
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

563
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
564
{
565
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
566 567
}

568
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
569
{
570
	return emulate_exception(ctxt, TS_VECTOR, err, true);
571 572
}

573 574
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
575
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
576 577
}

A
Avi Kivity 已提交
578 579 580 581 582
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

626
static int __linearize(struct x86_emulate_ctxt *ctxt,
627
		     struct segmented_address addr,
628
		     unsigned size, bool write, bool fetch,
629 630
		     ulong *linear)
{
631 632
	struct desc_struct desc;
	bool usable;
633
	ulong la;
634
	u32 lim;
635
	u16 sel;
636
	unsigned cpl;
637

638
	la = seg_base(ctxt, addr.seg) + addr.ea;
639 640 641 642 643 644
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
645 646
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
647 648
		if (!usable)
			goto bad;
649 650 651
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
652 653
			goto bad;
		/* unreadable code segment */
654
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
655 656 657 658 659 660 661
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
662
			/* expand-down segment */
663 664 665 666 667 668
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
669
		cpl = ctxt->ops->cpl(ctxt);
670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
685
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
686
		la &= (u32)-1;
687 688
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
689 690
	*linear = la;
	return X86EMUL_CONTINUE;
691 692
bad:
	if (addr.seg == VCPU_SREG_SS)
693
		return emulate_ss(ctxt, sel);
694
	else
695
		return emulate_gp(ctxt, sel);
696 697
}

698 699 700 701 702 703 704 705 706
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


707 708 709 710 711
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
712 713 714
	int rc;
	ulong linear;

715
	rc = linearize(ctxt, addr, size, false, &linear);
716 717
	if (rc != X86EMUL_CONTINUE)
		return rc;
718
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
719 720
}

721 722 723 724 725 726 727 728
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
729
{
730
	struct fetch_cache *fc = &ctxt->fetch;
731
	int rc;
732
	int size, cur_size;
733

734
	if (ctxt->_eip == fc->end) {
735
		unsigned long linear;
736 737
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
738
		cur_size = fc->end - fc->start;
739 740
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
741
		rc = __linearize(ctxt, addr, size, false, true, &linear);
742
		if (unlikely(rc != X86EMUL_CONTINUE))
743
			return rc;
744 745
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
746
		if (unlikely(rc != X86EMUL_CONTINUE))
747
			return rc;
748
		fc->end += size;
749
	}
750 751
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
752
	return X86EMUL_CONTINUE;
753 754 755
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
756
			 void *dest, unsigned size)
757
{
758
	int rc;
759

760
	/* x86 instructions are limited to 15 bytes. */
761
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
762
		return X86EMUL_UNHANDLEABLE;
763
	while (size--) {
764
		rc = do_insn_fetch_byte(ctxt, dest++);
765
		if (rc != X86EMUL_CONTINUE)
766 767
			return rc;
	}
768
	return X86EMUL_CONTINUE;
769 770
}

771
/* Fetch next part of the instruction being emulated. */
772
#define insn_fetch(_type, _ctxt)					\
773
({	unsigned long _x;						\
774
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
775 776 777 778 779
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

780 781
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
782 783 784 785
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

786 787 788 789 790
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
791
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
792
			     int byteop)
A
Avi Kivity 已提交
793 794
{
	void *p;
795
	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
A
Avi Kivity 已提交
796 797

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
798 799 800
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
801 802 803 804
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
805
			   struct segmented_address addr,
A
Avi Kivity 已提交
806 807 808 809 810 811 812
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
813
	rc = segmented_read_std(ctxt, addr, size, 2);
814
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
815
		return rc;
816
	addr.ea += 2;
817
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
818 819 820
	return rc;
}

821 822 823 824 825 826 827 828 829 830
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

831 832
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
833 834
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
835

836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

861 862
FASTOP2(xadd);

863
static u8 test_cc(unsigned int condition, unsigned long flags)
864
{
865 866
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
867

868
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
869
	asm("push %[flags]; popf; call *%[fastop]"
870 871
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
872 873
}

874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
892 893 894 895
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
896 897 898 899 900 901 902 903
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
904
#ifdef CONFIG_X86_64
905 906 907 908 909 910 911 912
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
913 914 915 916 917 918 919 920 921 922 923
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
924 925 926 927 928 929 930 931
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
932
#ifdef CONFIG_X86_64
933 934 935 936 937 938 939 940
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
941 942 943 944 945 946
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1028
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1029
				    struct operand *op)
1030
{
1031
	unsigned reg = ctxt->modrm_reg;
1032

1033 1034
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1035

1036
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1037 1038 1039 1040 1041 1042
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1043 1044 1045 1046 1047 1048 1049
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1050

1051
	op->type = OP_REG;
1052 1053 1054
	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);

1055
	fetch_register_operand(op);
1056 1057 1058
	op->orig_val = op->val;
}

1059 1060 1061 1062 1063 1064
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1065
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1066
			struct operand *op)
1067 1068
{
	u8 sib;
1069
	int index_reg = 0, base_reg = 0, scale;
1070
	int rc = X86EMUL_CONTINUE;
1071
	ulong modrm_ea = 0;
1072

1073 1074 1075 1076
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1077 1078
	}

1079 1080 1081 1082
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1083

1084
	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1085
		op->type = OP_REG;
1086
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1087
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1088
				ctxt->d & ByteOp);
1089
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1090 1091
			op->type = OP_XMM;
			op->bytes = 16;
1092 1093
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1094 1095
			return rc;
		}
A
Avi Kivity 已提交
1096 1097 1098
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
1099
			op->addr.mm = ctxt->modrm_rm & 7;
A
Avi Kivity 已提交
1100 1101
			return rc;
		}
1102
		fetch_register_operand(op);
1103 1104 1105
		return rc;
	}

1106 1107
	op->type = OP_MEM;

1108
	if (ctxt->ad_bytes == 2) {
1109 1110 1111 1112
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1113 1114

		/* 16-bit ModR/M decode. */
1115
		switch (ctxt->modrm_mod) {
1116
		case 0:
1117
			if (ctxt->modrm_rm == 6)
1118
				modrm_ea += insn_fetch(u16, ctxt);
1119 1120
			break;
		case 1:
1121
			modrm_ea += insn_fetch(s8, ctxt);
1122 1123
			break;
		case 2:
1124
			modrm_ea += insn_fetch(u16, ctxt);
1125 1126
			break;
		}
1127
		switch (ctxt->modrm_rm) {
1128
		case 0:
1129
			modrm_ea += bx + si;
1130 1131
			break;
		case 1:
1132
			modrm_ea += bx + di;
1133 1134
			break;
		case 2:
1135
			modrm_ea += bp + si;
1136 1137
			break;
		case 3:
1138
			modrm_ea += bp + di;
1139 1140
			break;
		case 4:
1141
			modrm_ea += si;
1142 1143
			break;
		case 5:
1144
			modrm_ea += di;
1145 1146
			break;
		case 6:
1147
			if (ctxt->modrm_mod != 0)
1148
				modrm_ea += bp;
1149 1150
			break;
		case 7:
1151
			modrm_ea += bx;
1152 1153
			break;
		}
1154 1155 1156
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1157
		modrm_ea = (u16)modrm_ea;
1158 1159
	} else {
		/* 32/64-bit ModR/M decode. */
1160
		if ((ctxt->modrm_rm & 7) == 4) {
1161
			sib = insn_fetch(u8, ctxt);
1162 1163 1164 1165
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1166
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1167
				modrm_ea += insn_fetch(s32, ctxt);
1168
			else {
1169
				modrm_ea += reg_read(ctxt, base_reg);
1170 1171
				adjust_modrm_seg(ctxt, base_reg);
			}
1172
			if (index_reg != 4)
1173
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1174
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1175
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1176
				ctxt->rip_relative = 1;
1177 1178
		} else {
			base_reg = ctxt->modrm_rm;
1179
			modrm_ea += reg_read(ctxt, base_reg);
1180 1181
			adjust_modrm_seg(ctxt, base_reg);
		}
1182
		switch (ctxt->modrm_mod) {
1183
		case 0:
1184
			if (ctxt->modrm_rm == 5)
1185
				modrm_ea += insn_fetch(s32, ctxt);
1186 1187
			break;
		case 1:
1188
			modrm_ea += insn_fetch(s8, ctxt);
1189 1190
			break;
		case 2:
1191
			modrm_ea += insn_fetch(s32, ctxt);
1192 1193 1194
			break;
		}
	}
1195
	op->addr.mem.ea = modrm_ea;
1196 1197 1198 1199 1200
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1201
		      struct operand *op)
1202
{
1203
	int rc = X86EMUL_CONTINUE;
1204

1205
	op->type = OP_MEM;
1206
	switch (ctxt->ad_bytes) {
1207
	case 2:
1208
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1209 1210
		break;
	case 4:
1211
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1212 1213
		break;
	case 8:
1214
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1215 1216 1217 1218 1219 1220
		break;
	}
done:
	return rc;
}

1221
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1222
{
1223
	long sv = 0, mask;
1224

1225
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1226
		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1227

1228 1229 1230 1231
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1232 1233
		else
			sv = (s64)ctxt->src.val & (s64)mask;
1234

1235
		ctxt->dst.addr.mem.ea += (sv >> 3);
1236
	}
1237 1238

	/* only subword offset */
1239
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1240 1241
}

1242 1243
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1244
{
1245
	int rc;
1246
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1247

1248 1249
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1250

1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1263 1264
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1265

1266 1267 1268 1269 1270
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1271 1272 1273
	int rc;
	ulong linear;

1274
	rc = linearize(ctxt, addr, size, false, &linear);
1275 1276
	if (rc != X86EMUL_CONTINUE)
		return rc;
1277
	return read_emulated(ctxt, linear, data, size);
1278 1279 1280 1281 1282 1283 1284
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1285 1286 1287
	int rc;
	ulong linear;

1288
	rc = linearize(ctxt, addr, size, true, &linear);
1289 1290
	if (rc != X86EMUL_CONTINUE)
		return rc;
1291 1292
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1293 1294 1295 1296 1297 1298 1299
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1300 1301 1302
	int rc;
	ulong linear;

1303
	rc = linearize(ctxt, addr, size, true, &linear);
1304 1305
	if (rc != X86EMUL_CONTINUE)
		return rc;
1306 1307
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1308 1309
}

1310 1311 1312 1313
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1314
	struct read_cache *rc = &ctxt->io_read;
1315

1316 1317
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1318
		unsigned int count = ctxt->rep_prefix ?
1319
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1320
		in_page = (ctxt->eflags & EFLG_DF) ?
1321 1322
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1323 1324 1325 1326 1327
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1328
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1329 1330
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1331 1332
	}

1333 1334
	if (ctxt->rep_prefix && (ctxt->d & String) &&
	    !(ctxt->eflags & EFLG_DF)) {
1335 1336 1337 1338 1339 1340 1341 1342
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1343 1344
	return 1;
}
A
Avi Kivity 已提交
1345

1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1362 1363 1364
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1365
	const struct x86_emulate_ops *ops = ctxt->ops;
1366
	u32 base3 = 0;
1367

1368 1369
	if (selector & 1 << 2) {
		struct desc_struct desc;
1370 1371
		u16 sel;

1372
		memset (dt, 0, sizeof *dt);
1373 1374
		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
				      VCPU_SREG_LDTR))
1375
			return;
1376

1377
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1378
		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1379
	} else
1380
		ops->get_gdt(ctxt, dt);
1381
}
1382

1383 1384
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1385 1386
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1387 1388 1389 1390
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1391

1392
	get_descriptor_table_ptr(ctxt, selector, &dt);
1393

1394 1395
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1396

1397
	*desc_addr_p = addr = dt.address + index * 8;
1398 1399
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1400
}
1401

1402 1403 1404 1405 1406 1407 1408
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1409

1410
	get_descriptor_table_ptr(ctxt, selector, &dt);
1411

1412 1413
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1414

1415
	addr = dt.address + index * 8;
1416 1417
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1418
}
1419

1420
/* Does not support long mode */
1421
static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1422
				     u16 selector, int seg, u8 cpl, bool in_task_switch)
1423
{
1424
	struct desc_struct seg_desc, old_desc;
1425
	u8 dpl, rpl;
1426 1427 1428
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1429
	ulong desc_addr;
1430
	int ret;
1431
	u16 dummy;
1432
	u32 base3 = 0;
1433

1434
	memset(&seg_desc, 0, sizeof seg_desc);
1435

1436 1437 1438
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1439
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1440 1441
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1442 1443 1444 1445 1446 1447 1448 1449 1450
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1451 1452
	}

1453 1454 1455 1456 1457 1458 1459
	rpl = selector & 3;

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1470
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1471 1472 1473 1474 1475 1476
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

G
Guo Chao 已提交
1477
	/* can't load system descriptor into segment selector */
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1496
		break;
1497
	case VCPU_SREG_CS:
1498 1499 1500
		if (in_task_switch && rpl != dpl)
			goto exception;

1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1515
		break;
1516 1517 1518
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1519 1520 1521 1522 1523 1524
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1525 1526 1527 1528 1529 1530
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1531
		/*
1532 1533 1534
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1535
		 */
1536 1537 1538 1539
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1540
		break;
1541 1542 1543 1544 1545
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1546
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1547 1548
		if (ret != X86EMUL_CONTINUE)
			return ret;
1549 1550 1551 1552 1553
	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
		ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
				sizeof(base3), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1554 1555
	}
load:
1556
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1557 1558 1559 1560 1561 1562
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1563 1564 1565 1566
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	u8 cpl = ctxt->ops->cpl(ctxt);
1567
	return __load_segment_descriptor(ctxt, selector, seg, cpl, false);
1568 1569
}

1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1589
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1590
{
1591
	switch (op->type) {
1592
	case OP_REG:
1593
		write_register_operand(op);
A
Avi Kivity 已提交
1594
		break;
1595
	case OP_MEM:
1596
		if (ctxt->lock_prefix)
P
Paolo Bonzini 已提交
1597 1598 1599 1600 1601 1602 1603
			return segmented_cmpxchg(ctxt,
						 op->addr.mem,
						 &op->orig_val,
						 &op->val,
						 op->bytes);
		else
			return segmented_write(ctxt,
1604 1605 1606
					       op->addr.mem,
					       &op->val,
					       op->bytes);
1607
		break;
1608
	case OP_MEM_STR:
P
Paolo Bonzini 已提交
1609 1610 1611 1612
		return segmented_write(ctxt,
				       op->addr.mem,
				       op->data,
				       op->bytes * op->count);
1613
		break;
A
Avi Kivity 已提交
1614
	case OP_XMM:
1615
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1616
		break;
A
Avi Kivity 已提交
1617
	case OP_MM:
1618
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1619
		break;
1620 1621
	case OP_NONE:
		/* no writeback */
1622
		break;
1623
	default:
1624
		break;
A
Avi Kivity 已提交
1625
	}
1626 1627
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1628

1629
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1630
{
1631
	struct segmented_address addr;
1632

1633
	rsp_increment(ctxt, -bytes);
1634
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1635 1636
	addr.seg = VCPU_SREG_SS;

1637 1638 1639 1640 1641
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1642
	/* Disable writeback. */
1643
	ctxt->dst.type = OP_NONE;
1644
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1645
}
1646

1647 1648 1649 1650
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1651
	struct segmented_address addr;
1652

1653
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1654
	addr.seg = VCPU_SREG_SS;
1655
	rc = segmented_read(ctxt, addr, dest, len);
1656 1657 1658
	if (rc != X86EMUL_CONTINUE)
		return rc;

1659
	rsp_increment(ctxt, len);
1660
	return rc;
1661 1662
}

1663 1664
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1665
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1666 1667
}

1668
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1669
			void *dest, int len)
1670 1671
{
	int rc;
1672 1673
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1674
	int cpl = ctxt->ops->cpl(ctxt);
1675

1676
	rc = emulate_pop(ctxt, &val, len);
1677 1678
	if (rc != X86EMUL_CONTINUE)
		return rc;
1679

1680 1681
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1682

1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1693 1694
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1695 1696 1697 1698 1699
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1700
	}
1701 1702 1703 1704 1705

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1706 1707
}

1708 1709
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1710 1711 1712 1713
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1714 1715
}

A
Avi Kivity 已提交
1716 1717 1718 1719 1720
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1721
	ulong rbp;
A
Avi Kivity 已提交
1722 1723 1724 1725

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1726 1727
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1728 1729
	if (rc != X86EMUL_CONTINUE)
		return rc;
1730
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1731
		      stack_mask(ctxt));
1732 1733
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1734 1735 1736 1737
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1738 1739
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1740
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1741
		      stack_mask(ctxt));
1742
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1743 1744
}

1745
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1746
{
1747 1748
	int seg = ctxt->src2.val;

1749
	ctxt->src.val = get_segment_selector(ctxt, seg);
1750

1751
	return em_push(ctxt);
1752 1753
}

1754
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1755
{
1756
	int seg = ctxt->src2.val;
1757 1758
	unsigned long selector;
	int rc;
1759

1760
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1761 1762 1763
	if (rc != X86EMUL_CONTINUE)
		return rc;

1764 1765 1766
	if (ctxt->modrm_reg == VCPU_SREG_SS)
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

1767
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1768
	return rc;
1769 1770
}

1771
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1772
{
1773
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1774 1775
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1776

1777 1778
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1779
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1780

1781
		rc = em_push(ctxt);
1782 1783
		if (rc != X86EMUL_CONTINUE)
			return rc;
1784

1785
		++reg;
1786 1787
	}

1788
	return rc;
1789 1790
}

1791 1792
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1793
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1794 1795 1796
	return em_push(ctxt);
}

1797
static int em_popa(struct x86_emulate_ctxt *ctxt)
1798
{
1799 1800
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1801

1802 1803
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1804
			rsp_increment(ctxt, ctxt->op_bytes);
1805 1806
			--reg;
		}
1807

1808
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1809 1810 1811
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1812
	}
1813
	return rc;
1814 1815
}

1816
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1817
{
1818
	const struct x86_emulate_ops *ops = ctxt->ops;
1819
	int rc;
1820 1821 1822 1823 1824 1825
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1826
	ctxt->src.val = ctxt->eflags;
1827
	rc = em_push(ctxt);
1828 1829
	if (rc != X86EMUL_CONTINUE)
		return rc;
1830 1831 1832

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1833
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1834
	rc = em_push(ctxt);
1835 1836
	if (rc != X86EMUL_CONTINUE)
		return rc;
1837

1838
	ctxt->src.val = ctxt->_eip;
1839
	rc = em_push(ctxt);
1840 1841 1842
	if (rc != X86EMUL_CONTINUE)
		return rc;

1843
	ops->get_idt(ctxt, &dt);
1844 1845 1846 1847

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1848
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1849 1850 1851
	if (rc != X86EMUL_CONTINUE)
		return rc;

1852
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1853 1854 1855
	if (rc != X86EMUL_CONTINUE)
		return rc;

1856
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1857 1858 1859
	if (rc != X86EMUL_CONTINUE)
		return rc;

1860
	ctxt->_eip = eip;
1861 1862 1863 1864

	return rc;
}

1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1876
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1877 1878 1879
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1880
		return __emulate_int_real(ctxt, irq);
1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1891
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1892
{
1893 1894 1895 1896 1897 1898 1899 1900
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1901

1902
	/* TODO: Add stack limit check */
1903

1904
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1905

1906 1907
	if (rc != X86EMUL_CONTINUE)
		return rc;
1908

1909 1910
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1911

1912
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1913

1914 1915
	if (rc != X86EMUL_CONTINUE)
		return rc;
1916

1917
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1918

1919 1920
	if (rc != X86EMUL_CONTINUE)
		return rc;
1921

1922
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1923

1924 1925
	if (rc != X86EMUL_CONTINUE)
		return rc;
1926

1927
	ctxt->_eip = temp_eip;
1928 1929


1930
	if (ctxt->op_bytes == 4)
1931
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1932
	else if (ctxt->op_bytes == 2) {
1933 1934
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1935
	}
1936 1937 1938 1939 1940

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1941 1942
}

1943
static int em_iret(struct x86_emulate_ctxt *ctxt)
1944
{
1945 1946
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1947
		return emulate_iret_real(ctxt);
1948 1949 1950 1951
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1952
	default:
1953 1954
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1955 1956 1957
	}
}

1958 1959 1960 1961 1962
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

1963
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1964

1965
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
1966 1967 1968
	if (rc != X86EMUL_CONTINUE)
		return rc;

1969 1970
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
1971 1972 1973
	return X86EMUL_CONTINUE;
}

1974
static int em_grp45(struct x86_emulate_ctxt *ctxt)
1975
{
1976
	int rc = X86EMUL_CONTINUE;
1977

1978
	switch (ctxt->modrm_reg) {
1979 1980
	case 2: /* call near abs */ {
		long int old_eip;
1981 1982 1983
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
1984
		rc = em_push(ctxt);
1985 1986
		break;
	}
1987
	case 4: /* jmp abs */
1988
		ctxt->_eip = ctxt->src.val;
1989
		break;
1990 1991 1992
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
1993
	case 6:	/* push */
1994
		rc = em_push(ctxt);
1995 1996
		break;
	}
1997
	return rc;
1998 1999
}

2000
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2001
{
2002
	u64 old = ctxt->dst.orig_val64;
2003

2004 2005 2006
	if (ctxt->dst.bytes == 16)
		return X86EMUL_UNHANDLEABLE;

2007 2008 2009 2010
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2011
		ctxt->eflags &= ~EFLG_ZF;
2012
	} else {
2013 2014
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2015

2016
		ctxt->eflags |= EFLG_ZF;
2017
	}
2018
	return X86EMUL_CONTINUE;
2019 2020
}

2021 2022
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2023 2024 2025
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2026 2027 2028
	return em_pop(ctxt);
}

2029
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2030 2031 2032
{
	int rc;
	unsigned long cs;
2033
	int cpl = ctxt->ops->cpl(ctxt);
2034

2035
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2036
	if (rc != X86EMUL_CONTINUE)
2037
		return rc;
2038 2039 2040
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2041
	if (rc != X86EMUL_CONTINUE)
2042
		return rc;
2043 2044 2045
	/* Outer-privilege level return is not implemented */
	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
		return X86EMUL_UNHANDLEABLE;
2046
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2047 2048 2049
	return rc;
}

2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
{
        int rc;

        rc = em_ret_far(ctxt);
        if (rc != X86EMUL_CONTINUE)
                return rc;
        rsp_increment(ctxt, ctxt->src.val);
        return X86EMUL_CONTINUE;
}

2061 2062 2063
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
2064 2065
	ctxt->dst.orig_val = ctxt->dst.val;
	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2066
	ctxt->src.orig_val = ctxt->src.val;
2067
	ctxt->src.val = ctxt->dst.orig_val;
2068
	fastop(ctxt, em_cmp);
2069 2070 2071 2072 2073 2074 2075

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2076
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2077
		ctxt->dst.val = ctxt->dst.orig_val;
2078 2079 2080 2081
	}
	return X86EMUL_CONTINUE;
}

2082
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2083
{
2084
	int seg = ctxt->src2.val;
2085 2086 2087
	unsigned short sel;
	int rc;

2088
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2089

2090
	rc = load_segment_descriptor(ctxt, sel, seg);
2091 2092 2093
	if (rc != X86EMUL_CONTINUE)
		return rc;

2094
	ctxt->dst.val = ctxt->src.val;
2095 2096 2097
	return rc;
}

2098
static void
2099
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2100
			struct desc_struct *cs, struct desc_struct *ss)
2101 2102
{
	cs->l = 0;		/* will be adjusted later */
2103
	set_desc_base(cs, 0);	/* flat segment */
2104
	cs->g = 1;		/* 4kb granularity */
2105
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2106 2107 2108
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2109 2110
	cs->p = 1;
	cs->d = 1;
2111
	cs->avl = 0;
2112

2113 2114
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2115 2116 2117
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2118
	ss->d = 1;		/* 32bit stack segment */
2119
	ss->dpl = 0;
2120
	ss->p = 1;
2121 2122
	ss->l = 0;
	ss->avl = 0;
2123 2124
}

2125 2126 2127 2128 2129
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2130 2131
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2132 2133 2134 2135
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2136 2137
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2138
	const struct x86_emulate_ops *ops = ctxt->ops;
2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2175 2176 2177 2178 2179

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2180
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2181
{
2182
	const struct x86_emulate_ops *ops = ctxt->ops;
2183
	struct desc_struct cs, ss;
2184
	u64 msr_data;
2185
	u16 cs_sel, ss_sel;
2186
	u64 efer = 0;
2187 2188

	/* syscall is not available in real mode */
2189
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2190 2191
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2192

2193 2194 2195
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2196
	ops->get_msr(ctxt, MSR_EFER, &efer);
2197
	setup_syscalls_segments(ctxt, &cs, &ss);
2198

2199 2200 2201
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2202
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2203
	msr_data >>= 32;
2204 2205
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2206

2207
	if (efer & EFER_LMA) {
2208
		cs.d = 0;
2209 2210
		cs.l = 1;
	}
2211 2212
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2213

2214
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2215
	if (efer & EFER_LMA) {
2216
#ifdef CONFIG_X86_64
2217
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
2218

2219
		ops->get_msr(ctxt,
2220 2221
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2222
		ctxt->_eip = msr_data;
2223

2224
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2225 2226 2227 2228
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2229
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2230
		ctxt->_eip = (u32)msr_data;
2231 2232 2233 2234

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2235
	return X86EMUL_CONTINUE;
2236 2237
}

2238
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2239
{
2240
	const struct x86_emulate_ops *ops = ctxt->ops;
2241
	struct desc_struct cs, ss;
2242
	u64 msr_data;
2243
	u16 cs_sel, ss_sel;
2244
	u64 efer = 0;
2245

2246
	ops->get_msr(ctxt, MSR_EFER, &efer);
2247
	/* inject #GP if in real mode */
2248 2249
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2250

2251 2252 2253 2254 2255 2256 2257 2258
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2259 2260 2261
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2262 2263
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2264

2265
	setup_syscalls_segments(ctxt, &cs, &ss);
2266

2267
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2268 2269
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2270 2271
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2272 2273
		break;
	case X86EMUL_MODE_PROT64:
2274 2275
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2276
		break;
2277 2278
	default:
		break;
2279 2280 2281
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2282 2283 2284 2285
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2286
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2287
		cs.d = 0;
2288 2289 2290
		cs.l = 1;
	}

2291 2292
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2293

2294
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2295
	ctxt->_eip = msr_data;
2296

2297
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2298
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2299

2300
	return X86EMUL_CONTINUE;
2301 2302
}

2303
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2304
{
2305
	const struct x86_emulate_ops *ops = ctxt->ops;
2306
	struct desc_struct cs, ss;
2307 2308
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2309
	u16 cs_sel = 0, ss_sel = 0;
2310

2311 2312
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2313 2314
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2315

2316
	setup_syscalls_segments(ctxt, &cs, &ss);
2317

2318
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2319 2320 2321 2322 2323 2324
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2325
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2326 2327
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2328
		cs_sel = (u16)(msr_data + 16);
2329 2330
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2331
		ss_sel = (u16)(msr_data + 24);
2332 2333
		break;
	case X86EMUL_MODE_PROT64:
2334
		cs_sel = (u16)(msr_data + 32);
2335 2336
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2337 2338
		ss_sel = cs_sel + 8;
		cs.d = 0;
2339 2340 2341
		cs.l = 1;
		break;
	}
2342 2343
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2344

2345 2346
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2347

2348 2349
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2350

2351
	return X86EMUL_CONTINUE;
2352 2353
}

2354
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2355 2356 2357 2358 2359 2360 2361
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2362
	return ctxt->ops->cpl(ctxt) > iopl;
2363 2364 2365 2366 2367
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2368
	const struct x86_emulate_ops *ops = ctxt->ops;
2369
	struct desc_struct tr_seg;
2370
	u32 base3;
2371
	int r;
2372
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2373
	unsigned mask = (1 << len) - 1;
2374
	unsigned long base;
2375

2376
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2377
	if (!tr_seg.p)
2378
		return false;
2379
	if (desc_limit_scaled(&tr_seg) < 103)
2380
		return false;
2381 2382 2383 2384
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2385
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2386 2387
	if (r != X86EMUL_CONTINUE)
		return false;
2388
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2389
		return false;
2390
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2401 2402 2403
	if (ctxt->perm_ok)
		return true;

2404 2405
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2406
			return false;
2407 2408 2409

	ctxt->perm_ok = true;

2410 2411 2412
	return true;
}

2413 2414 2415
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2416
	tss->ip = ctxt->_eip;
2417
	tss->flag = ctxt->eflags;
2418 2419 2420 2421 2422 2423 2424 2425
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2426

2427 2428 2429 2430 2431
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2432 2433 2434 2435 2436 2437
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;
2438
	u8 cpl;
2439

2440
	ctxt->_eip = tss->ip;
2441
	ctxt->eflags = tss->flag | 2;
2442 2443 2444 2445 2446 2447 2448 2449
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2450 2451 2452 2453 2454

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2455 2456 2457 2458 2459
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2460

2461 2462
	cpl = tss->cs & 3;

2463
	/*
G
Guo Chao 已提交
2464
	 * Now load segment descriptors. If fault happens at this stage
2465 2466
	 * it is handled in a context of new task
	 */
2467
	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl, true);
2468 2469
	if (ret != X86EMUL_CONTINUE)
		return ret;
2470
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl, true);
2471 2472
	if (ret != X86EMUL_CONTINUE)
		return ret;
2473
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl, true);
2474 2475
	if (ret != X86EMUL_CONTINUE)
		return ret;
2476
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl, true);
2477 2478
	if (ret != X86EMUL_CONTINUE)
		return ret;
2479
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl, true);
2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2490
	const struct x86_emulate_ops *ops = ctxt->ops;
2491 2492
	struct tss_segment_16 tss_seg;
	int ret;
2493
	u32 new_tss_base = get_desc_base(new_desc);
2494

2495
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2496
			    &ctxt->exception);
2497
	if (ret != X86EMUL_CONTINUE)
2498 2499 2500
		/* FIXME: need to provide precise fault address */
		return ret;

2501
	save_state_to_tss16(ctxt, &tss_seg);
2502

2503
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2504
			     &ctxt->exception);
2505
	if (ret != X86EMUL_CONTINUE)
2506 2507 2508
		/* FIXME: need to provide precise fault address */
		return ret;

2509
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2510
			    &ctxt->exception);
2511
	if (ret != X86EMUL_CONTINUE)
2512 2513 2514 2515 2516 2517
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2518
		ret = ops->write_std(ctxt, new_tss_base,
2519 2520
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2521
				     &ctxt->exception);
2522
		if (ret != X86EMUL_CONTINUE)
2523 2524 2525 2526
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2527
	return load_state_from_tss16(ctxt, &tss_seg);
2528 2529 2530 2531 2532
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2533
	/* CR3 and ldt selector are not saved intentionally */
2534
	tss->eip = ctxt->_eip;
2535
	tss->eflags = ctxt->eflags;
2536 2537 2538 2539 2540 2541 2542 2543
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2544

2545 2546 2547 2548 2549 2550
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2551 2552 2553 2554 2555 2556
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;
2557
	u8 cpl;
2558

2559
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2560
		return emulate_gp(ctxt, 0);
2561
	ctxt->_eip = tss->eip;
2562
	ctxt->eflags = tss->eflags | 2;
2563 2564

	/* General purpose registers */
2565 2566 2567 2568 2569 2570 2571 2572
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2573 2574 2575

	/*
	 * SDM says that segment selectors are loaded before segment
2576 2577
	 * descriptors.  This is important because CPL checks will
	 * use CS.RPL.
2578
	 */
2579 2580 2581 2582 2583 2584 2585
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2586

2587 2588 2589 2590 2591
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 */
2592
	if (ctxt->eflags & X86_EFLAGS_VM) {
2593
		ctxt->mode = X86EMUL_MODE_VM86;
2594 2595
		cpl = 3;
	} else {
2596
		ctxt->mode = X86EMUL_MODE_PROT32;
2597 2598
		cpl = tss->cs & 3;
	}
2599

2600 2601 2602 2603
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2604
	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR, cpl, true);
2605 2606
	if (ret != X86EMUL_CONTINUE)
		return ret;
2607
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl, true);
2608 2609
	if (ret != X86EMUL_CONTINUE)
		return ret;
2610
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl, true);
2611 2612
	if (ret != X86EMUL_CONTINUE)
		return ret;
2613
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl, true);
2614 2615
	if (ret != X86EMUL_CONTINUE)
		return ret;
2616
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl, true);
2617 2618
	if (ret != X86EMUL_CONTINUE)
		return ret;
2619
	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl, true);
2620 2621
	if (ret != X86EMUL_CONTINUE)
		return ret;
2622
	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl, true);
2623 2624 2625 2626 2627 2628 2629 2630 2631 2632
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2633
	const struct x86_emulate_ops *ops = ctxt->ops;
2634 2635
	struct tss_segment_32 tss_seg;
	int ret;
2636
	u32 new_tss_base = get_desc_base(new_desc);
2637 2638
	u32 eip_offset = offsetof(struct tss_segment_32, eip);
	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
2639

2640
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2641
			    &ctxt->exception);
2642
	if (ret != X86EMUL_CONTINUE)
2643 2644 2645
		/* FIXME: need to provide precise fault address */
		return ret;

2646
	save_state_to_tss32(ctxt, &tss_seg);
2647

2648 2649 2650
	/* Only GP registers and segment selectors are saved */
	ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
			     ldt_sel_offset - eip_offset, &ctxt->exception);
2651
	if (ret != X86EMUL_CONTINUE)
2652 2653 2654
		/* FIXME: need to provide precise fault address */
		return ret;

2655
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2656
			    &ctxt->exception);
2657
	if (ret != X86EMUL_CONTINUE)
2658 2659 2660 2661 2662 2663
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2664
		ret = ops->write_std(ctxt, new_tss_base,
2665 2666
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2667
				     &ctxt->exception);
2668
		if (ret != X86EMUL_CONTINUE)
2669 2670 2671 2672
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2673
	return load_state_from_tss32(ctxt, &tss_seg);
2674 2675 2676
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2677
				   u16 tss_selector, int idt_index, int reason,
2678
				   bool has_error_code, u32 error_code)
2679
{
2680
	const struct x86_emulate_ops *ops = ctxt->ops;
2681 2682
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2683
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2684
	ulong old_tss_base =
2685
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2686
	u32 desc_limit;
2687
	ulong desc_addr;
2688 2689 2690

	/* FIXME: old_tss_base == ~0 ? */

2691
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2692 2693
	if (ret != X86EMUL_CONTINUE)
		return ret;
2694
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2695 2696 2697 2698 2699
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2700 2701 2702 2703 2704
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2705
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2726 2727
	}

2728

2729 2730 2731 2732
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2733
		emulate_ts(ctxt, tss_selector & 0xfffc);
2734 2735 2736 2737 2738
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2739
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2740 2741 2742 2743 2744 2745
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2746
	   note that old_tss_sel is not used after this point */
2747 2748 2749 2750
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2751
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2752 2753
				     old_tss_base, &next_tss_desc);
	else
2754
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2755
				     old_tss_base, &next_tss_desc);
2756 2757
	if (ret != X86EMUL_CONTINUE)
		return ret;
2758 2759 2760 2761 2762 2763

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2764
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2765 2766
	}

2767
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2768
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2769

2770
	if (has_error_code) {
2771 2772 2773
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2774
		ret = em_push(ctxt);
2775 2776
	}

2777 2778 2779 2780
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2781
			 u16 tss_selector, int idt_index, int reason,
2782
			 bool has_error_code, u32 error_code)
2783 2784 2785
{
	int rc;

2786
	invalidate_registers(ctxt);
2787 2788
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2789

2790
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2791
				     has_error_code, error_code);
2792

2793
	if (rc == X86EMUL_CONTINUE) {
2794
		ctxt->eip = ctxt->_eip;
2795 2796
		writeback_registers(ctxt);
	}
2797

2798
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2799 2800
}

2801 2802
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2803
{
2804
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2805

2806 2807
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2808 2809
}

2810 2811 2812 2813 2814 2815
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2816
	al = ctxt->dst.val;
2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2834
	ctxt->dst.val = al;
2835
	/* Set PF, ZF, SF */
2836 2837 2838
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2839
	fastop(ctxt, em_or);
2840 2841 2842 2843 2844 2845 2846 2847
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

2870 2871 2872 2873 2874 2875 2876 2877 2878
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

2879 2880 2881 2882 2883
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
2884 2885 2886 2887

	return X86EMUL_CONTINUE;
}

2888 2889 2890 2891 2892 2893 2894 2895 2896
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

2897 2898 2899 2900 2901 2902
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

2903
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2904
	old_eip = ctxt->_eip;
2905

2906
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2907
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
2908 2909
		return X86EMUL_CONTINUE;

2910 2911
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2912

2913
	ctxt->src.val = old_cs;
2914
	rc = em_push(ctxt);
2915 2916 2917
	if (rc != X86EMUL_CONTINUE)
		return rc;

2918
	ctxt->src.val = old_eip;
2919
	return em_push(ctxt);
2920 2921
}

2922 2923 2924 2925
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

2926 2927 2928 2929
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
2930 2931
	if (rc != X86EMUL_CONTINUE)
		return rc;
2932
	rsp_increment(ctxt, ctxt->src.val);
2933 2934 2935
	return X86EMUL_CONTINUE;
}

2936 2937 2938
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
2939 2940
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
2941 2942

	/* Write back the memory destination with implicit LOCK prefix. */
2943 2944
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
2945 2946 2947
	return X86EMUL_CONTINUE;
}

2948 2949
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
2950
	ctxt->dst.val = ctxt->src2.val;
2951
	return fastop(ctxt, em_imul);
2952 2953
}

2954 2955
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
2956 2957
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
2958
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
2959
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
2960 2961 2962 2963

	return X86EMUL_CONTINUE;
}

2964 2965 2966 2967
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

2968
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
2969 2970
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
2971 2972 2973
	return X86EMUL_CONTINUE;
}

2974 2975 2976 2977
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

2978
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
2979
		return emulate_gp(ctxt, 0);
2980 2981
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
2982 2983 2984
	return X86EMUL_CONTINUE;
}

2985 2986
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
2987
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
2988 2989 2990
	return X86EMUL_CONTINUE;
}

B
Borislav Petkov 已提交
2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030
#define FFL(x) bit(X86_FEATURE_##x)

static int em_movbe(struct x86_emulate_ctxt *ctxt)
{
	u32 ebx, ecx, edx, eax = 1;
	u16 tmp;

	/*
	 * Check MOVBE is set in the guest-visible CPUID leaf.
	 */
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	if (!(ecx & FFL(MOVBE)))
		return emulate_ud(ctxt);

	switch (ctxt->op_bytes) {
	case 2:
		/*
		 * From MOVBE definition: "...When the operand size is 16 bits,
		 * the upper word of the destination register remains unchanged
		 * ..."
		 *
		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
		 * rules so we have to do the operation almost per hand.
		 */
		tmp = (u16)ctxt->src.val;
		ctxt->dst.val &= ~0xffffUL;
		ctxt->dst.val |= (unsigned long)swab16(tmp);
		break;
	case 4:
		ctxt->dst.val = swab32((u32)ctxt->src.val);
		break;
	case 8:
		ctxt->dst.val = swab64(ctxt->src.val);
		break;
	default:
		return X86EMUL_PROPAGATE_FAULT;
	}
	return X86EMUL_CONTINUE;
}

3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3059 3060 3061 3062
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3063 3064 3065
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3066 3067 3068 3069 3070 3071 3072 3073 3074
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3075
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3076 3077
		return emulate_gp(ctxt, 0);

3078 3079
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3080 3081 3082
	return X86EMUL_CONTINUE;
}

3083 3084
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3085
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3086 3087
		return emulate_ud(ctxt);

3088
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3089 3090 3091 3092 3093
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3094
	u16 sel = ctxt->src.val;
3095

3096
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3097 3098
		return emulate_ud(ctxt);

3099
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3100 3101 3102
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3103 3104
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3105 3106
}

A
Avi Kivity 已提交
3107 3108 3109 3110 3111 3112 3113 3114 3115
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3116 3117 3118 3119 3120 3121 3122 3123 3124
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3125 3126
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3127 3128 3129
	int rc;
	ulong linear;

3130
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3131
	if (rc == X86EMUL_CONTINUE)
3132
		ctxt->ops->invlpg(ctxt, linear);
3133
	/* Disable writeback. */
3134
	ctxt->dst.type = OP_NONE;
3135 3136 3137
	return X86EMUL_CONTINUE;
}

3138 3139 3140 3141 3142 3143 3144 3145 3146 3147
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3148 3149 3150 3151
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3152
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3153 3154 3155 3156 3157 3158 3159
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3160
	ctxt->_eip = ctxt->eip;
3161
	/* Disable writeback. */
3162
	ctxt->dst.type = OP_NONE;
3163 3164 3165
	return X86EMUL_CONTINUE;
}

3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3195 3196 3197 3198 3199
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3200 3201
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3202
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3203
			     &desc_ptr.size, &desc_ptr.address,
3204
			     ctxt->op_bytes);
3205 3206 3207 3208
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3209
	ctxt->dst.type = OP_NONE;
3210 3211 3212
	return X86EMUL_CONTINUE;
}

3213
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3214 3215 3216
{
	int rc;

3217 3218
	rc = ctxt->ops->fix_hypercall(ctxt);

3219
	/* Disable writeback. */
3220
	ctxt->dst.type = OP_NONE;
3221 3222 3223 3224 3225 3226 3227 3228
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3229 3230
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3231
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3232
			     &desc_ptr.size, &desc_ptr.address,
3233
			     ctxt->op_bytes);
3234 3235 3236 3237
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3238
	ctxt->dst.type = OP_NONE;
3239 3240 3241 3242 3243
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3244 3245
	if (ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3246
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3247 3248 3249 3250 3251 3252
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3253 3254
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3255 3256 3257
	return X86EMUL_CONTINUE;
}

3258 3259
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3260 3261
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3262 3263
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3264 3265 3266 3267 3268 3269

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3270
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3271
		jmp_rel(ctxt, ctxt->src.val);
3272 3273 3274 3275

	return X86EMUL_CONTINUE;
}

3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3313 3314 3315 3316
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3317 3318
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3319
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3320 3321 3322 3323
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3324 3325 3326
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338
static int em_sahf(struct x86_emulate_ctxt *ctxt)
{
	u32 flags;

	flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;

	ctxt->eflags &= ~0xffUL;
	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3339 3340
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3341 3342
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3343 3344 3345
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3375
	if (!valid_cr(ctxt->modrm_reg))
3376 3377 3378 3379 3380 3381 3382
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3383 3384
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3385
	u64 efer = 0;
3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3403
		u64 cr4;
3404 3405 3406 3407
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3408 3409
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3410 3411 3412 3413 3414 3415 3416 3417 3418 3419

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3420 3421
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3422 3423 3424 3425 3426 3427 3428 3429
			rsvd = CR3_L_MODE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3430
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3442 3443 3444 3445
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3446
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3447 3448 3449 3450 3451 3452 3453

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3454
	int dr = ctxt->modrm_reg;
3455 3456 3457 3458 3459
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3460
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3472 3473
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3474 3475 3476 3477 3478 3479 3480

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3481 3482 3483 3484
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3485
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3486 3487 3488 3489 3490 3491 3492 3493 3494

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3495
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3496 3497

	/* Valid physical address? */
3498
	if (rax & 0xffff000000000000ULL)
3499 3500 3501 3502 3503
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3504 3505
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3506
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3507

3508
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3509 3510 3511 3512 3513
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3514 3515
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3516
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3517
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3518

3519
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3520
	    ctxt->ops->check_pmc(ctxt, rcx))
3521 3522 3523 3524 3525
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3526 3527
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3528 3529
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3530 3531 3532 3533 3534 3535 3536
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3537 3538
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3539 3540 3541 3542 3543
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3544
#define D(_y) { .flags = (_y) }
3545 3546 3547
#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
3548
#define N    D(NotImpl)
3549
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3550 3551
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3552
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3553
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3554
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3555
#define II(_f, _e, _i) \
3556
	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
3557
#define IIP(_f, _e, _i, _p) \
3558 3559
	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
3560
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3561

3562
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3563
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3564
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3565
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3566 3567
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3568

3569 3570 3571
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3572

3573
static const struct opcode group7_rm1[] = {
3574 3575
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3576 3577 3578
	N, N, N, N, N, N,
};

3579
static const struct opcode group7_rm3[] = {
3580
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
3581
	II(SrcNone  | Prot | EmulateOnUD,	em_vmmcall,	vmmcall),
3582 3583 3584 3585 3586 3587
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3588
};
3589

3590
static const struct opcode group7_rm7[] = {
3591
	N,
3592
	DIP(SrcNone, rdtscp, check_rdtsc),
3593 3594
	N, N, N, N, N, N,
};
3595

3596
static const struct opcode group1[] = {
3597 3598 3599 3600 3601 3602 3603 3604
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3605 3606
};

3607
static const struct opcode group1A[] = {
3608
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3609 3610
};

3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3622
static const struct opcode group3[] = {
3623 3624
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3625 3626
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3627 3628
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
3629 3630
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
3631 3632
};

3633
static const struct opcode group4[] = {
3634 3635
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3636 3637 3638
	N, N, N, N, N, N,
};

3639
static const struct opcode group5[] = {
3640 3641
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3642 3643 3644 3645
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
3646
	I(SrcMem | Stack,			em_grp45), D(Undefined),
3647 3648
};

3649
static const struct opcode group6[] = {
3650 3651
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3652
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3653
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3654 3655 3656
	N, N, N, N,
};

3657
static const struct group_dual group7 = { {
3658 3659
	II(Mov | DstMem,			em_sgdt, sgdt),
	II(Mov | DstMem,			em_sidt, sidt),
3660 3661 3662 3663 3664
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3665
}, {
3666
	I(SrcNone | Priv | EmulateOnUD,	em_vmcall),
3667
	EXT(0, group7_rm1),
3668
	N, EXT(0, group7_rm3),
3669 3670 3671
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3672 3673
} };

3674
static const struct opcode group8[] = {
3675
	N, N, N, N,
3676 3677 3678 3679
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3680 3681
};

3682
static const struct group_dual group9 = { {
3683
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3684 3685 3686 3687
}, {
	N, N, N, N, N, N, N, N,
} };

3688
static const struct opcode group11[] = {
3689
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3690
	X7(D(Undefined)),
3691 3692
};

3693
static const struct gprefix pfx_0f_6f_0f_7f = {
3694
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3695 3696
};

3697
static const struct gprefix pfx_vmovntpx = {
3698 3699 3700
	I(0, em_mov), N, N, N,
};

3701
static const struct gprefix pfx_0f_28_0f_29 = {
3702
	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
3703 3704
};

3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3768
static const struct opcode opcode_table[256] = {
3769
	/* 0x00 - 0x07 */
3770
	F6ALU(Lock, em_add),
3771 3772
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3773
	/* 0x08 - 0x0F */
3774
	F6ALU(Lock | PageTable, em_or),
3775 3776
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3777
	/* 0x10 - 0x17 */
3778
	F6ALU(Lock, em_adc),
3779 3780
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3781
	/* 0x18 - 0x1F */
3782
	F6ALU(Lock, em_sbb),
3783 3784
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3785
	/* 0x20 - 0x27 */
3786
	F6ALU(Lock | PageTable, em_and), N, N,
3787
	/* 0x28 - 0x2F */
3788
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3789
	/* 0x30 - 0x37 */
3790
	F6ALU(Lock, em_xor), N, N,
3791
	/* 0x38 - 0x3F */
3792
	F6ALU(NoWrite, em_cmp), N, N,
3793
	/* 0x40 - 0x4F */
3794
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
3795
	/* 0x50 - 0x57 */
3796
	X8(I(SrcReg | Stack, em_push)),
3797
	/* 0x58 - 0x5F */
3798
	X8(I(DstReg | Stack, em_pop)),
3799
	/* 0x60 - 0x67 */
3800 3801
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3802 3803 3804
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3805 3806
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3807 3808
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3809
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3810
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3811 3812 3813
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3814 3815 3816 3817
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3818
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
3819
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3820
	/* 0x88 - 0x8F */
3821
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3822
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3823
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3824 3825 3826
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3827
	/* 0x90 - 0x97 */
3828
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3829
	/* 0x98 - 0x9F */
3830
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3831
	I(SrcImmFAddr | No64, em_call_far), N,
3832
	II(ImplicitOps | Stack, em_pushf, pushf),
P
Paolo Bonzini 已提交
3833 3834
	II(ImplicitOps | Stack, em_popf, popf),
	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
3835
	/* 0xA0 - 0xA7 */
3836
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3837
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3838
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3839
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
3840
	/* 0xA8 - 0xAF */
3841
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
3842 3843
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3844
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
3845
	/* 0xB0 - 0xB7 */
3846
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3847
	/* 0xB8 - 0xBF */
3848
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
3849
	/* 0xC0 - 0xC7 */
3850
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
3851
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3852
	I(ImplicitOps | Stack, em_ret),
3853 3854
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3855
	G(ByteOp, group11), G(0, group11),
3856
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3857
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
3858 3859
	I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
	I(ImplicitOps | Stack, em_ret_far),
3860
	D(ImplicitOps), DI(SrcImmByte, intn),
3861
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3862
	/* 0xD0 - 0xD7 */
3863 3864
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
3865
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
3866 3867
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
3868
	I(DstAcc | SrcXLat | ByteOp, em_mov),
3869
	/* 0xD8 - 0xDF */
3870
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
3871
	/* 0xE0 - 0xE7 */
3872 3873
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3874 3875
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3876
	/* 0xE8 - 0xEF */
3877
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3878
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3879 3880
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3881
	/* 0xF0 - 0xF7 */
3882
	N, DI(ImplicitOps, icebp), N, N,
3883 3884
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3885
	/* 0xF8 - 0xFF */
3886 3887
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3888 3889 3890
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

3891
static const struct opcode twobyte_table[256] = {
3892
	/* 0x00 - 0x0F */
3893
	G(0, group6), GD(0, &group7), N, N,
3894
	N, I(ImplicitOps | EmulateOnUD, em_syscall),
3895
	II(ImplicitOps | Priv, em_clts, clts), N,
3896
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3897 3898
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
P
Paolo Bonzini 已提交
3899 3900
	N, N, N, N, N, N, N, N,
	D(ImplicitOps | ModRM), N, N, N, N, N, N, D(ImplicitOps | ModRM),
3901
	/* 0x20 - 0x2F */
3902 3903 3904 3905 3906 3907
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
						check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
						check_dr_write),
3908
	N, N, N, N,
3909 3910 3911
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
	N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
3912
	N, N, N, N,
3913
	/* 0x30 - 0x3F */
3914
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
3915
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3916
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
3917
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
3918 3919
	I(ImplicitOps | EmulateOnUD, em_sysenter),
	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
3920
	N, N,
3921 3922
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
3923
	X16(D(DstReg | SrcMem | ModRM)),
3924 3925 3926
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
3927 3928 3929 3930
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3931
	/* 0x70 - 0x7F */
3932 3933 3934 3935
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
3936 3937 3938
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
3939
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
3940
	/* 0xA0 - 0xA7 */
3941
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
3942 3943
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
3944 3945
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
3946
	/* 0xA8 - 0xAF */
3947
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
3948
	DI(ImplicitOps, rsm),
3949
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
3950 3951
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
3952
	D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
3953
	/* 0xB0 - 0xB7 */
3954
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
3955
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
3956
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
3957 3958
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
3959
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3960 3961
	/* 0xB8 - 0xBF */
	N, N,
3962
	G(BitOp, group8),
3963 3964
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
	F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
3965
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
3966
	/* 0xC0 - 0xC7 */
3967
	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
3968
	N, D(DstMem | SrcReg | ModRM | Mov),
3969
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
3970 3971
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
3972 3973 3974 3975 3976 3977 3978 3979
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

3980
static const struct gprefix three_byte_0f_38_f0 = {
B
Borislav Petkov 已提交
3981
	I(DstReg | SrcMem | Mov, em_movbe), N, N, N
3982 3983 3984
};

static const struct gprefix three_byte_0f_38_f1 = {
B
Borislav Petkov 已提交
3985
	I(DstMem | SrcReg | Mov, em_movbe), N, N, N
3986 3987 3988 3989 3990 3991 3992 3993 3994
};

/*
 * Insns below are selected by the prefix which indexed by the third opcode
 * byte.
 */
static const struct opcode opcode_map_0f_38[256] = {
	/* 0x00 - 0x7f */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
B
Borislav Petkov 已提交
3995 3996 3997 3998 3999 4000 4001
	/* 0x80 - 0xef */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
	/* 0xf0 - 0xf1 */
	GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f0),
	GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f1),
	/* 0xf2 - 0xff */
	N, N, X4(N), X8(N)
4002 4003
};

4004 4005 4006 4007 4008
#undef D
#undef N
#undef G
#undef GD
#undef I
4009
#undef GP
4010
#undef EXT
4011

4012
#undef D2bv
4013
#undef D2bvIP
4014
#undef I2bv
4015
#undef I2bvIP
4016
#undef I6ALU
4017

4018
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4019 4020 4021
{
	unsigned size;

4022
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4035
	op->addr.mem.ea = ctxt->_eip;
4036 4037 4038
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4039
		op->val = insn_fetch(s8, ctxt);
4040 4041
		break;
	case 2:
4042
		op->val = insn_fetch(s16, ctxt);
4043 4044
		break;
	case 4:
4045
		op->val = insn_fetch(s32, ctxt);
4046
		break;
4047 4048 4049
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4068 4069 4070 4071 4072 4073 4074
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4075
		decode_register_operand(ctxt, op);
4076 4077
		break;
	case OpImmUByte:
4078
		rc = decode_imm(ctxt, op, 1, false);
4079 4080
		break;
	case OpMem:
4081
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4082 4083 4084
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
4085
		if (ctxt->d & BitOp)
4086 4087 4088
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4089
	case OpMem64:
4090
		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4091
		goto mem_common;
4092 4093 4094
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4095
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4096 4097 4098
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4117 4118 4119 4120
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4121
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4122 4123
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4124
		op->count = 1;
4125 4126 4127 4128
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4129
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4130 4131
		fetch_register_operand(op);
		break;
4132 4133
	case OpCL:
		op->bytes = 1;
4134
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4146 4147 4148
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4149 4150
	case OpMem8:
		ctxt->memop.bytes = 1;
4151
		if (ctxt->memop.type == OP_REG) {
4152 4153
			ctxt->memop.addr.reg = decode_register(ctxt,
					ctxt->modrm_rm, true);
4154 4155
			fetch_register_operand(&ctxt->memop);
		}
4156
		goto mem_common;
4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4173
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
4174 4175
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
4176
		op->count = 1;
4177
		break;
P
Paolo Bonzini 已提交
4178 4179 4180 4181 4182 4183 4184 4185 4186 4187
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt,
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
		break;
4188 4189 4190 4191 4192 4193 4194 4195 4196
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4226
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4227 4228 4229
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4230
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4231
	bool op_prefix = false;
4232
	struct opcode opcode;
4233

4234 4235
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4236 4237 4238
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
B
Borislav Petkov 已提交
4239
	ctxt->opcode_len = 1;
4240
	if (insn_len > 0)
4241
		memcpy(ctxt->fetch.data, insn, insn_len);
4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4259
		return EMULATION_FAILED;
4260 4261
	}

4262 4263
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4264 4265 4266

	/* Legacy prefixes. */
	for (;;) {
4267
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4268
		case 0x66:	/* operand-size override */
4269
			op_prefix = true;
4270
			/* switch between 2/4 bytes */
4271
			ctxt->op_bytes = def_op_bytes ^ 6;
4272 4273 4274 4275
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4276
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4277 4278
			else
				/* switch between 2/4 bytes */
4279
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4280 4281 4282 4283 4284
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4285
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4286 4287 4288
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4289
			set_seg_override(ctxt, ctxt->b & 7);
4290 4291 4292 4293
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4294
			ctxt->rex_prefix = ctxt->b;
4295 4296
			continue;
		case 0xf0:	/* LOCK */
4297
			ctxt->lock_prefix = 1;
4298 4299 4300
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4301
			ctxt->rep_prefix = ctxt->b;
4302 4303 4304 4305 4306 4307 4308
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4309
		ctxt->rex_prefix = 0;
4310 4311 4312 4313 4314
	}

done_prefixes:

	/* REX prefix. */
4315 4316
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4317 4318

	/* Opcode byte(s). */
4319
	opcode = opcode_table[ctxt->b];
4320
	/* Two-byte opcode? */
4321
	if (ctxt->b == 0x0f) {
B
Borislav Petkov 已提交
4322
		ctxt->opcode_len = 2;
4323
		ctxt->b = insn_fetch(u8, ctxt);
4324
		opcode = twobyte_table[ctxt->b];
4325 4326 4327 4328 4329 4330 4331

		/* 0F_38 opcode map */
		if (ctxt->b == 0x38) {
			ctxt->opcode_len = 3;
			ctxt->b = insn_fetch(u8, ctxt);
			opcode = opcode_map_0f_38[ctxt->b];
		}
4332
	}
4333
	ctxt->d = opcode.flags;
4334

4335 4336 4337
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4338 4339 4340 4341 4342 4343 4344
	/* vex-prefix instructions are not implemented */
	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
	    (mode == X86EMUL_MODE_PROT64 ||
	    (mode >= X86EMUL_MODE_PROT16 && (ctxt->modrm & 0x80)))) {
		ctxt->d = NotImpl;
	}

4345 4346
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4347
		case Group:
4348
			goffset = (ctxt->modrm >> 3) & 7;
4349 4350 4351
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4352 4353
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4354 4355 4356 4357 4358
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4359
			goffset = ctxt->modrm & 7;
4360
			opcode = opcode.u.group[goffset];
4361 4362
			break;
		case Prefix:
4363
			if (ctxt->rep_prefix && op_prefix)
4364
				return EMULATION_FAILED;
4365
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4366 4367 4368 4369 4370 4371 4372
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4373 4374 4375 4376 4377 4378
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4379
		default:
4380
			return EMULATION_FAILED;
4381
		}
4382

4383
		ctxt->d &= ~(u64)GroupMask;
4384
		ctxt->d |= opcode.flags;
4385 4386
	}

4387 4388 4389 4390
	/* Unrecognised? */
	if (ctxt->d == 0)
		return EMULATION_FAILED;

4391
	ctxt->execute = opcode.u.execute;
4392

4393 4394 4395 4396 4397 4398 4399 4400
	if (unlikely(ctxt->d &
		     (NotImpl|EmulateOnUD|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm))) {
		/*
		 * These are copied unconditionally here, and checked unconditionally
		 * in x86_emulate_insn.
		 */
		ctxt->check_perm = opcode.check_perm;
		ctxt->intercept = opcode.intercept;
4401

4402 4403
		if (ctxt->d & NotImpl)
			return EMULATION_FAILED;
4404

4405 4406
		if (!(ctxt->d & EmulateOnUD) && ctxt->ud)
			return EMULATION_FAILED;
4407

4408
		if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
4409
			ctxt->op_bytes = 8;
4410

4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422
		if (ctxt->d & Op3264) {
			if (mode == X86EMUL_MODE_PROT64)
				ctxt->op_bytes = 8;
			else
				ctxt->op_bytes = 4;
		}

		if (ctxt->d & Sse)
			ctxt->op_bytes = 16;
		else if (ctxt->d & Mmx)
			ctxt->op_bytes = 8;
	}
A
Avi Kivity 已提交
4423

4424
	/* ModRM and SIB bytes. */
4425
	if (ctxt->d & ModRM) {
4426
		rc = decode_modrm(ctxt, &ctxt->memop);
4427 4428 4429
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4430
		rc = decode_abs(ctxt, &ctxt->memop);
4431 4432 4433
	if (rc != X86EMUL_CONTINUE)
		goto done;

4434 4435
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4436

4437
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4438

4439 4440
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4441 4442 4443 4444 4445

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4446
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4447 4448 4449
	if (rc != X86EMUL_CONTINUE)
		goto done;

4450 4451 4452 4453
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4454
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4455 4456 4457
	if (rc != X86EMUL_CONTINUE)
		goto done;

4458
	/* Decode and fetch the destination operand: register or memory. */
4459
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4460 4461

done:
4462 4463
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4464

4465
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4466 4467
}

4468 4469 4470 4471 4472
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4473 4474 4475 4476 4477 4478 4479 4480 4481
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4482 4483 4484
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4485
		 ((ctxt->eflags & EFLG_ZF) == 0))
4486
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4487 4488 4489 4490 4491 4492
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4506
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4522 4523 4524
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
4525 4526
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
4527
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
4528 4529 4530
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
	      [fastop]"+S"(fop)
	    : "c"(ctxt->src2.val));
4531
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
4532 4533
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
4534 4535
	return X86EMUL_CONTINUE;
}
4536

4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549
void init_decode_cache(struct x86_emulate_ctxt *ctxt)
{
	memset(&ctxt->opcode_len, 0,
	       (void *)&ctxt->_regs - (void *)&ctxt->opcode_len);

	ctxt->fetch.start = 0;
	ctxt->fetch.end = 0;
	ctxt->io_read.pos = 0;
	ctxt->io_read.end = 0;
	ctxt->mem_read.pos = 0;
	ctxt->mem_read.end = 0;
}

4550
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4551
{
4552
	const struct x86_emulate_ops *ops = ctxt->ops;
4553
	int rc = X86EMUL_CONTINUE;
4554
	int saved_dst_type = ctxt->dst.type;
4555

4556
	ctxt->mem_read.pos = 0;
4557

4558 4559
	/* LOCK prefix is allowed only with some instructions */
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4560
		rc = emulate_ud(ctxt);
4561 4562 4563
		goto done;
	}

4564
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4565
		rc = emulate_ud(ctxt);
4566 4567 4568
		goto done;
	}

4569 4570 4571 4572 4573 4574 4575
	if (unlikely(ctxt->d &
		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
				(ctxt->d & Undefined)) {
			rc = emulate_ud(ctxt);
			goto done;
		}
A
Avi Kivity 已提交
4576

4577 4578 4579
		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
			rc = emulate_ud(ctxt);
A
Avi Kivity 已提交
4580
			goto done;
4581
		}
A
Avi Kivity 已提交
4582

4583 4584
		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
			rc = emulate_nm(ctxt);
4585
			goto done;
4586
		}
4587

4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600
		if (ctxt->d & Mmx) {
			rc = flush_pending_x87_faults(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			/*
			 * Now that we know the fpu is exception safe, we can fetch
			 * operands from it.
			 */
			fetch_possible_mmx_operand(ctxt, &ctxt->src);
			fetch_possible_mmx_operand(ctxt, &ctxt->src2);
			if (!(ctxt->d & Mov))
				fetch_possible_mmx_operand(ctxt, &ctxt->dst);
		}
4601

4602 4603 4604 4605 4606 4607
		if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_PRE_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}
4608

4609 4610 4611
		/* Privileged instruction can be executed only in CPL=0 */
		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
			rc = emulate_gp(ctxt, 0);
4612
			goto done;
4613
		}
4614

4615 4616 4617
		/* Instruction can only be executed in protected mode */
		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
			rc = emulate_ud(ctxt);
4618
			goto done;
4619
		}
4620

4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640
		/* Do instruction specific permission checks */
		if (ctxt->check_perm) {
			rc = ctxt->check_perm(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

		if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_POST_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

		if (ctxt->rep_prefix && (ctxt->d & String)) {
			/* All REP prefixes have the same first termination condition */
			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
				ctxt->eip = ctxt->_eip;
				goto done;
			}
4641 4642 4643
		}
	}

4644 4645 4646
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4647
		if (rc != X86EMUL_CONTINUE)
4648
			goto done;
4649
		ctxt->src.orig_val64 = ctxt->src.val64;
4650 4651
	}

4652 4653 4654
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4655 4656 4657 4658
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4659
	if ((ctxt->d & DstMask) == ImplicitOps)
4660 4661 4662
		goto special_insn;


4663
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4664
		/* optimisation - avoid slow emulated read if Mov */
4665 4666
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4667 4668
		if (rc != X86EMUL_CONTINUE)
			goto done;
4669
	}
4670
	ctxt->dst.orig_val = ctxt->dst.val;
4671

4672 4673
special_insn:

4674 4675
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4676
					      X86_ICPT_POST_MEMACCESS);
4677 4678 4679 4680
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4681
	if (ctxt->execute) {
4682 4683 4684 4685 4686 4687 4688
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4689
		rc = ctxt->execute(ctxt);
4690 4691 4692 4693 4694
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

B
Borislav Petkov 已提交
4695
	if (ctxt->opcode_len == 2)
A
Avi Kivity 已提交
4696
		goto twobyte_insn;
4697 4698
	else if (ctxt->opcode_len == 3)
		goto threebyte_insn;
A
Avi Kivity 已提交
4699

4700
	switch (ctxt->b) {
A
Avi Kivity 已提交
4701
	case 0x63:		/* movsxd */
4702
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4703
			goto cannot_emulate;
4704
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4705
		break;
4706
	case 0x70 ... 0x7f: /* jcc (short) */
4707 4708
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4709
		break;
N
Nitin A Kamble 已提交
4710
	case 0x8d: /* lea r16/r32, m */
4711
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4712
		break;
4713
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4714
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4715 4716 4717
			ctxt->dst.type = OP_NONE;
		else
			rc = em_xchg(ctxt);
4718
		break;
4719
	case 0x98: /* cbw/cwde/cdqe */
4720 4721 4722 4723
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4724 4725
		}
		break;
4726
	case 0xcc:		/* int3 */
4727 4728
		rc = emulate_int(ctxt, 3);
		break;
4729
	case 0xcd:		/* int n */
4730
		rc = emulate_int(ctxt, ctxt->src.val);
4731 4732
		break;
	case 0xce:		/* into */
4733 4734
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4735
		break;
4736
	case 0xe9: /* jmp rel */
4737
	case 0xeb: /* jmp rel short */
4738 4739
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4740
		break;
4741
	case 0xf4:              /* hlt */
4742
		ctxt->ops->halt(ctxt);
4743
		break;
4744 4745 4746 4747 4748 4749 4750
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4751 4752 4753
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4754 4755 4756 4757 4758 4759
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4760 4761
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4762
	}
4763

4764 4765 4766
	if (rc != X86EMUL_CONTINUE)
		goto done;

4767
writeback:
4768 4769 4770 4771 4772 4773
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4774 4775 4776 4777 4778
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4779

4780 4781 4782 4783
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4784
	ctxt->dst.type = saved_dst_type;
4785

4786
	if ((ctxt->d & SrcMask) == SrcSI)
4787
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4788

4789
	if ((ctxt->d & DstMask) == DstDI)
4790
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4791

4792
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4793
		unsigned int count;
4794
		struct read_cache *r = &ctxt->io_read;
4795 4796 4797 4798 4799 4800
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4801

4802 4803 4804 4805 4806
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4807
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4808 4809 4810 4811 4812 4813
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4814
				ctxt->mem_read.end = 0;
4815
				writeback_registers(ctxt);
4816 4817 4818
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4819
		}
4820
	}
4821

4822
	ctxt->eip = ctxt->_eip;
4823 4824

done:
4825 4826
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4827 4828 4829
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4830 4831 4832
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4833
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4834 4835

twobyte_insn:
4836
	switch (ctxt->b) {
4837
	case 0x09:		/* wbinvd */
4838
		(ctxt->ops->wbinvd)(ctxt);
4839 4840
		break;
	case 0x08:		/* invd */
4841 4842
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
P
Paolo Bonzini 已提交
4843
	case 0x1f:		/* nop */
4844 4845
		break;
	case 0x20: /* mov cr, reg */
4846
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4847
		break;
A
Avi Kivity 已提交
4848
	case 0x21: /* mov from dr to reg */
4849
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4850 4851
		break;
	case 0x40 ... 0x4f:	/* cmov */
4852 4853 4854 4855
		if (test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.val = ctxt->src.val;
		else if (ctxt->mode != X86EMUL_MODE_PROT64 ||
			 ctxt->op_bytes != 4)
4856
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4857
		break;
4858
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4859 4860
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4861
		break;
4862
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4863
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4864
		break;
4865 4866
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4867
	case 0xb6 ... 0xb7:	/* movzx */
4868
		ctxt->dst.bytes = ctxt->op_bytes;
4869
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4870
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4871 4872
		break;
	case 0xbe ... 0xbf:	/* movsx */
4873
		ctxt->dst.bytes = ctxt->op_bytes;
4874
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4875
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4876
		break;
4877
	case 0xc3:		/* movnti */
4878
		ctxt->dst.bytes = ctxt->op_bytes;
4879 4880
		ctxt->dst.val = (ctxt->op_bytes == 8) ? (u64) ctxt->src.val :
							(u32) ctxt->src.val;
4881
		break;
4882 4883
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4884
	}
4885

4886 4887
threebyte_insn:

4888 4889 4890
	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4891 4892 4893
	goto writeback;

cannot_emulate:
4894
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4895
}
4896 4897 4898 4899 4900 4901 4902 4903 4904 4905

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}