emulate.c 103.3 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
27

28
#include "x86.h"
29
#include "tss.h"
30

A
Avi Kivity 已提交
31 32 33 34 35 36 37 38 39 40
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
41
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
42
/* Destination operand type. */
43 44 45 46 47 48
#define ImplicitOps (1<<1)	/* Implicit in opcode. No generic decode. */
#define DstReg      (2<<1)	/* Register operand. */
#define DstMem      (3<<1)	/* Memory operand. */
#define DstAcc      (4<<1)	/* Destination Accumulator */
#define DstDI       (5<<1)	/* Destination is in ES:(E)DI */
#define DstMem64    (6<<1)	/* 64bit memory operand */
49
#define DstImmUByte (7<<1)	/* 8-bit unsigned immediate operand */
50
#define DstMask     (7<<1)
A
Avi Kivity 已提交
51
/* Source operand type. */
52 53 54 55 56 57 58
#define SrcNone     (0<<4)	/* No source operand. */
#define SrcReg      (1<<4)	/* Register operand. */
#define SrcMem      (2<<4)	/* Memory operand. */
#define SrcMem16    (3<<4)	/* Memory operand (16-bit). */
#define SrcMem32    (4<<4)	/* Memory operand (32-bit). */
#define SrcImm      (5<<4)	/* Immediate operand. */
#define SrcImmByte  (6<<4)	/* 8-bit sign-extended immediate operand. */
59
#define SrcOne      (7<<4)	/* Implied '1' */
60
#define SrcImmUByte (8<<4)      /* 8-bit unsigned immediate operand. */
61
#define SrcImmU     (9<<4)      /* Immediate operand, unsigned */
62
#define SrcSI       (0xa<<4)	/* Source is in the DS:RSI */
63 64
#define SrcImmFAddr (0xb<<4)	/* Source is immediate far address */
#define SrcMemFAddr (0xc<<4)	/* Source is far address in memory */
65
#define SrcAcc      (0xd<<4)	/* Source Accumulator */
66
#define SrcImmU16   (0xe<<4)    /* Immediate operand, unsigned, 16 bits */
67
#define SrcMask     (0xf<<4)
A
Avi Kivity 已提交
68
/* Generic ModRM decode. */
69
#define ModRM       (1<<8)
A
Avi Kivity 已提交
70
/* Destination is only written; never read. */
71 72 73
#define Mov         (1<<9)
#define BitOp       (1<<10)
#define MemAbs      (1<<11)      /* Memory operand is absolute displacement */
74 75
#define String      (1<<12)     /* String instruction (rep capable) */
#define Stack       (1<<13)     /* Stack instruction (push/pop) */
76 77
#define Group       (1<<14)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (1<<15)     /* Alternate decoding of mod == 3 */
78
#define Prefix      (1<<16)     /* Instruction varies with 66/f2/f3 prefix */
A
Avi Kivity 已提交
79
#define Sse         (1<<17)     /* SSE Vector instruction */
80
/* Misc flags */
81
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
82
#define VendorSpecific (1<<22) /* Vendor specific instruction */
83
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
84
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
85
#define Undefined   (1<<25) /* No Such Instruction */
86
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
87
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
88
#define No64	    (1<<28)
89 90 91 92 93
/* Source 2 operand type */
#define Src2None    (0<<29)
#define Src2CL      (1<<29)
#define Src2ImmByte (2<<29)
#define Src2One     (3<<29)
94
#define Src2Imm     (4<<29)
95
#define Src2Mask    (7<<29)
A
Avi Kivity 已提交
96

97 98 99 100 101 102 103 104
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
105

106 107
struct opcode {
	u32 flags;
108
	u8 intercept;
109
	union {
110
		int (*execute)(struct x86_emulate_ctxt *ctxt);
111 112
		struct opcode *group;
		struct group_dual *gdual;
113
		struct gprefix *gprefix;
114
	} u;
115
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
116 117 118 119 120
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
121 122
};

123 124 125 126 127 128 129
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

A
Avi Kivity 已提交
130
/* EFLAGS bit definitions. */
131 132 133 134
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
135 136
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
137 138
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
139 140
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
141
#define EFLG_IF (1<<9)
142
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
143 144 145 146 147 148
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

149 150 151
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

A
Avi Kivity 已提交
152 153 154 155 156 157 158
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

159
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
160 161 162 163 164 165 166 167 168 169 170 171 172 173
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
189 190 191 192 193 194 195 196 197

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

198 199 200 201 202 203
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

204
#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
205 206 207 208 209
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
210
			: "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
211 212
			  "=&r" (_tmp)					\
			: _y ((_src).val), "i" (EFLAGS_MASK));		\
213
	} while (0)
214 215


A
Avi Kivity 已提交
216 217
/* Raw emulation: instruction has two explicit operands. */
#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
218 219 220 221 222
	do {								\
		unsigned long _tmp;					\
									\
		switch ((_dst).bytes) {					\
		case 2:							\
223
			____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
224 225
			break;						\
		case 4:							\
226
			____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
227 228
			break;						\
		case 8:							\
229
			ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
230 231
			break;						\
		}							\
A
Avi Kivity 已提交
232 233 234 235
	} while (0)

#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
	do {								     \
236
		unsigned long _tmp;					     \
M
Mike Day 已提交
237
		switch ((_dst).bytes) {				             \
A
Avi Kivity 已提交
238
		case 1:							     \
239
			____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
A
Avi Kivity 已提交
240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
			break;						     \
		default:						     \
			__emulate_2op_nobyte(_op, _src, _dst, _eflags,	     \
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
#define emulate_2op_SrcB(_op, _src, _dst, _eflags)                      \
	__emulate_2op(_op, _src, _dst, _eflags,				\
		      "b", "c", "b", "c", "b", "c", "b", "c")

/* Source operand is byte, word, long or quad sized. */
#define emulate_2op_SrcV(_op, _src, _dst, _eflags)                      \
	__emulate_2op(_op, _src, _dst, _eflags,				\
		      "b", "q", "w", "r", _LO32, "r", "", "r")

/* Source operand is word, long or quad sized. */
#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags)               \
	__emulate_2op_nobyte(_op, _src, _dst, _eflags,			\
			     "w", "r", _LO32, "r", "", "r")

263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
/* Instruction has three operands and one operand is stored in ECX register */
#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) 	\
	do {									\
		unsigned long _tmp;						\
		_type _clv  = (_cl).val;  					\
		_type _srcv = (_src).val;    					\
		_type _dstv = (_dst).val;					\
										\
		__asm__ __volatile__ (						\
			_PRE_EFLAGS("0", "5", "2")				\
			_op _suffix " %4,%1 \n"					\
			_POST_EFLAGS("0", "5", "2")				\
			: "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp)		\
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)		\
			); 							\
										\
		(_cl).val  = (unsigned long) _clv;				\
		(_src).val = (unsigned long) _srcv;				\
		(_dst).val = (unsigned long) _dstv;				\
	} while (0)

#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags)				\
	do {									\
		switch ((_dst).bytes) {						\
		case 2:								\
			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,  	\
						"w", unsigned short);         	\
			break;							\
		case 4: 							\
			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,  	\
						"l", unsigned int);           	\
			break;							\
		case 8:								\
			ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,	\
						"q", unsigned long));  		\
			break;							\
		}								\
	} while (0)

302
#define __emulate_1op(_op, _dst, _eflags, _suffix)			\
A
Avi Kivity 已提交
303 304 305
	do {								\
		unsigned long _tmp;					\
									\
306 307 308 309 310 311 312 313 314 315 316 317
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
			: "=m" (_eflags), "+m" ((_dst).val),		\
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
#define emulate_1op(_op, _dst, _eflags)                                    \
	do {								\
M
Mike Day 已提交
318
		switch ((_dst).bytes) {				        \
319 320 321 322
		case 1:	__emulate_1op(_op, _dst, _eflags, "b"); break;	\
		case 2:	__emulate_1op(_op, _dst, _eflags, "w"); break;	\
		case 4:	__emulate_1op(_op, _dst, _eflags, "l"); break;	\
		case 8:	ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
A
Avi Kivity 已提交
323 324 325
		}							\
	} while (0)

326 327 328 329 330 331 332 333 334 335 336 337 338 339
#define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix)		\
	do {								\
		unsigned long _tmp;					\
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "1")			\
			_op _suffix " %5; "				\
			_POST_EFLAGS("0", "4", "1")			\
			: "=m" (_eflags), "=&r" (_tmp),			\
			  "+a" (_rax), "+d" (_rdx)			\
			: "i" (EFLAGS_MASK), "m" ((_src).val),		\
			  "a" (_rax), "d" (_rdx));			\
	} while (0)

340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
#define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
	do {								\
		unsigned long _tmp;					\
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
			: "=m" (_eflags), "=&r" (_tmp),			\
			  "+a" (_rax), "+d" (_rdx), "+qm"(_ex)		\
			: "i" (EFLAGS_MASK), "m" ((_src).val),		\
			  "a" (_rax), "d" (_rdx));			\
	} while (0)

361 362 363 364 365 366 367 368 369 370 371
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
#define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags)			\
	do {									\
		switch((_src).bytes) {						\
		case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
		case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx,  _eflags, "w"); break; \
		case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
		case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
		}							\
	} while (0)

372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
#define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex)	\
	do {								\
		switch((_src).bytes) {					\
		case 1:							\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx,	\
						 _eflags, "b", _ex);	\
			break;						\
		case 2:							\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
						 _eflags, "w", _ex);	\
			break;						\
		case 4:							\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
						 _eflags, "l", _ex);	\
			break;						\
		case 8: ON64(						\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
						 _eflags, "q", _ex));	\
			break;						\
		}							\
	} while (0)

A
Avi Kivity 已提交
394 395 396
/* Fetch next part of the instruction being emulated. */
#define insn_fetch(_type, _size, _eip)                                  \
({	unsigned long _x;						\
397
	rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size));		\
398
	if (rc != X86EMUL_CONTINUE)					\
A
Avi Kivity 已提交
399 400 401 402 403
		goto done;						\
	(_eip) += (_size);						\
	(_type)_x;							\
})

404 405 406 407 408 409 410
#define insn_fetch_arr(_arr, _size, _eip)                                \
({	rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size));		\
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_eip) += (_size);						\
})

411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
		.rep_prefix = ctxt->decode.rep_prefix,
		.modrm_mod  = ctxt->decode.modrm_mod,
		.modrm_reg  = ctxt->decode.modrm_reg,
		.modrm_rm   = ctxt->decode.modrm_rm,
		.src_val    = ctxt->decode.src.val64,
		.src_bytes  = ctxt->decode.src.bytes,
		.dst_bytes  = ctxt->decode.dst.bytes,
		.ad_bytes   = ctxt->decode.ad_bytes,
		.next_rip   = ctxt->eip,
	};

	return ctxt->ops->intercept(ctxt->vcpu, &info, stage);
}

431 432 433 434 435
static inline unsigned long ad_mask(struct decode_cache *c)
{
	return (1UL << (c->ad_bytes << 3)) - 1;
}

A
Avi Kivity 已提交
436
/* Access/update address held in a register, based on addressing mode. */
437 438 439 440 441 442 443 444 445 446
static inline unsigned long
address_mask(struct decode_cache *c, unsigned long reg)
{
	if (c->ad_bytes == sizeof(unsigned long))
		return reg;
	else
		return reg & ad_mask(c);
}

static inline unsigned long
447
register_address(struct decode_cache *c, unsigned long reg)
448
{
449
	return address_mask(c, reg);
450 451
}

452 453 454 455 456 457 458 459
static inline void
register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
{
	if (c->ad_bytes == sizeof(unsigned long))
		*reg += inc;
	else
		*reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
}
A
Avi Kivity 已提交
460

461 462 463 464
static inline void jmp_rel(struct decode_cache *c, int rel)
{
	register_address_increment(c, &c->eip, rel);
}
465

466 467 468 469 470 471
static void set_seg_override(struct decode_cache *c, int seg)
{
	c->has_seg_override = true;
	c->seg_override = seg;
}

472 473
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops, int seg)
474 475 476 477
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

478
	return ops->get_cached_segment_base(seg, ctxt->vcpu);
479 480
}

481 482 483
static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops,
			     struct decode_cache *c)
484 485 486 487
{
	if (!c->has_seg_override)
		return 0;

488
	return c->seg_override;
489 490
}

491 492
static ulong linear(struct x86_emulate_ctxt *ctxt,
		    struct segmented_address addr)
493
{
494 495
	struct decode_cache *c = &ctxt->decode;
	ulong la;
496

497 498 499 500
	la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
	if (c->ad_bytes != 8)
		la &= (u32)-1;
	return la;
501 502
}

503 504
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
505
{
506 507 508
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
509
	return X86EMUL_PROPAGATE_FAULT;
510 511
}

512
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
513
{
514
	return emulate_exception(ctxt, GP_VECTOR, err, true);
515 516
}

517
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
518
{
519
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
520 521
}

522
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
523
{
524
	return emulate_exception(ctxt, TS_VECTOR, err, true);
525 526
}

527 528
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
529
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
530 531
}

A
Avi Kivity 已提交
532 533 534 535 536
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

537 538
static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops,
539
			      unsigned long eip, u8 *dest)
540 541 542
{
	struct fetch_cache *fc = &ctxt->decode.fetch;
	int rc;
543
	int size, cur_size;
544

545 546 547 548
	if (eip == fc->end) {
		cur_size = fc->end - fc->start;
		size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
		rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
549
				size, ctxt->vcpu, &ctxt->exception);
550
		if (rc != X86EMUL_CONTINUE)
551
			return rc;
552
		fc->end += size;
553
	}
554
	*dest = fc->data[eip - fc->start];
555
	return X86EMUL_CONTINUE;
556 557 558 559 560 561
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
			 unsigned long eip, void *dest, unsigned size)
{
562
	int rc;
563

564
	/* x86 instructions are limited to 15 bytes. */
565
	if (eip + size - ctxt->eip > 15)
566
		return X86EMUL_UNHANDLEABLE;
567 568
	while (size--) {
		rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
569
		if (rc != X86EMUL_CONTINUE)
570 571
			return rc;
	}
572
	return X86EMUL_CONTINUE;
573 574
}

575 576 577 578 579 580 581
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
static void *decode_register(u8 modrm_reg, unsigned long *regs,
			     int highbyte_regs)
A
Avi Kivity 已提交
582 583 584 585 586 587 588 589 590 591 592
{
	void *p;

	p = &regs[modrm_reg];
	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
		p = (unsigned char *)&regs[modrm_reg & 3] + 1;
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops,
593
			   struct segmented_address addr,
A
Avi Kivity 已提交
594 595 596 597 598 599 600
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
601
	rc = ops->read_std(linear(ctxt, addr), (unsigned long *)size, 2,
602
			   ctxt->vcpu, &ctxt->exception);
603
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
604
		return rc;
605 606
	addr.ea += 2;
	rc = ops->read_std(linear(ctxt, addr), address, op_bytes,
607
			   ctxt->vcpu, &ctxt->exception);
A
Avi Kivity 已提交
608 609 610
	return rc;
}

611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
#ifdef CONFIG_X86_64
	case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
#ifdef CONFIG_X86_64
	case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
				    struct operand *op,
721 722 723
				    struct decode_cache *c,
				    int inhibit_bytereg)
{
724
	unsigned reg = c->modrm_reg;
725
	int highbyte_regs = c->rex_prefix == 0;
726 727 728

	if (!(c->d & ModRM))
		reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
729 730 731 732 733 734 735 736 737

	if (c->d & Sse) {
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}

738 739
	op->type = OP_REG;
	if ((c->d & ByteOp) && !inhibit_bytereg) {
740
		op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
741 742
		op->bytes = 1;
	} else {
743
		op->addr.reg = decode_register(reg, c->regs, 0);
744 745
		op->bytes = c->op_bytes;
	}
746
	fetch_register_operand(op);
747 748 749
	op->orig_val = op->val;
}

750
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
751 752
			struct x86_emulate_ops *ops,
			struct operand *op)
753 754 755
{
	struct decode_cache *c = &ctxt->decode;
	u8 sib;
756
	int index_reg = 0, base_reg = 0, scale;
757
	int rc = X86EMUL_CONTINUE;
758
	ulong modrm_ea = 0;
759 760 761 762 763 764 765 766 767 768 769

	if (c->rex_prefix) {
		c->modrm_reg = (c->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
		c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
	}

	c->modrm = insn_fetch(u8, 1, c->eip);
	c->modrm_mod |= (c->modrm & 0xc0) >> 6;
	c->modrm_reg |= (c->modrm & 0x38) >> 3;
	c->modrm_rm |= (c->modrm & 0x07);
770
	c->modrm_seg = VCPU_SREG_DS;
771 772

	if (c->modrm_mod == 3) {
773 774 775
		op->type = OP_REG;
		op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
		op->addr.reg = decode_register(c->modrm_rm,
776
					       c->regs, c->d & ByteOp);
A
Avi Kivity 已提交
777 778 779 780 781 782 783
		if (c->d & Sse) {
			op->type = OP_XMM;
			op->bytes = 16;
			op->addr.xmm = c->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
			return rc;
		}
784
		fetch_register_operand(op);
785 786 787
		return rc;
	}

788 789
	op->type = OP_MEM;

790 791 792 793 794 795 796 797 798 799
	if (c->ad_bytes == 2) {
		unsigned bx = c->regs[VCPU_REGS_RBX];
		unsigned bp = c->regs[VCPU_REGS_RBP];
		unsigned si = c->regs[VCPU_REGS_RSI];
		unsigned di = c->regs[VCPU_REGS_RDI];

		/* 16-bit ModR/M decode. */
		switch (c->modrm_mod) {
		case 0:
			if (c->modrm_rm == 6)
800
				modrm_ea += insn_fetch(u16, 2, c->eip);
801 802
			break;
		case 1:
803
			modrm_ea += insn_fetch(s8, 1, c->eip);
804 805
			break;
		case 2:
806
			modrm_ea += insn_fetch(u16, 2, c->eip);
807 808 809 810
			break;
		}
		switch (c->modrm_rm) {
		case 0:
811
			modrm_ea += bx + si;
812 813
			break;
		case 1:
814
			modrm_ea += bx + di;
815 816
			break;
		case 2:
817
			modrm_ea += bp + si;
818 819
			break;
		case 3:
820
			modrm_ea += bp + di;
821 822
			break;
		case 4:
823
			modrm_ea += si;
824 825
			break;
		case 5:
826
			modrm_ea += di;
827 828 829
			break;
		case 6:
			if (c->modrm_mod != 0)
830
				modrm_ea += bp;
831 832
			break;
		case 7:
833
			modrm_ea += bx;
834 835 836 837
			break;
		}
		if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
		    (c->modrm_rm == 6 && c->modrm_mod != 0))
838
			c->modrm_seg = VCPU_SREG_SS;
839
		modrm_ea = (u16)modrm_ea;
840 841
	} else {
		/* 32/64-bit ModR/M decode. */
842
		if ((c->modrm_rm & 7) == 4) {
843 844 845 846 847
			sib = insn_fetch(u8, 1, c->eip);
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

848
			if ((base_reg & 7) == 5 && c->modrm_mod == 0)
849
				modrm_ea += insn_fetch(s32, 4, c->eip);
850
			else
851
				modrm_ea += c->regs[base_reg];
852
			if (index_reg != 4)
853
				modrm_ea += c->regs[index_reg] << scale;
854 855
		} else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
			if (ctxt->mode == X86EMUL_MODE_PROT64)
856
				c->rip_relative = 1;
857
		} else
858
			modrm_ea += c->regs[c->modrm_rm];
859 860 861
		switch (c->modrm_mod) {
		case 0:
			if (c->modrm_rm == 5)
862
				modrm_ea += insn_fetch(s32, 4, c->eip);
863 864
			break;
		case 1:
865
			modrm_ea += insn_fetch(s8, 1, c->eip);
866 867
			break;
		case 2:
868
			modrm_ea += insn_fetch(s32, 4, c->eip);
869 870 871
			break;
		}
	}
872
	op->addr.mem.ea = modrm_ea;
873 874 875 876 877
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
878 879
		      struct x86_emulate_ops *ops,
		      struct operand *op)
880 881
{
	struct decode_cache *c = &ctxt->decode;
882
	int rc = X86EMUL_CONTINUE;
883

884
	op->type = OP_MEM;
885 886
	switch (c->ad_bytes) {
	case 2:
887
		op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
888 889
		break;
	case 4:
890
		op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
891 892
		break;
	case 8:
893
		op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
894 895 896 897 898 899
		break;
	}
done:
	return rc;
}

900 901
static void fetch_bit_operand(struct decode_cache *c)
{
902
	long sv = 0, mask;
903

904
	if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
905 906 907 908 909 910 911
		mask = ~(c->dst.bytes * 8 - 1);

		if (c->src.bytes == 2)
			sv = (s16)c->src.val & (s16)mask;
		else if (c->src.bytes == 4)
			sv = (s32)c->src.val & (s32)mask;

912
		c->dst.addr.mem.ea += (sv >> 3);
913
	}
914 915 916

	/* only subword offset */
	c->src.val &= (c->dst.bytes << 3) - 1;
917 918
}

919 920 921
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
922
{
923 924
	int rc;
	struct read_cache *mc = &ctxt->decode.mem_read;
A
Avi Kivity 已提交
925

926 927 928 929 930
	while (size) {
		int n = min(size, 8u);
		size -= n;
		if (mc->pos < mc->end)
			goto read_cached;
931

932 933
		rc = ops->read_emulated(addr, mc->data + mc->end, n,
					&ctxt->exception, ctxt->vcpu);
934 935 936
		if (rc != X86EMUL_CONTINUE)
			return rc;
		mc->end += n;
A
Avi Kivity 已提交
937

938 939 940 941 942
	read_cached:
		memcpy(dest, mc->data + mc->pos, n);
		mc->pos += n;
		dest += n;
		addr += n;
A
Avi Kivity 已提交
943
	}
944 945
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
946

947 948 949 950 951 952
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops,
			   unsigned int size, unsigned short port,
			   void *dest)
{
	struct read_cache *rc = &ctxt->decode.io_read;
953

954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
	if (rc->pos == rc->end) { /* refill pio read ahead */
		struct decode_cache *c = &ctxt->decode;
		unsigned int in_page, n;
		unsigned int count = c->rep_prefix ?
			address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
		in_page = (ctxt->eflags & EFLG_DF) ?
			offset_in_page(c->regs[VCPU_REGS_RDI]) :
			PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
		if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
970 971
	}

972 973 974 975
	memcpy(dest, rc->data + rc->pos, size);
	rc->pos += size;
	return 1;
}
A
Avi Kivity 已提交
976

977 978 979
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);
A
Avi Kivity 已提交
980

981 982
	return desc->g ? (limit << 12) | 0xfff : limit;
}
A
Avi Kivity 已提交
983

984 985 986 987 988 989 990
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     struct x86_emulate_ops *ops,
				     u16 selector, struct desc_ptr *dt)
{
	if (selector & 1 << 2) {
		struct desc_struct desc;
		memset (dt, 0, sizeof *dt);
991 992
		if (!ops->get_cached_descriptor(&desc, NULL, VCPU_SREG_LDTR,
						ctxt->vcpu))
993
			return;
994

995 996 997 998 999
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
		ops->get_gdt(dt, ctxt->vcpu);
}
1000

1001 1002 1003 1004 1005 1006 1007 1008 1009
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   struct x86_emulate_ops *ops,
				   u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	int ret;
	ulong addr;
1010

1011
	get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1012

1013 1014
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1015
	addr = dt.address + index * 8;
1016 1017
	ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,
			    &ctxt->exception);
1018

1019 1020
       return ret;
}
1021

1022 1023 1024 1025 1026 1027 1028 1029 1030
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    struct x86_emulate_ops *ops,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
	int ret;
A
Avi Kivity 已提交
1031

1032
	get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1033

1034 1035
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1036

1037
	addr = dt.address + index * 8;
1038 1039
	ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu,
			     &ctxt->exception);
1040

1041 1042
	return ret;
}
1043

1044
/* Does not support long mode */
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   struct x86_emulate_ops *ops,
				   u16 selector, int seg)
{
	struct desc_struct seg_desc;
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
	int ret;
1055

1056
	memset(&seg_desc, 0, sizeof seg_desc);
1057

1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		goto load;
	}

	/* NULL selector is not valid for TR, CS and SS */
	if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

	ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

	/* can't load system descriptor into segment selecor */
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	rpl = selector & 3;
	dpl = seg_desc.dpl;
	cpl = ops->cpl(ctxt->vcpu);

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1109
		break;
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1125
		break;
1126 1127 1128 1129 1130 1131 1132 1133 1134
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1135
		/*
1136 1137 1138
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1139
		 */
1140 1141 1142 1143
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1144
		break;
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
		ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
	ops->set_segment_selector(selector, seg, ctxt->vcpu);
1156
	ops->set_cached_descriptor(&seg_desc, 0, seg, ctxt->vcpu);
1157 1158 1159 1160 1161 1162
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1182 1183 1184 1185 1186 1187 1188 1189
static inline int writeback(struct x86_emulate_ctxt *ctxt,
			    struct x86_emulate_ops *ops)
{
	int rc;
	struct decode_cache *c = &ctxt->decode;

	switch (c->dst.type) {
	case OP_REG:
1190
		write_register_operand(&c->dst);
A
Avi Kivity 已提交
1191
		break;
1192 1193 1194
	case OP_MEM:
		if (c->lock_prefix)
			rc = ops->cmpxchg_emulated(
1195
					linear(ctxt, c->dst.addr.mem),
1196 1197 1198
					&c->dst.orig_val,
					&c->dst.val,
					c->dst.bytes,
1199
					&ctxt->exception,
1200
					ctxt->vcpu);
1201
		else
1202
			rc = ops->write_emulated(
1203
					linear(ctxt, c->dst.addr.mem),
1204 1205
					&c->dst.val,
					c->dst.bytes,
1206
					&ctxt->exception,
1207 1208 1209
					ctxt->vcpu);
		if (rc != X86EMUL_CONTINUE)
			return rc;
1210
		break;
A
Avi Kivity 已提交
1211 1212 1213
	case OP_XMM:
		write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
		break;
1214 1215
	case OP_NONE:
		/* no writeback */
1216
		break;
1217
	default:
1218
		break;
A
Avi Kivity 已提交
1219
	}
1220 1221
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1222

1223 1224 1225 1226
static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops)
{
	struct decode_cache *c = &ctxt->decode;
1227

1228 1229 1230 1231
	c->dst.type  = OP_MEM;
	c->dst.bytes = c->op_bytes;
	c->dst.val = c->src.val;
	register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
1232 1233
	c->dst.addr.mem.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
	c->dst.addr.mem.seg = VCPU_SREG_SS;
1234
}
1235

1236 1237 1238 1239 1240 1241
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops,
		       void *dest, int len)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;
1242
	struct segmented_address addr;
1243

1244 1245 1246
	addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
	addr.seg = VCPU_SREG_SS;
	rc = read_emulated(ctxt, ops, linear(ctxt, addr), dest, len);
1247 1248 1249 1250 1251
	if (rc != X86EMUL_CONTINUE)
		return rc;

	register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
	return rc;
1252 1253
}

1254 1255 1256
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops,
		       void *dest, int len)
1257 1258
{
	int rc;
1259 1260 1261
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
	int cpl = ops->cpl(ctxt->vcpu);
1262

1263 1264 1265
	rc = emulate_pop(ctxt, ops, &val, len);
	if (rc != X86EMUL_CONTINUE)
		return rc;
1266

1267 1268
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1269

1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1280 1281
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1282 1283 1284 1285 1286
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1287
	}
1288 1289 1290 1291 1292

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1293 1294
}

1295 1296
static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops, int seg)
1297
{
1298
	struct decode_cache *c = &ctxt->decode;
1299

1300
	c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
1301

1302
	emulate_push(ctxt, ops);
1303 1304
}

1305 1306
static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops, int seg)
1307
{
1308 1309 1310
	struct decode_cache *c = &ctxt->decode;
	unsigned long selector;
	int rc;
1311

1312 1313 1314 1315 1316 1317
	rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
	return rc;
1318 1319
}

1320 1321
static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops)
1322
{
1323 1324 1325 1326
	struct decode_cache *c = &ctxt->decode;
	unsigned long old_esp = c->regs[VCPU_REGS_RSP];
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1327

1328 1329 1330
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
		(c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1331

1332
		emulate_push(ctxt, ops);
1333

1334 1335 1336
		rc = writeback(ctxt, ops);
		if (rc != X86EMUL_CONTINUE)
			return rc;
1337

1338
		++reg;
1339 1340
	}

1341 1342 1343 1344
	/* Disable writeback. */
	c->dst.type = OP_NONE;

	return rc;
1345 1346
}

1347 1348
static int emulate_popa(struct x86_emulate_ctxt *ctxt,
			struct x86_emulate_ops *ops)
1349
{
1350 1351 1352
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1353

1354 1355 1356 1357 1358 1359
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
			register_address_increment(c, &c->regs[VCPU_REGS_RSP],
							c->op_bytes);
			--reg;
		}
1360

1361 1362 1363 1364
		rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1365
	}
1366
	return rc;
1367 1368
}

1369 1370 1371 1372
int emulate_int_real(struct x86_emulate_ctxt *ctxt,
			       struct x86_emulate_ops *ops, int irq)
{
	struct decode_cache *c = &ctxt->decode;
1373
	int rc;
1374 1375 1376 1377 1378 1379 1380 1381
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
	c->src.val = ctxt->eflags;
	emulate_push(ctxt, ops);
1382 1383 1384
	rc = writeback(ctxt, ops);
	if (rc != X86EMUL_CONTINUE)
		return rc;
1385 1386 1387 1388 1389

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

	c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	emulate_push(ctxt, ops);
1390 1391 1392
	rc = writeback(ctxt, ops);
	if (rc != X86EMUL_CONTINUE)
		return rc;
1393 1394 1395

	c->src.val = c->eip;
	emulate_push(ctxt, ops);
1396 1397 1398 1399 1400
	rc = writeback(ctxt, ops);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->dst.type = OP_NONE;
1401 1402 1403 1404 1405 1406

	ops->get_idt(&dt, ctxt->vcpu);

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1407
	rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &ctxt->exception);
1408 1409 1410
	if (rc != X86EMUL_CONTINUE)
		return rc;

1411
	rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &ctxt->exception);
1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->eip = eip;

	return rc;
}

static int emulate_int(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops, int irq)
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
		return emulate_int_real(ctxt, ops, irq);
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1440 1441
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops)
1442
{
1443 1444 1445 1446 1447 1448 1449 1450 1451
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1452

1453
	/* TODO: Add stack limit check */
1454

1455
	rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1456

1457 1458
	if (rc != X86EMUL_CONTINUE)
		return rc;
1459

1460 1461
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1462

1463
	rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1464

1465 1466
	if (rc != X86EMUL_CONTINUE)
		return rc;
1467

1468
	rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1469

1470 1471
	if (rc != X86EMUL_CONTINUE)
		return rc;
1472

1473
	rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1474

1475 1476
	if (rc != X86EMUL_CONTINUE)
		return rc;
1477

1478
	c->eip = temp_eip;
1479 1480


1481 1482 1483 1484 1485
	if (c->op_bytes == 4)
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
	else if (c->op_bytes == 2) {
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1486
	}
1487 1488 1489 1490 1491

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1492 1493
}

1494 1495
static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
				    struct x86_emulate_ops* ops)
1496
{
1497 1498 1499 1500 1501 1502 1503
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
		return emulate_iret_real(ctxt, ops);
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1504
	default:
1505 1506
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1507 1508 1509
	}
}

1510
static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1511
				struct x86_emulate_ops *ops)
1512 1513 1514
{
	struct decode_cache *c = &ctxt->decode;

1515
	return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
1516 1517
}

1518
static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
1519
{
1520
	struct decode_cache *c = &ctxt->decode;
1521 1522
	switch (c->modrm_reg) {
	case 0:	/* rol */
1523
		emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
1524 1525
		break;
	case 1:	/* ror */
1526
		emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
1527 1528
		break;
	case 2:	/* rcl */
1529
		emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
1530 1531
		break;
	case 3:	/* rcr */
1532
		emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
1533 1534 1535
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
1536
		emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
1537 1538
		break;
	case 5:	/* shr */
1539
		emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
1540 1541
		break;
	case 7:	/* sar */
1542
		emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
1543 1544 1545 1546 1547
		break;
	}
}

static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
1548
			       struct x86_emulate_ops *ops)
1549 1550
{
	struct decode_cache *c = &ctxt->decode;
1551 1552
	unsigned long *rax = &c->regs[VCPU_REGS_RAX];
	unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
1553
	u8 de = 0;
1554 1555 1556

	switch (c->modrm_reg) {
	case 0 ... 1:	/* test */
1557
		emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
1558 1559 1560 1561 1562
		break;
	case 2:	/* not */
		c->dst.val = ~c->dst.val;
		break;
	case 3:	/* neg */
1563
		emulate_1op("neg", c->dst, ctxt->eflags);
1564
		break;
1565 1566 1567 1568 1569 1570 1571
	case 4: /* mul */
		emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
		break;
	case 5: /* imul */
		emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
		break;
	case 6: /* div */
1572 1573
		emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
				       ctxt->eflags, de);
1574 1575
		break;
	case 7: /* idiv */
1576 1577
		emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
				       ctxt->eflags, de);
1578
		break;
1579
	default:
1580
		return X86EMUL_UNHANDLEABLE;
1581
	}
1582 1583
	if (de)
		return emulate_de(ctxt);
1584
	return X86EMUL_CONTINUE;
1585 1586 1587
}

static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
1588
			       struct x86_emulate_ops *ops)
1589 1590 1591 1592 1593
{
	struct decode_cache *c = &ctxt->decode;

	switch (c->modrm_reg) {
	case 0:	/* inc */
1594
		emulate_1op("inc", c->dst, ctxt->eflags);
1595 1596
		break;
	case 1:	/* dec */
1597
		emulate_1op("dec", c->dst, ctxt->eflags);
1598
		break;
1599 1600 1601 1602 1603
	case 2: /* call near abs */ {
		long int old_eip;
		old_eip = c->eip;
		c->eip = c->src.val;
		c->src.val = old_eip;
1604
		emulate_push(ctxt, ops);
1605 1606
		break;
	}
1607
	case 4: /* jmp abs */
1608
		c->eip = c->src.val;
1609 1610
		break;
	case 6:	/* push */
1611
		emulate_push(ctxt, ops);
1612 1613
		break;
	}
1614
	return X86EMUL_CONTINUE;
1615 1616 1617
}

static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
1618
			       struct x86_emulate_ops *ops)
1619 1620
{
	struct decode_cache *c = &ctxt->decode;
1621
	u64 old = c->dst.orig_val64;
1622 1623 1624 1625 1626

	if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
	    ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
		c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
		c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
1627
		ctxt->eflags &= ~EFLG_ZF;
1628
	} else {
1629 1630
		c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
			(u32) c->regs[VCPU_REGS_RBX];
1631

1632
		ctxt->eflags |= EFLG_ZF;
1633
	}
1634
	return X86EMUL_CONTINUE;
1635 1636
}

1637 1638 1639 1640 1641 1642 1643 1644
static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;
	unsigned long cs;

	rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
1645
	if (rc != X86EMUL_CONTINUE)
1646 1647 1648 1649
		return rc;
	if (c->op_bytes == 4)
		c->eip = (u32)c->eip;
	rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1650
	if (rc != X86EMUL_CONTINUE)
1651
		return rc;
1652
	rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1653 1654 1655
	return rc;
}

1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops, int seg)
{
	struct decode_cache *c = &ctxt->decode;
	unsigned short sel;
	int rc;

	memcpy(&sel, c->src.valptr + c->op_bytes, 2);

	rc = load_segment_descriptor(ctxt, ops, sel, seg);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->dst.val = c->src.val;
	return rc;
}

1673 1674
static inline void
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
1675 1676
			struct x86_emulate_ops *ops, struct desc_struct *cs,
			struct desc_struct *ss)
1677
{
1678
	memset(cs, 0, sizeof(struct desc_struct));
1679
	ops->get_cached_descriptor(cs, NULL, VCPU_SREG_CS, ctxt->vcpu);
1680
	memset(ss, 0, sizeof(struct desc_struct));
1681 1682

	cs->l = 0;		/* will be adjusted later */
1683
	set_desc_base(cs, 0);	/* flat segment */
1684
	cs->g = 1;		/* 4kb granularity */
1685
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
1686 1687 1688
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
1689 1690
	cs->p = 1;
	cs->d = 1;
1691

1692 1693
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
1694 1695 1696
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
1697
	ss->d = 1;		/* 32bit stack segment */
1698
	ss->dpl = 0;
1699
	ss->p = 1;
1700 1701 1702
}

static int
1703
emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1704 1705
{
	struct decode_cache *c = &ctxt->decode;
1706
	struct desc_struct cs, ss;
1707
	u64 msr_data;
1708
	u16 cs_sel, ss_sel;
1709 1710

	/* syscall is not available in real mode */
1711
	if (ctxt->mode == X86EMUL_MODE_REAL ||
1712 1713
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
1714

1715
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1716

1717
	ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
1718
	msr_data >>= 32;
1719 1720
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
1721 1722

	if (is_long_mode(ctxt->vcpu)) {
1723
		cs.d = 0;
1724 1725
		cs.l = 1;
	}
1726
	ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
1727
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1728
	ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
1729
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1730 1731 1732 1733 1734 1735

	c->regs[VCPU_REGS_RCX] = c->eip;
	if (is_long_mode(ctxt->vcpu)) {
#ifdef CONFIG_X86_64
		c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;

1736 1737 1738
		ops->get_msr(ctxt->vcpu,
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
1739 1740
		c->eip = msr_data;

1741
		ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
1742 1743 1744 1745
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
1746
		ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
1747 1748 1749 1750 1751
		c->eip = (u32)msr_data;

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

1752
	return X86EMUL_CONTINUE;
1753 1754
}

1755
static int
1756
emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1757 1758
{
	struct decode_cache *c = &ctxt->decode;
1759
	struct desc_struct cs, ss;
1760
	u64 msr_data;
1761
	u16 cs_sel, ss_sel;
1762

1763
	/* inject #GP if in real mode */
1764 1765
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
1766 1767 1768 1769

	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
1770 1771
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
1772

1773
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1774

1775
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
1776 1777
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
1778 1779
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
1780 1781
		break;
	case X86EMUL_MODE_PROT64:
1782 1783
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
1784 1785 1786 1787
		break;
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1788 1789 1790 1791
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
1792 1793
	if (ctxt->mode == X86EMUL_MODE_PROT64
		|| is_long_mode(ctxt->vcpu)) {
1794
		cs.d = 0;
1795 1796 1797
		cs.l = 1;
	}

1798
	ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
1799
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1800
	ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
1801
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1802

1803
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
1804 1805
	c->eip = msr_data;

1806
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
1807 1808
	c->regs[VCPU_REGS_RSP] = msr_data;

1809
	return X86EMUL_CONTINUE;
1810 1811
}

1812
static int
1813
emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1814 1815
{
	struct decode_cache *c = &ctxt->decode;
1816
	struct desc_struct cs, ss;
1817 1818
	u64 msr_data;
	int usermode;
1819
	u16 cs_sel, ss_sel;
1820

1821 1822
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
1823 1824
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
1825

1826
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1827 1828 1829 1830 1831 1832 1833 1834

	if ((c->rex_prefix & 0x8) != 0x0)
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
1835
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
1836 1837
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
1838
		cs_sel = (u16)(msr_data + 16);
1839 1840
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
1841
		ss_sel = (u16)(msr_data + 24);
1842 1843
		break;
	case X86EMUL_MODE_PROT64:
1844
		cs_sel = (u16)(msr_data + 32);
1845 1846
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
1847 1848
		ss_sel = cs_sel + 8;
		cs.d = 0;
1849 1850 1851
		cs.l = 1;
		break;
	}
1852 1853
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
1854

1855
	ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
1856
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1857
	ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
1858
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1859

1860 1861
	c->eip = c->regs[VCPU_REGS_RDX];
	c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
1862

1863
	return X86EMUL_CONTINUE;
1864 1865
}

1866 1867
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops)
1868 1869 1870 1871 1872 1873 1874
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1875
	return ops->cpl(ctxt->vcpu) > iopl;
1876 1877 1878 1879 1880 1881
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    struct x86_emulate_ops *ops,
					    u16 port, u16 len)
{
1882
	struct desc_struct tr_seg;
1883
	u32 base3;
1884
	int r;
1885
	u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
1886
	unsigned mask = (1 << len) - 1;
1887
	unsigned long base;
1888

1889
	ops->get_cached_descriptor(&tr_seg, &base3, VCPU_SREG_TR, ctxt->vcpu);
1890
	if (!tr_seg.p)
1891
		return false;
1892
	if (desc_limit_scaled(&tr_seg) < 103)
1893
		return false;
1894 1895 1896 1897 1898
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
	r = ops->read_std(base + 102, &io_bitmap_ptr, 2, ctxt->vcpu, NULL);
1899 1900
	if (r != X86EMUL_CONTINUE)
		return false;
1901
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
1902
		return false;
1903
	r = ops->read_std(base + io_bitmap_ptr + port/8, &perm, 2, ctxt->vcpu,
1904
			  NULL);
1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 u16 port, u16 len)
{
1916 1917 1918
	if (ctxt->perm_ok)
		return true;

1919
	if (emulator_bad_iopl(ctxt, ops))
1920 1921
		if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
			return false;
1922 1923 1924

	ctxt->perm_ok = true;

1925 1926 1927
	return true;
}

1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops,
				struct tss_segment_16 *tss)
{
	struct decode_cache *c = &ctxt->decode;

	tss->ip = c->eip;
	tss->flag = ctxt->eflags;
	tss->ax = c->regs[VCPU_REGS_RAX];
	tss->cx = c->regs[VCPU_REGS_RCX];
	tss->dx = c->regs[VCPU_REGS_RDX];
	tss->bx = c->regs[VCPU_REGS_RBX];
	tss->sp = c->regs[VCPU_REGS_RSP];
	tss->bp = c->regs[VCPU_REGS_RBP];
	tss->si = c->regs[VCPU_REGS_RSI];
	tss->di = c->regs[VCPU_REGS_RDI];

	tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
	tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
	tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
	tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 struct tss_segment_16 *tss)
{
	struct decode_cache *c = &ctxt->decode;
	int ret;

	c->eip = tss->ip;
	ctxt->eflags = tss->flag | 2;
	c->regs[VCPU_REGS_RAX] = tss->ax;
	c->regs[VCPU_REGS_RCX] = tss->cx;
	c->regs[VCPU_REGS_RDX] = tss->dx;
	c->regs[VCPU_REGS_RBX] = tss->bx;
	c->regs[VCPU_REGS_RSP] = tss->sp;
	c->regs[VCPU_REGS_RBP] = tss->bp;
	c->regs[VCPU_REGS_RSI] = tss->si;
	c->regs[VCPU_REGS_RDI] = tss->di;

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
	ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
	ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
	ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
	ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_16 tss_seg;
	int ret;
2010
	u32 new_tss_base = get_desc_base(new_desc);
2011 2012

	ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2013
			    &ctxt->exception);
2014
	if (ret != X86EMUL_CONTINUE)
2015 2016 2017 2018 2019 2020
		/* FIXME: need to provide precise fault address */
		return ret;

	save_state_to_tss16(ctxt, ops, &tss_seg);

	ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2021
			     &ctxt->exception);
2022
	if (ret != X86EMUL_CONTINUE)
2023 2024 2025 2026
		/* FIXME: need to provide precise fault address */
		return ret;

	ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2027
			    &ctxt->exception);
2028
	if (ret != X86EMUL_CONTINUE)
2029 2030 2031 2032 2033 2034 2035 2036 2037
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

		ret = ops->write_std(new_tss_base,
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2038
				     ctxt->vcpu, &ctxt->exception);
2039
		if (ret != X86EMUL_CONTINUE)
2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080
			/* FIXME: need to provide precise fault address */
			return ret;
	}

	return load_state_from_tss16(ctxt, ops, &tss_seg);
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops,
				struct tss_segment_32 *tss)
{
	struct decode_cache *c = &ctxt->decode;

	tss->cr3 = ops->get_cr(3, ctxt->vcpu);
	tss->eip = c->eip;
	tss->eflags = ctxt->eflags;
	tss->eax = c->regs[VCPU_REGS_RAX];
	tss->ecx = c->regs[VCPU_REGS_RCX];
	tss->edx = c->regs[VCPU_REGS_RDX];
	tss->ebx = c->regs[VCPU_REGS_RBX];
	tss->esp = c->regs[VCPU_REGS_RSP];
	tss->ebp = c->regs[VCPU_REGS_RBP];
	tss->esi = c->regs[VCPU_REGS_RSI];
	tss->edi = c->regs[VCPU_REGS_RDI];

	tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
	tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
	tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
	tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
	tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
	tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 struct tss_segment_32 *tss)
{
	struct decode_cache *c = &ctxt->decode;
	int ret;

2081 2082
	if (ops->set_cr(3, tss->cr3, ctxt->vcpu))
		return emulate_gp(ctxt, 0);
2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141
	c->eip = tss->eip;
	ctxt->eflags = tss->eflags | 2;
	c->regs[VCPU_REGS_RAX] = tss->eax;
	c->regs[VCPU_REGS_RCX] = tss->ecx;
	c->regs[VCPU_REGS_RDX] = tss->edx;
	c->regs[VCPU_REGS_RBX] = tss->ebx;
	c->regs[VCPU_REGS_RSP] = tss->esp;
	c->regs[VCPU_REGS_RBP] = tss->ebp;
	c->regs[VCPU_REGS_RSI] = tss->esi;
	c->regs[VCPU_REGS_RDI] = tss->edi;

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
	ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
	ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
	ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
	ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
	ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
	ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_32 tss_seg;
	int ret;
2142
	u32 new_tss_base = get_desc_base(new_desc);
2143 2144

	ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2145
			    &ctxt->exception);
2146
	if (ret != X86EMUL_CONTINUE)
2147 2148 2149 2150 2151 2152
		/* FIXME: need to provide precise fault address */
		return ret;

	save_state_to_tss32(ctxt, ops, &tss_seg);

	ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2153
			     &ctxt->exception);
2154
	if (ret != X86EMUL_CONTINUE)
2155 2156 2157 2158
		/* FIXME: need to provide precise fault address */
		return ret;

	ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2159
			    &ctxt->exception);
2160
	if (ret != X86EMUL_CONTINUE)
2161 2162 2163 2164 2165 2166 2167 2168 2169
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

		ret = ops->write_std(new_tss_base,
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2170
				     ctxt->vcpu, &ctxt->exception);
2171
		if (ret != X86EMUL_CONTINUE)
2172 2173 2174 2175 2176 2177 2178 2179
			/* FIXME: need to provide precise fault address */
			return ret;
	}

	return load_state_from_tss32(ctxt, ops, &tss_seg);
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2180 2181 2182
				   struct x86_emulate_ops *ops,
				   u16 tss_selector, int reason,
				   bool has_error_code, u32 error_code)
2183 2184 2185 2186 2187
{
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
	u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
	ulong old_tss_base =
2188
		ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
2189
	u32 desc_limit;
2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203

	/* FIXME: old_tss_base == ~0 ? */

	ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

	if (reason != TASK_SWITCH_IRET) {
		if ((tss_selector & 3) > next_tss_desc.dpl ||
2204 2205
		    ops->cpl(ctxt->vcpu) > next_tss_desc.dpl)
			return emulate_gp(ctxt, 0);
2206 2207
	}

2208 2209 2210 2211
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2212
		emulate_ts(ctxt, tss_selector & 0xfffc);
2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
		write_segment_descriptor(ctxt, ops, old_tss_sel,
					 &curr_tss_desc);
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
	   note that old_tss_sel is not used afetr this point */
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
		ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
				     old_tss_base, &next_tss_desc);
	else
		ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
				     old_tss_base, &next_tss_desc);
2236 2237
	if (ret != X86EMUL_CONTINUE)
		return ret;
2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
		write_segment_descriptor(ctxt, ops, tss_selector,
					 &next_tss_desc);
	}

	ops->set_cr(0,  ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2249
	ops->set_cached_descriptor(&next_tss_desc, 0, VCPU_SREG_TR, ctxt->vcpu);
2250 2251
	ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);

2252 2253 2254 2255 2256 2257
	if (has_error_code) {
		struct decode_cache *c = &ctxt->decode;

		c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		c->lock_prefix = 0;
		c->src.val = (unsigned long) error_code;
2258
		emulate_push(ctxt, ops);
2259 2260
	}

2261 2262 2263 2264
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2265 2266
			 u16 tss_selector, int reason,
			 bool has_error_code, u32 error_code)
2267
{
2268
	struct x86_emulate_ops *ops = ctxt->ops;
2269 2270 2271 2272
	struct decode_cache *c = &ctxt->decode;
	int rc;

	c->eip = ctxt->eip;
2273
	c->dst.type = OP_NONE;
2274

2275 2276
	rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
				     has_error_code, error_code);
2277 2278

	if (rc == X86EMUL_CONTINUE) {
2279
		rc = writeback(ctxt, ops);
2280 2281
		if (rc == X86EMUL_CONTINUE)
			ctxt->eip = c->eip;
2282 2283
	}

2284
	return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
2285 2286
}

2287
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
2288
			    int reg, struct operand *op)
2289 2290 2291 2292
{
	struct decode_cache *c = &ctxt->decode;
	int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;

2293
	register_address_increment(c, &c->regs[reg], df * op->bytes);
2294 2295
	op->addr.mem.ea = register_address(c, c->regs[reg]);
	op->addr.mem.seg = seg;
2296 2297
}

2298 2299 2300 2301 2302 2303
static int em_push(struct x86_emulate_ctxt *ctxt)
{
	emulate_push(ctxt, ctxt->ops);
	return X86EMUL_CONTINUE;
}

2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
	al = c->dst.val;

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

	c->dst.val = al;
	/* Set PF, ZF, SF */
	c->src.type = OP_IMM;
	c->src.val = 0;
	c->src.bytes = 1;
	emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

	old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	old_eip = c->eip;

	memcpy(&sel, c->src.valptr + c->op_bytes, 2);
	if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
		return X86EMUL_CONTINUE;

	c->eip = 0;
	memcpy(&c->eip, c->src.valptr, c->op_bytes);

	c->src.val = old_cs;
	emulate_push(ctxt, ctxt->ops);
	rc = writeback(ctxt, ctxt->ops);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->src.val = old_eip;
	emulate_push(ctxt, ctxt->ops);
	rc = writeback(ctxt, ctxt->ops);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->dst.type = OP_NONE;

	return X86EMUL_CONTINUE;
}

2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;

	c->dst.type = OP_REG;
	c->dst.addr.reg = &c->eip;
	c->dst.bytes = c->op_bytes;
	rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
	return X86EMUL_CONTINUE;
}

2392
static int em_imul(struct x86_emulate_ctxt *ctxt)
2393 2394 2395 2396 2397 2398 2399
{
	struct decode_cache *c = &ctxt->decode;

	emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
	return X86EMUL_CONTINUE;
}

2400 2401 2402 2403 2404 2405 2406 2407
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.val = c->src2.val;
	return em_imul(ctxt);
}

2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.type = OP_REG;
	c->dst.bytes = c->src.bytes;
	c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
	c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);

	return X86EMUL_CONTINUE;
}

2420 2421 2422 2423 2424 2425
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
	struct decode_cache *c = &ctxt->decode;
	u64 tsc = 0;

2426 2427
	if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD))
		return emulate_gp(ctxt, 0);
2428 2429 2430 2431 2432 2433
	ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
	c->regs[VCPU_REGS_RAX] = (u32)tsc;
	c->regs[VCPU_REGS_RDX] = tsc >> 32;
	return X86EMUL_CONTINUE;
}

2434 2435 2436 2437 2438 2439 2440
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	c->dst.val = c->src.val;
	return X86EMUL_CONTINUE;
}

2441 2442 2443 2444 2445 2446 2447
static int em_movdqu(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
	return X86EMUL_CONTINUE;
}

2448
#define D(_y) { .flags = (_y) }
2449
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
2450 2451
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
2452 2453 2454 2455
#define N    D(0)
#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
2456 2457
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
2458 2459 2460
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
2461
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
2462

2463 2464 2465
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)

2466 2467 2468 2469 2470
#define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM),			\
		D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock),		\
		D2bv(((_f) & ~Lock) | DstAcc | SrcImm)


2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
static struct opcode group1[] = {
	X7(D(Lock)), N
};

static struct opcode group1A[] = {
	D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
};

static struct opcode group3[] = {
	D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
	D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
2482
	X4(D(SrcMem | ModRM)),
2483 2484 2485 2486 2487 2488 2489 2490 2491
};

static struct opcode group4[] = {
	D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
	N, N, N, N, N, N,
};

static struct opcode group5[] = {
	D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
2492 2493
	D(SrcMem | ModRM | Stack),
	I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
2494 2495 2496 2497 2498
	D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
	D(SrcMem | ModRM | Stack), N,
};

static struct group_dual group7 = { {
2499 2500 2501 2502
	N, N, DI(ModRM | SrcMem | Priv, lgdt), DI(ModRM | SrcMem | Priv, lidt),
	DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
	DI(SrcMem16 | ModRM | Mov | Priv, lmsw),
	DI(SrcMem | ModRM | ByteOp | Priv | NoAccess, invlpg),
2503
}, {
2504 2505
	D(SrcNone | ModRM | Priv | VendorSpecific), N,
	N, D(SrcNone | ModRM | Priv | VendorSpecific),
2506 2507
	DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
	DI(SrcMem16 | ModRM | Mov | Priv, lmsw), N,
2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521
} };

static struct opcode group8[] = {
	N, N, N, N,
	D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
	D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
};

static struct group_dual group9 = { {
	N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
}, {
	N, N, N, N, N, N, N, N,
} };

2522 2523 2524 2525
static struct opcode group11[] = {
	I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
};

2526 2527 2528 2529
static struct gprefix pfx_0f_6f_0f_7f = {
	N, N, N, I(Sse, em_movdqu),
};

2530 2531
static struct opcode opcode_table[256] = {
	/* 0x00 - 0x07 */
2532
	D6ALU(Lock),
2533 2534
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x08 - 0x0F */
2535
	D6ALU(Lock),
2536 2537
	D(ImplicitOps | Stack | No64), N,
	/* 0x10 - 0x17 */
2538
	D6ALU(Lock),
2539 2540
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x18 - 0x1F */
2541
	D6ALU(Lock),
2542 2543
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x20 - 0x27 */
2544
	D6ALU(Lock), N, N,
2545
	/* 0x28 - 0x2F */
2546
	D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
2547
	/* 0x30 - 0x37 */
2548
	D6ALU(Lock), N, N,
2549
	/* 0x38 - 0x3F */
2550
	D6ALU(0), N, N,
2551 2552 2553
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
2554
	X8(I(SrcReg | Stack, em_push)),
2555 2556 2557 2558 2559 2560 2561
	/* 0x58 - 0x5F */
	X8(D(DstReg | Stack)),
	/* 0x60 - 0x67 */
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
2562 2563
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
2564 2565
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
2566 2567
	D2bv(DstDI | Mov | String), /* insb, insw/insd */
	D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
2568 2569 2570 2571 2572 2573 2574
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
	G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
	G(DstMem | SrcImm | ModRM | Group, group1),
	G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
	G(DstMem | SrcImmByte | ModRM | Group, group1),
2575
	D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
2576
	/* 0x88 - 0x8F */
2577 2578
	I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
2579
	D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
2580 2581
	D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
	/* 0x90 - 0x97 */
2582
	X8(D(SrcAcc | DstReg)),
2583
	/* 0x98 - 0x9F */
2584
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
2585
	I(SrcImmFAddr | No64, em_call_far), N,
2586
	DI(ImplicitOps | Stack, pushf), DI(ImplicitOps | Stack, popf), N, N,
2587
	/* 0xA0 - 0xA7 */
2588 2589 2590 2591
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
	I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
	D2bv(SrcSI | DstDI | String),
2592
	/* 0xA8 - 0xAF */
2593
	D2bv(DstAcc | SrcImm),
2594 2595
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
2596
	D2bv(SrcAcc | DstDI | String),
2597
	/* 0xB0 - 0xB7 */
2598
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
2599
	/* 0xB8 - 0xBF */
2600
	X8(I(DstReg | SrcImm | Mov, em_mov)),
2601
	/* 0xC0 - 0xC7 */
2602
	D2bv(DstMem | SrcImmByte | ModRM),
2603 2604
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
	D(ImplicitOps | Stack),
2605
	D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
2606
	G(ByteOp, group11), G(0, group11),
2607 2608
	/* 0xC8 - 0xCF */
	N, N, N, D(ImplicitOps | Stack),
2609 2610
	D(ImplicitOps), DI(SrcImmByte, intn),
	D(ImplicitOps | No64), DI(ImplicitOps, iret),
2611
	/* 0xD0 - 0xD7 */
2612
	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
2613 2614 2615 2616
	N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
2617
	X4(D(SrcImmByte)),
2618
	D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
2619 2620 2621
	/* 0xE8 - 0xEF */
	D(SrcImm | Stack), D(SrcImm | ImplicitOps),
	D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
2622
	D2bv(SrcNone | DstAcc),	D2bv(SrcAcc | ImplicitOps),
2623 2624
	/* 0xF0 - 0xF7 */
	N, N, N, N,
2625 2626
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
2627
	/* 0xF8 - 0xFF */
2628
	D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
2629 2630 2631 2632 2633 2634
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

static struct opcode twobyte_table[256] = {
	/* 0x00 - 0x0F */
	N, GD(0, &group7), N, N,
2635
	N, D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv), N,
2636
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
2637 2638 2639 2640
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
2641 2642
	D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
	D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
2643 2644 2645
	N, N, N, N,
	N, N, N, N, N, N, N, N,
	/* 0x30 - 0x3F */
2646
	D(ImplicitOps | Priv), II(ImplicitOps, em_rdtsc, rdtsc),
2647
	D(ImplicitOps | Priv), N,
2648 2649
	D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
	N, N,
2650 2651 2652 2653 2654 2655
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
2656 2657 2658 2659
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
2660
	/* 0x70 - 0x7F */
2661 2662 2663 2664
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
2665 2666 2667
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
2668
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
2669 2670 2671 2672 2673 2674 2675 2676 2677 2678
	/* 0xA0 - 0xA7 */
	D(ImplicitOps | Stack), D(ImplicitOps | Stack),
	N, D(DstMem | SrcReg | ModRM | BitOp),
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
	D(ImplicitOps | Stack), D(ImplicitOps | Stack),
	N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
2679
	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
2680
	/* 0xB0 - 0xB7 */
2681
	D2bv(DstMem | SrcReg | ModRM | Lock),
2682 2683 2684
	D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
	D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
2685 2686
	/* 0xB8 - 0xBF */
	N, N,
2687
	G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
2688 2689
	D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
2690
	/* 0xC0 - 0xCF */
2691
	D2bv(DstMem | SrcReg | ModRM | Lock),
2692
	N, D(DstMem | SrcReg | ModRM | Mov),
2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
	N, N, N, GD(0, &group9),
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
2708
#undef GP
2709

2710 2711
#undef D2bv
#undef I2bv
2712
#undef D6ALU
2713

2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
static unsigned imm_size(struct decode_cache *c)
{
	unsigned size;

	size = (c->d & ByteOp) ? 1 : c->op_bytes;
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	struct decode_cache *c = &ctxt->decode;
	struct x86_emulate_ops *ops = ctxt->ops;
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
2733
	op->addr.mem.ea = c->eip;
2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
		op->val = insn_fetch(s8, 1, c->eip);
		break;
	case 2:
		op->val = insn_fetch(s16, 2, c->eip);
		break;
	case 4:
		op->val = insn_fetch(s32, 4, c->eip);
		break;
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

2763
int
2764
x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
2765 2766 2767 2768 2769
{
	struct x86_emulate_ops *ops = ctxt->ops;
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
2770 2771
	int def_op_bytes, def_ad_bytes, dual, goffset, simd_prefix;
	bool op_prefix = false;
2772
	struct opcode opcode, *g_mod012, *g_mod3;
2773
	struct operand memop = { .type = OP_NONE };
2774 2775

	c->eip = ctxt->eip;
2776 2777 2778 2779
	c->fetch.start = c->eip;
	c->fetch.end = c->fetch.start + insn_len;
	if (insn_len > 0)
		memcpy(c->fetch.data, insn, insn_len);
2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
	ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
		return -1;
	}

	c->op_bytes = def_op_bytes;
	c->ad_bytes = def_ad_bytes;

	/* Legacy prefixes. */
	for (;;) {
		switch (c->b = insn_fetch(u8, 1, c->eip)) {
		case 0x66:	/* operand-size override */
2808
			op_prefix = true;
2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839
			/* switch between 2/4 bytes */
			c->op_bytes = def_op_bytes ^ 6;
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
				c->ad_bytes = def_ad_bytes ^ 12;
			else
				/* switch between 2/4 bytes */
				c->ad_bytes = def_ad_bytes ^ 6;
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
			set_seg_override(c, (c->b >> 3) & 3);
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
			set_seg_override(c, c->b & 7);
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
			c->rex_prefix = c->b;
			continue;
		case 0xf0:	/* LOCK */
			c->lock_prefix = 1;
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
2840
			c->rep_prefix = c->b;
2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

		c->rex_prefix = 0;
	}

done_prefixes:

	/* REX prefix. */
2854 2855
	if (c->rex_prefix & 8)
		c->op_bytes = 8;	/* REX.W */
2856 2857 2858

	/* Opcode byte(s). */
	opcode = opcode_table[c->b];
2859 2860 2861 2862 2863
	/* Two-byte opcode? */
	if (c->b == 0x0f) {
		c->twobyte = 1;
		c->b = insn_fetch(u8, 1, c->eip);
		opcode = twobyte_table[c->b];
2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
	}
	c->d = opcode.flags;

	if (c->d & Group) {
		dual = c->d & GroupDual;
		c->modrm = insn_fetch(u8, 1, c->eip);
		--c->eip;

		if (c->d & GroupDual) {
			g_mod012 = opcode.u.gdual->mod012;
			g_mod3 = opcode.u.gdual->mod3;
		} else
			g_mod012 = g_mod3 = opcode.u.group;

		c->d &= ~(Group | GroupDual);

		goffset = (c->modrm >> 3) & 7;

		if ((c->modrm >> 6) == 3)
			opcode = g_mod3[goffset];
		else
			opcode = g_mod012[goffset];
		c->d |= opcode.flags;
	}

2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901
	if (c->d & Prefix) {
		if (c->rep_prefix && op_prefix)
			return X86EMUL_UNHANDLEABLE;
		simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
		switch (simd_prefix) {
		case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
		case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
		case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
		case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
		}
		c->d |= opcode.flags;
	}

2902
	c->execute = opcode.u.execute;
2903
	c->check_perm = opcode.check_perm;
2904
	c->intercept = opcode.intercept;
2905 2906

	/* Unrecognised? */
A
Avi Kivity 已提交
2907
	if (c->d == 0 || (c->d & Undefined))
2908 2909
		return -1;

2910 2911 2912
	if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
		return -1;

2913 2914 2915
	if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
		c->op_bytes = 8;

2916 2917 2918 2919 2920 2921 2922
	if (c->d & Op3264) {
		if (mode == X86EMUL_MODE_PROT64)
			c->op_bytes = 8;
		else
			c->op_bytes = 4;
	}

A
Avi Kivity 已提交
2923 2924 2925
	if (c->d & Sse)
		c->op_bytes = 16;

2926
	/* ModRM and SIB bytes. */
2927
	if (c->d & ModRM) {
2928
		rc = decode_modrm(ctxt, ops, &memop);
2929 2930 2931
		if (!c->has_seg_override)
			set_seg_override(c, c->modrm_seg);
	} else if (c->d & MemAbs)
2932
		rc = decode_abs(ctxt, ops, &memop);
2933 2934 2935 2936 2937 2938
	if (rc != X86EMUL_CONTINUE)
		goto done;

	if (!c->has_seg_override)
		set_seg_override(c, VCPU_SREG_DS);

2939
	memop.addr.mem.seg = seg_override(ctxt, ops, c);
2940

2941
	if (memop.type == OP_MEM && c->ad_bytes != 8)
2942
		memop.addr.mem.ea = (u32)memop.addr.mem.ea;
2943

2944
	if (memop.type == OP_MEM && c->rip_relative)
2945
		memop.addr.mem.ea += c->eip;
2946 2947 2948 2949 2950 2951 2952 2953 2954

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
	switch (c->d & SrcMask) {
	case SrcNone:
		break;
	case SrcReg:
A
Avi Kivity 已提交
2955
		decode_register_operand(ctxt, &c->src, c, 0);
2956 2957
		break;
	case SrcMem16:
2958
		memop.bytes = 2;
2959 2960
		goto srcmem_common;
	case SrcMem32:
2961
		memop.bytes = 4;
2962 2963
		goto srcmem_common;
	case SrcMem:
2964
		memop.bytes = (c->d & ByteOp) ? 1 :
2965 2966
							   c->op_bytes;
	srcmem_common:
2967
		c->src = memop;
2968
		break;
2969
	case SrcImmU16:
2970 2971
		rc = decode_imm(ctxt, &c->src, 2, false);
		break;
2972
	case SrcImm:
2973 2974
		rc = decode_imm(ctxt, &c->src, imm_size(c), true);
		break;
2975
	case SrcImmU:
2976
		rc = decode_imm(ctxt, &c->src, imm_size(c), false);
2977 2978
		break;
	case SrcImmByte:
2979 2980
		rc = decode_imm(ctxt, &c->src, 1, true);
		break;
2981
	case SrcImmUByte:
2982
		rc = decode_imm(ctxt, &c->src, 1, false);
2983 2984 2985 2986
		break;
	case SrcAcc:
		c->src.type = OP_REG;
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2987
		c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
2988
		fetch_register_operand(&c->src);
2989 2990 2991 2992 2993 2994 2995 2996
		break;
	case SrcOne:
		c->src.bytes = 1;
		c->src.val = 1;
		break;
	case SrcSI:
		c->src.type = OP_MEM;
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2997 2998 2999
		c->src.addr.mem.ea =
			register_address(c, c->regs[VCPU_REGS_RSI]);
		c->src.addr.mem.seg = seg_override(ctxt, ops, c),
3000 3001 3002 3003
		c->src.val = 0;
		break;
	case SrcImmFAddr:
		c->src.type = OP_IMM;
3004
		c->src.addr.mem.ea = c->eip;
3005 3006 3007 3008
		c->src.bytes = c->op_bytes + 2;
		insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
		break;
	case SrcMemFAddr:
3009 3010
		memop.bytes = c->op_bytes + 2;
		goto srcmem_common;
3011 3012 3013
		break;
	}

3014 3015 3016
	if (rc != X86EMUL_CONTINUE)
		goto done;

3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
	switch (c->d & Src2Mask) {
	case Src2None:
		break;
	case Src2CL:
		c->src2.bytes = 1;
		c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
		break;
	case Src2ImmByte:
3029
		rc = decode_imm(ctxt, &c->src2, 1, true);
3030 3031 3032 3033 3034
		break;
	case Src2One:
		c->src2.bytes = 1;
		c->src2.val = 1;
		break;
3035 3036 3037
	case Src2Imm:
		rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
		break;
3038 3039
	}

3040 3041 3042
	if (rc != X86EMUL_CONTINUE)
		goto done;

3043 3044 3045
	/* Decode and fetch the destination operand: register or memory. */
	switch (c->d & DstMask) {
	case DstReg:
A
Avi Kivity 已提交
3046
		decode_register_operand(ctxt, &c->dst, c,
3047 3048
			 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
		break;
3049 3050
	case DstImmUByte:
		c->dst.type = OP_IMM;
3051
		c->dst.addr.mem.ea = c->eip;
3052 3053 3054
		c->dst.bytes = 1;
		c->dst.val = insn_fetch(u8, 1, c->eip);
		break;
3055 3056
	case DstMem:
	case DstMem64:
3057
		c->dst = memop;
3058 3059 3060 3061
		if ((c->d & DstMask) == DstMem64)
			c->dst.bytes = 8;
		else
			c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3062 3063
		if (c->d & BitOp)
			fetch_bit_operand(c);
3064
		c->dst.orig_val = c->dst.val;
3065 3066 3067 3068
		break;
	case DstAcc:
		c->dst.type = OP_REG;
		c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3069
		c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
3070
		fetch_register_operand(&c->dst);
3071 3072 3073 3074 3075
		c->dst.orig_val = c->dst.val;
		break;
	case DstDI:
		c->dst.type = OP_MEM;
		c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3076 3077 3078
		c->dst.addr.mem.ea =
			register_address(c, c->regs[VCPU_REGS_RDI]);
		c->dst.addr.mem.seg = VCPU_SREG_ES;
3079 3080
		c->dst.val = 0;
		break;
3081 3082 3083 3084 3085
	case ImplicitOps:
		/* Special instructions do their own operand decoding. */
	default:
		c->dst.type = OP_NONE; /* Disable writeback. */
		return 0;
3086 3087 3088 3089 3090 3091
	}

done:
	return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
}

3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
	if (((c->b == 0xa6) || (c->b == 0xa7) ||
	     (c->b == 0xae) || (c->b == 0xaf))
	    && (((c->rep_prefix == REPE_PREFIX) &&
		 ((ctxt->eflags & EFLG_ZF) == 0))
		|| ((c->rep_prefix == REPNE_PREFIX) &&
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

3114
int
3115
x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
3116
{
3117
	struct x86_emulate_ops *ops = ctxt->ops;
3118 3119
	u64 msr_data;
	struct decode_cache *c = &ctxt->decode;
3120
	int rc = X86EMUL_CONTINUE;
3121
	int saved_dst_type = c->dst.type;
3122
	int irq; /* Used for int 3, int, and into */
3123

3124
	ctxt->decode.mem_read.pos = 0;
3125

3126
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
3127
		rc = emulate_ud(ctxt);
3128 3129 3130
		goto done;
	}

3131
	/* LOCK prefix is allowed only with some instructions */
3132
	if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
3133
		rc = emulate_ud(ctxt);
3134 3135 3136
		goto done;
	}

3137
	if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
3138
		rc = emulate_ud(ctxt);
3139 3140 3141
		goto done;
	}

A
Avi Kivity 已提交
3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153
	if ((c->d & Sse)
	    && ((ops->get_cr(0, ctxt->vcpu) & X86_CR0_EM)
		|| !(ops->get_cr(4, ctxt->vcpu) & X86_CR4_OSFXSR))) {
		rc = emulate_ud(ctxt);
		goto done;
	}

	if ((c->d & Sse) && (ops->get_cr(0, ctxt->vcpu) & X86_CR0_TS)) {
		rc = emulate_nm(ctxt);
		goto done;
	}

3154
	if (unlikely(ctxt->guest_mode) && c->intercept) {
3155 3156
		rc = emulator_check_intercept(ctxt, c->intercept,
					      X86_ICPT_PRE_EXCEPT);
3157 3158 3159 3160
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3161
	/* Privileged instruction can be executed only in CPL=0 */
3162
	if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
3163
		rc = emulate_gp(ctxt, 0);
3164 3165 3166
		goto done;
	}

3167 3168 3169 3170 3171 3172
	/* Instruction can only be executed in protected mode */
	if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
		rc = emulate_ud(ctxt);
		goto done;
	}

3173 3174 3175 3176 3177 3178 3179
	/* Do instruction specific permission checks */
	if (c->check_perm) {
		rc = c->check_perm(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3180
	if (unlikely(ctxt->guest_mode) && c->intercept) {
3181 3182
		rc = emulator_check_intercept(ctxt, c->intercept,
					      X86_ICPT_POST_EXCEPT);
3183 3184 3185 3186
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3187 3188
	if (c->rep_prefix && (c->d & String)) {
		/* All REP prefixes have the same first termination condition */
3189
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
3190
			ctxt->eip = c->eip;
3191 3192 3193 3194
			goto done;
		}
	}

3195
	if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
3196
		rc = read_emulated(ctxt, ops, linear(ctxt, c->src.addr.mem),
3197
					c->src.valptr, c->src.bytes);
3198
		if (rc != X86EMUL_CONTINUE)
3199
			goto done;
3200
		c->src.orig_val64 = c->src.val64;
3201 3202
	}

3203
	if (c->src2.type == OP_MEM) {
3204
		rc = read_emulated(ctxt, ops, linear(ctxt, c->src2.addr.mem),
3205
					&c->src2.val, c->src2.bytes);
3206 3207 3208 3209
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3210 3211 3212 3213
	if ((c->d & DstMask) == ImplicitOps)
		goto special_insn;


3214 3215
	if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
		/* optimisation - avoid slow emulated read if Mov */
3216
		rc = read_emulated(ctxt, ops, linear(ctxt, c->dst.addr.mem),
3217
				   &c->dst.val, c->dst.bytes);
3218 3219
		if (rc != X86EMUL_CONTINUE)
			goto done;
3220
	}
3221
	c->dst.orig_val = c->dst.val;
3222

3223 3224
special_insn:

3225
	if (unlikely(ctxt->guest_mode) && c->intercept) {
3226 3227
		rc = emulator_check_intercept(ctxt, c->intercept,
					      X86_ICPT_POST_MEMACCESS);
3228 3229 3230 3231
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3232 3233 3234 3235 3236 3237 3238
	if (c->execute) {
		rc = c->execute(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

3239
	if (c->twobyte)
A
Avi Kivity 已提交
3240 3241
		goto twobyte_insn;

3242
	switch (c->b) {
A
Avi Kivity 已提交
3243 3244
	case 0x00 ... 0x05:
	      add:		/* add */
3245
		emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3246
		break;
3247
	case 0x06:		/* push es */
3248
		emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
3249 3250 3251 3252
		break;
	case 0x07:		/* pop es */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
		break;
A
Avi Kivity 已提交
3253 3254
	case 0x08 ... 0x0d:
	      or:		/* or */
3255
		emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3256
		break;
3257
	case 0x0e:		/* push cs */
3258
		emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
3259
		break;
A
Avi Kivity 已提交
3260 3261
	case 0x10 ... 0x15:
	      adc:		/* adc */
3262
		emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3263
		break;
3264
	case 0x16:		/* push ss */
3265
		emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
3266 3267 3268 3269
		break;
	case 0x17:		/* pop ss */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
		break;
A
Avi Kivity 已提交
3270 3271
	case 0x18 ... 0x1d:
	      sbb:		/* sbb */
3272
		emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3273
		break;
3274
	case 0x1e:		/* push ds */
3275
		emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
3276 3277 3278 3279
		break;
	case 0x1f:		/* pop ds */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
		break;
3280
	case 0x20 ... 0x25:
A
Avi Kivity 已提交
3281
	      and:		/* and */
3282
		emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3283 3284 3285
		break;
	case 0x28 ... 0x2d:
	      sub:		/* sub */
3286
		emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3287 3288 3289
		break;
	case 0x30 ... 0x35:
	      xor:		/* xor */
3290
		emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3291 3292 3293
		break;
	case 0x38 ... 0x3d:
	      cmp:		/* cmp */
3294
		emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3295
		break;
3296 3297 3298 3299 3300 3301 3302 3303
	case 0x40 ... 0x47: /* inc r16/r32 */
		emulate_1op("inc", c->dst, ctxt->eflags);
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
		emulate_1op("dec", c->dst, ctxt->eflags);
		break;
	case 0x58 ... 0x5f: /* pop reg */
	pop_instruction:
3304
		rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
3305
		break;
3306
	case 0x60:	/* pusha */
3307
		rc = emulate_pusha(ctxt, ops);
3308 3309 3310 3311
		break;
	case 0x61:	/* popa */
		rc = emulate_popa(ctxt, ops);
		break;
A
Avi Kivity 已提交
3312
	case 0x63:		/* movsxd */
3313
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
3314
			goto cannot_emulate;
3315
		c->dst.val = (s32) c->src.val;
A
Avi Kivity 已提交
3316
		break;
3317 3318
	case 0x6c:		/* insb */
	case 0x6d:		/* insw/insd */
3319 3320
		c->src.val = c->regs[VCPU_REGS_RDX];
		goto do_io_in;
3321 3322
	case 0x6e:		/* outsb */
	case 0x6f:		/* outsw/outsd */
3323 3324
		c->dst.val = c->regs[VCPU_REGS_RDX];
		goto do_io_out;
3325
		break;
3326
	case 0x70 ... 0x7f: /* jcc (short) */
3327
		if (test_cc(c->b, ctxt->eflags))
3328
			jmp_rel(c, c->src.val);
3329
		break;
A
Avi Kivity 已提交
3330
	case 0x80 ... 0x83:	/* Grp1 */
3331
		switch (c->modrm_reg) {
A
Avi Kivity 已提交
3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
		case 0:
			goto add;
		case 1:
			goto or;
		case 2:
			goto adc;
		case 3:
			goto sbb;
		case 4:
			goto and;
		case 5:
			goto sub;
		case 6:
			goto xor;
		case 7:
			goto cmp;
		}
		break;
	case 0x84 ... 0x85:
3351
	test:
3352
		emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3353 3354
		break;
	case 0x86 ... 0x87:	/* xchg */
3355
	xchg:
A
Avi Kivity 已提交
3356
		/* Write back the register source. */
3357 3358
		c->src.val = c->dst.val;
		write_register_operand(&c->src);
A
Avi Kivity 已提交
3359 3360 3361 3362
		/*
		 * Write back the memory destination with implicit LOCK
		 * prefix.
		 */
3363
		c->dst.val = c->src.orig_val;
3364
		c->lock_prefix = 1;
A
Avi Kivity 已提交
3365
		break;
3366 3367
	case 0x8c:  /* mov r/m, sreg */
		if (c->modrm_reg > VCPU_SREG_GS) {
3368
			rc = emulate_ud(ctxt);
3369
			goto done;
3370
		}
3371
		c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
3372
		break;
N
Nitin A Kamble 已提交
3373
	case 0x8d: /* lea r16/r32, m */
3374
		c->dst.val = c->src.addr.mem.ea;
N
Nitin A Kamble 已提交
3375
		break;
3376 3377 3378 3379
	case 0x8e: { /* mov seg, r/m16 */
		uint16_t sel;

		sel = c->src.val;
3380

3381 3382
		if (c->modrm_reg == VCPU_SREG_CS ||
		    c->modrm_reg > VCPU_SREG_GS) {
3383
			rc = emulate_ud(ctxt);
3384 3385 3386
			goto done;
		}

3387
		if (c->modrm_reg == VCPU_SREG_SS)
3388
			ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3389

3390
		rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
3391 3392 3393 3394

		c->dst.type = OP_NONE;  /* Disable writeback. */
		break;
	}
A
Avi Kivity 已提交
3395
	case 0x8f:		/* pop (sole member of Grp1a) */
3396
		rc = emulate_grp1a(ctxt, ops);
A
Avi Kivity 已提交
3397
		break;
3398 3399
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
		if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
3400
			break;
3401
		goto xchg;
3402 3403 3404 3405 3406 3407 3408
	case 0x98: /* cbw/cwde/cdqe */
		switch (c->op_bytes) {
		case 2: c->dst.val = (s8)c->dst.val; break;
		case 4: c->dst.val = (s16)c->dst.val; break;
		case 8: c->dst.val = (s32)c->dst.val; break;
		}
		break;
N
Nitin A Kamble 已提交
3409
	case 0x9c: /* pushf */
3410
		c->src.val =  (unsigned long) ctxt->eflags;
3411
		emulate_push(ctxt, ops);
3412
		break;
N
Nitin A Kamble 已提交
3413
	case 0x9d: /* popf */
A
Avi Kivity 已提交
3414
		c->dst.type = OP_REG;
3415
		c->dst.addr.reg = &ctxt->eflags;
A
Avi Kivity 已提交
3416
		c->dst.bytes = c->op_bytes;
3417 3418
		rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
		break;
A
Avi Kivity 已提交
3419
	case 0xa6 ... 0xa7:	/* cmps */
3420
		c->dst.type = OP_NONE; /* Disable writeback. */
3421
		goto cmp;
3422 3423
	case 0xa8 ... 0xa9:	/* test ax, imm */
		goto test;
A
Avi Kivity 已提交
3424
	case 0xae ... 0xaf:	/* scas */
3425
		goto cmp;
3426 3427 3428
	case 0xc0 ... 0xc1:
		emulate_grp2(ctxt);
		break;
3429
	case 0xc3: /* ret */
A
Avi Kivity 已提交
3430
		c->dst.type = OP_REG;
3431
		c->dst.addr.reg = &c->eip;
A
Avi Kivity 已提交
3432
		c->dst.bytes = c->op_bytes;
3433
		goto pop_instruction;
3434 3435 3436 3437 3438 3439
	case 0xc4:		/* les */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
		break;
	case 0xc5:		/* lds */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
		break;
3440 3441
	case 0xcb:		/* ret far */
		rc = emulate_ret_far(ctxt, ops);
3442
		break;
3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456
	case 0xcc:		/* int3 */
		irq = 3;
		goto do_interrupt;
	case 0xcd:		/* int n */
		irq = c->src.val;
	do_interrupt:
		rc = emulate_int(ctxt, ops, irq);
		break;
	case 0xce:		/* into */
		if (ctxt->eflags & EFLG_OF) {
			irq = 4;
			goto do_interrupt;
		}
		break;
3457 3458
	case 0xcf:		/* iret */
		rc = emulate_iret(ctxt, ops);
3459
		break;
3460 3461 3462 3463 3464 3465 3466
	case 0xd0 ... 0xd1:	/* Grp2 */
		emulate_grp2(ctxt);
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
		c->src.val = c->regs[VCPU_REGS_RCX];
		emulate_grp2(ctxt);
		break;
3467 3468 3469 3470 3471 3472
	case 0xe0 ... 0xe2:	/* loop/loopz/loopnz */
		register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
		    (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
			jmp_rel(c, c->src.val);
		break;
3473 3474 3475 3476
	case 0xe3:	/* jcxz/jecxz/jrcxz */
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
			jmp_rel(c, c->src.val);
		break;
3477 3478
	case 0xe4: 	/* inb */
	case 0xe5: 	/* in */
3479
		goto do_io_in;
3480 3481
	case 0xe6: /* outb */
	case 0xe7: /* out */
3482
		goto do_io_out;
3483
	case 0xe8: /* call (near) */ {
3484
		long int rel = c->src.val;
3485
		c->src.val = (unsigned long) c->eip;
3486
		jmp_rel(c, rel);
3487
		emulate_push(ctxt, ops);
3488
		break;
3489 3490
	}
	case 0xe9: /* jmp rel */
3491
		goto jmp;
3492 3493
	case 0xea: { /* jmp far */
		unsigned short sel;
3494
	jump_far:
3495 3496 3497
		memcpy(&sel, c->src.valptr + c->op_bytes, 2);

		if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
3498
			goto done;
3499

3500 3501
		c->eip = 0;
		memcpy(&c->eip, c->src.valptr, c->op_bytes);
3502
		break;
3503
	}
3504 3505
	case 0xeb:
	      jmp:		/* jmp rel short */
3506
		jmp_rel(c, c->src.val);
3507
		c->dst.type = OP_NONE; /* Disable writeback. */
3508
		break;
3509 3510
	case 0xec: /* in al,dx */
	case 0xed: /* in (e/r)ax,dx */
3511 3512 3513 3514
		c->src.val = c->regs[VCPU_REGS_RDX];
	do_io_in:
		c->dst.bytes = min(c->dst.bytes, 4u);
		if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
3515
			rc = emulate_gp(ctxt, 0);
3516 3517
			goto done;
		}
3518 3519
		if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
				     &c->dst.val))
3520 3521
			goto done; /* IO is needed */
		break;
3522 3523
	case 0xee: /* out dx,al */
	case 0xef: /* out dx,(e/r)ax */
3524
		c->dst.val = c->regs[VCPU_REGS_RDX];
3525
	do_io_out:
3526 3527 3528
		c->src.bytes = min(c->src.bytes, 4u);
		if (!emulator_io_permited(ctxt, ops, c->dst.val,
					  c->src.bytes)) {
3529
			rc = emulate_gp(ctxt, 0);
3530 3531
			goto done;
		}
3532 3533
		ops->pio_out_emulated(c->src.bytes, c->dst.val,
				      &c->src.val, 1, ctxt->vcpu);
3534
		c->dst.type = OP_NONE;	/* Disable writeback. */
3535
		break;
3536
	case 0xf4:              /* hlt */
3537
		ctxt->vcpu->arch.halt_request = 1;
3538
		break;
3539 3540 3541 3542
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
3543
	case 0xf6 ... 0xf7:	/* Grp3 */
3544
		rc = emulate_grp3(ctxt, ops);
3545
		break;
3546 3547 3548
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
3549 3550 3551
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
3552
	case 0xfa: /* cli */
3553
		if (emulator_bad_iopl(ctxt, ops)) {
3554
			rc = emulate_gp(ctxt, 0);
3555
			goto done;
3556
		} else
3557
			ctxt->eflags &= ~X86_EFLAGS_IF;
3558 3559
		break;
	case 0xfb: /* sti */
3560
		if (emulator_bad_iopl(ctxt, ops)) {
3561
			rc = emulate_gp(ctxt, 0);
3562 3563
			goto done;
		} else {
3564
			ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3565 3566
			ctxt->eflags |= X86_EFLAGS_IF;
		}
3567
		break;
3568 3569 3570 3571 3572 3573
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
3574 3575
	case 0xfe: /* Grp4 */
	grp45:
3576 3577
		rc = emulate_grp45(ctxt, ops);
		break;
3578 3579 3580 3581
	case 0xff: /* Grp5 */
		if (c->modrm_reg == 5)
			goto jump_far;
		goto grp45;
3582 3583
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
3584
	}
3585

3586 3587 3588
	if (rc != X86EMUL_CONTINUE)
		goto done;

3589 3590
writeback:
	rc = writeback(ctxt, ops);
3591
	if (rc != X86EMUL_CONTINUE)
3592 3593
		goto done;

3594 3595 3596 3597 3598 3599
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
	c->dst.type = saved_dst_type;

3600
	if ((c->d & SrcMask) == SrcSI)
3601
		string_addr_inc(ctxt, seg_override(ctxt, ops, c),
3602
				VCPU_REGS_RSI, &c->src);
3603 3604

	if ((c->d & DstMask) == DstDI)
3605
		string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
3606
				&c->dst);
3607

3608
	if (c->rep_prefix && (c->d & String)) {
3609
		struct read_cache *r = &ctxt->decode.io_read;
3610
		register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
3611

3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
			if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
				ctxt->decode.mem_read.end = 0;
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
3628
		}
3629
	}
3630 3631

	ctxt->eip = c->eip;
3632 3633

done:
3634 3635
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
3636 3637 3638
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

3639
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
3640 3641

twobyte_insn:
3642
	switch (c->b) {
A
Avi Kivity 已提交
3643
	case 0x01: /* lgdt, lidt, lmsw */
3644
		switch (c->modrm_reg) {
A
Avi Kivity 已提交
3645 3646 3647
			u16 size;
			unsigned long address;

3648
		case 0: /* vmcall */
3649
			if (c->modrm_mod != 3 || c->modrm_rm != 1)
3650 3651
				goto cannot_emulate;

3652
			rc = kvm_fix_hypercall(ctxt->vcpu);
3653
			if (rc != X86EMUL_CONTINUE)
3654 3655
				goto done;

3656
			/* Let the processor re-execute the fixed hypercall */
3657
			c->eip = ctxt->eip;
3658 3659
			/* Disable writeback. */
			c->dst.type = OP_NONE;
3660
			break;
A
Avi Kivity 已提交
3661
		case 2: /* lgdt */
3662
			rc = read_descriptor(ctxt, ops, c->src.addr.mem,
3663
					     &size, &address, c->op_bytes);
3664
			if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
3665 3666
				goto done;
			realmode_lgdt(ctxt->vcpu, size, address);
3667 3668
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3669
			break;
3670
		case 3: /* lidt/vmmcall */
3671 3672 3673 3674 3675 3676 3677 3678
			if (c->modrm_mod == 3) {
				switch (c->modrm_rm) {
				case 1:
					rc = kvm_fix_hypercall(ctxt->vcpu);
					break;
				default:
					goto cannot_emulate;
				}
3679
			} else {
3680
				rc = read_descriptor(ctxt, ops, c->src.addr.mem,
3681
						     &size, &address,
3682
						     c->op_bytes);
3683
				if (rc != X86EMUL_CONTINUE)
3684 3685 3686
					goto done;
				realmode_lidt(ctxt->vcpu, size, address);
			}
3687 3688
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3689 3690
			break;
		case 4: /* smsw */
3691
			c->dst.bytes = 2;
3692
			c->dst.val = ops->get_cr(0, ctxt->vcpu);
A
Avi Kivity 已提交
3693 3694
			break;
		case 6: /* lmsw */
3695
			ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
3696
				    (c->src.val & 0x0f), ctxt->vcpu);
3697
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3698
			break;
3699
		case 5: /* not defined */
3700
			emulate_ud(ctxt);
3701
			rc = X86EMUL_PROPAGATE_FAULT;
3702
			goto done;
A
Avi Kivity 已提交
3703
		case 7: /* invlpg*/
3704 3705
			emulate_invlpg(ctxt->vcpu,
				       linear(ctxt, c->src.addr.mem));
3706 3707
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
3708 3709 3710 3711 3712
			break;
		default:
			goto cannot_emulate;
		}
		break;
3713
	case 0x05: 		/* syscall */
3714
		rc = emulate_syscall(ctxt, ops);
3715
		break;
3716 3717 3718 3719
	case 0x06:
		emulate_clts(ctxt->vcpu);
		break;
	case 0x09:		/* wbinvd */
3720 3721 3722
		kvm_emulate_wbinvd(ctxt->vcpu);
		break;
	case 0x08:		/* invd */
3723 3724 3725 3726
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
3727 3728 3729 3730
		switch (c->modrm_reg) {
		case 1:
		case 5 ... 7:
		case 9 ... 15:
3731
			emulate_ud(ctxt);
3732
			rc = X86EMUL_PROPAGATE_FAULT;
3733 3734
			goto done;
		}
3735
		c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
3736
		break;
A
Avi Kivity 已提交
3737
	case 0x21: /* mov from dr to reg */
3738 3739
		if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
		    (c->modrm_reg == 4 || c->modrm_reg == 5)) {
3740
			emulate_ud(ctxt);
3741
			rc = X86EMUL_PROPAGATE_FAULT;
3742 3743
			goto done;
		}
3744
		ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
A
Avi Kivity 已提交
3745
		break;
3746
	case 0x22: /* mov reg, cr */
3747
		if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
3748
			emulate_gp(ctxt, 0);
3749
			rc = X86EMUL_PROPAGATE_FAULT;
3750 3751
			goto done;
		}
3752 3753
		c->dst.type = OP_NONE;
		break;
A
Avi Kivity 已提交
3754
	case 0x23: /* mov from reg to dr */
3755 3756
		if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
		    (c->modrm_reg == 4 || c->modrm_reg == 5)) {
3757
			emulate_ud(ctxt);
3758
			rc = X86EMUL_PROPAGATE_FAULT;
3759 3760
			goto done;
		}
3761

3762
		if (ops->set_dr(c->modrm_reg, c->src.val &
3763 3764 3765
				((ctxt->mode == X86EMUL_MODE_PROT64) ?
				 ~0ULL : ~0U), ctxt->vcpu) < 0) {
			/* #UD condition is already handled by the code above */
3766
			emulate_gp(ctxt, 0);
3767
			rc = X86EMUL_PROPAGATE_FAULT;
3768 3769 3770
			goto done;
		}

3771
		c->dst.type = OP_NONE;	/* no writeback */
A
Avi Kivity 已提交
3772
		break;
3773 3774 3775 3776
	case 0x30:
		/* wrmsr */
		msr_data = (u32)c->regs[VCPU_REGS_RAX]
			| ((u64)c->regs[VCPU_REGS_RDX] << 32);
3777
		if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
3778
			emulate_gp(ctxt, 0);
3779
			rc = X86EMUL_PROPAGATE_FAULT;
3780
			goto done;
3781 3782 3783 3784 3785
		}
		rc = X86EMUL_CONTINUE;
		break;
	case 0x32:
		/* rdmsr */
3786
		if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
3787
			emulate_gp(ctxt, 0);
3788
			rc = X86EMUL_PROPAGATE_FAULT;
3789
			goto done;
3790 3791 3792 3793 3794 3795
		} else {
			c->regs[VCPU_REGS_RAX] = (u32)msr_data;
			c->regs[VCPU_REGS_RDX] = msr_data >> 32;
		}
		rc = X86EMUL_CONTINUE;
		break;
3796
	case 0x34:		/* sysenter */
3797
		rc = emulate_sysenter(ctxt, ops);
3798 3799
		break;
	case 0x35:		/* sysexit */
3800
		rc = emulate_sysexit(ctxt, ops);
3801
		break;
A
Avi Kivity 已提交
3802
	case 0x40 ... 0x4f:	/* cmov */
3803
		c->dst.val = c->dst.orig_val = c->src.val;
3804 3805
		if (!test_cc(c->b, ctxt->eflags))
			c->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
3806
		break;
3807
	case 0x80 ... 0x8f: /* jnz rel, etc*/
3808
		if (test_cc(c->b, ctxt->eflags))
3809
			jmp_rel(c, c->src.val);
3810
		break;
3811 3812 3813
	case 0x90 ... 0x9f:     /* setcc r/m8 */
		c->dst.val = test_cc(c->b, ctxt->eflags);
		break;
3814
	case 0xa0:	  /* push fs */
3815
		emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
3816 3817 3818 3819
		break;
	case 0xa1:	 /* pop fs */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
		break;
3820 3821
	case 0xa3:
	      bt:		/* bt */
Q
Qing He 已提交
3822
		c->dst.type = OP_NONE;
3823 3824
		/* only subword offset */
		c->src.val &= (c->dst.bytes << 3) - 1;
3825
		emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
3826
		break;
3827 3828 3829 3830
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
		emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
		break;
3831
	case 0xa8:	/* push gs */
3832
		emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
3833 3834 3835 3836
		break;
	case 0xa9:	/* pop gs */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
		break;
3837 3838
	case 0xab:
	      bts:		/* bts */
3839
		emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
3840
		break;
3841 3842 3843 3844
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
		emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
		break;
3845 3846
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
3847 3848 3849 3850 3851
	case 0xb0 ... 0xb1:	/* cmpxchg */
		/*
		 * Save real source value, then compare EAX against
		 * destination.
		 */
3852 3853
		c->src.orig_val = c->src.val;
		c->src.val = c->regs[VCPU_REGS_RAX];
3854 3855
		emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
		if (ctxt->eflags & EFLG_ZF) {
A
Avi Kivity 已提交
3856
			/* Success: write back to memory. */
3857
			c->dst.val = c->src.orig_val;
A
Avi Kivity 已提交
3858 3859
		} else {
			/* Failure: write the value we saw to EAX. */
3860
			c->dst.type = OP_REG;
3861
			c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
A
Avi Kivity 已提交
3862 3863
		}
		break;
3864 3865 3866
	case 0xb2:		/* lss */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
		break;
A
Avi Kivity 已提交
3867 3868
	case 0xb3:
	      btr:		/* btr */
3869
		emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3870
		break;
3871 3872 3873 3874 3875 3876
	case 0xb4:		/* lfs */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
		break;
	case 0xb5:		/* lgs */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
		break;
A
Avi Kivity 已提交
3877
	case 0xb6 ... 0xb7:	/* movzx */
3878 3879 3880
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
						       : (u16) c->src.val;
A
Avi Kivity 已提交
3881 3882
		break;
	case 0xba:		/* Grp8 */
3883
		switch (c->modrm_reg & 3) {
A
Avi Kivity 已提交
3884 3885 3886 3887 3888 3889 3890 3891 3892 3893
		case 0:
			goto bt;
		case 1:
			goto bts;
		case 2:
			goto btr;
		case 3:
			goto btc;
		}
		break;
3894 3895
	case 0xbb:
	      btc:		/* btc */
3896
		emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
3897
		break;
3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921
	case 0xbc: {		/* bsf */
		u8 zf;
		__asm__ ("bsf %2, %0; setz %1"
			 : "=r"(c->dst.val), "=q"(zf)
			 : "r"(c->src.val));
		ctxt->eflags &= ~X86_EFLAGS_ZF;
		if (zf) {
			ctxt->eflags |= X86_EFLAGS_ZF;
			c->dst.type = OP_NONE;	/* Disable writeback. */
		}
		break;
	}
	case 0xbd: {		/* bsr */
		u8 zf;
		__asm__ ("bsr %2, %0; setz %1"
			 : "=r"(c->dst.val), "=q"(zf)
			 : "r"(c->src.val));
		ctxt->eflags &= ~X86_EFLAGS_ZF;
		if (zf) {
			ctxt->eflags |= X86_EFLAGS_ZF;
			c->dst.type = OP_NONE;	/* Disable writeback. */
		}
		break;
	}
A
Avi Kivity 已提交
3922
	case 0xbe ... 0xbf:	/* movsx */
3923 3924 3925
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
							(s16) c->src.val;
A
Avi Kivity 已提交
3926
		break;
3927 3928 3929 3930 3931 3932
	case 0xc0 ... 0xc1:	/* xadd */
		emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
		/* Write back the register source. */
		c->src.val = c->dst.orig_val;
		write_register_operand(&c->src);
		break;
3933
	case 0xc3:		/* movnti */
3934 3935 3936
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
							(u64) c->src.val;
3937
		break;
A
Avi Kivity 已提交
3938
	case 0xc7:		/* Grp9 (cmpxchg8b) */
3939
		rc = emulate_grp9(ctxt, ops);
3940
		break;
3941 3942
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
3943
	}
3944 3945 3946 3947

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
3948 3949 3950 3951 3952
	goto writeback;

cannot_emulate:
	return -1;
}