emulate.c 120.2 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
27

28
#include "x86.h"
29
#include "tss.h"
30

31 32 33
/*
 * Operand types
 */
34 35 36 37 38 39 40 41 42
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
43 44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
#define OpImm             12ull  /* Sign extended immediate */
47 48 49 50 51 52 53
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
54 55 56 57 58 59
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
60
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
61 62

#define OpBits             5  /* Width of operand field */
63
#define OpMask             ((1ull << OpBits) - 1)
64

A
Avi Kivity 已提交
65 66 67 68 69 70 71 72 73 74
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
75
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
76
/* Destination operand type. */
77 78 79 80 81 82 83 84 85 86
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
87
/* Source operand type. */
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
#define SrcDX       (OpDX << SrcShift)
105
#define SrcMem8     (OpMem8 << SrcShift)
106
#define SrcMask     (OpMask << SrcShift)
107 108 109 110 111 112 113 114 115 116
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
#define Sse         (1<<18)     /* SSE Vector instruction */
117 118 119 120
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
121
/* Misc flags */
122
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
123
#define VendorSpecific (1<<22) /* Vendor specific instruction */
124
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
125
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
126
#define Undefined   (1<<25) /* No Such Instruction */
127
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
128
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
129
#define No64	    (1<<28)
130
#define PageTable   (1 << 29)   /* instruction used to write page table */
131
/* Source 2 operand type */
132
#define Src2Shift   (30)
133 134 135 136 137
#define Src2None    (OpNone << Src2Shift)
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
138 139 140 141 142 143
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
144
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
145
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
146 147 148
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
A
Avi Kivity 已提交
149

150 151 152 153 154 155 156 157
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
158

159
struct opcode {
160 161
	u64 flags : 56;
	u64 intercept : 8;
162
	union {
163
		int (*execute)(struct x86_emulate_ctxt *ctxt);
164 165 166
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
167
	} u;
168
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
169 170 171 172 173
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
174 175
};

176 177 178 179 180 181 182
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

A
Avi Kivity 已提交
183
/* EFLAGS bit definitions. */
184 185 186 187
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
188 189
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
190 191
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
192 193
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
194
#define EFLG_IF (1<<9)
195
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
196 197 198 199 200 201
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

202 203 204
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
241 242 243 244 245 246 247
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

248
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
249 250 251 252 253 254 255 256 257 258 259 260 261 262
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
278 279 280 281 282 283 284 285 286

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

287 288 289 290 291 292
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

293
#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
294 295 296 297 298
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
299 300
			: "=m" ((ctxt)->eflags),			\
			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
301
			  "=&r" (_tmp)					\
302
			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
303
	} while (0)
304 305


A
Avi Kivity 已提交
306
/* Raw emulation: instruction has two explicit operands. */
307
#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
308 309 310
	do {								\
		unsigned long _tmp;					\
									\
311
		switch ((ctxt)->dst.bytes) {				\
312
		case 2:							\
313
			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
314 315
			break;						\
		case 4:							\
316
			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
317 318
			break;						\
		case 8:							\
319
			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
320 321
			break;						\
		}							\
A
Avi Kivity 已提交
322 323
	} while (0)

324
#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
A
Avi Kivity 已提交
325
	do {								     \
326
		unsigned long _tmp;					     \
327
		switch ((ctxt)->dst.bytes) {				     \
A
Avi Kivity 已提交
328
		case 1:							     \
329
			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
A
Avi Kivity 已提交
330 331
			break;						     \
		default:						     \
332
			__emulate_2op_nobyte(ctxt, _op,			     \
A
Avi Kivity 已提交
333 334 335 336 337 338
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
339 340
#define emulate_2op_SrcB(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
A
Avi Kivity 已提交
341 342

/* Source operand is byte, word, long or quad sized. */
343 344
#define emulate_2op_SrcV(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
345 346

/* Source operand is word, long or quad sized. */
347 348
#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
349

350
/* Instruction has three operands and one operand is stored in ECX register */
351
#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
352 353
	do {								\
		unsigned long _tmp;					\
354 355 356
		_type _clv  = (ctxt)->src2.val;				\
		_type _srcv = (ctxt)->src.val;				\
		_type _dstv = (ctxt)->dst.val;				\
357 358 359 360 361
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
362
			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
363 364 365
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
366 367 368
		(ctxt)->src2.val  = (unsigned long) _clv;		\
		(ctxt)->src2.val = (unsigned long) _srcv;		\
		(ctxt)->dst.val = (unsigned long) _dstv;		\
369 370
	} while (0)

371
#define emulate_2op_cl(ctxt, _op)					\
372
	do {								\
373
		switch ((ctxt)->dst.bytes) {				\
374
		case 2:							\
375
			__emulate_2op_cl(ctxt, _op, "w", u16);		\
376 377
			break;						\
		case 4:							\
378
			__emulate_2op_cl(ctxt, _op, "l", u32);		\
379 380
			break;						\
		case 8:							\
381
			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
382 383
			break;						\
		}							\
384 385
	} while (0)

386
#define __emulate_1op(ctxt, _op, _suffix)				\
A
Avi Kivity 已提交
387 388 389
	do {								\
		unsigned long _tmp;					\
									\
390 391 392 393
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
394
			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
395 396 397 398 399
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
400
#define emulate_1op(ctxt, _op)						\
401
	do {								\
402 403 404 405 406
		switch ((ctxt)->dst.bytes) {				\
		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
A
Avi Kivity 已提交
407 408 409
		}							\
	} while (0)

410
#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
411 412
	do {								\
		unsigned long _tmp;					\
413 414
		ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX);		\
		ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX);		\
415 416 417 418 419 420 421 422 423 424 425 426
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
427 428 429 430
			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
			: "i" (EFLAGS_MASK), "m" ((ctxt)->src.val),	\
			  "a" (*rax), "d" (*rdx));			\
431 432
	} while (0)

433
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
434
#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
435
	do {								\
436
		switch((ctxt)->src.bytes) {				\
437
		case 1:							\
438
			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
439 440
			break;						\
		case 2:							\
441
			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
442 443
			break;						\
		case 4:							\
444
			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
445 446
			break;						\
		case 8: ON64(						\
447
			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
448 449 450 451
			break;						\
		}							\
	} while (0)

452 453 454 455 456 457
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
458 459 460 461 462 463 464 465
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
466 467 468
		.next_rip   = ctxt->eip,
	};

469
	return ctxt->ops->intercept(ctxt, &info, stage);
470 471
}

A
Avi Kivity 已提交
472 473 474 475 476
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

477
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
478
{
479
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
480 481
}

A
Avi Kivity 已提交
482 483 484 485 486 487 488 489 490 491 492
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
493 494 495 496 497
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
498
/* Access/update address held in a register, based on addressing mode. */
499
static inline unsigned long
500
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
501
{
502
	if (ctxt->ad_bytes == sizeof(unsigned long))
503 504
		return reg;
	else
505
		return reg & ad_mask(ctxt);
506 507 508
}

static inline unsigned long
509
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
510
{
511
	return address_mask(ctxt, reg);
512 513
}

514 515 516 517 518
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

519
static inline void
520
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
521
{
522 523
	ulong mask;

524
	if (ctxt->ad_bytes == sizeof(unsigned long))
525
		mask = ~0UL;
526
	else
527 528 529 530 531 532
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
533
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
534
}
A
Avi Kivity 已提交
535

536
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
537
{
538
	register_address_increment(ctxt, &ctxt->_eip, rel);
539
}
540

541 542 543 544 545 546 547
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

548
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
549
{
550 551
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
552 553
}

554
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
555 556 557 558
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

559
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
560 561
}

562
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
563
{
564
	if (!ctxt->has_seg_override)
565 566
		return 0;

567
	return ctxt->seg_override;
568 569
}

570 571
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
572
{
573 574 575
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
576
	return X86EMUL_PROPAGATE_FAULT;
577 578
}

579 580 581 582 583
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

584
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
585
{
586
	return emulate_exception(ctxt, GP_VECTOR, err, true);
587 588
}

589 590 591 592 593
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

594
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
595
{
596
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
597 598
}

599
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
600
{
601
	return emulate_exception(ctxt, TS_VECTOR, err, true);
602 603
}

604 605
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
606
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
607 608
}

A
Avi Kivity 已提交
609 610 611 612 613
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

657
static int __linearize(struct x86_emulate_ctxt *ctxt,
658
		     struct segmented_address addr,
659
		     unsigned size, bool write, bool fetch,
660 661
		     ulong *linear)
{
662 663
	struct desc_struct desc;
	bool usable;
664
	ulong la;
665
	u32 lim;
666
	u16 sel;
667
	unsigned cpl, rpl;
668

669
	la = seg_base(ctxt, addr.seg) + addr.ea;
670 671 672 673 674 675
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
676 677
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
678 679 680 681 682 683
		if (!usable)
			goto bad;
		/* code segment or read-only data segment */
		if (((desc.type & 8) || !(desc.type & 2)) && write)
			goto bad;
		/* unreadable code segment */
684
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
685 686 687 688 689 690 691
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
692
			/* expand-down segment */
693 694 695 696 697 698
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
699
		cpl = ctxt->ops->cpl(ctxt);
700 701 702 703
		if (ctxt->mode == X86EMUL_MODE_REAL)
			rpl = 0;
		else
			rpl = sel & 3;
704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
		cpl = max(cpl, rpl);
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
720
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
721
		la &= (u32)-1;
722 723
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
724 725
	*linear = la;
	return X86EMUL_CONTINUE;
726 727
bad:
	if (addr.seg == VCPU_SREG_SS)
728
		return emulate_ss(ctxt, sel);
729
	else
730
		return emulate_gp(ctxt, sel);
731 732
}

733 734 735 736 737 738 739 740 741
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


742 743 744 745 746
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
747 748 749
	int rc;
	ulong linear;

750
	rc = linearize(ctxt, addr, size, false, &linear);
751 752
	if (rc != X86EMUL_CONTINUE)
		return rc;
753
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
754 755
}

756 757 758 759 760 761 762 763
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
764
{
765
	struct fetch_cache *fc = &ctxt->fetch;
766
	int rc;
767
	int size, cur_size;
768

769
	if (ctxt->_eip == fc->end) {
770
		unsigned long linear;
771 772
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
773
		cur_size = fc->end - fc->start;
774 775
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
776
		rc = __linearize(ctxt, addr, size, false, true, &linear);
777
		if (unlikely(rc != X86EMUL_CONTINUE))
778
			return rc;
779 780
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
781
		if (unlikely(rc != X86EMUL_CONTINUE))
782
			return rc;
783
		fc->end += size;
784
	}
785 786
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
787
	return X86EMUL_CONTINUE;
788 789 790
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
791
			 void *dest, unsigned size)
792
{
793
	int rc;
794

795
	/* x86 instructions are limited to 15 bytes. */
796
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
797
		return X86EMUL_UNHANDLEABLE;
798
	while (size--) {
799
		rc = do_insn_fetch_byte(ctxt, dest++);
800
		if (rc != X86EMUL_CONTINUE)
801 802
			return rc;
	}
803
	return X86EMUL_CONTINUE;
804 805
}

806
/* Fetch next part of the instruction being emulated. */
807
#define insn_fetch(_type, _ctxt)					\
808
({	unsigned long _x;						\
809
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
810 811 812 813 814
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

815 816
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
817 818 819 820
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

821 822 823 824 825
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
826
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
827
			     int highbyte_regs)
A
Avi Kivity 已提交
828 829 830 831
{
	void *p;

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
832 833 834
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
835 836 837 838
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
839
			   struct segmented_address addr,
A
Avi Kivity 已提交
840 841 842 843 844 845 846
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
847
	rc = segmented_read_std(ctxt, addr, size, 2);
848
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
849
		return rc;
850
	addr.ea += 2;
851
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
852 853 854
	return rc;
}

855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
908 909 910 911
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
912 913 914 915 916 917 918 919
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
920
#ifdef CONFIG_X86_64
921 922 923 924 925 926 927 928
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
929 930 931 932 933 934 935 936 937 938 939
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
940 941 942 943 944 945 946 947
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
948
#ifdef CONFIG_X86_64
949 950 951 952 953 954 955 956
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
957 958 959 960 961 962
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
997
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
998
				    struct operand *op)
999
{
1000 1001
	unsigned reg = ctxt->modrm_reg;
	int highbyte_regs = ctxt->rex_prefix == 0;
1002

1003 1004
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1005

1006
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1007 1008 1009 1010 1011 1012
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1013 1014 1015 1016 1017 1018 1019
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1020

1021
	op->type = OP_REG;
1022
	if (ctxt->d & ByteOp) {
1023
		op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
1024 1025
		op->bytes = 1;
	} else {
1026
		op->addr.reg = decode_register(ctxt, reg, 0);
1027
		op->bytes = ctxt->op_bytes;
1028
	}
1029
	fetch_register_operand(op);
1030 1031 1032
	op->orig_val = op->val;
}

1033 1034 1035 1036 1037 1038
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1039
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1040
			struct operand *op)
1041 1042
{
	u8 sib;
1043
	int index_reg = 0, base_reg = 0, scale;
1044
	int rc = X86EMUL_CONTINUE;
1045
	ulong modrm_ea = 0;
1046

1047 1048 1049 1050
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1051 1052
	}

1053 1054 1055 1056
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1057

1058
	if (ctxt->modrm_mod == 3) {
1059
		op->type = OP_REG;
1060
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1061
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
1062
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1063 1064
			op->type = OP_XMM;
			op->bytes = 16;
1065 1066
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1067 1068
			return rc;
		}
A
Avi Kivity 已提交
1069 1070 1071 1072 1073 1074
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
1075
		fetch_register_operand(op);
1076 1077 1078
		return rc;
	}

1079 1080
	op->type = OP_MEM;

1081
	if (ctxt->ad_bytes == 2) {
1082 1083 1084 1085
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1086 1087

		/* 16-bit ModR/M decode. */
1088
		switch (ctxt->modrm_mod) {
1089
		case 0:
1090
			if (ctxt->modrm_rm == 6)
1091
				modrm_ea += insn_fetch(u16, ctxt);
1092 1093
			break;
		case 1:
1094
			modrm_ea += insn_fetch(s8, ctxt);
1095 1096
			break;
		case 2:
1097
			modrm_ea += insn_fetch(u16, ctxt);
1098 1099
			break;
		}
1100
		switch (ctxt->modrm_rm) {
1101
		case 0:
1102
			modrm_ea += bx + si;
1103 1104
			break;
		case 1:
1105
			modrm_ea += bx + di;
1106 1107
			break;
		case 2:
1108
			modrm_ea += bp + si;
1109 1110
			break;
		case 3:
1111
			modrm_ea += bp + di;
1112 1113
			break;
		case 4:
1114
			modrm_ea += si;
1115 1116
			break;
		case 5:
1117
			modrm_ea += di;
1118 1119
			break;
		case 6:
1120
			if (ctxt->modrm_mod != 0)
1121
				modrm_ea += bp;
1122 1123
			break;
		case 7:
1124
			modrm_ea += bx;
1125 1126
			break;
		}
1127 1128 1129
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1130
		modrm_ea = (u16)modrm_ea;
1131 1132
	} else {
		/* 32/64-bit ModR/M decode. */
1133
		if ((ctxt->modrm_rm & 7) == 4) {
1134
			sib = insn_fetch(u8, ctxt);
1135 1136 1137 1138
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1139
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1140
				modrm_ea += insn_fetch(s32, ctxt);
1141
			else {
1142
				modrm_ea += reg_read(ctxt, base_reg);
1143 1144
				adjust_modrm_seg(ctxt, base_reg);
			}
1145
			if (index_reg != 4)
1146
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1147
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1148
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1149
				ctxt->rip_relative = 1;
1150 1151
		} else {
			base_reg = ctxt->modrm_rm;
1152
			modrm_ea += reg_read(ctxt, base_reg);
1153 1154
			adjust_modrm_seg(ctxt, base_reg);
		}
1155
		switch (ctxt->modrm_mod) {
1156
		case 0:
1157
			if (ctxt->modrm_rm == 5)
1158
				modrm_ea += insn_fetch(s32, ctxt);
1159 1160
			break;
		case 1:
1161
			modrm_ea += insn_fetch(s8, ctxt);
1162 1163
			break;
		case 2:
1164
			modrm_ea += insn_fetch(s32, ctxt);
1165 1166 1167
			break;
		}
	}
1168
	op->addr.mem.ea = modrm_ea;
1169 1170 1171 1172 1173
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1174
		      struct operand *op)
1175
{
1176
	int rc = X86EMUL_CONTINUE;
1177

1178
	op->type = OP_MEM;
1179
	switch (ctxt->ad_bytes) {
1180
	case 2:
1181
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1182 1183
		break;
	case 4:
1184
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1185 1186
		break;
	case 8:
1187
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1188 1189 1190 1191 1192 1193
		break;
	}
done:
	return rc;
}

1194
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1195
{
1196
	long sv = 0, mask;
1197

1198 1199
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1200

1201 1202 1203 1204
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1205

1206
		ctxt->dst.addr.mem.ea += (sv >> 3);
1207
	}
1208 1209

	/* only subword offset */
1210
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1211 1212
}

1213 1214
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1215
{
1216
	int rc;
1217
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1218

1219 1220
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1221

1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1234 1235
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1236

1237 1238 1239 1240 1241
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1242 1243 1244
	int rc;
	ulong linear;

1245
	rc = linearize(ctxt, addr, size, false, &linear);
1246 1247
	if (rc != X86EMUL_CONTINUE)
		return rc;
1248
	return read_emulated(ctxt, linear, data, size);
1249 1250 1251 1252 1253 1254 1255
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1256 1257 1258
	int rc;
	ulong linear;

1259
	rc = linearize(ctxt, addr, size, true, &linear);
1260 1261
	if (rc != X86EMUL_CONTINUE)
		return rc;
1262 1263
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1264 1265 1266 1267 1268 1269 1270
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1271 1272 1273
	int rc;
	ulong linear;

1274
	rc = linearize(ctxt, addr, size, true, &linear);
1275 1276
	if (rc != X86EMUL_CONTINUE)
		return rc;
1277 1278
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1279 1280
}

1281 1282 1283 1284
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1285
	struct read_cache *rc = &ctxt->io_read;
1286

1287 1288
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1289
		unsigned int count = ctxt->rep_prefix ?
1290
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1291
		in_page = (ctxt->eflags & EFLG_DF) ?
1292 1293
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1294 1295 1296 1297 1298
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1299
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1300 1301
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1302 1303
	}

1304 1305 1306 1307
	memcpy(dest, rc->data + rc->pos, size);
	rc->pos += size;
	return 1;
}
A
Avi Kivity 已提交
1308

1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1325 1326 1327
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1328
	const struct x86_emulate_ops *ops = ctxt->ops;
1329

1330 1331
	if (selector & 1 << 2) {
		struct desc_struct desc;
1332 1333
		u16 sel;

1334
		memset (dt, 0, sizeof *dt);
1335
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1336
			return;
1337

1338 1339 1340
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1341
		ops->get_gdt(ctxt, dt);
1342
}
1343

1344 1345
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1346 1347
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1348 1349 1350 1351
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1352

1353
	get_descriptor_table_ptr(ctxt, selector, &dt);
1354

1355 1356
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1357

1358
	*desc_addr_p = addr = dt.address + index * 8;
1359 1360
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1361
}
1362

1363 1364 1365 1366 1367 1368 1369
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1370

1371
	get_descriptor_table_ptr(ctxt, selector, &dt);
1372

1373 1374
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1375

1376
	addr = dt.address + index * 8;
1377 1378
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1379
}
1380

1381
/* Does not support long mode */
1382 1383 1384
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
1385
	struct desc_struct seg_desc, old_desc;
1386 1387 1388 1389
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1390
	ulong desc_addr;
1391
	int ret;
1392
	u16 dummy;
1393

1394
	memset(&seg_desc, 0, sizeof seg_desc);
1395

1396 1397 1398
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
1399
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1400 1401 1402 1403
		set_desc_base(&seg_desc, selector << 4);
		goto load;
	}

1404 1405 1406 1407 1408 1409 1410 1411
	rpl = selector & 3;
	cpl = ctxt->ops->cpl(ctxt);

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1422
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1423 1424 1425 1426 1427 1428
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

G
Guo Chao 已提交
1429
	/* can't load system descriptor into segment selector */
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1448
		break;
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1464
		break;
1465 1466 1467
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1468 1469 1470 1471 1472 1473
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1474 1475 1476 1477 1478 1479
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1480
		/*
1481 1482 1483
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1484
		 */
1485 1486 1487 1488
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1489
		break;
1490 1491 1492 1493 1494
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1495
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1496 1497 1498 1499
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1500
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1501 1502 1503 1504 1505 1506
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1526
static int writeback(struct x86_emulate_ctxt *ctxt)
1527 1528 1529
{
	int rc;

1530
	switch (ctxt->dst.type) {
1531
	case OP_REG:
1532
		write_register_operand(&ctxt->dst);
A
Avi Kivity 已提交
1533
		break;
1534
	case OP_MEM:
1535
		if (ctxt->lock_prefix)
1536
			rc = segmented_cmpxchg(ctxt,
1537 1538 1539 1540
					       ctxt->dst.addr.mem,
					       &ctxt->dst.orig_val,
					       &ctxt->dst.val,
					       ctxt->dst.bytes);
1541
		else
1542
			rc = segmented_write(ctxt,
1543 1544 1545
					     ctxt->dst.addr.mem,
					     &ctxt->dst.val,
					     ctxt->dst.bytes);
1546 1547
		if (rc != X86EMUL_CONTINUE)
			return rc;
1548
		break;
A
Avi Kivity 已提交
1549
	case OP_XMM:
1550
		write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
A
Avi Kivity 已提交
1551
		break;
A
Avi Kivity 已提交
1552 1553 1554
	case OP_MM:
		write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
		break;
1555 1556
	case OP_NONE:
		/* no writeback */
1557
		break;
1558
	default:
1559
		break;
A
Avi Kivity 已提交
1560
	}
1561 1562
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1563

1564
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1565
{
1566
	struct segmented_address addr;
1567

1568
	rsp_increment(ctxt, -bytes);
1569
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1570 1571
	addr.seg = VCPU_SREG_SS;

1572 1573 1574 1575 1576
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1577
	/* Disable writeback. */
1578
	ctxt->dst.type = OP_NONE;
1579
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1580
}
1581

1582 1583 1584 1585
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1586
	struct segmented_address addr;
1587

1588
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1589
	addr.seg = VCPU_SREG_SS;
1590
	rc = segmented_read(ctxt, addr, dest, len);
1591 1592 1593
	if (rc != X86EMUL_CONTINUE)
		return rc;

1594
	rsp_increment(ctxt, len);
1595
	return rc;
1596 1597
}

1598 1599
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1600
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1601 1602
}

1603
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1604
			void *dest, int len)
1605 1606
{
	int rc;
1607 1608
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1609
	int cpl = ctxt->ops->cpl(ctxt);
1610

1611
	rc = emulate_pop(ctxt, &val, len);
1612 1613
	if (rc != X86EMUL_CONTINUE)
		return rc;
1614

1615 1616
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1617

1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1628 1629
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1630 1631 1632 1633 1634
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1635
	}
1636 1637 1638 1639 1640

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1641 1642
}

1643 1644
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1645 1646 1647 1648
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1649 1650
}

A
Avi Kivity 已提交
1651 1652 1653 1654 1655
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1656
	ulong rbp;
A
Avi Kivity 已提交
1657 1658 1659 1660

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1661 1662
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1663 1664
	if (rc != X86EMUL_CONTINUE)
		return rc;
1665
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1666
		      stack_mask(ctxt));
1667 1668
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1669 1670 1671 1672
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1673 1674
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1675
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1676
		      stack_mask(ctxt));
1677
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1678 1679
}

1680
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1681
{
1682 1683
	int seg = ctxt->src2.val;

1684
	ctxt->src.val = get_segment_selector(ctxt, seg);
1685

1686
	return em_push(ctxt);
1687 1688
}

1689
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1690
{
1691
	int seg = ctxt->src2.val;
1692 1693
	unsigned long selector;
	int rc;
1694

1695
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1696 1697 1698
	if (rc != X86EMUL_CONTINUE)
		return rc;

1699
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1700
	return rc;
1701 1702
}

1703
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1704
{
1705
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1706 1707
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1708

1709 1710
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1711
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1712

1713
		rc = em_push(ctxt);
1714 1715
		if (rc != X86EMUL_CONTINUE)
			return rc;
1716

1717
		++reg;
1718 1719
	}

1720
	return rc;
1721 1722
}

1723 1724
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1725
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1726 1727 1728
	return em_push(ctxt);
}

1729
static int em_popa(struct x86_emulate_ctxt *ctxt)
1730
{
1731 1732
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1733

1734 1735
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1736
			rsp_increment(ctxt, ctxt->op_bytes);
1737 1738
			--reg;
		}
1739

1740
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1741 1742 1743
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1744
	}
1745
	return rc;
1746 1747
}

1748
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1749
{
1750
	const struct x86_emulate_ops *ops = ctxt->ops;
1751
	int rc;
1752 1753 1754 1755 1756 1757
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1758
	ctxt->src.val = ctxt->eflags;
1759
	rc = em_push(ctxt);
1760 1761
	if (rc != X86EMUL_CONTINUE)
		return rc;
1762 1763 1764

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1765
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1766
	rc = em_push(ctxt);
1767 1768
	if (rc != X86EMUL_CONTINUE)
		return rc;
1769

1770
	ctxt->src.val = ctxt->_eip;
1771
	rc = em_push(ctxt);
1772 1773 1774
	if (rc != X86EMUL_CONTINUE)
		return rc;

1775
	ops->get_idt(ctxt, &dt);
1776 1777 1778 1779

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1780
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1781 1782 1783
	if (rc != X86EMUL_CONTINUE)
		return rc;

1784
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1785 1786 1787
	if (rc != X86EMUL_CONTINUE)
		return rc;

1788
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1789 1790 1791
	if (rc != X86EMUL_CONTINUE)
		return rc;

1792
	ctxt->_eip = eip;
1793 1794 1795 1796

	return rc;
}

1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1808
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1809 1810 1811
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1812
		return __emulate_int_real(ctxt, irq);
1813 1814 1815 1816 1817 1818 1819 1820 1821 1822
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1823
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1824
{
1825 1826 1827 1828 1829 1830 1831 1832
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1833

1834
	/* TODO: Add stack limit check */
1835

1836
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1837

1838 1839
	if (rc != X86EMUL_CONTINUE)
		return rc;
1840

1841 1842
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1843

1844
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1845

1846 1847
	if (rc != X86EMUL_CONTINUE)
		return rc;
1848

1849
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1850

1851 1852
	if (rc != X86EMUL_CONTINUE)
		return rc;
1853

1854
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1855

1856 1857
	if (rc != X86EMUL_CONTINUE)
		return rc;
1858

1859
	ctxt->_eip = temp_eip;
1860 1861


1862
	if (ctxt->op_bytes == 4)
1863
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1864
	else if (ctxt->op_bytes == 2) {
1865 1866
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1867
	}
1868 1869 1870 1871 1872

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1873 1874
}

1875
static int em_iret(struct x86_emulate_ctxt *ctxt)
1876
{
1877 1878
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1879
		return emulate_iret_real(ctxt);
1880 1881 1882 1883
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1884
	default:
1885 1886
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1887 1888 1889
	}
}

1890 1891 1892 1893 1894
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

1895
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1896

1897
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
1898 1899 1900
	if (rc != X86EMUL_CONTINUE)
		return rc;

1901 1902
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
1903 1904 1905
	return X86EMUL_CONTINUE;
}

1906
static int em_grp2(struct x86_emulate_ctxt *ctxt)
1907
{
1908
	switch (ctxt->modrm_reg) {
1909
	case 0:	/* rol */
1910
		emulate_2op_SrcB(ctxt, "rol");
1911 1912
		break;
	case 1:	/* ror */
1913
		emulate_2op_SrcB(ctxt, "ror");
1914 1915
		break;
	case 2:	/* rcl */
1916
		emulate_2op_SrcB(ctxt, "rcl");
1917 1918
		break;
	case 3:	/* rcr */
1919
		emulate_2op_SrcB(ctxt, "rcr");
1920 1921 1922
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
1923
		emulate_2op_SrcB(ctxt, "sal");
1924 1925
		break;
	case 5:	/* shr */
1926
		emulate_2op_SrcB(ctxt, "shr");
1927 1928
		break;
	case 7:	/* sar */
1929
		emulate_2op_SrcB(ctxt, "sar");
1930 1931
		break;
	}
1932
	return X86EMUL_CONTINUE;
1933 1934
}

1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963
static int em_not(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = ~ctxt->dst.val;
	return X86EMUL_CONTINUE;
}

static int em_neg(struct x86_emulate_ctxt *ctxt)
{
	emulate_1op(ctxt, "neg");
	return X86EMUL_CONTINUE;
}

static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "mul", ex);
	return X86EMUL_CONTINUE;
}

static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "imul", ex);
	return X86EMUL_CONTINUE;
}

static int em_div_ex(struct x86_emulate_ctxt *ctxt)
1964
{
1965
	u8 de = 0;
1966

1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977
	emulate_1op_rax_rdx(ctxt, "div", de);
	if (de)
		return emulate_de(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 de = 0;

	emulate_1op_rax_rdx(ctxt, "idiv", de);
1978 1979
	if (de)
		return emulate_de(ctxt);
1980
	return X86EMUL_CONTINUE;
1981 1982
}

1983
static int em_grp45(struct x86_emulate_ctxt *ctxt)
1984
{
1985
	int rc = X86EMUL_CONTINUE;
1986

1987
	switch (ctxt->modrm_reg) {
1988
	case 0:	/* inc */
1989
		emulate_1op(ctxt, "inc");
1990 1991
		break;
	case 1:	/* dec */
1992
		emulate_1op(ctxt, "dec");
1993
		break;
1994 1995
	case 2: /* call near abs */ {
		long int old_eip;
1996 1997 1998
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
1999
		rc = em_push(ctxt);
2000 2001
		break;
	}
2002
	case 4: /* jmp abs */
2003
		ctxt->_eip = ctxt->src.val;
2004
		break;
2005 2006 2007
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
2008
	case 6:	/* push */
2009
		rc = em_push(ctxt);
2010 2011
		break;
	}
2012
	return rc;
2013 2014
}

2015
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2016
{
2017
	u64 old = ctxt->dst.orig_val64;
2018

2019 2020 2021 2022
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2023
		ctxt->eflags &= ~EFLG_ZF;
2024
	} else {
2025 2026
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2027

2028
		ctxt->eflags |= EFLG_ZF;
2029
	}
2030
	return X86EMUL_CONTINUE;
2031 2032
}

2033 2034
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2035 2036 2037
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2038 2039 2040
	return em_pop(ctxt);
}

2041
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2042 2043 2044 2045
{
	int rc;
	unsigned long cs;

2046
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2047
	if (rc != X86EMUL_CONTINUE)
2048
		return rc;
2049 2050 2051
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2052
	if (rc != X86EMUL_CONTINUE)
2053
		return rc;
2054
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2055 2056 2057
	return rc;
}

2058 2059 2060 2061
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
2062
	ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
2063 2064 2065 2066 2067 2068 2069 2070
	emulate_2op_SrcV(ctxt, "cmp");

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2071
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2072 2073 2074 2075
	}
	return X86EMUL_CONTINUE;
}

2076
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2077
{
2078
	int seg = ctxt->src2.val;
2079 2080 2081
	unsigned short sel;
	int rc;

2082
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2083

2084
	rc = load_segment_descriptor(ctxt, sel, seg);
2085 2086 2087
	if (rc != X86EMUL_CONTINUE)
		return rc;

2088
	ctxt->dst.val = ctxt->src.val;
2089 2090 2091
	return rc;
}

2092
static void
2093
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2094
			struct desc_struct *cs, struct desc_struct *ss)
2095 2096
{
	cs->l = 0;		/* will be adjusted later */
2097
	set_desc_base(cs, 0);	/* flat segment */
2098
	cs->g = 1;		/* 4kb granularity */
2099
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2100 2101 2102
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2103 2104
	cs->p = 1;
	cs->d = 1;
2105
	cs->avl = 0;
2106

2107 2108
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2109 2110 2111
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2112
	ss->d = 1;		/* 32bit stack segment */
2113
	ss->dpl = 0;
2114
	ss->p = 1;
2115 2116
	ss->l = 0;
	ss->avl = 0;
2117 2118
}

2119 2120 2121 2122 2123
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2124 2125
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2126 2127 2128 2129
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2130 2131
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2132
	const struct x86_emulate_ops *ops = ctxt->ops;
2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2169 2170 2171 2172 2173

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2174
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2175
{
2176
	const struct x86_emulate_ops *ops = ctxt->ops;
2177
	struct desc_struct cs, ss;
2178
	u64 msr_data;
2179
	u16 cs_sel, ss_sel;
2180
	u64 efer = 0;
2181 2182

	/* syscall is not available in real mode */
2183
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2184 2185
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2186

2187 2188 2189
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2190
	ops->get_msr(ctxt, MSR_EFER, &efer);
2191
	setup_syscalls_segments(ctxt, &cs, &ss);
2192

2193 2194 2195
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2196
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2197
	msr_data >>= 32;
2198 2199
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2200

2201
	if (efer & EFER_LMA) {
2202
		cs.d = 0;
2203 2204
		cs.l = 1;
	}
2205 2206
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2207

2208
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2209
	if (efer & EFER_LMA) {
2210
#ifdef CONFIG_X86_64
2211
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
2212

2213
		ops->get_msr(ctxt,
2214 2215
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2216
		ctxt->_eip = msr_data;
2217

2218
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2219 2220 2221 2222
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2223
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2224
		ctxt->_eip = (u32)msr_data;
2225 2226 2227 2228

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2229
	return X86EMUL_CONTINUE;
2230 2231
}

2232
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2233
{
2234
	const struct x86_emulate_ops *ops = ctxt->ops;
2235
	struct desc_struct cs, ss;
2236
	u64 msr_data;
2237
	u16 cs_sel, ss_sel;
2238
	u64 efer = 0;
2239

2240
	ops->get_msr(ctxt, MSR_EFER, &efer);
2241
	/* inject #GP if in real mode */
2242 2243
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2244

2245 2246 2247 2248 2249 2250 2251 2252
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2253 2254 2255
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2256 2257
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2258

2259
	setup_syscalls_segments(ctxt, &cs, &ss);
2260

2261
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2262 2263
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2264 2265
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2266 2267
		break;
	case X86EMUL_MODE_PROT64:
2268 2269
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2270
		break;
2271 2272
	default:
		break;
2273 2274 2275
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2276 2277 2278 2279
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2280
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2281
		cs.d = 0;
2282 2283 2284
		cs.l = 1;
	}

2285 2286
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2287

2288
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2289
	ctxt->_eip = msr_data;
2290

2291
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2292
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2293

2294
	return X86EMUL_CONTINUE;
2295 2296
}

2297
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2298
{
2299
	const struct x86_emulate_ops *ops = ctxt->ops;
2300
	struct desc_struct cs, ss;
2301 2302
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2303
	u16 cs_sel = 0, ss_sel = 0;
2304

2305 2306
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2307 2308
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2309

2310
	setup_syscalls_segments(ctxt, &cs, &ss);
2311

2312
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2313 2314 2315 2316 2317 2318
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2319
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2320 2321
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2322
		cs_sel = (u16)(msr_data + 16);
2323 2324
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2325
		ss_sel = (u16)(msr_data + 24);
2326 2327
		break;
	case X86EMUL_MODE_PROT64:
2328
		cs_sel = (u16)(msr_data + 32);
2329 2330
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2331 2332
		ss_sel = cs_sel + 8;
		cs.d = 0;
2333 2334 2335
		cs.l = 1;
		break;
	}
2336 2337
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2338

2339 2340
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2341

2342 2343
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2344

2345
	return X86EMUL_CONTINUE;
2346 2347
}

2348
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2349 2350 2351 2352 2353 2354 2355
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2356
	return ctxt->ops->cpl(ctxt) > iopl;
2357 2358 2359 2360 2361
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2362
	const struct x86_emulate_ops *ops = ctxt->ops;
2363
	struct desc_struct tr_seg;
2364
	u32 base3;
2365
	int r;
2366
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2367
	unsigned mask = (1 << len) - 1;
2368
	unsigned long base;
2369

2370
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2371
	if (!tr_seg.p)
2372
		return false;
2373
	if (desc_limit_scaled(&tr_seg) < 103)
2374
		return false;
2375 2376 2377 2378
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2379
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2380 2381
	if (r != X86EMUL_CONTINUE)
		return false;
2382
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2383
		return false;
2384
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2395 2396 2397
	if (ctxt->perm_ok)
		return true;

2398 2399
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2400
			return false;
2401 2402 2403

	ctxt->perm_ok = true;

2404 2405 2406
	return true;
}

2407 2408 2409
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2410
	tss->ip = ctxt->_eip;
2411
	tss->flag = ctxt->eflags;
2412 2413 2414 2415 2416 2417 2418 2419
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2420

2421 2422 2423 2424 2425
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2426 2427 2428 2429 2430 2431 2432
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;

2433
	ctxt->_eip = tss->ip;
2434
	ctxt->eflags = tss->flag | 2;
2435 2436 2437 2438 2439 2440 2441 2442
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2443 2444 2445 2446 2447

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2448 2449 2450 2451 2452
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2453 2454

	/*
G
Guo Chao 已提交
2455
	 * Now load segment descriptors. If fault happens at this stage
2456 2457
	 * it is handled in a context of new task
	 */
2458
	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2459 2460
	if (ret != X86EMUL_CONTINUE)
		return ret;
2461
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2462 2463
	if (ret != X86EMUL_CONTINUE)
		return ret;
2464
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2465 2466
	if (ret != X86EMUL_CONTINUE)
		return ret;
2467
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2468 2469
	if (ret != X86EMUL_CONTINUE)
		return ret;
2470
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2481
	const struct x86_emulate_ops *ops = ctxt->ops;
2482 2483
	struct tss_segment_16 tss_seg;
	int ret;
2484
	u32 new_tss_base = get_desc_base(new_desc);
2485

2486
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2487
			    &ctxt->exception);
2488
	if (ret != X86EMUL_CONTINUE)
2489 2490 2491
		/* FIXME: need to provide precise fault address */
		return ret;

2492
	save_state_to_tss16(ctxt, &tss_seg);
2493

2494
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2495
			     &ctxt->exception);
2496
	if (ret != X86EMUL_CONTINUE)
2497 2498 2499
		/* FIXME: need to provide precise fault address */
		return ret;

2500
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2501
			    &ctxt->exception);
2502
	if (ret != X86EMUL_CONTINUE)
2503 2504 2505 2506 2507 2508
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2509
		ret = ops->write_std(ctxt, new_tss_base,
2510 2511
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2512
				     &ctxt->exception);
2513
		if (ret != X86EMUL_CONTINUE)
2514 2515 2516 2517
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2518
	return load_state_from_tss16(ctxt, &tss_seg);
2519 2520 2521 2522 2523
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2524
	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2525
	tss->eip = ctxt->_eip;
2526
	tss->eflags = ctxt->eflags;
2527 2528 2529 2530 2531 2532 2533 2534
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2535

2536 2537 2538 2539 2540 2541 2542
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2543 2544 2545 2546 2547 2548 2549
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;

2550
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2551
		return emulate_gp(ctxt, 0);
2552
	ctxt->_eip = tss->eip;
2553
	ctxt->eflags = tss->eflags | 2;
2554 2555

	/* General purpose registers */
2556 2557 2558 2559 2560 2561 2562 2563
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2564 2565 2566 2567 2568

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2569 2570 2571 2572 2573 2574 2575
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2576

2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 *
	 * Need to get rflags to the vcpu struct immediately because it
	 * influences the CPL which is checked at least when loading the segment
	 * descriptors and when pushing an error code to the new kernel stack.
	 *
	 * TODO Introduce a separate ctxt->ops->set_cpl callback
	 */
	if (ctxt->eflags & X86_EFLAGS_VM)
		ctxt->mode = X86EMUL_MODE_VM86;
	else
		ctxt->mode = X86EMUL_MODE_PROT32;

	ctxt->ops->set_rflags(ctxt, ctxt->eflags);

2595 2596 2597 2598
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2599
	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2600 2601
	if (ret != X86EMUL_CONTINUE)
		return ret;
2602
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2603 2604
	if (ret != X86EMUL_CONTINUE)
		return ret;
2605
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2606 2607
	if (ret != X86EMUL_CONTINUE)
		return ret;
2608
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2609 2610
	if (ret != X86EMUL_CONTINUE)
		return ret;
2611
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2612 2613
	if (ret != X86EMUL_CONTINUE)
		return ret;
2614
	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2615 2616
	if (ret != X86EMUL_CONTINUE)
		return ret;
2617
	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2628
	const struct x86_emulate_ops *ops = ctxt->ops;
2629 2630
	struct tss_segment_32 tss_seg;
	int ret;
2631
	u32 new_tss_base = get_desc_base(new_desc);
2632

2633
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2634
			    &ctxt->exception);
2635
	if (ret != X86EMUL_CONTINUE)
2636 2637 2638
		/* FIXME: need to provide precise fault address */
		return ret;

2639
	save_state_to_tss32(ctxt, &tss_seg);
2640

2641
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2642
			     &ctxt->exception);
2643
	if (ret != X86EMUL_CONTINUE)
2644 2645 2646
		/* FIXME: need to provide precise fault address */
		return ret;

2647
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2648
			    &ctxt->exception);
2649
	if (ret != X86EMUL_CONTINUE)
2650 2651 2652 2653 2654 2655
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2656
		ret = ops->write_std(ctxt, new_tss_base,
2657 2658
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2659
				     &ctxt->exception);
2660
		if (ret != X86EMUL_CONTINUE)
2661 2662 2663 2664
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2665
	return load_state_from_tss32(ctxt, &tss_seg);
2666 2667 2668
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2669
				   u16 tss_selector, int idt_index, int reason,
2670
				   bool has_error_code, u32 error_code)
2671
{
2672
	const struct x86_emulate_ops *ops = ctxt->ops;
2673 2674
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2675
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2676
	ulong old_tss_base =
2677
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2678
	u32 desc_limit;
2679
	ulong desc_addr;
2680 2681 2682

	/* FIXME: old_tss_base == ~0 ? */

2683
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2684 2685
	if (ret != X86EMUL_CONTINUE)
		return ret;
2686
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2687 2688 2689 2690 2691
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2692 2693 2694 2695 2696
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2697
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2718 2719
	}

2720

2721 2722 2723 2724
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2725
		emulate_ts(ctxt, tss_selector & 0xfffc);
2726 2727 2728 2729 2730
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2731
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2732 2733 2734 2735 2736 2737
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2738
	   note that old_tss_sel is not used after this point */
2739 2740 2741 2742
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2743
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2744 2745
				     old_tss_base, &next_tss_desc);
	else
2746
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2747
				     old_tss_base, &next_tss_desc);
2748 2749
	if (ret != X86EMUL_CONTINUE)
		return ret;
2750 2751 2752 2753 2754 2755

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2756
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2757 2758
	}

2759
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2760
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2761

2762
	if (has_error_code) {
2763 2764 2765
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2766
		ret = em_push(ctxt);
2767 2768
	}

2769 2770 2771 2772
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2773
			 u16 tss_selector, int idt_index, int reason,
2774
			 bool has_error_code, u32 error_code)
2775 2776 2777
{
	int rc;

2778
	invalidate_registers(ctxt);
2779 2780
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2781

2782
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2783
				     has_error_code, error_code);
2784

2785
	if (rc == X86EMUL_CONTINUE) {
2786
		ctxt->eip = ctxt->_eip;
2787 2788
		writeback_registers(ctxt);
	}
2789

2790
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2791 2792
}

2793
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
2794
			    int reg, struct operand *op)
2795 2796 2797
{
	int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;

2798 2799
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2800
	op->addr.mem.seg = seg;
2801 2802
}

2803 2804 2805 2806 2807 2808
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2809
	al = ctxt->dst.val;
2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2827
	ctxt->dst.val = al;
2828
	/* Set PF, ZF, SF */
2829 2830 2831
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2832
	emulate_2op_SrcV(ctxt, "or");
2833 2834 2835 2836 2837 2838 2839 2840
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2841 2842 2843 2844 2845 2846 2847 2848 2849
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

2850 2851 2852 2853 2854 2855
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

2856
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2857
	old_eip = ctxt->_eip;
2858

2859
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2860
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
2861 2862
		return X86EMUL_CONTINUE;

2863 2864
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2865

2866
	ctxt->src.val = old_cs;
2867
	rc = em_push(ctxt);
2868 2869 2870
	if (rc != X86EMUL_CONTINUE)
		return rc;

2871
	ctxt->src.val = old_eip;
2872
	return em_push(ctxt);
2873 2874
}

2875 2876 2877 2878
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

2879 2880 2881 2882
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
2883 2884
	if (rc != X86EMUL_CONTINUE)
		return rc;
2885
	rsp_increment(ctxt, ctxt->src.val);
2886 2887 2888
	return X86EMUL_CONTINUE;
}

2889 2890
static int em_add(struct x86_emulate_ctxt *ctxt)
{
2891
	emulate_2op_SrcV(ctxt, "add");
2892 2893 2894 2895 2896
	return X86EMUL_CONTINUE;
}

static int em_or(struct x86_emulate_ctxt *ctxt)
{
2897
	emulate_2op_SrcV(ctxt, "or");
2898 2899 2900 2901 2902
	return X86EMUL_CONTINUE;
}

static int em_adc(struct x86_emulate_ctxt *ctxt)
{
2903
	emulate_2op_SrcV(ctxt, "adc");
2904 2905 2906 2907 2908
	return X86EMUL_CONTINUE;
}

static int em_sbb(struct x86_emulate_ctxt *ctxt)
{
2909
	emulate_2op_SrcV(ctxt, "sbb");
2910 2911 2912 2913 2914
	return X86EMUL_CONTINUE;
}

static int em_and(struct x86_emulate_ctxt *ctxt)
{
2915
	emulate_2op_SrcV(ctxt, "and");
2916 2917 2918 2919 2920
	return X86EMUL_CONTINUE;
}

static int em_sub(struct x86_emulate_ctxt *ctxt)
{
2921
	emulate_2op_SrcV(ctxt, "sub");
2922 2923 2924 2925 2926
	return X86EMUL_CONTINUE;
}

static int em_xor(struct x86_emulate_ctxt *ctxt)
{
2927
	emulate_2op_SrcV(ctxt, "xor");
2928 2929 2930 2931 2932
	return X86EMUL_CONTINUE;
}

static int em_cmp(struct x86_emulate_ctxt *ctxt)
{
2933
	emulate_2op_SrcV(ctxt, "cmp");
2934
	/* Disable writeback. */
2935
	ctxt->dst.type = OP_NONE;
2936 2937 2938
	return X86EMUL_CONTINUE;
}

2939 2940
static int em_test(struct x86_emulate_ctxt *ctxt)
{
2941
	emulate_2op_SrcV(ctxt, "test");
2942 2943
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
2944 2945 2946
	return X86EMUL_CONTINUE;
}

2947 2948 2949
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
2950 2951
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
2952 2953

	/* Write back the memory destination with implicit LOCK prefix. */
2954 2955
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
2956 2957 2958
	return X86EMUL_CONTINUE;
}

2959
static int em_imul(struct x86_emulate_ctxt *ctxt)
2960
{
2961
	emulate_2op_SrcV_nobyte(ctxt, "imul");
2962 2963 2964
	return X86EMUL_CONTINUE;
}

2965 2966
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
2967
	ctxt->dst.val = ctxt->src2.val;
2968 2969 2970
	return em_imul(ctxt);
}

2971 2972
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
2973 2974
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
2975
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
2976
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
2977 2978 2979 2980

	return X86EMUL_CONTINUE;
}

2981 2982 2983 2984
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

2985
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
2986 2987
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
2988 2989 2990
	return X86EMUL_CONTINUE;
}

2991 2992 2993 2994
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

2995
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
2996
		return emulate_gp(ctxt, 0);
2997 2998
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
2999 3000 3001
	return X86EMUL_CONTINUE;
}

3002 3003
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
3004
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
3005 3006 3007
	return X86EMUL_CONTINUE;
}

3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3036 3037 3038 3039
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3040 3041 3042
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3043 3044 3045 3046 3047 3048 3049 3050 3051
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3052
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3053 3054
		return emulate_gp(ctxt, 0);

3055 3056
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3057 3058 3059
	return X86EMUL_CONTINUE;
}

3060 3061
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3062
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3063 3064
		return emulate_ud(ctxt);

3065
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3066 3067 3068 3069 3070
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3071
	u16 sel = ctxt->src.val;
3072

3073
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3074 3075
		return emulate_ud(ctxt);

3076
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3077 3078 3079
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3080 3081
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3082 3083
}

A
Avi Kivity 已提交
3084 3085 3086 3087 3088 3089 3090 3091 3092
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3093 3094 3095 3096 3097 3098 3099 3100 3101
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3102 3103
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3104 3105 3106
	int rc;
	ulong linear;

3107
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3108
	if (rc == X86EMUL_CONTINUE)
3109
		ctxt->ops->invlpg(ctxt, linear);
3110
	/* Disable writeback. */
3111
	ctxt->dst.type = OP_NONE;
3112 3113 3114
	return X86EMUL_CONTINUE;
}

3115 3116 3117 3118 3119 3120 3121 3122 3123 3124
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3125 3126 3127 3128
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3129
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3130 3131 3132 3133 3134 3135 3136
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3137
	ctxt->_eip = ctxt->eip;
3138
	/* Disable writeback. */
3139
	ctxt->dst.type = OP_NONE;
3140 3141 3142
	return X86EMUL_CONTINUE;
}

3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3172 3173 3174 3175 3176
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3177 3178
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3179
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3180
			     &desc_ptr.size, &desc_ptr.address,
3181
			     ctxt->op_bytes);
3182 3183 3184 3185
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3186
	ctxt->dst.type = OP_NONE;
3187 3188 3189
	return X86EMUL_CONTINUE;
}

3190
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3191 3192 3193
{
	int rc;

3194 3195
	rc = ctxt->ops->fix_hypercall(ctxt);

3196
	/* Disable writeback. */
3197
	ctxt->dst.type = OP_NONE;
3198 3199 3200 3201 3202 3203 3204 3205
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3206 3207
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3208
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3209
			     &desc_ptr.size, &desc_ptr.address,
3210
			     ctxt->op_bytes);
3211 3212 3213 3214
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3215
	ctxt->dst.type = OP_NONE;
3216 3217 3218 3219 3220
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3221 3222
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3223 3224 3225 3226 3227 3228
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3229 3230
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3231 3232 3233
	return X86EMUL_CONTINUE;
}

3234 3235
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3236 3237
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3238 3239
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3240 3241 3242 3243 3244 3245

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3246
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3247
		jmp_rel(ctxt, ctxt->src.val);
3248 3249 3250 3251

	return X86EMUL_CONTINUE;
}

3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317
static int em_bt(struct x86_emulate_ctxt *ctxt)
{
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	/* only subword offset */
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;

	emulate_2op_SrcV_nobyte(ctxt, "bt");
	return X86EMUL_CONTINUE;
}

static int em_bts(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "bts");
	return X86EMUL_CONTINUE;
}

static int em_btr(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btr");
	return X86EMUL_CONTINUE;
}

static int em_btc(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btc");
	return X86EMUL_CONTINUE;
}

3318 3319
static int em_bsf(struct x86_emulate_ctxt *ctxt)
{
3320
	emulate_2op_SrcV_nobyte(ctxt, "bsf");
3321 3322 3323 3324 3325
	return X86EMUL_CONTINUE;
}

static int em_bsr(struct x86_emulate_ctxt *ctxt)
{
3326
	emulate_2op_SrcV_nobyte(ctxt, "bsr");
3327 3328 3329
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3330 3331 3332 3333
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3334 3335
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3336
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3337 3338 3339 3340
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3341 3342 3343
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3344 3345
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3346 3347
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3348 3349 3350
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3380
	if (!valid_cr(ctxt->modrm_reg))
3381 3382 3383 3384 3385 3386 3387
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3388 3389
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3390
	u64 efer = 0;
3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3408
		u64 cr4;
3409 3410 3411 3412
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3413 3414
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3415 3416 3417 3418 3419 3420 3421 3422 3423 3424

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3425 3426
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3427
			rsvd = CR3_L_MODE_RESERVED_BITS;
3428
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3429
			rsvd = CR3_PAE_RESERVED_BITS;
3430
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3431 3432 3433 3434 3435 3436 3437 3438
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3439
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3451 3452 3453 3454
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3455
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3456 3457 3458 3459 3460 3461 3462

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3463
	int dr = ctxt->modrm_reg;
3464 3465 3466 3467 3468
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3469
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3481 3482
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3483 3484 3485 3486 3487 3488 3489

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3490 3491 3492 3493
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3494
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3495 3496 3497 3498 3499 3500 3501 3502 3503

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3504
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3505 3506

	/* Valid physical address? */
3507
	if (rax & 0xffff000000000000ULL)
3508 3509 3510 3511 3512
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3513 3514
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3515
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3516

3517
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3518 3519 3520 3521 3522
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3523 3524
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3525
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3526
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3527

3528
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3529 3530 3531 3532 3533 3534
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3535 3536
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3537 3538
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3539 3540 3541 3542 3543 3544 3545
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3546 3547
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3548 3549 3550 3551 3552
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3553
#define D(_y) { .flags = (_y) }
3554
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3555 3556
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3557
#define N    D(0)
3558
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3559 3560
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3561
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3562 3563
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3564 3565 3566
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3567
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3568

3569
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3570
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3571
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3572 3573
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3574

3575 3576 3577
#define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3578

3579
static const struct opcode group7_rm1[] = {
3580 3581
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3582 3583 3584
	N, N, N, N, N, N,
};

3585
static const struct opcode group7_rm3[] = {
3586 3587 3588 3589 3590 3591 3592 3593
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
	II(SrcNone  | Prot | VendorSpecific,	em_vmmcall,	vmmcall),
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3594
};
3595

3596
static const struct opcode group7_rm7[] = {
3597
	N,
3598
	DIP(SrcNone, rdtscp, check_rdtsc),
3599 3600
	N, N, N, N, N, N,
};
3601

3602
static const struct opcode group1[] = {
3603
	I(Lock, em_add),
3604
	I(Lock | PageTable, em_or),
3605 3606
	I(Lock, em_adc),
	I(Lock, em_sbb),
3607
	I(Lock | PageTable, em_and),
3608 3609 3610
	I(Lock, em_sub),
	I(Lock, em_xor),
	I(0, em_cmp),
3611 3612
};

3613
static const struct opcode group1A[] = {
3614
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3615 3616
};

3617
static const struct opcode group3[] = {
3618 3619 3620 3621 3622 3623 3624 3625
	I(DstMem | SrcImm, em_test),
	I(DstMem | SrcImm, em_test),
	I(DstMem | SrcNone | Lock, em_not),
	I(DstMem | SrcNone | Lock, em_neg),
	I(SrcMem, em_mul_ex),
	I(SrcMem, em_imul_ex),
	I(SrcMem, em_div_ex),
	I(SrcMem, em_idiv_ex),
3626 3627
};

3628
static const struct opcode group4[] = {
3629 3630
	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
3631 3632 3633
	N, N, N, N, N, N,
};

3634
static const struct opcode group5[] = {
3635 3636 3637 3638 3639 3640 3641
	I(DstMem | SrcNone | Lock,		em_grp45),
	I(DstMem | SrcNone | Lock,		em_grp45),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
	I(SrcMem | Stack,			em_grp45), N,
3642 3643
};

3644
static const struct opcode group6[] = {
3645 3646
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3647
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3648
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3649 3650 3651
	N, N, N, N,
};

3652
static const struct group_dual group7 = { {
3653 3654
	II(Mov | DstMem | Priv,			em_sgdt, sgdt),
	II(Mov | DstMem | Priv,			em_sidt, sidt),
3655 3656 3657 3658 3659
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3660
}, {
3661
	I(SrcNone | Priv | VendorSpecific,	em_vmcall),
3662
	EXT(0, group7_rm1),
3663
	N, EXT(0, group7_rm3),
3664 3665 3666
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3667 3668
} };

3669
static const struct opcode group8[] = {
3670
	N, N, N, N,
3671 3672 3673 3674
	I(DstMem | SrcImmByte,				em_bt),
	I(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	I(DstMem | SrcImmByte | Lock,			em_btr),
	I(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3675 3676
};

3677
static const struct group_dual group9 = { {
3678
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3679 3680 3681 3682
}, {
	N, N, N, N, N, N, N, N,
} };

3683
static const struct opcode group11[] = {
3684
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3685
	X7(D(Undefined)),
3686 3687
};

3688
static const struct gprefix pfx_0f_6f_0f_7f = {
3689
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3690 3691
};

3692
static const struct gprefix pfx_vmovntpx = {
3693 3694 3695
	I(0, em_mov), N, N, N,
};

3696
static const struct opcode opcode_table[256] = {
3697
	/* 0x00 - 0x07 */
3698
	I6ALU(Lock, em_add),
3699 3700
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3701
	/* 0x08 - 0x0F */
3702
	I6ALU(Lock | PageTable, em_or),
3703 3704
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3705
	/* 0x10 - 0x17 */
3706
	I6ALU(Lock, em_adc),
3707 3708
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3709
	/* 0x18 - 0x1F */
3710
	I6ALU(Lock, em_sbb),
3711 3712
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3713
	/* 0x20 - 0x27 */
3714
	I6ALU(Lock | PageTable, em_and), N, N,
3715
	/* 0x28 - 0x2F */
3716
	I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3717
	/* 0x30 - 0x37 */
3718
	I6ALU(Lock, em_xor), N, N,
3719
	/* 0x38 - 0x3F */
3720
	I6ALU(0, em_cmp), N, N,
3721 3722 3723
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
3724
	X8(I(SrcReg | Stack, em_push)),
3725
	/* 0x58 - 0x5F */
3726
	X8(I(DstReg | Stack, em_pop)),
3727
	/* 0x60 - 0x67 */
3728 3729
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3730 3731 3732
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3733 3734
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3735 3736
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3737 3738
	I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3739 3740 3741
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3742 3743 3744 3745
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3746
	I2bv(DstMem | SrcReg | ModRM, em_test),
3747
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3748
	/* 0x88 - 0x8F */
3749
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3750
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3751
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3752 3753 3754
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3755
	/* 0x90 - 0x97 */
3756
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3757
	/* 0x98 - 0x9F */
3758
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3759
	I(SrcImmFAddr | No64, em_call_far), N,
3760
	II(ImplicitOps | Stack, em_pushf, pushf),
A
Avi Kivity 已提交
3761
	II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
3762
	/* 0xA0 - 0xA7 */
3763
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3764
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3765
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3766
	I2bv(SrcSI | DstDI | String, em_cmp),
3767
	/* 0xA8 - 0xAF */
3768
	I2bv(DstAcc | SrcImm, em_test),
3769 3770
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3771
	I2bv(SrcAcc | DstDI | String, em_cmp),
3772
	/* 0xB0 - 0xB7 */
3773
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3774
	/* 0xB8 - 0xBF */
3775
	X8(I(DstReg | SrcImm | Mov, em_mov)),
3776
	/* 0xC0 - 0xC7 */
3777
	D2bv(DstMem | SrcImmByte | ModRM),
3778
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3779
	I(ImplicitOps | Stack, em_ret),
3780 3781
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3782
	G(ByteOp, group11), G(0, group11),
3783
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3784 3785
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
	N, I(ImplicitOps | Stack, em_ret_far),
3786
	D(ImplicitOps), DI(SrcImmByte, intn),
3787
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3788
	/* 0xD0 - 0xD7 */
3789
	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
3790 3791 3792 3793
	N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
3794 3795
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3796 3797
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3798
	/* 0xE8 - 0xEF */
3799
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3800
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3801 3802
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3803
	/* 0xF0 - 0xF7 */
3804
	N, DI(ImplicitOps, icebp), N, N,
3805 3806
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3807
	/* 0xF8 - 0xFF */
3808 3809
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3810 3811 3812
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

3813
static const struct opcode twobyte_table[256] = {
3814
	/* 0x00 - 0x0F */
3815
	G(0, group6), GD(0, &group7), N, N,
3816 3817
	N, I(ImplicitOps | VendorSpecific, em_syscall),
	II(ImplicitOps | Priv, em_clts, clts), N,
3818
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3819 3820 3821 3822
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
3823
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
3824
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
3825 3826
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
3827
	N, N, N, N,
3828 3829
	N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
	N, N, N, N,
3830
	/* 0x30 - 0x3F */
3831
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
3832
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3833
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
3834
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
3835 3836
	I(ImplicitOps | VendorSpecific, em_sysenter),
	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
3837
	N, N,
3838 3839 3840 3841 3842 3843
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
3844 3845 3846 3847
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3848
	/* 0x70 - 0x7F */
3849 3850 3851 3852
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
3853 3854 3855
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
3856
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
3857
	/* 0xA0 - 0xA7 */
3858
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
A
Avi Kivity 已提交
3859
	II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
3860 3861 3862
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
3863
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
3864
	DI(ImplicitOps, rsm),
3865
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
3866 3867
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
3868
	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
3869
	/* 0xB0 - 0xB7 */
3870
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
3871
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
3872
	I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
3873 3874
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
3875
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3876 3877
	/* 0xB8 - 0xBF */
	N, N,
3878 3879
	G(BitOp, group8),
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
3880
	I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
3881
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
3882
	/* 0xC0 - 0xC7 */
3883
	D2bv(DstMem | SrcReg | ModRM | Lock),
3884
	N, D(DstMem | SrcReg | ModRM | Mov),
3885
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
3886 3887
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
3901
#undef GP
3902
#undef EXT
3903

3904
#undef D2bv
3905
#undef D2bvIP
3906
#undef I2bv
3907
#undef I2bvIP
3908
#undef I6ALU
3909

3910
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
3911 3912 3913
{
	unsigned size;

3914
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
3927
	op->addr.mem.ea = ctxt->_eip;
3928 3929 3930
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
3931
		op->val = insn_fetch(s8, ctxt);
3932 3933
		break;
	case 2:
3934
		op->val = insn_fetch(s16, ctxt);
3935 3936
		break;
	case 4:
3937
		op->val = insn_fetch(s32, ctxt);
3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956
		break;
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

3957 3958 3959 3960 3961 3962 3963
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
3964
		decode_register_operand(ctxt, op);
3965 3966
		break;
	case OpImmUByte:
3967
		rc = decode_imm(ctxt, op, 1, false);
3968 3969
		break;
	case OpMem:
3970
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3971 3972 3973 3974
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
3975 3976 3977
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
3978 3979 3980
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
3981 3982 3983
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3984
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
3985 3986 3987 3988 3989 3990 3991
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
3992
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
3993 3994 3995 3996 3997 3998
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
3999
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4000 4001
		fetch_register_operand(op);
		break;
4002 4003
	case OpCL:
		op->bytes = 1;
4004
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4016 4017 4018
	case OpMem8:
		ctxt->memop.bytes = 1;
		goto mem_common;
4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4035
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
		break;
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4077
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4078 4079 4080
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4081
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4082
	bool op_prefix = false;
4083
	struct opcode opcode;
4084

4085 4086
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4087 4088 4089
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
4090
	if (insn_len > 0)
4091
		memcpy(ctxt->fetch.data, insn, insn_len);
4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4109
		return EMULATION_FAILED;
4110 4111
	}

4112 4113
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4114 4115 4116

	/* Legacy prefixes. */
	for (;;) {
4117
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4118
		case 0x66:	/* operand-size override */
4119
			op_prefix = true;
4120
			/* switch between 2/4 bytes */
4121
			ctxt->op_bytes = def_op_bytes ^ 6;
4122 4123 4124 4125
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4126
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4127 4128
			else
				/* switch between 2/4 bytes */
4129
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4130 4131 4132 4133 4134
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4135
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4136 4137 4138
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4139
			set_seg_override(ctxt, ctxt->b & 7);
4140 4141 4142 4143
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4144
			ctxt->rex_prefix = ctxt->b;
4145 4146
			continue;
		case 0xf0:	/* LOCK */
4147
			ctxt->lock_prefix = 1;
4148 4149 4150
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4151
			ctxt->rep_prefix = ctxt->b;
4152 4153 4154 4155 4156 4157 4158
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4159
		ctxt->rex_prefix = 0;
4160 4161 4162 4163 4164
	}

done_prefixes:

	/* REX prefix. */
4165 4166
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4167 4168

	/* Opcode byte(s). */
4169
	opcode = opcode_table[ctxt->b];
4170
	/* Two-byte opcode? */
4171 4172
	if (ctxt->b == 0x0f) {
		ctxt->twobyte = 1;
4173
		ctxt->b = insn_fetch(u8, ctxt);
4174
		opcode = twobyte_table[ctxt->b];
4175
	}
4176
	ctxt->d = opcode.flags;
4177

4178 4179 4180
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4181 4182
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4183
		case Group:
4184
			goffset = (ctxt->modrm >> 3) & 7;
4185 4186 4187
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4188 4189
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4190 4191 4192 4193 4194
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4195
			goffset = ctxt->modrm & 7;
4196
			opcode = opcode.u.group[goffset];
4197 4198
			break;
		case Prefix:
4199
			if (ctxt->rep_prefix && op_prefix)
4200
				return EMULATION_FAILED;
4201
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4202 4203 4204 4205 4206 4207 4208 4209
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
		default:
4210
			return EMULATION_FAILED;
4211
		}
4212

4213
		ctxt->d &= ~(u64)GroupMask;
4214
		ctxt->d |= opcode.flags;
4215 4216
	}

4217 4218 4219
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4220 4221

	/* Unrecognised? */
4222
	if (ctxt->d == 0 || (ctxt->d & Undefined))
4223
		return EMULATION_FAILED;
4224

4225
	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
4226
		return EMULATION_FAILED;
4227

4228 4229
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4230

4231
	if (ctxt->d & Op3264) {
4232
		if (mode == X86EMUL_MODE_PROT64)
4233
			ctxt->op_bytes = 8;
4234
		else
4235
			ctxt->op_bytes = 4;
4236 4237
	}

4238 4239
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4240 4241
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4242

4243
	/* ModRM and SIB bytes. */
4244
	if (ctxt->d & ModRM) {
4245
		rc = decode_modrm(ctxt, &ctxt->memop);
4246 4247 4248
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4249
		rc = decode_abs(ctxt, &ctxt->memop);
4250 4251 4252
	if (rc != X86EMUL_CONTINUE)
		goto done;

4253 4254
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4255

4256
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4257

4258 4259
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4260 4261 4262 4263 4264

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4265
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4266 4267 4268
	if (rc != X86EMUL_CONTINUE)
		goto done;

4269 4270 4271 4272
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4273
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4274 4275 4276
	if (rc != X86EMUL_CONTINUE)
		goto done;

4277
	/* Decode and fetch the destination operand: register or memory. */
4278
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4279 4280

done:
4281 4282
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4283

4284
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4285 4286
}

4287 4288 4289 4290 4291
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4292 4293 4294 4295 4296 4297 4298 4299 4300
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4301 4302 4303
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4304
		 ((ctxt->eflags & EFLG_ZF) == 0))
4305
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4306 4307 4308 4309 4310 4311
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4325
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4341

4342
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4343
{
4344
	const struct x86_emulate_ops *ops = ctxt->ops;
4345
	int rc = X86EMUL_CONTINUE;
4346
	int saved_dst_type = ctxt->dst.type;
4347

4348
	ctxt->mem_read.pos = 0;
4349

4350
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
4351
		rc = emulate_ud(ctxt);
4352 4353 4354
		goto done;
	}

4355
	/* LOCK prefix is allowed only with some instructions */
4356
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4357
		rc = emulate_ud(ctxt);
4358 4359 4360
		goto done;
	}

4361
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4362
		rc = emulate_ud(ctxt);
4363 4364 4365
		goto done;
	}

A
Avi Kivity 已提交
4366 4367
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4368 4369 4370 4371
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4372
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4373 4374 4375 4376
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4391 4392
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4393
					      X86_ICPT_PRE_EXCEPT);
4394 4395 4396 4397
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4398
	/* Privileged instruction can be executed only in CPL=0 */
4399
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4400
		rc = emulate_gp(ctxt, 0);
4401 4402 4403
		goto done;
	}

4404
	/* Instruction can only be executed in protected mode */
4405
	if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4406 4407 4408 4409
		rc = emulate_ud(ctxt);
		goto done;
	}

4410
	/* Do instruction specific permission checks */
4411 4412
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4413 4414 4415 4416
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4417 4418
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4419
					      X86_ICPT_POST_EXCEPT);
4420 4421 4422 4423
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4424
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4425
		/* All REP prefixes have the same first termination condition */
4426
		if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4427
			ctxt->eip = ctxt->_eip;
4428 4429 4430 4431
			goto done;
		}
	}

4432 4433 4434
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4435
		if (rc != X86EMUL_CONTINUE)
4436
			goto done;
4437
		ctxt->src.orig_val64 = ctxt->src.val64;
4438 4439
	}

4440 4441 4442
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4443 4444 4445 4446
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4447
	if ((ctxt->d & DstMask) == ImplicitOps)
4448 4449 4450
		goto special_insn;


4451
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4452
		/* optimisation - avoid slow emulated read if Mov */
4453 4454
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4455 4456
		if (rc != X86EMUL_CONTINUE)
			goto done;
4457
	}
4458
	ctxt->dst.orig_val = ctxt->dst.val;
4459

4460 4461
special_insn:

4462 4463
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4464
					      X86_ICPT_POST_MEMACCESS);
4465 4466 4467 4468
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4469 4470
	if (ctxt->execute) {
		rc = ctxt->execute(ctxt);
4471 4472 4473 4474 4475
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

4476
	if (ctxt->twobyte)
A
Avi Kivity 已提交
4477 4478
		goto twobyte_insn;

4479
	switch (ctxt->b) {
4480
	case 0x40 ... 0x47: /* inc r16/r32 */
4481
		emulate_1op(ctxt, "inc");
4482 4483
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
4484
		emulate_1op(ctxt, "dec");
4485
		break;
A
Avi Kivity 已提交
4486
	case 0x63:		/* movsxd */
4487
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4488
			goto cannot_emulate;
4489
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4490
		break;
4491
	case 0x70 ... 0x7f: /* jcc (short) */
4492 4493
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4494
		break;
N
Nitin A Kamble 已提交
4495
	case 0x8d: /* lea r16/r32, m */
4496
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4497
		break;
4498
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4499
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4500
			break;
4501 4502
		rc = em_xchg(ctxt);
		break;
4503
	case 0x98: /* cbw/cwde/cdqe */
4504 4505 4506 4507
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4508 4509
		}
		break;
4510
	case 0xc0 ... 0xc1:
4511
		rc = em_grp2(ctxt);
4512
		break;
4513
	case 0xcc:		/* int3 */
4514 4515
		rc = emulate_int(ctxt, 3);
		break;
4516
	case 0xcd:		/* int n */
4517
		rc = emulate_int(ctxt, ctxt->src.val);
4518 4519
		break;
	case 0xce:		/* into */
4520 4521
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4522
		break;
4523
	case 0xd0 ... 0xd1:	/* Grp2 */
4524
		rc = em_grp2(ctxt);
4525 4526
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
4527
		ctxt->src.val = reg_read(ctxt, VCPU_REGS_RCX);
4528
		rc = em_grp2(ctxt);
4529
		break;
4530
	case 0xe9: /* jmp rel */
4531
	case 0xeb: /* jmp rel short */
4532 4533
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4534
		break;
4535
	case 0xf4:              /* hlt */
4536
		ctxt->ops->halt(ctxt);
4537
		break;
4538 4539 4540 4541 4542 4543 4544
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4545 4546 4547
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4548 4549 4550 4551 4552 4553
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4554 4555
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4556
	}
4557

4558 4559 4560
	if (rc != X86EMUL_CONTINUE)
		goto done;

4561
writeback:
4562
	rc = writeback(ctxt);
4563
	if (rc != X86EMUL_CONTINUE)
4564 4565
		goto done;

4566 4567 4568 4569
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4570
	ctxt->dst.type = saved_dst_type;
4571

4572 4573 4574
	if ((ctxt->d & SrcMask) == SrcSI)
		string_addr_inc(ctxt, seg_override(ctxt),
				VCPU_REGS_RSI, &ctxt->src);
4575

4576
	if ((ctxt->d & DstMask) == DstDI)
4577
		string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
4578
				&ctxt->dst);
4579

4580 4581
	if (ctxt->rep_prefix && (ctxt->d & String)) {
		struct read_cache *r = &ctxt->io_read;
4582
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
4583

4584 4585 4586 4587 4588
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4589
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4590 4591 4592 4593 4594 4595
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4596
				ctxt->mem_read.end = 0;
4597
				writeback_registers(ctxt);
4598 4599 4600
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4601
		}
4602
	}
4603

4604
	ctxt->eip = ctxt->_eip;
4605 4606

done:
4607 4608
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4609 4610 4611
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4612 4613 4614
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4615
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4616 4617

twobyte_insn:
4618
	switch (ctxt->b) {
4619
	case 0x09:		/* wbinvd */
4620
		(ctxt->ops->wbinvd)(ctxt);
4621 4622
		break;
	case 0x08:		/* invd */
4623 4624 4625 4626
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4627
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4628
		break;
A
Avi Kivity 已提交
4629
	case 0x21: /* mov from dr to reg */
4630
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4631 4632
		break;
	case 0x40 ... 0x4f:	/* cmov */
4633 4634 4635
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4636
		break;
4637
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4638 4639
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4640
		break;
4641
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4642
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4643
		break;
4644 4645
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
4646
		emulate_2op_cl(ctxt, "shld");
4647 4648 4649
		break;
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
4650
		emulate_2op_cl(ctxt, "shrd");
4651
		break;
4652 4653
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4654
	case 0xb6 ... 0xb7:	/* movzx */
4655
		ctxt->dst.bytes = ctxt->op_bytes;
4656
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4657
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4658 4659
		break;
	case 0xbe ... 0xbf:	/* movsx */
4660
		ctxt->dst.bytes = ctxt->op_bytes;
4661
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4662
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4663
		break;
4664
	case 0xc0 ... 0xc1:	/* xadd */
4665
		emulate_2op_SrcV(ctxt, "add");
4666
		/* Write back the register source. */
4667 4668
		ctxt->src.val = ctxt->dst.orig_val;
		write_register_operand(&ctxt->src);
4669
		break;
4670
	case 0xc3:		/* movnti */
4671 4672 4673
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4674
		break;
4675 4676
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4677
	}
4678 4679 4680 4681

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4682 4683 4684
	goto writeback;

cannot_emulate:
4685
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4686
}
4687 4688 4689 4690 4691 4692 4693 4694 4695 4696

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}