emulate.c 129.9 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
63
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
64 65
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
66 67

#define OpBits             5  /* Width of operand field */
68
#define OpMask             ((1ull << OpBits) - 1)
69

A
Avi Kivity 已提交
70 71 72 73 74 75 76 77 78 79
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
80
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
81
/* Destination operand type. */
82 83 84 85 86 87 88 89 90
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
91
#define DstAccLo    (OpAccLo << DstShift)
92
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
93
/* Source operand type. */
94 95 96 97 98 99 100 101 102 103 104 105
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
106
#define SrcXLat     (OpXLat << SrcShift)
107 108 109 110
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
111
#define SrcImm64    (OpImm64 << SrcShift)
112
#define SrcDX       (OpDX << SrcShift)
113
#define SrcMem8     (OpMem8 << SrcShift)
114
#define SrcAccHi    (OpAccHi << SrcShift)
115
#define SrcMask     (OpMask << SrcShift)
116 117 118 119 120 121 122 123 124
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
125
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
126
#define Sse         (1<<18)     /* SSE Vector instruction */
127 128 129 130
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
131
/* Misc flags */
132
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
133
#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
134
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
135
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
136
#define Undefined   (1<<25) /* No Such Instruction */
137
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
138
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
139
#define No64	    (1<<28)
140
#define PageTable   (1 << 29)   /* instruction used to write page table */
141
#define NotImpl     (1 << 30)   /* instruction is not implemented */
142
/* Source 2 operand type */
143
#define Src2Shift   (31)
144
#define Src2None    (OpNone << Src2Shift)
145
#define Src2Mem     (OpMem << Src2Shift)
146 147 148 149
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
150 151 152 153 154 155
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
156
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
157
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
158 159 160
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
161
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
162
#define NoWrite     ((u64)1 << 45)  /* No writeback */
163
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
164
#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
165 166
#define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
#define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
167
#define NoBigReal   ((u64)1 << 50)  /* No big real mode */
168
#define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
169
#define NearBranch  ((u64)1 << 52)  /* Near branches */
A
Avi Kivity 已提交
170

171
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
A
Avi Kivity 已提交
172

173 174 175 176 177 178 179 180
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
181

182 183 184 185 186 187
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
188 189
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
190 191
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
192
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
193 194 195 196 197 198 199 200 201 202 203
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

204
struct opcode {
205 206
	u64 flags : 56;
	u64 intercept : 8;
207
	union {
208
		int (*execute)(struct x86_emulate_ctxt *ctxt);
209 210 211
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
212
		const struct escape *esc;
213
		void (*fastop)(struct fastop *fake);
214
	} u;
215
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
216 217 218 219 220
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
221 222
};

223 224 225 226 227 228 229
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

230 231 232 233 234
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

A
Avi Kivity 已提交
235
/* EFLAGS bit definitions. */
236 237 238 239
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
240 241
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
242 243
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
244 245
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
246
#define EFLG_IF (1<<9)
247
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
248 249 250 251 252 253
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

254 255 256
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
293 294 295 296 297 298
/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

299 300 301 302 303 304
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

305 306
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

307 308 309 310 311 312 313 314 315 316 317 318 319
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

320 321
#define FOPNOP() FOP_ALIGN FOP_RET

322
#define FOP1E(op,  dst) \
323 324 325 326
	FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
327 328 329 330 331 332 333 334 335

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

336 337 338 339 340 341 342 343 344
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

345 346 347 348 349 350 351 352 353
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

354 355 356 357 358
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
359 360 361 362
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
363 364
	FOP_END

365 366 367 368
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
369 370 371
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
372 373
	FOP_END

374 375 376 377 378 379 380 381 382
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

383 384 385 386 387 388 389
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
390 391 392
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
393 394
	FOP_END

395 396 397
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

398 399 400
asm(".global kvm_fastop_exception \n"
    "kvm_fastop_exception: xor %esi, %esi; ret");

401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
420 421 422
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

423 424 425 426 427 428
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
429 430 431 432 433
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
434
		.dst_val    = ctxt->dst.val64,
435 436 437
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
438 439 440
		.next_rip   = ctxt->eip,
	};

441
	return ctxt->ops->intercept(ctxt, &info, stage);
442 443
}

A
Avi Kivity 已提交
444 445 446 447 448
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

449
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
450
{
451
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
452 453
}

A
Avi Kivity 已提交
454 455 456 457 458 459 460 461 462 463 464
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
465 466 467 468 469
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
470
/* Access/update address held in a register, based on addressing mode. */
471
static inline unsigned long
472
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
473
{
474
	if (ctxt->ad_bytes == sizeof(unsigned long))
475 476
		return reg;
	else
477
		return reg & ad_mask(ctxt);
478 479 480
}

static inline unsigned long
481
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
482
{
483
	return address_mask(ctxt, reg);
484 485
}

486 487 488 489 490
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

491
static inline void
492
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
493
{
494 495
	ulong mask;

496
	if (ctxt->ad_bytes == sizeof(unsigned long))
497
		mask = ~0UL;
498
	else
499 500 501 502 503 504
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
505
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
506
}
A
Avi Kivity 已提交
507

508 509 510 511 512 513 514
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

515
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
516 517 518 519
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

520
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
521 522
}

523 524
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
525
{
526
	WARN_ON(vec > 0x1f);
527 528 529
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
530
	return X86EMUL_PROPAGATE_FAULT;
531 532
}

533 534 535 536 537
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

538
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
539
{
540
	return emulate_exception(ctxt, GP_VECTOR, err, true);
541 542
}

543 544 545 546 547
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

548
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
549
{
550
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
551 552
}

553
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
554
{
555
	return emulate_exception(ctxt, TS_VECTOR, err, true);
556 557
}

558 559
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
560
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
561 562
}

A
Avi Kivity 已提交
563 564 565 566 567
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

568 569
static inline int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
			       int cs_l)
570 571 572 573 574 575 576 577
{
	switch (ctxt->op_bytes) {
	case 2:
		ctxt->_eip = (u16)dst;
		break;
	case 4:
		ctxt->_eip = (u32)dst;
		break;
578
#ifdef CONFIG_X86_64
579
	case 8:
580
		if ((cs_l && is_noncanonical_address(dst)) ||
581
		    (!cs_l && (dst >> 32) != 0))
582
			return emulate_gp(ctxt, 0);
583 584
		ctxt->_eip = dst;
		break;
585
#endif
586 587 588
	default:
		WARN(1, "unsupported eip assignment size\n");
	}
589 590 591 592 593 594
	return X86EMUL_CONTINUE;
}

static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
{
	return assign_eip_far(ctxt, dst, ctxt->mode == X86EMUL_MODE_PROT64);
595 596
}

597
static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
598
{
599
	return assign_eip_near(ctxt, ctxt->_eip + rel);
600 601
}

602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

645 646 647 648 649
static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
				       struct segmented_address addr,
				       unsigned *max_size, unsigned size,
				       bool write, bool fetch,
				       ulong *linear)
650
{
651 652
	struct desc_struct desc;
	bool usable;
653
	ulong la;
654
	u32 lim;
655
	u16 sel;
656
	unsigned cpl;
657

658 659
	la = seg_base(ctxt, addr.seg) +
	    (fetch || ctxt->ad_bytes == 8 ? addr.ea : (u32)addr.ea);
660
	*max_size = 0;
661 662
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
663
		if (is_noncanonical_address(la))
664
			return emulate_gp(ctxt, 0);
665 666 667 668

		*max_size = min_t(u64, ~0u, (1ull << 48) - la);
		if (size > *max_size)
			goto bad;
669 670
		break;
	default:
671 672
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
673 674
		if (!usable)
			goto bad;
675 676 677
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
678 679
			goto bad;
		/* unreadable code segment */
680
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
681 682
			goto bad;
		lim = desc_limit_scaled(&desc);
683 684 685
		if ((ctxt->mode == X86EMUL_MODE_REAL) && !fetch &&
		    (ctxt->d & NoBigReal)) {
			/* la is between zero and 0xffff */
686
			if (la > 0xffff)
687
				goto bad;
688
			*max_size = 0x10000 - la;
689
		} else if ((desc.type & 8) || !(desc.type & 4)) {
690
			/* expand-up segment */
691
			if (addr.ea > lim)
692
				goto bad;
693
			*max_size = min_t(u64, ~0u, (u64)lim + 1 - addr.ea);
694
		} else {
G
Guo Chao 已提交
695
			/* expand-down segment */
696
			if (addr.ea <= lim)
697 698
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
699
			if (addr.ea > lim)
700
				goto bad;
701
			*max_size = min_t(u64, ~0u, (u64)lim + 1 - addr.ea);
702
		}
703 704
		if (size > *max_size)
			goto bad;
705
		cpl = ctxt->ops->cpl(ctxt);
706 707
		if (!fetch) {
			/* data segment or readable code segment */
708 709 710 711 712 713 714 715 716 717 718 719 720
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
721
	if (ctxt->mode != X86EMUL_MODE_PROT64)
722
		la &= (u32)-1;
723 724
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
725 726
	*linear = la;
	return X86EMUL_CONTINUE;
727 728
bad:
	if (addr.seg == VCPU_SREG_SS)
729
		return emulate_ss(ctxt, 0);
730
	else
731
		return emulate_gp(ctxt, 0);
732 733
}

734 735 736 737 738
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
739 740
	unsigned max_size;
	return __linearize(ctxt, addr, &max_size, size, write, false, linear);
741 742 743
}


744 745 746 747 748
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
749 750 751
	int rc;
	ulong linear;

752
	rc = linearize(ctxt, addr, size, false, &linear);
753 754
	if (rc != X86EMUL_CONTINUE)
		return rc;
755
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
756 757
}

758
/*
759
 * Prefetch the remaining bytes of the instruction without crossing page
760 761
 * boundary if they are not in fetch_cache yet.
 */
762
static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
763 764
{
	int rc;
765
	unsigned size, max_size;
766
	unsigned long linear;
767
	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
768
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
769 770
					   .ea = ctxt->eip + cur_size };

771 772 773 774 775 776 777 778 779 780 781
	/*
	 * We do not know exactly how many bytes will be needed, and
	 * __linearize is expensive, so fetch as much as possible.  We
	 * just have to avoid going beyond the 15 byte limit, the end
	 * of the segment, or the end of the page.
	 *
	 * __linearize is called with size 0 so that it does not do any
	 * boundary check itself.  Instead, we use max_size to check
	 * against op_size.
	 */
	rc = __linearize(ctxt, addr, &max_size, 0, false, true, &linear);
782 783 784
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;

785
	size = min_t(unsigned, 15UL ^ cur_size, max_size);
786
	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
787 788 789 790 791 792 793 794

	/*
	 * One instruction can only straddle two pages,
	 * and one has been loaded at the beginning of
	 * x86_decode_insn.  So, if not enough bytes
	 * still, we must have hit the 15-byte boundary.
	 */
	if (unlikely(size < op_size))
795 796
		return emulate_gp(ctxt, 0);

797
	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
798 799 800
			      size, &ctxt->exception);
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;
801
	ctxt->fetch.end += size;
802
	return X86EMUL_CONTINUE;
803 804
}

805 806
static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
					       unsigned size)
807
{
808 809 810 811
	unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;

	if (unlikely(done_size < size))
		return __do_insn_fetch_bytes(ctxt, size - done_size);
812 813
	else
		return X86EMUL_CONTINUE;
814 815
}

816
/* Fetch next part of the instruction being emulated. */
817
#define insn_fetch(_type, _ctxt)					\
818 819 820
({	_type _x;							\
									\
	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
821 822
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
823
	ctxt->_eip += sizeof(_type);					\
824 825
	_x = *(_type __aligned(1) *) ctxt->fetch.ptr;			\
	ctxt->fetch.ptr += sizeof(_type);				\
826
	_x;								\
827 828
})

829
#define insn_fetch_arr(_arr, _size, _ctxt)				\
830 831
({									\
	rc = do_insn_fetch_bytes(_ctxt, _size);				\
832 833
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
834
	ctxt->_eip += (_size);						\
835 836
	memcpy(_arr, ctxt->fetch.ptr, _size);				\
	ctxt->fetch.ptr += (_size);					\
837 838
})

839 840 841 842 843
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
844
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
845
			     int byteop)
A
Avi Kivity 已提交
846 847
{
	void *p;
848
	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
A
Avi Kivity 已提交
849 850

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
851 852 853
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
854 855 856 857
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
858
			   struct segmented_address addr,
A
Avi Kivity 已提交
859 860 861 862 863 864 865
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
866
	rc = segmented_read_std(ctxt, addr, size, 2);
867
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
868
		return rc;
869
	addr.ea += 2;
870
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
871 872 873
	return rc;
}

874 875 876 877 878 879 880 881 882 883
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

884 885
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
886 887
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
888

889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

914 915
FASTOP2(xadd);

916
static u8 test_cc(unsigned int condition, unsigned long flags)
917
{
918 919
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
920

921
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
922
	asm("push %[flags]; popf; call *%[fastop]"
923 924
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
925 926
}

927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
945 946 947 948
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
949 950 951 952 953 954 955 956
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
957
#ifdef CONFIG_X86_64
958 959 960 961 962 963 964 965
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
966 967 968 969 970 971 972 973 974 975 976
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
977 978 979 980 981 982 983 984
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
985
#ifdef CONFIG_X86_64
986 987 988 989 990 991 992 993
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
994 995 996 997 998 999
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1081
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1082
				    struct operand *op)
1083
{
1084
	unsigned reg = ctxt->modrm_reg;
1085

1086 1087
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1088

1089
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1090 1091 1092 1093 1094 1095
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1096 1097 1098 1099 1100 1101 1102
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1103

1104
	op->type = OP_REG;
1105 1106 1107
	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);

1108
	fetch_register_operand(op);
1109 1110 1111
	op->orig_val = op->val;
}

1112 1113 1114 1115 1116 1117
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1118
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1119
			struct operand *op)
1120 1121
{
	u8 sib;
B
Bandan Das 已提交
1122
	int index_reg, base_reg, scale;
1123
	int rc = X86EMUL_CONTINUE;
1124
	ulong modrm_ea = 0;
1125

B
Bandan Das 已提交
1126 1127 1128
	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1129

B
Bandan Das 已提交
1130
	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1131
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
B
Bandan Das 已提交
1132
	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1133
	ctxt->modrm_seg = VCPU_SREG_DS;
1134

1135
	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1136
		op->type = OP_REG;
1137
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1138
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1139
				ctxt->d & ByteOp);
1140
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1141 1142
			op->type = OP_XMM;
			op->bytes = 16;
1143 1144
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1145 1146
			return rc;
		}
A
Avi Kivity 已提交
1147 1148 1149
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
1150
			op->addr.mm = ctxt->modrm_rm & 7;
A
Avi Kivity 已提交
1151 1152
			return rc;
		}
1153
		fetch_register_operand(op);
1154 1155 1156
		return rc;
	}

1157 1158
	op->type = OP_MEM;

1159
	if (ctxt->ad_bytes == 2) {
1160 1161 1162 1163
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1164 1165

		/* 16-bit ModR/M decode. */
1166
		switch (ctxt->modrm_mod) {
1167
		case 0:
1168
			if (ctxt->modrm_rm == 6)
1169
				modrm_ea += insn_fetch(u16, ctxt);
1170 1171
			break;
		case 1:
1172
			modrm_ea += insn_fetch(s8, ctxt);
1173 1174
			break;
		case 2:
1175
			modrm_ea += insn_fetch(u16, ctxt);
1176 1177
			break;
		}
1178
		switch (ctxt->modrm_rm) {
1179
		case 0:
1180
			modrm_ea += bx + si;
1181 1182
			break;
		case 1:
1183
			modrm_ea += bx + di;
1184 1185
			break;
		case 2:
1186
			modrm_ea += bp + si;
1187 1188
			break;
		case 3:
1189
			modrm_ea += bp + di;
1190 1191
			break;
		case 4:
1192
			modrm_ea += si;
1193 1194
			break;
		case 5:
1195
			modrm_ea += di;
1196 1197
			break;
		case 6:
1198
			if (ctxt->modrm_mod != 0)
1199
				modrm_ea += bp;
1200 1201
			break;
		case 7:
1202
			modrm_ea += bx;
1203 1204
			break;
		}
1205 1206 1207
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1208
		modrm_ea = (u16)modrm_ea;
1209 1210
	} else {
		/* 32/64-bit ModR/M decode. */
1211
		if ((ctxt->modrm_rm & 7) == 4) {
1212
			sib = insn_fetch(u8, ctxt);
1213 1214 1215 1216
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1217
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1218
				modrm_ea += insn_fetch(s32, ctxt);
1219
			else {
1220
				modrm_ea += reg_read(ctxt, base_reg);
1221 1222
				adjust_modrm_seg(ctxt, base_reg);
			}
1223
			if (index_reg != 4)
1224
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1225
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1226
			modrm_ea += insn_fetch(s32, ctxt);
1227
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1228
				ctxt->rip_relative = 1;
1229 1230
		} else {
			base_reg = ctxt->modrm_rm;
1231
			modrm_ea += reg_read(ctxt, base_reg);
1232 1233
			adjust_modrm_seg(ctxt, base_reg);
		}
1234
		switch (ctxt->modrm_mod) {
1235
		case 1:
1236
			modrm_ea += insn_fetch(s8, ctxt);
1237 1238
			break;
		case 2:
1239
			modrm_ea += insn_fetch(s32, ctxt);
1240 1241 1242
			break;
		}
	}
1243
	op->addr.mem.ea = modrm_ea;
1244 1245 1246
	if (ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;

1247 1248 1249 1250 1251
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1252
		      struct operand *op)
1253
{
1254
	int rc = X86EMUL_CONTINUE;
1255

1256
	op->type = OP_MEM;
1257
	switch (ctxt->ad_bytes) {
1258
	case 2:
1259
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1260 1261
		break;
	case 4:
1262
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1263 1264
		break;
	case 8:
1265
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1266 1267 1268 1269 1270 1271
		break;
	}
done:
	return rc;
}

1272
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1273
{
1274
	long sv = 0, mask;
1275

1276
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1277
		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1278

1279 1280 1281 1282
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1283 1284
		else
			sv = (s64)ctxt->src.val & (s64)mask;
1285

1286
		ctxt->dst.addr.mem.ea += (sv >> 3);
1287
	}
1288 1289

	/* only subword offset */
1290
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1291 1292
}

1293 1294
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1295
{
1296
	int rc;
1297
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1298

1299 1300
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1301

1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1314 1315
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1316

1317 1318 1319 1320 1321
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1322 1323 1324
	int rc;
	ulong linear;

1325
	rc = linearize(ctxt, addr, size, false, &linear);
1326 1327
	if (rc != X86EMUL_CONTINUE)
		return rc;
1328
	return read_emulated(ctxt, linear, data, size);
1329 1330 1331 1332 1333 1334 1335
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1336 1337 1338
	int rc;
	ulong linear;

1339
	rc = linearize(ctxt, addr, size, true, &linear);
1340 1341
	if (rc != X86EMUL_CONTINUE)
		return rc;
1342 1343
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1344 1345 1346 1347 1348 1349 1350
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1351 1352 1353
	int rc;
	ulong linear;

1354
	rc = linearize(ctxt, addr, size, true, &linear);
1355 1356
	if (rc != X86EMUL_CONTINUE)
		return rc;
1357 1358
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1359 1360
}

1361 1362 1363 1364
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1365
	struct read_cache *rc = &ctxt->io_read;
1366

1367 1368
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1369
		unsigned int count = ctxt->rep_prefix ?
1370
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1371
		in_page = (ctxt->eflags & EFLG_DF) ?
1372 1373
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1374
		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1375 1376 1377
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1378
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1379 1380
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1381 1382
	}

1383 1384
	if (ctxt->rep_prefix && (ctxt->d & String) &&
	    !(ctxt->eflags & EFLG_DF)) {
1385 1386 1387 1388 1389 1390 1391 1392
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1393 1394
	return 1;
}
A
Avi Kivity 已提交
1395

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1412 1413 1414
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1415
	const struct x86_emulate_ops *ops = ctxt->ops;
1416
	u32 base3 = 0;
1417

1418 1419
	if (selector & 1 << 2) {
		struct desc_struct desc;
1420 1421
		u16 sel;

1422
		memset (dt, 0, sizeof *dt);
1423 1424
		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
				      VCPU_SREG_LDTR))
1425
			return;
1426

1427
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1428
		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1429
	} else
1430
		ops->get_gdt(ctxt, dt);
1431
}
1432

1433 1434
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1435 1436
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1437 1438 1439 1440
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1441

1442
	get_descriptor_table_ptr(ctxt, selector, &dt);
1443

1444 1445
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1446

1447
	*desc_addr_p = addr = dt.address + index * 8;
1448 1449
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1450
}
1451

1452 1453 1454 1455 1456 1457 1458
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1459

1460
	get_descriptor_table_ptr(ctxt, selector, &dt);
1461

1462 1463
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1464

1465
	addr = dt.address + index * 8;
1466 1467
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1468
}
1469

1470
/* Does not support long mode */
1471
static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1472 1473 1474
				     u16 selector, int seg, u8 cpl,
				     bool in_task_switch,
				     struct desc_struct *desc)
1475
{
1476
	struct desc_struct seg_desc, old_desc;
1477
	u8 dpl, rpl;
1478 1479 1480
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1481
	ulong desc_addr;
1482
	int ret;
1483
	u16 dummy;
1484
	u32 base3 = 0;
1485

1486
	memset(&seg_desc, 0, sizeof seg_desc);
1487

1488 1489 1490
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1491
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1492 1493
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1494 1495 1496 1497 1498 1499 1500 1501 1502
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1503 1504
	}

1505 1506 1507 1508 1509 1510 1511
	rpl = selector & 3;

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1522
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1523 1524 1525 1526
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
1527
	err_vec = in_task_switch ? TS_VECTOR : GP_VECTOR;
1528

G
Guo Chao 已提交
1529
	/* can't load system descriptor into segment selector */
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1548
		break;
1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
1562 1563 1564 1565 1566 1567 1568 1569 1570
		/* in long-mode d/b must be clear if l is set */
		if (seg_desc.d && seg_desc.l) {
			u64 efer = 0;

			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				goto exception;
		}

1571 1572
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1573
		break;
1574 1575 1576
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1577 1578 1579 1580 1581 1582
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1583 1584 1585 1586 1587 1588
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1589
		/*
1590 1591 1592
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1593
		 */
1594 1595 1596 1597
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1598
		break;
1599 1600 1601 1602 1603
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1604
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1605 1606
		if (ret != X86EMUL_CONTINUE)
			return ret;
1607 1608 1609 1610 1611
	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
		ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
				sizeof(base3), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1612 1613
	}
load:
1614
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1615 1616
	if (desc)
		*desc = seg_desc;
1617 1618
	return X86EMUL_CONTINUE;
exception:
1619
	return emulate_exception(ctxt, err_vec, err_code, true);
1620 1621
}

1622 1623 1624 1625
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	u8 cpl = ctxt->ops->cpl(ctxt);
1626
	return __load_segment_descriptor(ctxt, selector, seg, cpl, false, NULL);
1627 1628
}

1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1648
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1649
{
1650
	switch (op->type) {
1651
	case OP_REG:
1652
		write_register_operand(op);
A
Avi Kivity 已提交
1653
		break;
1654
	case OP_MEM:
1655
		if (ctxt->lock_prefix)
P
Paolo Bonzini 已提交
1656 1657 1658 1659 1660 1661 1662
			return segmented_cmpxchg(ctxt,
						 op->addr.mem,
						 &op->orig_val,
						 &op->val,
						 op->bytes);
		else
			return segmented_write(ctxt,
1663 1664 1665
					       op->addr.mem,
					       &op->val,
					       op->bytes);
1666
		break;
1667
	case OP_MEM_STR:
P
Paolo Bonzini 已提交
1668 1669 1670 1671
		return segmented_write(ctxt,
				       op->addr.mem,
				       op->data,
				       op->bytes * op->count);
1672
		break;
A
Avi Kivity 已提交
1673
	case OP_XMM:
1674
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1675
		break;
A
Avi Kivity 已提交
1676
	case OP_MM:
1677
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1678
		break;
1679 1680
	case OP_NONE:
		/* no writeback */
1681
		break;
1682
	default:
1683
		break;
A
Avi Kivity 已提交
1684
	}
1685 1686
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1687

1688
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1689
{
1690
	struct segmented_address addr;
1691

1692
	rsp_increment(ctxt, -bytes);
1693
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1694 1695
	addr.seg = VCPU_SREG_SS;

1696 1697 1698 1699 1700
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1701
	/* Disable writeback. */
1702
	ctxt->dst.type = OP_NONE;
1703
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1704
}
1705

1706 1707 1708 1709
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1710
	struct segmented_address addr;
1711

1712
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1713
	addr.seg = VCPU_SREG_SS;
1714
	rc = segmented_read(ctxt, addr, dest, len);
1715 1716 1717
	if (rc != X86EMUL_CONTINUE)
		return rc;

1718
	rsp_increment(ctxt, len);
1719
	return rc;
1720 1721
}

1722 1723
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1724
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1725 1726
}

1727
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1728
			void *dest, int len)
1729 1730
{
	int rc;
1731 1732
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1733
	int cpl = ctxt->ops->cpl(ctxt);
1734

1735
	rc = emulate_pop(ctxt, &val, len);
1736 1737
	if (rc != X86EMUL_CONTINUE)
		return rc;
1738

1739
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1740
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_AC | EFLG_ID;
1741

1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1752 1753
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1754 1755 1756 1757 1758
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1759
	}
1760 1761 1762 1763 1764

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1765 1766
}

1767 1768
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1769 1770 1771 1772
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1773 1774
}

A
Avi Kivity 已提交
1775 1776 1777 1778 1779
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1780
	ulong rbp;
A
Avi Kivity 已提交
1781 1782 1783 1784

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1785 1786
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1787 1788
	if (rc != X86EMUL_CONTINUE)
		return rc;
1789
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1790
		      stack_mask(ctxt));
1791 1792
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1793 1794 1795 1796
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1797 1798
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1799
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1800
		      stack_mask(ctxt));
1801
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1802 1803
}

1804
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1805
{
1806 1807
	int seg = ctxt->src2.val;

1808
	ctxt->src.val = get_segment_selector(ctxt, seg);
1809

1810
	return em_push(ctxt);
1811 1812
}

1813
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1814
{
1815
	int seg = ctxt->src2.val;
1816 1817
	unsigned long selector;
	int rc;
1818

1819
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1820 1821 1822
	if (rc != X86EMUL_CONTINUE)
		return rc;

1823 1824 1825
	if (ctxt->modrm_reg == VCPU_SREG_SS)
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

1826
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1827
	return rc;
1828 1829
}

1830
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1831
{
1832
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1833 1834
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1835

1836 1837
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1838
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1839

1840
		rc = em_push(ctxt);
1841 1842
		if (rc != X86EMUL_CONTINUE)
			return rc;
1843

1844
		++reg;
1845 1846
	}

1847
	return rc;
1848 1849
}

1850 1851
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1852
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1853 1854 1855
	return em_push(ctxt);
}

1856
static int em_popa(struct x86_emulate_ctxt *ctxt)
1857
{
1858 1859
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1860

1861 1862
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1863
			rsp_increment(ctxt, ctxt->op_bytes);
1864 1865
			--reg;
		}
1866

1867
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1868 1869 1870
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1871
	}
1872
	return rc;
1873 1874
}

1875
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1876
{
1877
	const struct x86_emulate_ops *ops = ctxt->ops;
1878
	int rc;
1879 1880 1881 1882 1883 1884
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1885
	ctxt->src.val = ctxt->eflags;
1886
	rc = em_push(ctxt);
1887 1888
	if (rc != X86EMUL_CONTINUE)
		return rc;
1889 1890 1891

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1892
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1893
	rc = em_push(ctxt);
1894 1895
	if (rc != X86EMUL_CONTINUE)
		return rc;
1896

1897
	ctxt->src.val = ctxt->_eip;
1898
	rc = em_push(ctxt);
1899 1900 1901
	if (rc != X86EMUL_CONTINUE)
		return rc;

1902
	ops->get_idt(ctxt, &dt);
1903 1904 1905 1906

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1907
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1908 1909 1910
	if (rc != X86EMUL_CONTINUE)
		return rc;

1911
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1912 1913 1914
	if (rc != X86EMUL_CONTINUE)
		return rc;

1915
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1916 1917 1918
	if (rc != X86EMUL_CONTINUE)
		return rc;

1919
	ctxt->_eip = eip;
1920 1921 1922 1923

	return rc;
}

1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1935
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1936 1937 1938
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1939
		return __emulate_int_real(ctxt, irq);
1940 1941 1942 1943 1944 1945 1946 1947 1948 1949
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1950
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1951
{
1952 1953 1954 1955 1956 1957 1958 1959
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1960

1961
	/* TODO: Add stack limit check */
1962

1963
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1964

1965 1966
	if (rc != X86EMUL_CONTINUE)
		return rc;
1967

1968 1969
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1970

1971
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1972

1973 1974
	if (rc != X86EMUL_CONTINUE)
		return rc;
1975

1976
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1977

1978 1979
	if (rc != X86EMUL_CONTINUE)
		return rc;
1980

1981
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1982

1983 1984
	if (rc != X86EMUL_CONTINUE)
		return rc;
1985

1986
	ctxt->_eip = temp_eip;
1987 1988


1989
	if (ctxt->op_bytes == 4)
1990
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1991
	else if (ctxt->op_bytes == 2) {
1992 1993
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1994
	}
1995 1996 1997 1998 1999

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
2000 2001
}

2002
static int em_iret(struct x86_emulate_ctxt *ctxt)
2003
{
2004 2005
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2006
		return emulate_iret_real(ctxt);
2007 2008 2009 2010
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2011
	default:
2012 2013
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2014 2015 2016
	}
}

2017 2018 2019
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
2020 2021 2022 2023 2024 2025 2026 2027 2028
	unsigned short sel, old_sel;
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	u8 cpl = ctxt->ops->cpl(ctxt);

	/* Assignment of RIP may only fail in 64-bit mode */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
				 VCPU_SREG_CS);
2029

2030
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2031

2032 2033
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
				       &new_desc);
2034 2035 2036
	if (rc != X86EMUL_CONTINUE)
		return rc;

2037 2038
	rc = assign_eip_far(ctxt, ctxt->src.val, new_desc.l);
	if (rc != X86EMUL_CONTINUE) {
2039
		WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
2040 2041 2042 2043 2044
		/* assigning eip failed; restore the old cs */
		ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
		return rc;
	}
	return rc;
2045 2046
}

2047
static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
2048
{
2049 2050
	return assign_eip_near(ctxt, ctxt->src.val);
}
2051

2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062
static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	long int old_eip;

	old_eip = ctxt->_eip;
	rc = assign_eip_near(ctxt, ctxt->src.val);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->src.val = old_eip;
	rc = em_push(ctxt);
2063
	return rc;
2064 2065
}

2066
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2067
{
2068
	u64 old = ctxt->dst.orig_val64;
2069

2070 2071 2072
	if (ctxt->dst.bytes == 16)
		return X86EMUL_UNHANDLEABLE;

2073 2074 2075 2076
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2077
		ctxt->eflags &= ~EFLG_ZF;
2078
	} else {
2079 2080
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2081

2082
		ctxt->eflags |= EFLG_ZF;
2083
	}
2084
	return X86EMUL_CONTINUE;
2085 2086
}

2087 2088
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2089 2090 2091 2092 2093 2094 2095 2096
	int rc;
	unsigned long eip;

	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	return assign_eip_near(ctxt, eip);
2097 2098
}

2099
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2100 2101
{
	int rc;
2102 2103
	unsigned long eip, cs;
	u16 old_cs;
2104
	int cpl = ctxt->ops->cpl(ctxt);
2105 2106 2107 2108 2109 2110
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
				 VCPU_SREG_CS);
2111

2112
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2113
	if (rc != X86EMUL_CONTINUE)
2114
		return rc;
2115
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2116
	if (rc != X86EMUL_CONTINUE)
2117
		return rc;
2118 2119 2120
	/* Outer-privilege level return is not implemented */
	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
		return X86EMUL_UNHANDLEABLE;
2121 2122 2123 2124 2125 2126
	rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, 0, false,
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	rc = assign_eip_far(ctxt, eip, new_desc.l);
	if (rc != X86EMUL_CONTINUE) {
2127
		WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
2128 2129
		ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
	}
2130 2131 2132
	return rc;
}

2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
{
        int rc;

        rc = em_ret_far(ctxt);
        if (rc != X86EMUL_CONTINUE)
                return rc;
        rsp_increment(ctxt, ctxt->src.val);
        return X86EMUL_CONTINUE;
}

2144 2145 2146
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
2147 2148
	ctxt->dst.orig_val = ctxt->dst.val;
	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2149
	ctxt->src.orig_val = ctxt->src.val;
2150
	ctxt->src.val = ctxt->dst.orig_val;
2151
	fastop(ctxt, em_cmp);
2152 2153 2154 2155 2156 2157 2158

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2159
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2160
		ctxt->dst.val = ctxt->dst.orig_val;
2161 2162 2163 2164
	}
	return X86EMUL_CONTINUE;
}

2165
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2166
{
2167
	int seg = ctxt->src2.val;
2168 2169 2170
	unsigned short sel;
	int rc;

2171
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2172

2173
	rc = load_segment_descriptor(ctxt, sel, seg);
2174 2175 2176
	if (rc != X86EMUL_CONTINUE)
		return rc;

2177
	ctxt->dst.val = ctxt->src.val;
2178 2179 2180
	return rc;
}

2181
static void
2182
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2183
			struct desc_struct *cs, struct desc_struct *ss)
2184 2185
{
	cs->l = 0;		/* will be adjusted later */
2186
	set_desc_base(cs, 0);	/* flat segment */
2187
	cs->g = 1;		/* 4kb granularity */
2188
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2189 2190 2191
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2192 2193
	cs->p = 1;
	cs->d = 1;
2194
	cs->avl = 0;
2195

2196 2197
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2198 2199 2200
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2201
	ss->d = 1;		/* 32bit stack segment */
2202
	ss->dpl = 0;
2203
	ss->p = 1;
2204 2205
	ss->l = 0;
	ss->avl = 0;
2206 2207
}

2208 2209 2210 2211 2212
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2213 2214
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2215 2216 2217 2218
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2219 2220
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2221
	const struct x86_emulate_ops *ops = ctxt->ops;
2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2258 2259 2260 2261 2262

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2263
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2264
{
2265
	const struct x86_emulate_ops *ops = ctxt->ops;
2266
	struct desc_struct cs, ss;
2267
	u64 msr_data;
2268
	u16 cs_sel, ss_sel;
2269
	u64 efer = 0;
2270 2271

	/* syscall is not available in real mode */
2272
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2273 2274
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2275

2276 2277 2278
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2279
	ops->get_msr(ctxt, MSR_EFER, &efer);
2280
	setup_syscalls_segments(ctxt, &cs, &ss);
2281

2282 2283 2284
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2285
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2286
	msr_data >>= 32;
2287 2288
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2289

2290
	if (efer & EFER_LMA) {
2291
		cs.d = 0;
2292 2293
		cs.l = 1;
	}
2294 2295
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2296

2297
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2298
	if (efer & EFER_LMA) {
2299
#ifdef CONFIG_X86_64
2300
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2301

2302
		ops->get_msr(ctxt,
2303 2304
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2305
		ctxt->_eip = msr_data;
2306

2307
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2308
		ctxt->eflags &= ~msr_data;
2309 2310 2311
#endif
	} else {
		/* legacy mode */
2312
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2313
		ctxt->_eip = (u32)msr_data;
2314

2315
		ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
2316 2317
	}

2318
	return X86EMUL_CONTINUE;
2319 2320
}

2321
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2322
{
2323
	const struct x86_emulate_ops *ops = ctxt->ops;
2324
	struct desc_struct cs, ss;
2325
	u64 msr_data;
2326
	u16 cs_sel, ss_sel;
2327
	u64 efer = 0;
2328

2329
	ops->get_msr(ctxt, MSR_EFER, &efer);
2330
	/* inject #GP if in real mode */
2331 2332
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2333

2334 2335 2336 2337 2338 2339 2340 2341
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2342 2343 2344
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2345 2346
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2347

2348
	setup_syscalls_segments(ctxt, &cs, &ss);
2349

2350
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2351 2352
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2353 2354
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2355 2356
		break;
	case X86EMUL_MODE_PROT64:
2357 2358
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2359
		break;
2360 2361
	default:
		break;
2362 2363
	}

2364
	ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
2365 2366 2367 2368
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2369
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2370
		cs.d = 0;
2371 2372 2373
		cs.l = 1;
	}

2374 2375
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2376

2377
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2378
	ctxt->_eip = msr_data;
2379

2380
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2381
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2382

2383
	return X86EMUL_CONTINUE;
2384 2385
}

2386
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2387
{
2388
	const struct x86_emulate_ops *ops = ctxt->ops;
2389
	struct desc_struct cs, ss;
2390
	u64 msr_data, rcx, rdx;
2391
	int usermode;
X
Xiao Guangrong 已提交
2392
	u16 cs_sel = 0, ss_sel = 0;
2393

2394 2395
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2396 2397
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2398

2399
	setup_syscalls_segments(ctxt, &cs, &ss);
2400

2401
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2402 2403 2404 2405
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

2406 2407 2408
	rcx = reg_read(ctxt, VCPU_REGS_RCX);
	rdx = reg_read(ctxt, VCPU_REGS_RDX);

2409 2410
	cs.dpl = 3;
	ss.dpl = 3;
2411
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2412 2413
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2414
		cs_sel = (u16)(msr_data + 16);
2415 2416
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2417
		ss_sel = (u16)(msr_data + 24);
2418 2419
		rcx = (u32)rcx;
		rdx = (u32)rdx;
2420 2421
		break;
	case X86EMUL_MODE_PROT64:
2422
		cs_sel = (u16)(msr_data + 32);
2423 2424
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2425 2426
		ss_sel = cs_sel + 8;
		cs.d = 0;
2427
		cs.l = 1;
2428 2429 2430
		if (is_noncanonical_address(rcx) ||
		    is_noncanonical_address(rdx))
			return emulate_gp(ctxt, 0);
2431 2432
		break;
	}
2433 2434
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2435

2436 2437
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2438

2439 2440
	ctxt->_eip = rdx;
	*reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2441

2442
	return X86EMUL_CONTINUE;
2443 2444
}

2445
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2446 2447 2448 2449 2450 2451 2452
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2453
	return ctxt->ops->cpl(ctxt) > iopl;
2454 2455 2456 2457 2458
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2459
	const struct x86_emulate_ops *ops = ctxt->ops;
2460
	struct desc_struct tr_seg;
2461
	u32 base3;
2462
	int r;
2463
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2464
	unsigned mask = (1 << len) - 1;
2465
	unsigned long base;
2466

2467
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2468
	if (!tr_seg.p)
2469
		return false;
2470
	if (desc_limit_scaled(&tr_seg) < 103)
2471
		return false;
2472 2473 2474 2475
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2476
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2477 2478
	if (r != X86EMUL_CONTINUE)
		return false;
2479
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2480
		return false;
2481
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2482 2483 2484 2485 2486 2487 2488 2489 2490 2491
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2492 2493 2494
	if (ctxt->perm_ok)
		return true;

2495 2496
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2497
			return false;
2498 2499 2500

	ctxt->perm_ok = true;

2501 2502 2503
	return true;
}

2504 2505 2506
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2507
	tss->ip = ctxt->_eip;
2508
	tss->flag = ctxt->eflags;
2509 2510 2511 2512 2513 2514 2515 2516
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2517

2518 2519 2520 2521 2522
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2523 2524 2525 2526 2527 2528
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;
2529
	u8 cpl;
2530

2531
	ctxt->_eip = tss->ip;
2532
	ctxt->eflags = tss->flag | 2;
2533 2534 2535 2536 2537 2538 2539 2540
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2541 2542 2543 2544 2545

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2546 2547 2548 2549 2550
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2551

2552 2553
	cpl = tss->cs & 3;

2554
	/*
G
Guo Chao 已提交
2555
	 * Now load segment descriptors. If fault happens at this stage
2556 2557
	 * it is handled in a context of new task
	 */
2558 2559
	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
					true, NULL);
2560 2561
	if (ret != X86EMUL_CONTINUE)
		return ret;
2562 2563
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
					true, NULL);
2564 2565
	if (ret != X86EMUL_CONTINUE)
		return ret;
2566 2567
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
					true, NULL);
2568 2569
	if (ret != X86EMUL_CONTINUE)
		return ret;
2570 2571
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
					true, NULL);
2572 2573
	if (ret != X86EMUL_CONTINUE)
		return ret;
2574 2575
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
					true, NULL);
2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2586
	const struct x86_emulate_ops *ops = ctxt->ops;
2587 2588
	struct tss_segment_16 tss_seg;
	int ret;
2589
	u32 new_tss_base = get_desc_base(new_desc);
2590

2591
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2592
			    &ctxt->exception);
2593
	if (ret != X86EMUL_CONTINUE)
2594 2595 2596
		/* FIXME: need to provide precise fault address */
		return ret;

2597
	save_state_to_tss16(ctxt, &tss_seg);
2598

2599
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2600
			     &ctxt->exception);
2601
	if (ret != X86EMUL_CONTINUE)
2602 2603 2604
		/* FIXME: need to provide precise fault address */
		return ret;

2605
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2606
			    &ctxt->exception);
2607
	if (ret != X86EMUL_CONTINUE)
2608 2609 2610 2611 2612 2613
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2614
		ret = ops->write_std(ctxt, new_tss_base,
2615 2616
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2617
				     &ctxt->exception);
2618
		if (ret != X86EMUL_CONTINUE)
2619 2620 2621 2622
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2623
	return load_state_from_tss16(ctxt, &tss_seg);
2624 2625 2626 2627 2628
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2629
	/* CR3 and ldt selector are not saved intentionally */
2630
	tss->eip = ctxt->_eip;
2631
	tss->eflags = ctxt->eflags;
2632 2633 2634 2635 2636 2637 2638 2639
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2640

2641 2642 2643 2644 2645 2646
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2647 2648 2649 2650 2651 2652
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;
2653
	u8 cpl;
2654

2655
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2656
		return emulate_gp(ctxt, 0);
2657
	ctxt->_eip = tss->eip;
2658
	ctxt->eflags = tss->eflags | 2;
2659 2660

	/* General purpose registers */
2661 2662 2663 2664 2665 2666 2667 2668
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2669 2670 2671

	/*
	 * SDM says that segment selectors are loaded before segment
2672 2673
	 * descriptors.  This is important because CPL checks will
	 * use CS.RPL.
2674
	 */
2675 2676 2677 2678 2679 2680 2681
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2682

2683 2684 2685 2686 2687
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 */
2688
	if (ctxt->eflags & X86_EFLAGS_VM) {
2689
		ctxt->mode = X86EMUL_MODE_VM86;
2690 2691
		cpl = 3;
	} else {
2692
		ctxt->mode = X86EMUL_MODE_PROT32;
2693 2694
		cpl = tss->cs & 3;
	}
2695

2696 2697 2698 2699
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2700 2701
	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
					cpl, true, NULL);
2702 2703
	if (ret != X86EMUL_CONTINUE)
		return ret;
2704 2705
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
					true, NULL);
2706 2707
	if (ret != X86EMUL_CONTINUE)
		return ret;
2708 2709
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
					true, NULL);
2710 2711
	if (ret != X86EMUL_CONTINUE)
		return ret;
2712 2713
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
					true, NULL);
2714 2715
	if (ret != X86EMUL_CONTINUE)
		return ret;
2716 2717
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
					true, NULL);
2718 2719
	if (ret != X86EMUL_CONTINUE)
		return ret;
2720 2721
	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
					true, NULL);
2722 2723
	if (ret != X86EMUL_CONTINUE)
		return ret;
2724 2725
	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
					true, NULL);
2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2736
	const struct x86_emulate_ops *ops = ctxt->ops;
2737 2738
	struct tss_segment_32 tss_seg;
	int ret;
2739
	u32 new_tss_base = get_desc_base(new_desc);
2740 2741
	u32 eip_offset = offsetof(struct tss_segment_32, eip);
	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
2742

2743
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2744
			    &ctxt->exception);
2745
	if (ret != X86EMUL_CONTINUE)
2746 2747 2748
		/* FIXME: need to provide precise fault address */
		return ret;

2749
	save_state_to_tss32(ctxt, &tss_seg);
2750

2751 2752 2753
	/* Only GP registers and segment selectors are saved */
	ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
			     ldt_sel_offset - eip_offset, &ctxt->exception);
2754
	if (ret != X86EMUL_CONTINUE)
2755 2756 2757
		/* FIXME: need to provide precise fault address */
		return ret;

2758
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2759
			    &ctxt->exception);
2760
	if (ret != X86EMUL_CONTINUE)
2761 2762 2763 2764 2765 2766
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2767
		ret = ops->write_std(ctxt, new_tss_base,
2768 2769
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2770
				     &ctxt->exception);
2771
		if (ret != X86EMUL_CONTINUE)
2772 2773 2774 2775
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2776
	return load_state_from_tss32(ctxt, &tss_seg);
2777 2778 2779
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2780
				   u16 tss_selector, int idt_index, int reason,
2781
				   bool has_error_code, u32 error_code)
2782
{
2783
	const struct x86_emulate_ops *ops = ctxt->ops;
2784 2785
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2786
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2787
	ulong old_tss_base =
2788
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2789
	u32 desc_limit;
2790
	ulong desc_addr;
2791 2792 2793

	/* FIXME: old_tss_base == ~0 ? */

2794
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2795 2796
	if (ret != X86EMUL_CONTINUE)
		return ret;
2797
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2798 2799 2800 2801 2802
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2803 2804 2805 2806 2807
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2808
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2829 2830
	}

2831

2832 2833 2834 2835
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2836
		return emulate_ts(ctxt, tss_selector & 0xfffc);
2837 2838 2839 2840
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2841
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2842 2843 2844 2845 2846 2847
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2848
	   note that old_tss_sel is not used after this point */
2849 2850 2851 2852
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2853
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2854 2855
				     old_tss_base, &next_tss_desc);
	else
2856
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2857
				     old_tss_base, &next_tss_desc);
2858 2859
	if (ret != X86EMUL_CONTINUE)
		return ret;
2860 2861 2862 2863 2864 2865

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2866
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2867 2868
	}

2869
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2870
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2871

2872
	if (has_error_code) {
2873 2874 2875
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2876
		ret = em_push(ctxt);
2877 2878
	}

2879 2880 2881 2882
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2883
			 u16 tss_selector, int idt_index, int reason,
2884
			 bool has_error_code, u32 error_code)
2885 2886 2887
{
	int rc;

2888
	invalidate_registers(ctxt);
2889 2890
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2891

2892
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2893
				     has_error_code, error_code);
2894

2895
	if (rc == X86EMUL_CONTINUE) {
2896
		ctxt->eip = ctxt->_eip;
2897 2898
		writeback_registers(ctxt);
	}
2899

2900
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2901 2902
}

2903 2904
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2905
{
2906
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2907

2908 2909
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2910 2911
}

2912 2913 2914 2915 2916 2917
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2918
	al = ctxt->dst.val;
2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2936
	ctxt->dst.val = al;
2937
	/* Set PF, ZF, SF */
2938 2939 2940
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2941
	fastop(ctxt, em_or);
2942 2943 2944 2945 2946 2947 2948 2949
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

2972 2973 2974 2975 2976 2977 2978 2979 2980
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

2981 2982 2983 2984 2985
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
2986 2987 2988 2989

	return X86EMUL_CONTINUE;
}

2990 2991
static int em_call(struct x86_emulate_ctxt *ctxt)
{
2992
	int rc;
2993 2994 2995
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
2996 2997 2998
	rc = jmp_rel(ctxt, rel);
	if (rc != X86EMUL_CONTINUE)
		return rc;
2999 3000 3001
	return em_push(ctxt);
}

3002 3003 3004 3005 3006
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;
3007 3008 3009
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	int cpl = ctxt->ops->cpl(ctxt);
3010

3011
	old_eip = ctxt->_eip;
3012
	ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
3013

3014
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3015 3016 3017
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
3018 3019
		return X86EMUL_CONTINUE;

3020 3021 3022
	rc = assign_eip_far(ctxt, ctxt->src.val, new_desc.l);
	if (rc != X86EMUL_CONTINUE)
		goto fail;
3023

3024
	ctxt->src.val = old_cs;
3025
	rc = em_push(ctxt);
3026
	if (rc != X86EMUL_CONTINUE)
3027
		goto fail;
3028

3029
	ctxt->src.val = old_eip;
3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
	rc = em_push(ctxt);
	/* If we failed, we tainted the memory, but the very least we should
	   restore cs */
	if (rc != X86EMUL_CONTINUE)
		goto fail;
	return rc;
fail:
	ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
	return rc;

3040 3041
}

3042 3043 3044
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;
3045
	unsigned long eip;
3046

3047 3048 3049 3050
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	rc = assign_eip_near(ctxt, eip);
3051 3052
	if (rc != X86EMUL_CONTINUE)
		return rc;
3053
	rsp_increment(ctxt, ctxt->src.val);
3054 3055 3056
	return X86EMUL_CONTINUE;
}

3057 3058 3059
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3060 3061
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3062 3063

	/* Write back the memory destination with implicit LOCK prefix. */
3064 3065
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3066 3067 3068
	return X86EMUL_CONTINUE;
}

3069 3070
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3071
	ctxt->dst.val = ctxt->src2.val;
3072
	return fastop(ctxt, em_imul);
3073 3074
}

3075 3076
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3077 3078
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3079
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3080
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3081 3082 3083 3084

	return X86EMUL_CONTINUE;
}

3085 3086 3087 3088
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3089
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3090 3091
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3092 3093 3094
	return X86EMUL_CONTINUE;
}

3095 3096 3097 3098
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3099
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3100
		return emulate_gp(ctxt, 0);
3101 3102
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3103 3104 3105
	return X86EMUL_CONTINUE;
}

3106 3107
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
3108
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3109 3110 3111
	return X86EMUL_CONTINUE;
}

B
Borislav Petkov 已提交
3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146
#define FFL(x) bit(X86_FEATURE_##x)

static int em_movbe(struct x86_emulate_ctxt *ctxt)
{
	u32 ebx, ecx, edx, eax = 1;
	u16 tmp;

	/*
	 * Check MOVBE is set in the guest-visible CPUID leaf.
	 */
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	if (!(ecx & FFL(MOVBE)))
		return emulate_ud(ctxt);

	switch (ctxt->op_bytes) {
	case 2:
		/*
		 * From MOVBE definition: "...When the operand size is 16 bits,
		 * the upper word of the destination register remains unchanged
		 * ..."
		 *
		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
		 * rules so we have to do the operation almost per hand.
		 */
		tmp = (u16)ctxt->src.val;
		ctxt->dst.val &= ~0xffffUL;
		ctxt->dst.val |= (unsigned long)swab16(tmp);
		break;
	case 4:
		ctxt->dst.val = swab32((u32)ctxt->src.val);
		break;
	case 8:
		ctxt->dst.val = swab64(ctxt->src.val);
		break;
	default:
3147
		BUG();
B
Borislav Petkov 已提交
3148 3149 3150 3151
	}
	return X86EMUL_CONTINUE;
}

3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3180 3181 3182 3183
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3184 3185 3186
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3187 3188 3189 3190 3191 3192 3193 3194 3195
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3196
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3197 3198
		return emulate_gp(ctxt, 0);

3199 3200
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3201 3202 3203
	return X86EMUL_CONTINUE;
}

3204 3205
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3206
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3207 3208
		return emulate_ud(ctxt);

3209
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3210 3211
	if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3212 3213 3214 3215 3216
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3217
	u16 sel = ctxt->src.val;
3218

3219
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3220 3221
		return emulate_ud(ctxt);

3222
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3223 3224 3225
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3226 3227
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3228 3229
}

A
Avi Kivity 已提交
3230 3231 3232 3233 3234 3235 3236 3237 3238
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3239 3240 3241 3242 3243 3244 3245 3246 3247
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3248 3249
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3250 3251 3252
	int rc;
	ulong linear;

3253
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3254
	if (rc == X86EMUL_CONTINUE)
3255
		ctxt->ops->invlpg(ctxt, linear);
3256
	/* Disable writeback. */
3257
	ctxt->dst.type = OP_NONE;
3258 3259 3260
	return X86EMUL_CONTINUE;
}

3261 3262 3263 3264 3265 3266 3267 3268 3269 3270
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3271 3272
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
3273
	int rc = ctxt->ops->fix_hypercall(ctxt);
3274 3275 3276 3277 3278

	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3279
	ctxt->_eip = ctxt->eip;
3280
	/* Disable writeback. */
3281
	ctxt->dst.type = OP_NONE;
3282 3283 3284
	return X86EMUL_CONTINUE;
}

3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3314 3315 3316 3317 3318
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3319 3320
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3321
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3322
			     &desc_ptr.size, &desc_ptr.address,
3323
			     ctxt->op_bytes);
3324 3325 3326 3327
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3328
	ctxt->dst.type = OP_NONE;
3329 3330 3331
	return X86EMUL_CONTINUE;
}

3332
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3333 3334 3335
{
	int rc;

3336 3337
	rc = ctxt->ops->fix_hypercall(ctxt);

3338
	/* Disable writeback. */
3339
	ctxt->dst.type = OP_NONE;
3340 3341 3342 3343 3344 3345 3346 3347
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3348 3349
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3350
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3351
			     &desc_ptr.size, &desc_ptr.address,
3352
			     ctxt->op_bytes);
3353 3354 3355 3356
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3357
	ctxt->dst.type = OP_NONE;
3358 3359 3360 3361 3362
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3363 3364
	if (ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3365
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3366 3367 3368 3369 3370 3371
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3372 3373
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3374 3375 3376
	return X86EMUL_CONTINUE;
}

3377 3378
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3379 3380
	int rc = X86EMUL_CONTINUE;

3381 3382
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3383
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3384
		rc = jmp_rel(ctxt, ctxt->src.val);
3385

3386
	return rc;
3387 3388 3389 3390
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3391 3392
	int rc = X86EMUL_CONTINUE;

3393
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3394
		rc = jmp_rel(ctxt, ctxt->src.val);
3395

3396
	return rc;
3397 3398
}

3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3436 3437 3438 3439
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3440 3441
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3442
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3443 3444 3445 3446
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3447 3448 3449
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461
static int em_sahf(struct x86_emulate_ctxt *ctxt)
{
	u32 flags;

	flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;

	ctxt->eflags &= ~0xffUL;
	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3462 3463
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3464 3465
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3466 3467 3468
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3484 3485 3486 3487 3488 3489
static int em_clflush(struct x86_emulate_ctxt *ctxt)
{
	/* emulating clflush regardless of cpuid */
	return X86EMUL_CONTINUE;
}

3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3504
	if (!valid_cr(ctxt->modrm_reg))
3505 3506 3507 3508 3509 3510 3511
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3512 3513
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3514
	u64 efer = 0;
3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3532
		u64 cr4;
3533 3534 3535 3536
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3537 3538
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3539 3540 3541 3542 3543 3544 3545 3546 3547 3548

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3549 3550
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3551 3552 3553 3554 3555 3556 3557 3558
			rsvd = CR3_L_MODE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3559
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3571 3572 3573 3574
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3575
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3576 3577 3578 3579 3580 3581 3582

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3583
	int dr = ctxt->modrm_reg;
3584 3585 3586 3587 3588
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3589
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3590 3591 3592
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

3593 3594 3595 3596 3597 3598 3599
	if (check_dr7_gd(ctxt)) {
		ulong dr6;

		ctxt->ops->get_dr(ctxt, 6, &dr6);
		dr6 &= ~15;
		dr6 |= DR6_BD | DR6_RTM;
		ctxt->ops->set_dr(ctxt, 6, dr6);
3600
		return emulate_db(ctxt);
3601
	}
3602 3603 3604 3605 3606 3607

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3608 3609
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3610 3611 3612 3613 3614 3615 3616

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3617 3618 3619 3620
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3621
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3622 3623 3624 3625 3626 3627 3628 3629 3630

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3631
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3632 3633

	/* Valid physical address? */
3634
	if (rax & 0xffff000000000000ULL)
3635 3636 3637 3638 3639
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3640 3641
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3642
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3643

3644
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3645 3646 3647 3648 3649
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3650 3651
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3652
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3653
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3654

3655
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3656
	    ctxt->ops->check_pmc(ctxt, rcx))
3657 3658 3659 3660 3661
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3662 3663
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3664 3665
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3666 3667 3668 3669 3670 3671 3672
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3673 3674
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3675 3676 3677 3678 3679
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3680
#define D(_y) { .flags = (_y) }
3681 3682 3683
#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
3684
#define N    D(NotImpl)
3685
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3686 3687
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3688
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3689
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3690
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3691
#define II(_f, _e, _i) \
3692
	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
3693
#define IIP(_f, _e, _i, _p) \
3694 3695
	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
3696
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3697

3698
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3699
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3700
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3701
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3702 3703
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3704

3705 3706 3707
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3708

3709 3710 3711 3712 3713 3714
static const struct opcode group7_rm0[] = {
	N,
	I(SrcNone | Priv | EmulateOnUD,	em_vmcall),
	N, N, N, N, N, N,
};

3715
static const struct opcode group7_rm1[] = {
3716 3717
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3718 3719 3720
	N, N, N, N, N, N,
};

3721
static const struct opcode group7_rm3[] = {
3722
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
3723
	II(SrcNone  | Prot | EmulateOnUD,	em_vmmcall,	vmmcall),
3724 3725 3726 3727 3728 3729
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3730
};
3731

3732
static const struct opcode group7_rm7[] = {
3733
	N,
3734
	DIP(SrcNone, rdtscp, check_rdtsc),
3735 3736
	N, N, N, N, N, N,
};
3737

3738
static const struct opcode group1[] = {
3739 3740 3741 3742 3743 3744 3745 3746
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3747 3748
};

3749
static const struct opcode group1A[] = {
3750
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3751 3752
};

3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3764
static const struct opcode group3[] = {
3765 3766
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3767 3768
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3769 3770
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
3771 3772
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
3773 3774
};

3775
static const struct opcode group4[] = {
3776 3777
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3778 3779 3780
	N, N, N, N, N, N,
};

3781
static const struct opcode group5[] = {
3782 3783
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3784
	I(SrcMem | NearBranch,			em_call_near_abs),
3785
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
3786
	I(SrcMem | NearBranch,			em_jmp_abs),
3787 3788
	I(SrcMemFAddr | ImplicitOps,		em_jmp_far),
	I(SrcMem | Stack,			em_push), D(Undefined),
3789 3790
};

3791
static const struct opcode group6[] = {
3792 3793
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3794
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3795
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3796 3797 3798
	N, N, N, N,
};

3799
static const struct group_dual group7 = { {
3800 3801
	II(Mov | DstMem,			em_sgdt, sgdt),
	II(Mov | DstMem,			em_sidt, sidt),
3802 3803 3804 3805 3806
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3807
}, {
3808
	EXT(0, group7_rm0),
3809
	EXT(0, group7_rm1),
3810
	N, EXT(0, group7_rm3),
3811 3812 3813
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3814 3815
} };

3816
static const struct opcode group8[] = {
3817
	N, N, N, N,
3818 3819 3820 3821
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3822 3823
};

3824
static const struct group_dual group9 = { {
3825
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3826 3827 3828 3829
}, {
	N, N, N, N, N, N, N, N,
} };

3830
static const struct opcode group11[] = {
3831
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3832
	X7(D(Undefined)),
3833 3834
};

3835
static const struct gprefix pfx_0f_ae_7 = {
3836
	I(SrcMem | ByteOp, em_clflush), N, N, N,
3837 3838 3839 3840 3841 3842 3843 3844
};

static const struct group_dual group15 = { {
	N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
}, {
	N, N, N, N, N, N, N, N,
} };

3845
static const struct gprefix pfx_0f_6f_0f_7f = {
3846
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3847 3848
};

3849 3850
static const struct gprefix pfx_0f_2b = {
	I(0, em_mov), I(0, em_mov), N, N,
3851 3852
};

3853
static const struct gprefix pfx_0f_28_0f_29 = {
3854
	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
3855 3856
};

3857 3858 3859 3860
static const struct gprefix pfx_0f_e7 = {
	N, I(Sse, em_mov), N, N,
};

3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3924
static const struct opcode opcode_table[256] = {
3925
	/* 0x00 - 0x07 */
3926
	F6ALU(Lock, em_add),
3927 3928
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3929
	/* 0x08 - 0x0F */
3930
	F6ALU(Lock | PageTable, em_or),
3931 3932
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3933
	/* 0x10 - 0x17 */
3934
	F6ALU(Lock, em_adc),
3935 3936
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3937
	/* 0x18 - 0x1F */
3938
	F6ALU(Lock, em_sbb),
3939 3940
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3941
	/* 0x20 - 0x27 */
3942
	F6ALU(Lock | PageTable, em_and), N, N,
3943
	/* 0x28 - 0x2F */
3944
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3945
	/* 0x30 - 0x37 */
3946
	F6ALU(Lock, em_xor), N, N,
3947
	/* 0x38 - 0x3F */
3948
	F6ALU(NoWrite, em_cmp), N, N,
3949
	/* 0x40 - 0x4F */
3950
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
3951
	/* 0x50 - 0x57 */
3952
	X8(I(SrcReg | Stack, em_push)),
3953
	/* 0x58 - 0x5F */
3954
	X8(I(DstReg | Stack, em_pop)),
3955
	/* 0x60 - 0x67 */
3956 3957
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3958 3959 3960
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3961 3962
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3963 3964
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3965
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3966
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3967
	/* 0x70 - 0x7F */
3968
	X16(D(SrcImmByte | NearBranch)),
3969
	/* 0x80 - 0x87 */
3970 3971 3972 3973
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3974
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
3975
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3976
	/* 0x88 - 0x8F */
3977
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3978
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3979
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3980 3981 3982
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3983
	/* 0x90 - 0x97 */
3984
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3985
	/* 0x98 - 0x9F */
3986
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3987
	I(SrcImmFAddr | No64, em_call_far), N,
3988
	II(ImplicitOps | Stack, em_pushf, pushf),
P
Paolo Bonzini 已提交
3989 3990
	II(ImplicitOps | Stack, em_popf, popf),
	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
3991
	/* 0xA0 - 0xA7 */
3992
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3993
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3994
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3995
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
3996
	/* 0xA8 - 0xAF */
3997
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
3998 3999
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
4000
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
4001
	/* 0xB0 - 0xB7 */
4002
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
4003
	/* 0xB8 - 0xBF */
4004
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
4005
	/* 0xC0 - 0xC7 */
4006
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
4007 4008
	I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
	I(ImplicitOps | NearBranch, em_ret),
4009 4010
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
4011
	G(ByteOp, group11), G(0, group11),
4012
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
4013
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
4014 4015
	I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
	I(ImplicitOps | Stack, em_ret_far),
4016
	D(ImplicitOps), DI(SrcImmByte, intn),
4017
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
4018
	/* 0xD0 - 0xD7 */
4019 4020
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
4021
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
4022 4023
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
4024
	I(DstAcc | SrcXLat | ByteOp, em_mov),
4025
	/* 0xD8 - 0xDF */
4026
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
4027
	/* 0xE0 - 0xE7 */
4028 4029
	X3(I(SrcImmByte | NearBranch, em_loop)),
	I(SrcImmByte | NearBranch, em_jcxz),
4030 4031
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4032
	/* 0xE8 - 0xEF */
4033 4034 4035
	I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
	I(SrcImmFAddr | No64, em_jmp_far),
	D(SrcImmByte | ImplicitOps | NearBranch),
4036 4037
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4038
	/* 0xF0 - 0xF7 */
4039
	N, DI(ImplicitOps, icebp), N, N,
4040 4041
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
4042
	/* 0xF8 - 0xFF */
4043 4044
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4045 4046 4047
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

4048
static const struct opcode twobyte_table[256] = {
4049
	/* 0x00 - 0x0F */
4050
	G(0, group6), GD(0, &group7), N, N,
4051
	N, I(ImplicitOps | EmulateOnUD, em_syscall),
4052
	II(ImplicitOps | Priv, em_clts, clts), N,
4053
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4054
	N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4055
	/* 0x10 - 0x1F */
P
Paolo Bonzini 已提交
4056
	N, N, N, N, N, N, N, N,
4057 4058
	D(ImplicitOps | ModRM | SrcMem | NoAccess),
	N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
4059
	/* 0x20 - 0x2F */
4060 4061 4062 4063 4064 4065
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
						check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
						check_dr_write),
4066
	N, N, N, N,
4067 4068
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4069
	N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4070
	N, N, N, N,
4071
	/* 0x30 - 0x3F */
4072
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4073
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4074
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4075
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4076 4077
	I(ImplicitOps | EmulateOnUD, em_sysenter),
	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
4078
	N, N,
4079 4080
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
4081
	X16(D(DstReg | SrcMem | ModRM)),
4082 4083 4084
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4085 4086 4087 4088
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4089
	/* 0x70 - 0x7F */
4090 4091 4092 4093
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4094
	/* 0x80 - 0x8F */
4095
	X16(D(SrcImm | NearBranch)),
4096
	/* 0x90 - 0x9F */
4097
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4098
	/* 0xA0 - 0xA7 */
4099
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4100 4101
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4102 4103
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4104
	/* 0xA8 - 0xAF */
4105
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4106
	DI(ImplicitOps, rsm),
4107
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4108 4109
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4110
	GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
4111
	/* 0xB0 - 0xB7 */
4112
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
4113
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4114
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4115 4116
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4117
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4118 4119
	/* 0xB8 - 0xBF */
	N, N,
4120
	G(BitOp, group8),
4121 4122
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
	F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
4123
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4124
	/* 0xC0 - 0xC7 */
4125
	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4126
	N, D(DstMem | SrcReg | ModRM | Mov),
4127
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4128 4129
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4130 4131 4132
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
4133 4134
	N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
	N, N, N, N, N, N, N, N,
4135 4136 4137 4138
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

4139
static const struct gprefix three_byte_0f_38_f0 = {
B
Borislav Petkov 已提交
4140
	I(DstReg | SrcMem | Mov, em_movbe), N, N, N
4141 4142 4143
};

static const struct gprefix three_byte_0f_38_f1 = {
B
Borislav Petkov 已提交
4144
	I(DstMem | SrcReg | Mov, em_movbe), N, N, N
4145 4146 4147 4148 4149 4150 4151 4152 4153
};

/*
 * Insns below are selected by the prefix which indexed by the third opcode
 * byte.
 */
static const struct opcode opcode_map_0f_38[256] = {
	/* 0x00 - 0x7f */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
B
Borislav Petkov 已提交
4154 4155 4156 4157 4158 4159 4160
	/* 0x80 - 0xef */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
	/* 0xf0 - 0xf1 */
	GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f0),
	GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f1),
	/* 0xf2 - 0xff */
	N, N, X4(N), X8(N)
4161 4162
};

4163 4164 4165 4166 4167
#undef D
#undef N
#undef G
#undef GD
#undef I
4168
#undef GP
4169
#undef EXT
4170

4171
#undef D2bv
4172
#undef D2bvIP
4173
#undef I2bv
4174
#undef I2bvIP
4175
#undef I6ALU
4176

4177
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4178 4179 4180
{
	unsigned size;

4181
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4194
	op->addr.mem.ea = ctxt->_eip;
4195 4196 4197
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4198
		op->val = insn_fetch(s8, ctxt);
4199 4200
		break;
	case 2:
4201
		op->val = insn_fetch(s16, ctxt);
4202 4203
		break;
	case 4:
4204
		op->val = insn_fetch(s32, ctxt);
4205
		break;
4206 4207 4208
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4227 4228 4229 4230 4231 4232 4233
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4234
		decode_register_operand(ctxt, op);
4235 4236
		break;
	case OpImmUByte:
4237
		rc = decode_imm(ctxt, op, 1, false);
4238 4239
		break;
	case OpMem:
4240
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4241 4242 4243
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
4244
		if (ctxt->d & BitOp)
4245 4246 4247
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4248
	case OpMem64:
4249
		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4250
		goto mem_common;
4251 4252 4253
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4254
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4255 4256 4257
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4276 4277 4278 4279
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4280
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4281 4282
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4283
		op->count = 1;
4284 4285 4286 4287
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4288
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4289 4290
		fetch_register_operand(op);
		break;
4291 4292
	case OpCL:
		op->bytes = 1;
4293
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4305 4306 4307
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4308 4309
	case OpMem8:
		ctxt->memop.bytes = 1;
4310
		if (ctxt->memop.type == OP_REG) {
4311 4312
			ctxt->memop.addr.reg = decode_register(ctxt,
					ctxt->modrm_rm, true);
4313 4314
			fetch_register_operand(&ctxt->memop);
		}
4315
		goto mem_common;
4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4332
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
B
Bandan Das 已提交
4333
		op->addr.mem.seg = ctxt->seg_override;
4334
		op->val = 0;
4335
		op->count = 1;
4336
		break;
P
Paolo Bonzini 已提交
4337 4338 4339 4340 4341 4342 4343
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt,
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
B
Bandan Das 已提交
4344
		op->addr.mem.seg = ctxt->seg_override;
P
Paolo Bonzini 已提交
4345 4346
		op->val = 0;
		break;
4347 4348 4349 4350 4351 4352 4353 4354 4355
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4385
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4386 4387 4388
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4389
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4390
	bool op_prefix = false;
B
Bandan Das 已提交
4391
	bool has_seg_override = false;
4392
	struct opcode opcode;
4393

4394 4395
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4396
	ctxt->_eip = ctxt->eip;
4397 4398
	ctxt->fetch.ptr = ctxt->fetch.data;
	ctxt->fetch.end = ctxt->fetch.data + insn_len;
B
Borislav Petkov 已提交
4399
	ctxt->opcode_len = 1;
4400
	if (insn_len > 0)
4401
		memcpy(ctxt->fetch.data, insn, insn_len);
4402
	else {
4403
		rc = __do_insn_fetch_bytes(ctxt, 1);
4404 4405 4406
		if (rc != X86EMUL_CONTINUE)
			return rc;
	}
4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4424
		return EMULATION_FAILED;
4425 4426
	}

4427 4428
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4429 4430 4431

	/* Legacy prefixes. */
	for (;;) {
4432
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4433
		case 0x66:	/* operand-size override */
4434
			op_prefix = true;
4435
			/* switch between 2/4 bytes */
4436
			ctxt->op_bytes = def_op_bytes ^ 6;
4437 4438 4439 4440
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4441
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4442 4443
			else
				/* switch between 2/4 bytes */
4444
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4445 4446 4447 4448 4449
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
B
Bandan Das 已提交
4450 4451
			has_seg_override = true;
			ctxt->seg_override = (ctxt->b >> 3) & 3;
4452 4453 4454
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
B
Bandan Das 已提交
4455 4456
			has_seg_override = true;
			ctxt->seg_override = ctxt->b & 7;
4457 4458 4459 4460
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4461
			ctxt->rex_prefix = ctxt->b;
4462 4463
			continue;
		case 0xf0:	/* LOCK */
4464
			ctxt->lock_prefix = 1;
4465 4466 4467
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4468
			ctxt->rep_prefix = ctxt->b;
4469 4470 4471 4472 4473 4474 4475
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4476
		ctxt->rex_prefix = 0;
4477 4478 4479 4480 4481
	}

done_prefixes:

	/* REX prefix. */
4482 4483
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4484 4485

	/* Opcode byte(s). */
4486
	opcode = opcode_table[ctxt->b];
4487
	/* Two-byte opcode? */
4488
	if (ctxt->b == 0x0f) {
B
Borislav Petkov 已提交
4489
		ctxt->opcode_len = 2;
4490
		ctxt->b = insn_fetch(u8, ctxt);
4491
		opcode = twobyte_table[ctxt->b];
4492 4493 4494 4495 4496 4497 4498

		/* 0F_38 opcode map */
		if (ctxt->b == 0x38) {
			ctxt->opcode_len = 3;
			ctxt->b = insn_fetch(u8, ctxt);
			opcode = opcode_map_0f_38[ctxt->b];
		}
4499
	}
4500
	ctxt->d = opcode.flags;
4501

4502 4503 4504
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4505 4506 4507 4508 4509 4510 4511
	/* vex-prefix instructions are not implemented */
	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
	    (mode == X86EMUL_MODE_PROT64 ||
	    (mode >= X86EMUL_MODE_PROT16 && (ctxt->modrm & 0x80)))) {
		ctxt->d = NotImpl;
	}

4512 4513
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4514
		case Group:
4515
			goffset = (ctxt->modrm >> 3) & 7;
4516 4517 4518
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4519 4520
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4521 4522 4523 4524 4525
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4526
			goffset = ctxt->modrm & 7;
4527
			opcode = opcode.u.group[goffset];
4528 4529
			break;
		case Prefix:
4530
			if (ctxt->rep_prefix && op_prefix)
4531
				return EMULATION_FAILED;
4532
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4533 4534 4535 4536 4537 4538 4539
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4540 4541 4542 4543 4544 4545
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4546
		default:
4547
			return EMULATION_FAILED;
4548
		}
4549

4550
		ctxt->d &= ~(u64)GroupMask;
4551
		ctxt->d |= opcode.flags;
4552 4553
	}

4554 4555 4556 4557
	/* Unrecognised? */
	if (ctxt->d == 0)
		return EMULATION_FAILED;

4558
	ctxt->execute = opcode.u.execute;
4559

4560 4561 4562
	if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
		return EMULATION_FAILED;

4563
	if (unlikely(ctxt->d &
4564
	    (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch))) {
4565 4566 4567 4568 4569 4570
		/*
		 * These are copied unconditionally here, and checked unconditionally
		 * in x86_emulate_insn.
		 */
		ctxt->check_perm = opcode.check_perm;
		ctxt->intercept = opcode.intercept;
4571

4572 4573
		if (ctxt->d & NotImpl)
			return EMULATION_FAILED;
4574

4575 4576 4577 4578 4579 4580
		if (mode == X86EMUL_MODE_PROT64) {
			if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
				ctxt->op_bytes = 8;
			else if (ctxt->d & NearBranch)
				ctxt->op_bytes = 8;
		}
4581

4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593
		if (ctxt->d & Op3264) {
			if (mode == X86EMUL_MODE_PROT64)
				ctxt->op_bytes = 8;
			else
				ctxt->op_bytes = 4;
		}

		if (ctxt->d & Sse)
			ctxt->op_bytes = 16;
		else if (ctxt->d & Mmx)
			ctxt->op_bytes = 8;
	}
A
Avi Kivity 已提交
4594

4595
	/* ModRM and SIB bytes. */
4596
	if (ctxt->d & ModRM) {
4597
		rc = decode_modrm(ctxt, &ctxt->memop);
B
Bandan Das 已提交
4598 4599 4600 4601
		if (!has_seg_override) {
			has_seg_override = true;
			ctxt->seg_override = ctxt->modrm_seg;
		}
4602
	} else if (ctxt->d & MemAbs)
4603
		rc = decode_abs(ctxt, &ctxt->memop);
4604 4605 4606
	if (rc != X86EMUL_CONTINUE)
		goto done;

B
Bandan Das 已提交
4607 4608
	if (!has_seg_override)
		ctxt->seg_override = VCPU_SREG_DS;
4609

B
Bandan Das 已提交
4610
	ctxt->memop.addr.mem.seg = ctxt->seg_override;
4611 4612 4613 4614 4615

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4616
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4617 4618 4619
	if (rc != X86EMUL_CONTINUE)
		goto done;

4620 4621 4622 4623
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4624
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4625 4626 4627
	if (rc != X86EMUL_CONTINUE)
		goto done;

4628
	/* Decode and fetch the destination operand: register or memory. */
4629
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4630

4631
	if (ctxt->rip_relative)
4632
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4633

4634
done:
4635
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4636 4637
}

4638 4639 4640 4641 4642
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4643 4644 4645 4646 4647 4648 4649 4650 4651
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4652 4653 4654
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4655
		 ((ctxt->eflags & EFLG_ZF) == 0))
4656
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4657 4658 4659 4660 4661 4662
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4676
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4692 4693 4694
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
4695 4696
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
4697
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
4698 4699 4700
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
	      [fastop]"+S"(fop)
	    : "c"(ctxt->src2.val));
4701
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
4702 4703
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
4704 4705
	return X86EMUL_CONTINUE;
}
4706

4707 4708
void init_decode_cache(struct x86_emulate_ctxt *ctxt)
{
B
Bandan Das 已提交
4709 4710
	memset(&ctxt->rip_relative, 0,
	       (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
4711 4712 4713 4714 4715 4716

	ctxt->io_read.pos = 0;
	ctxt->io_read.end = 0;
	ctxt->mem_read.end = 0;
}

4717
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4718
{
4719
	const struct x86_emulate_ops *ops = ctxt->ops;
4720
	int rc = X86EMUL_CONTINUE;
4721
	int saved_dst_type = ctxt->dst.type;
4722

4723
	ctxt->mem_read.pos = 0;
4724

4725 4726
	/* LOCK prefix is allowed only with some instructions */
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4727
		rc = emulate_ud(ctxt);
4728 4729 4730
		goto done;
	}

4731
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4732
		rc = emulate_ud(ctxt);
4733 4734 4735
		goto done;
	}

4736 4737 4738 4739 4740 4741 4742
	if (unlikely(ctxt->d &
		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
				(ctxt->d & Undefined)) {
			rc = emulate_ud(ctxt);
			goto done;
		}
A
Avi Kivity 已提交
4743

4744 4745 4746
		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
			rc = emulate_ud(ctxt);
A
Avi Kivity 已提交
4747
			goto done;
4748
		}
A
Avi Kivity 已提交
4749

4750 4751
		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
			rc = emulate_nm(ctxt);
4752
			goto done;
4753
		}
4754

4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767
		if (ctxt->d & Mmx) {
			rc = flush_pending_x87_faults(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			/*
			 * Now that we know the fpu is exception safe, we can fetch
			 * operands from it.
			 */
			fetch_possible_mmx_operand(ctxt, &ctxt->src);
			fetch_possible_mmx_operand(ctxt, &ctxt->src2);
			if (!(ctxt->d & Mov))
				fetch_possible_mmx_operand(ctxt, &ctxt->dst);
		}
4768

4769
		if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4770 4771 4772 4773 4774
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_PRE_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}
4775

4776 4777
		/* Privileged instruction can be executed only in CPL=0 */
		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4778 4779 4780 4781
			if (ctxt->d & PrivUD)
				rc = emulate_ud(ctxt);
			else
				rc = emulate_gp(ctxt, 0);
4782
			goto done;
4783
		}
4784

4785 4786 4787
		/* Instruction can only be executed in protected mode */
		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
			rc = emulate_ud(ctxt);
4788
			goto done;
4789
		}
4790

4791
		/* Do instruction specific permission checks */
4792
		if (ctxt->d & CheckPerm) {
4793 4794 4795 4796 4797
			rc = ctxt->check_perm(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

4798
		if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4799 4800 4801 4802 4803 4804 4805 4806 4807 4808
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_POST_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

		if (ctxt->rep_prefix && (ctxt->d & String)) {
			/* All REP prefixes have the same first termination condition */
			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
				ctxt->eip = ctxt->_eip;
4809
				ctxt->eflags &= ~EFLG_RF;
4810 4811
				goto done;
			}
4812 4813 4814
		}
	}

4815 4816 4817
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4818
		if (rc != X86EMUL_CONTINUE)
4819
			goto done;
4820
		ctxt->src.orig_val64 = ctxt->src.val64;
4821 4822
	}

4823 4824 4825
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4826 4827 4828 4829
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4830
	if ((ctxt->d & DstMask) == ImplicitOps)
4831 4832 4833
		goto special_insn;


4834
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4835
		/* optimisation - avoid slow emulated read if Mov */
4836 4837
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4838 4839
		if (rc != X86EMUL_CONTINUE)
			goto done;
4840
	}
4841
	ctxt->dst.orig_val = ctxt->dst.val;
4842

4843 4844
special_insn:

4845
	if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4846
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4847
					      X86_ICPT_POST_MEMACCESS);
4848 4849 4850 4851
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4852 4853 4854 4855
	if (ctxt->rep_prefix && (ctxt->d & String))
		ctxt->eflags |= EFLG_RF;
	else
		ctxt->eflags &= ~EFLG_RF;
4856

4857
	if (ctxt->execute) {
4858 4859 4860 4861 4862 4863 4864
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4865
		rc = ctxt->execute(ctxt);
4866 4867 4868 4869 4870
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

B
Borislav Petkov 已提交
4871
	if (ctxt->opcode_len == 2)
A
Avi Kivity 已提交
4872
		goto twobyte_insn;
4873 4874
	else if (ctxt->opcode_len == 3)
		goto threebyte_insn;
A
Avi Kivity 已提交
4875

4876
	switch (ctxt->b) {
A
Avi Kivity 已提交
4877
	case 0x63:		/* movsxd */
4878
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4879
			goto cannot_emulate;
4880
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4881
		break;
4882
	case 0x70 ... 0x7f: /* jcc (short) */
4883
		if (test_cc(ctxt->b, ctxt->eflags))
4884
			rc = jmp_rel(ctxt, ctxt->src.val);
4885
		break;
N
Nitin A Kamble 已提交
4886
	case 0x8d: /* lea r16/r32, m */
4887
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4888
		break;
4889
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4890
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4891 4892 4893
			ctxt->dst.type = OP_NONE;
		else
			rc = em_xchg(ctxt);
4894
		break;
4895
	case 0x98: /* cbw/cwde/cdqe */
4896 4897 4898 4899
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4900 4901
		}
		break;
4902
	case 0xcc:		/* int3 */
4903 4904
		rc = emulate_int(ctxt, 3);
		break;
4905
	case 0xcd:		/* int n */
4906
		rc = emulate_int(ctxt, ctxt->src.val);
4907 4908
		break;
	case 0xce:		/* into */
4909 4910
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4911
		break;
4912
	case 0xe9: /* jmp rel */
4913
	case 0xeb: /* jmp rel short */
4914
		rc = jmp_rel(ctxt, ctxt->src.val);
4915
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4916
		break;
4917
	case 0xf4:              /* hlt */
4918
		ctxt->ops->halt(ctxt);
4919
		break;
4920 4921 4922 4923 4924 4925 4926
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4927 4928 4929
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4930 4931 4932 4933 4934 4935
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4936 4937
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4938
	}
4939

4940 4941 4942
	if (rc != X86EMUL_CONTINUE)
		goto done;

4943
writeback:
4944 4945 4946 4947 4948 4949
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4950 4951 4952 4953 4954
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4955

4956 4957 4958 4959
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4960
	ctxt->dst.type = saved_dst_type;
4961

4962
	if ((ctxt->d & SrcMask) == SrcSI)
4963
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4964

4965
	if ((ctxt->d & DstMask) == DstDI)
4966
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4967

4968
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4969
		unsigned int count;
4970
		struct read_cache *r = &ctxt->io_read;
4971 4972 4973 4974 4975 4976
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4977

4978 4979 4980 4981 4982
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4983
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4984 4985 4986 4987 4988 4989
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4990
				ctxt->mem_read.end = 0;
4991
				writeback_registers(ctxt);
4992 4993 4994
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4995
		}
4996
		ctxt->eflags &= ~EFLG_RF;
4997
	}
4998

4999
	ctxt->eip = ctxt->_eip;
5000 5001

done:
5002 5003
	if (rc == X86EMUL_PROPAGATE_FAULT) {
		WARN_ON(ctxt->exception.vector > 0x1f);
5004
		ctxt->have_exception = true;
5005
	}
5006 5007 5008
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

5009 5010 5011
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

5012
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
5013 5014

twobyte_insn:
5015
	switch (ctxt->b) {
5016
	case 0x09:		/* wbinvd */
5017
		(ctxt->ops->wbinvd)(ctxt);
5018 5019
		break;
	case 0x08:		/* invd */
5020 5021
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
P
Paolo Bonzini 已提交
5022
	case 0x1f:		/* nop */
5023 5024
		break;
	case 0x20: /* mov cr, reg */
5025
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
5026
		break;
A
Avi Kivity 已提交
5027
	case 0x21: /* mov from dr to reg */
5028
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
5029 5030
		break;
	case 0x40 ... 0x4f:	/* cmov */
5031 5032 5033 5034
		if (test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.val = ctxt->src.val;
		else if (ctxt->mode != X86EMUL_MODE_PROT64 ||
			 ctxt->op_bytes != 4)
5035
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
5036
		break;
5037
	case 0x80 ... 0x8f: /* jnz rel, etc*/
5038
		if (test_cc(ctxt->b, ctxt->eflags))
5039
			rc = jmp_rel(ctxt, ctxt->src.val);
5040
		break;
5041
	case 0x90 ... 0x9f:     /* setcc r/m8 */
5042
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
5043
		break;
A
Avi Kivity 已提交
5044
	case 0xb6 ... 0xb7:	/* movzx */
5045
		ctxt->dst.bytes = ctxt->op_bytes;
5046
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
5047
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
5048 5049
		break;
	case 0xbe ... 0xbf:	/* movsx */
5050
		ctxt->dst.bytes = ctxt->op_bytes;
5051
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5052
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
5053
		break;
5054
	case 0xc3:		/* movnti */
5055
		ctxt->dst.bytes = ctxt->op_bytes;
5056 5057
		ctxt->dst.val = (ctxt->op_bytes == 8) ? (u64) ctxt->src.val :
							(u32) ctxt->src.val;
5058
		break;
5059 5060
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5061
	}
5062

5063 5064
threebyte_insn:

5065 5066 5067
	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
5068 5069 5070
	goto writeback;

cannot_emulate:
5071
	return EMULATION_FAILED;
A
Avi Kivity 已提交
5072
}
5073 5074 5075 5076 5077 5078 5079 5080 5081 5082

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}