emulate.c 132.8 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
63
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
64 65
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
66 67

#define OpBits             5  /* Width of operand field */
68
#define OpMask             ((1ull << OpBits) - 1)
69

A
Avi Kivity 已提交
70 71 72 73 74 75 76 77 78 79
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
80
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
81
/* Destination operand type. */
82 83 84 85 86 87 88
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
89
#define DstMem16    (OpMem16 << DstShift)
90 91
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
92
#define DstAccLo    (OpAccLo << DstShift)
93
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
94
/* Source operand type. */
95 96 97 98 99 100 101 102 103 104 105 106
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
107
#define SrcXLat     (OpXLat << SrcShift)
108 109 110 111
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
112
#define SrcImm64    (OpImm64 << SrcShift)
113
#define SrcDX       (OpDX << SrcShift)
114
#define SrcMem8     (OpMem8 << SrcShift)
115
#define SrcAccHi    (OpAccHi << SrcShift)
116
#define SrcMask     (OpMask << SrcShift)
117 118 119 120 121 122 123 124 125
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
126
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
127
#define InstrDual   (6<<15)     /* Alternate instruction decoding of mod == 3 */
128
#define ModeDual    (7<<15)     /* Different instruction for 32/64 bit */
129
#define Sse         (1<<18)     /* SSE Vector instruction */
130 131 132 133
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
134
/* Misc flags */
135
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
136
#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
137
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
138
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
139
#define Undefined   (1<<25) /* No Such Instruction */
140
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
141
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
142
#define No64	    (1<<28)
143
#define PageTable   (1 << 29)   /* instruction used to write page table */
144
#define NotImpl     (1 << 30)   /* instruction is not implemented */
145
/* Source 2 operand type */
146
#define Src2Shift   (31)
147
#define Src2None    (OpNone << Src2Shift)
148
#define Src2Mem     (OpMem << Src2Shift)
149 150 151 152
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
153 154 155 156 157 158
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
159
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
160
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
161 162 163
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
164
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
165
#define NoWrite     ((u64)1 << 45)  /* No writeback */
166
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
167
#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
168 169
#define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
#define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
170
#define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
171
#define NearBranch  ((u64)1 << 52)  /* Near branches */
172
#define No16	    ((u64)1 << 53)  /* No 16 bit operand */
173
#define IncSP       ((u64)1 << 54)  /* SP is incremented before ModRM calc */
A
Avi Kivity 已提交
174

175
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
A
Avi Kivity 已提交
176

177 178 179 180 181 182 183 184
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
185

186 187 188 189 190 191
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
192 193
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
194 195
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
196
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
197 198 199 200 201 202 203 204 205 206 207
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

208
struct opcode {
209 210
	u64 flags : 56;
	u64 intercept : 8;
211
	union {
212
		int (*execute)(struct x86_emulate_ctxt *ctxt);
213 214 215
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
216
		const struct escape *esc;
217
		const struct instr_dual *idual;
218
		const struct mode_dual *mdual;
219
		void (*fastop)(struct fastop *fake);
220
	} u;
221
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
222 223 224 225 226
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
227 228
};

229 230 231 232 233 234 235
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

236 237 238 239 240
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

241 242 243 244 245
struct instr_dual {
	struct opcode mod012;
	struct opcode mod3;
};

246 247 248 249 250
struct mode_dual {
	struct opcode mode32;
	struct opcode mode64;
};

A
Avi Kivity 已提交
251
/* EFLAGS bit definitions. */
252 253 254 255
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
256 257
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
258 259
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
260 261
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
262
#define EFLG_IF (1<<9)
263
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
264 265 266 267 268 269
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

270 271 272
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

273 274 275 276 277 278 279
enum x86_transfer_type {
	X86_TRANSFER_NONE,
	X86_TRANSFER_CALL_JMP,
	X86_TRANSFER_RET,
	X86_TRANSFER_TASK_SWITCH,
};

280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
316 317 318 319 320 321
/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

322 323 324 325 326 327
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

328 329
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

330 331 332 333 334 335 336 337 338 339 340 341 342
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

343 344
#define FOPNOP() FOP_ALIGN FOP_RET

345
#define FOP1E(op,  dst) \
346 347 348 349
	FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
350 351 352 353 354 355 356 357 358

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

359 360 361 362 363 364 365 366 367
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

368 369 370 371 372 373 374 375 376
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

377 378 379 380 381
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
382 383 384 385
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
386 387
	FOP_END

388 389 390 391
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
392 393 394
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
395 396
	FOP_END

397 398 399 400 401 402 403 404 405
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

406 407 408 409 410 411 412 413 414
/* 2 operand, src and dest are reversed */
#define FASTOP2R(op, name) \
	FOP_START(name) \
	FOP2E(op##b, dl, al) \
	FOP2E(op##w, dx, ax) \
	FOP2E(op##l, edx, eax) \
	ON64(FOP2E(op##q, rdx, rax)) \
	FOP_END

415 416 417 418 419 420 421
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
422 423 424
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
425 426
	FOP_END

427 428 429
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

430 431 432
asm(".global kvm_fastop_exception \n"
    "kvm_fastop_exception: xor %esi, %esi; ret");

433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
452 453 454
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

455 456 457 458 459 460
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
461 462 463 464 465
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
466
		.dst_val    = ctxt->dst.val64,
467 468 469
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
470 471 472
		.next_rip   = ctxt->eip,
	};

473
	return ctxt->ops->intercept(ctxt, &info, stage);
474 475
}

A
Avi Kivity 已提交
476 477 478 479 480
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
static void assign_register(unsigned long *reg, u64 val, int bytes)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (bytes) {
	case 1:
		*(u8 *)reg = (u8)val;
		break;
	case 2:
		*(u16 *)reg = (u16)val;
		break;
	case 4:
		*reg = (u32)val;
		break;	/* 64b: zero-extend */
	case 8:
		*reg = val;
		break;
	}
}

500
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
501
{
502
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
503 504
}

A
Avi Kivity 已提交
505 506 507 508 509 510 511 512 513 514 515
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
516 517 518 519 520
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
521
/* Access/update address held in a register, based on addressing mode. */
522
static inline unsigned long
523
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
524
{
525
	if (ctxt->ad_bytes == sizeof(unsigned long))
526 527
		return reg;
	else
528
		return reg & ad_mask(ctxt);
529 530 531
}

static inline unsigned long
532
register_address(struct x86_emulate_ctxt *ctxt, int reg)
533
{
534
	return address_mask(ctxt, reg_read(ctxt, reg));
535 536
}

537 538 539 540 541
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

542
static inline void
543
register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
544
{
545 546
	ulong mask;

547
	if (ctxt->ad_bytes == sizeof(unsigned long))
548
		mask = ~0UL;
549
	else
550
		mask = ad_mask(ctxt);
551
	masked_increment(reg_rmw(ctxt, reg), mask, inc);
552 553 554 555
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
556
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
557
}
A
Avi Kivity 已提交
558

559 560 561 562 563 564 565
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

566
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
567 568 569 570
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

571
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
572 573
}

574 575
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
576
{
577
	WARN_ON(vec > 0x1f);
578 579 580
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
581
	return X86EMUL_PROPAGATE_FAULT;
582 583
}

584 585 586 587 588
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

589
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
590
{
591
	return emulate_exception(ctxt, GP_VECTOR, err, true);
592 593
}

594 595 596 597 598
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

599
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
600
{
601
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
602 603
}

604
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
605
{
606
	return emulate_exception(ctxt, TS_VECTOR, err, true);
607 608
}

609 610
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
611
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
612 613
}

A
Avi Kivity 已提交
614 615 616 617 618
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

662 663 664 665
static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
				       struct segmented_address addr,
				       unsigned *max_size, unsigned size,
				       bool write, bool fetch,
666
				       enum x86emul_mode mode, ulong *linear)
667
{
668 669
	struct desc_struct desc;
	bool usable;
670
	ulong la;
671
	u32 lim;
672
	u16 sel;
673

674
	la = seg_base(ctxt, addr.seg) + addr.ea;
675
	*max_size = 0;
676
	switch (mode) {
677
	case X86EMUL_MODE_PROT64:
678
		if (is_noncanonical_address(la))
679
			goto bad;
680 681 682 683

		*max_size = min_t(u64, ~0u, (1ull << 48) - la);
		if (size > *max_size)
			goto bad;
684 685
		break;
	default:
686 687
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
688 689
		if (!usable)
			goto bad;
690 691 692
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
693 694
			goto bad;
		/* unreadable code segment */
695
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
696 697
			goto bad;
		lim = desc_limit_scaled(&desc);
698
		if (!(desc.type & 8) && (desc.type & 4)) {
G
Guo Chao 已提交
699
			/* expand-down segment */
700
			if (addr.ea <= lim)
701 702 703
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
		}
704 705
		if (addr.ea > lim)
			goto bad;
706 707 708 709 710 711 712
		if (lim == 0xffffffff)
			*max_size = ~0u;
		else {
			*max_size = (u64)lim + 1 - addr.ea;
			if (size > *max_size)
				goto bad;
		}
713
		la &= (u32)-1;
714 715
		break;
	}
716 717
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
718 719
	*linear = la;
	return X86EMUL_CONTINUE;
720 721
bad:
	if (addr.seg == VCPU_SREG_SS)
722
		return emulate_ss(ctxt, 0);
723
	else
724
		return emulate_gp(ctxt, 0);
725 726
}

727 728 729 730 731
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
732
	unsigned max_size;
733 734
	return __linearize(ctxt, addr, &max_size, size, write, false,
			   ctxt->mode, linear);
735 736
}

737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
			     enum x86emul_mode mode)
{
	ulong linear;
	int rc;
	unsigned max_size;
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
					   .ea = dst };

	if (ctxt->op_bytes != sizeof(unsigned long))
		addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
	rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
	if (rc == X86EMUL_CONTINUE)
		ctxt->_eip = addr.ea;
	return rc;
}

static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
{
	return assign_eip(ctxt, dst, ctxt->mode);
757 758
}

759 760 761 762
static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
			  const struct desc_struct *cs_desc)
{
	enum x86emul_mode mode = ctxt->mode;
763
	int rc;
764 765

#ifdef CONFIG_X86_64
766 767 768
	if (ctxt->mode >= X86EMUL_MODE_PROT16) {
		if (cs_desc->l) {
			u64 efer = 0;
769

770 771 772 773 774
			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				mode = X86EMUL_MODE_PROT64;
		} else
			mode = X86EMUL_MODE_PROT32; /* temporary value */
775 776 777 778
	}
#endif
	if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
		mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
779 780 781 782
	rc = assign_eip(ctxt, dst, mode);
	if (rc == X86EMUL_CONTINUE)
		ctxt->mode = mode;
	return rc;
783 784 785 786 787 788
}

static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
{
	return assign_eip_near(ctxt, ctxt->_eip + rel);
}
789

790 791 792 793 794
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
795 796 797
	int rc;
	ulong linear;

798
	rc = linearize(ctxt, addr, size, false, &linear);
799 800
	if (rc != X86EMUL_CONTINUE)
		return rc;
801
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
802 803
}

804
/*
805
 * Prefetch the remaining bytes of the instruction without crossing page
806 807
 * boundary if they are not in fetch_cache yet.
 */
808
static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
809 810
{
	int rc;
811
	unsigned size, max_size;
812
	unsigned long linear;
813
	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
814
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
815 816
					   .ea = ctxt->eip + cur_size };

817 818 819 820 821 822 823 824 825 826
	/*
	 * We do not know exactly how many bytes will be needed, and
	 * __linearize is expensive, so fetch as much as possible.  We
	 * just have to avoid going beyond the 15 byte limit, the end
	 * of the segment, or the end of the page.
	 *
	 * __linearize is called with size 0 so that it does not do any
	 * boundary check itself.  Instead, we use max_size to check
	 * against op_size.
	 */
827 828
	rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
			 &linear);
829 830 831
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;

832
	size = min_t(unsigned, 15UL ^ cur_size, max_size);
833
	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
834 835 836 837 838 839 840 841

	/*
	 * One instruction can only straddle two pages,
	 * and one has been loaded at the beginning of
	 * x86_decode_insn.  So, if not enough bytes
	 * still, we must have hit the 15-byte boundary.
	 */
	if (unlikely(size < op_size))
842 843
		return emulate_gp(ctxt, 0);

844
	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
845 846 847
			      size, &ctxt->exception);
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;
848
	ctxt->fetch.end += size;
849
	return X86EMUL_CONTINUE;
850 851
}

852 853
static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
					       unsigned size)
854
{
855 856 857 858
	unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;

	if (unlikely(done_size < size))
		return __do_insn_fetch_bytes(ctxt, size - done_size);
859 860
	else
		return X86EMUL_CONTINUE;
861 862
}

863
/* Fetch next part of the instruction being emulated. */
864
#define insn_fetch(_type, _ctxt)					\
865 866 867
({	_type _x;							\
									\
	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
868 869
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
870
	ctxt->_eip += sizeof(_type);					\
871 872
	_x = *(_type __aligned(1) *) ctxt->fetch.ptr;			\
	ctxt->fetch.ptr += sizeof(_type);				\
873
	_x;								\
874 875
})

876
#define insn_fetch_arr(_arr, _size, _ctxt)				\
877 878
({									\
	rc = do_insn_fetch_bytes(_ctxt, _size);				\
879 880
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
881
	ctxt->_eip += (_size);						\
882 883
	memcpy(_arr, ctxt->fetch.ptr, _size);				\
	ctxt->fetch.ptr += (_size);					\
884 885
})

886 887 888 889 890
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
891
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
892
			     int byteop)
A
Avi Kivity 已提交
893 894
{
	void *p;
895
	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
A
Avi Kivity 已提交
896 897

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
898 899 900
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
901 902 903 904
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
905
			   struct segmented_address addr,
A
Avi Kivity 已提交
906 907 908 909 910 911 912
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
913
	rc = segmented_read_std(ctxt, addr, size, 2);
914
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
915
		return rc;
916
	addr.ea += 2;
917
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
918 919 920
	return rc;
}

921 922 923 924 925 926 927 928 929 930
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

931 932
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
933 934
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
935

936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

961 962
FASTOP2(xadd);

963 964
FASTOP2R(cmp, cmp_r);

965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980
static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
{
	/* If src is zero, do not writeback, but update flags */
	if (ctxt->src.val == 0)
		ctxt->dst.type = OP_NONE;
	return fastop(ctxt, em_bsf);
}

static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
{
	/* If src is zero, do not writeback, but update flags */
	if (ctxt->src.val == 0)
		ctxt->dst.type = OP_NONE;
	return fastop(ctxt, em_bsr);
}

981
static u8 test_cc(unsigned int condition, unsigned long flags)
982
{
983 984
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
985

986
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
987
	asm("push %[flags]; popf; call *%[fastop]"
988 989
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
990 991
}

992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
1010 1011 1012 1013
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1014 1015 1016 1017 1018 1019 1020 1021
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1022
#ifdef CONFIG_X86_64
1023 1024 1025 1026 1027 1028 1029 1030
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1042 1043 1044 1045 1046 1047 1048 1049
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
1050
#ifdef CONFIG_X86_64
1051 1052 1053 1054 1055 1056 1057 1058
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
1059 1060 1061 1062 1063 1064
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1142
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1143
				    struct operand *op)
1144
{
1145
	unsigned reg = ctxt->modrm_reg;
1146

1147 1148
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1149

1150
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1151 1152 1153 1154 1155 1156
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1157 1158 1159 1160 1161 1162 1163
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1164

1165
	op->type = OP_REG;
1166 1167 1168
	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);

1169
	fetch_register_operand(op);
1170 1171 1172
	op->orig_val = op->val;
}

1173 1174 1175 1176 1177 1178
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1179
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1180
			struct operand *op)
1181 1182
{
	u8 sib;
B
Bandan Das 已提交
1183
	int index_reg, base_reg, scale;
1184
	int rc = X86EMUL_CONTINUE;
1185
	ulong modrm_ea = 0;
1186

B
Bandan Das 已提交
1187 1188 1189
	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1190

B
Bandan Das 已提交
1191
	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1192
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
B
Bandan Das 已提交
1193
	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1194
	ctxt->modrm_seg = VCPU_SREG_DS;
1195

1196
	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1197
		op->type = OP_REG;
1198
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1199
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1200
				ctxt->d & ByteOp);
1201
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1202 1203
			op->type = OP_XMM;
			op->bytes = 16;
1204 1205
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1206 1207
			return rc;
		}
A
Avi Kivity 已提交
1208 1209 1210
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
1211
			op->addr.mm = ctxt->modrm_rm & 7;
A
Avi Kivity 已提交
1212 1213
			return rc;
		}
1214
		fetch_register_operand(op);
1215 1216 1217
		return rc;
	}

1218 1219
	op->type = OP_MEM;

1220
	if (ctxt->ad_bytes == 2) {
1221 1222 1223 1224
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1225 1226

		/* 16-bit ModR/M decode. */
1227
		switch (ctxt->modrm_mod) {
1228
		case 0:
1229
			if (ctxt->modrm_rm == 6)
1230
				modrm_ea += insn_fetch(u16, ctxt);
1231 1232
			break;
		case 1:
1233
			modrm_ea += insn_fetch(s8, ctxt);
1234 1235
			break;
		case 2:
1236
			modrm_ea += insn_fetch(u16, ctxt);
1237 1238
			break;
		}
1239
		switch (ctxt->modrm_rm) {
1240
		case 0:
1241
			modrm_ea += bx + si;
1242 1243
			break;
		case 1:
1244
			modrm_ea += bx + di;
1245 1246
			break;
		case 2:
1247
			modrm_ea += bp + si;
1248 1249
			break;
		case 3:
1250
			modrm_ea += bp + di;
1251 1252
			break;
		case 4:
1253
			modrm_ea += si;
1254 1255
			break;
		case 5:
1256
			modrm_ea += di;
1257 1258
			break;
		case 6:
1259
			if (ctxt->modrm_mod != 0)
1260
				modrm_ea += bp;
1261 1262
			break;
		case 7:
1263
			modrm_ea += bx;
1264 1265
			break;
		}
1266 1267 1268
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1269
		modrm_ea = (u16)modrm_ea;
1270 1271
	} else {
		/* 32/64-bit ModR/M decode. */
1272
		if ((ctxt->modrm_rm & 7) == 4) {
1273
			sib = insn_fetch(u8, ctxt);
1274 1275 1276 1277
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1278
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1279
				modrm_ea += insn_fetch(s32, ctxt);
1280
			else {
1281
				modrm_ea += reg_read(ctxt, base_reg);
1282
				adjust_modrm_seg(ctxt, base_reg);
1283 1284 1285 1286
				/* Increment ESP on POP [ESP] */
				if ((ctxt->d & IncSP) &&
				    base_reg == VCPU_REGS_RSP)
					modrm_ea += ctxt->op_bytes;
1287
			}
1288
			if (index_reg != 4)
1289
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1290
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1291
			modrm_ea += insn_fetch(s32, ctxt);
1292
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1293
				ctxt->rip_relative = 1;
1294 1295
		} else {
			base_reg = ctxt->modrm_rm;
1296
			modrm_ea += reg_read(ctxt, base_reg);
1297 1298
			adjust_modrm_seg(ctxt, base_reg);
		}
1299
		switch (ctxt->modrm_mod) {
1300
		case 1:
1301
			modrm_ea += insn_fetch(s8, ctxt);
1302 1303
			break;
		case 2:
1304
			modrm_ea += insn_fetch(s32, ctxt);
1305 1306 1307
			break;
		}
	}
1308
	op->addr.mem.ea = modrm_ea;
1309 1310 1311
	if (ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;

1312 1313 1314 1315 1316
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1317
		      struct operand *op)
1318
{
1319
	int rc = X86EMUL_CONTINUE;
1320

1321
	op->type = OP_MEM;
1322
	switch (ctxt->ad_bytes) {
1323
	case 2:
1324
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1325 1326
		break;
	case 4:
1327
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1328 1329
		break;
	case 8:
1330
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1331 1332 1333 1334 1335 1336
		break;
	}
done:
	return rc;
}

1337
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1338
{
1339
	long sv = 0, mask;
1340

1341
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1342
		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1343

1344 1345 1346 1347
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1348 1349
		else
			sv = (s64)ctxt->src.val & (s64)mask;
1350

1351 1352
		ctxt->dst.addr.mem.ea = address_mask(ctxt,
					   ctxt->dst.addr.mem.ea + (sv >> 3));
1353
	}
1354 1355

	/* only subword offset */
1356
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1357 1358
}

1359 1360
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1361
{
1362
	int rc;
1363
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1364

1365 1366
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1367

1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1380 1381
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1382

1383 1384 1385 1386 1387
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1388 1389 1390
	int rc;
	ulong linear;

1391
	rc = linearize(ctxt, addr, size, false, &linear);
1392 1393
	if (rc != X86EMUL_CONTINUE)
		return rc;
1394
	return read_emulated(ctxt, linear, data, size);
1395 1396 1397 1398 1399 1400 1401
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1402 1403 1404
	int rc;
	ulong linear;

1405
	rc = linearize(ctxt, addr, size, true, &linear);
1406 1407
	if (rc != X86EMUL_CONTINUE)
		return rc;
1408 1409
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1410 1411 1412 1413 1414 1415 1416
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1417 1418 1419
	int rc;
	ulong linear;

1420
	rc = linearize(ctxt, addr, size, true, &linear);
1421 1422
	if (rc != X86EMUL_CONTINUE)
		return rc;
1423 1424
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1425 1426
}

1427 1428 1429 1430
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1431
	struct read_cache *rc = &ctxt->io_read;
1432

1433 1434
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1435
		unsigned int count = ctxt->rep_prefix ?
1436
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1437
		in_page = (ctxt->eflags & EFLG_DF) ?
1438 1439
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1440
		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1441 1442 1443
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1444
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1445 1446
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1447 1448
	}

1449 1450
	if (ctxt->rep_prefix && (ctxt->d & String) &&
	    !(ctxt->eflags & EFLG_DF)) {
1451 1452 1453 1454 1455 1456 1457 1458
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1459 1460
	return 1;
}
A
Avi Kivity 已提交
1461

1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1478 1479 1480
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1481
	const struct x86_emulate_ops *ops = ctxt->ops;
1482
	u32 base3 = 0;
1483

1484 1485
	if (selector & 1 << 2) {
		struct desc_struct desc;
1486 1487
		u16 sel;

1488
		memset (dt, 0, sizeof *dt);
1489 1490
		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
				      VCPU_SREG_LDTR))
1491
			return;
1492

1493
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1494
		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1495
	} else
1496
		ops->get_gdt(ctxt, dt);
1497
}
1498

1499 1500
static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
			      u16 selector, ulong *desc_addr_p)
1501 1502 1503 1504
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1505

1506
	get_descriptor_table_ptr(ctxt, selector, &dt);
1507

1508 1509
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1510

1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
	addr = dt.address + index * 8;

#ifdef CONFIG_X86_64
	if (addr >> 32 != 0) {
		u64 efer = 0;

		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (!(efer & EFER_LMA))
			addr &= (u32)-1;
	}
#endif

	*desc_addr_p = addr;
	return X86EMUL_CONTINUE;
}

/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
{
	int rc;

	rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	return ctxt->ops->read_std(ctxt, *desc_addr_p, desc, sizeof(*desc),
1539
				   &ctxt->exception);
1540
}
1541

1542 1543 1544 1545
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
1546
	int rc;
1547
	ulong addr;
A
Avi Kivity 已提交
1548

1549 1550 1551
	rc = get_descriptor_ptr(ctxt, selector, &addr);
	if (rc != X86EMUL_CONTINUE)
		return rc;
A
Avi Kivity 已提交
1552

1553 1554
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1555
}
1556

1557
/* Does not support long mode */
1558
static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1559
				     u16 selector, int seg, u8 cpl,
1560
				     enum x86_transfer_type transfer,
1561
				     struct desc_struct *desc)
1562
{
1563
	struct desc_struct seg_desc, old_desc;
1564
	u8 dpl, rpl;
1565 1566 1567
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1568
	ulong desc_addr;
1569
	int ret;
1570
	u16 dummy;
1571
	u32 base3 = 0;
1572

1573
	memset(&seg_desc, 0, sizeof seg_desc);
1574

1575 1576 1577
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1578
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1579 1580
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1581 1582 1583 1584 1585 1586 1587 1588 1589
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1590 1591
	}

1592 1593 1594 1595 1596 1597 1598
	rpl = selector & 3;

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1609
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1610 1611 1612 1613
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
1614 1615
	err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
							   GP_VECTOR;
1616

G
Guo Chao 已提交
1617
	/* can't load system descriptor into segment selector */
1618 1619 1620
	if (seg <= VCPU_SREG_GS && !seg_desc.s) {
		if (transfer == X86_TRANSFER_CALL_JMP)
			return X86EMUL_UNHANDLEABLE;
1621
		goto exception;
1622
	}
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1639
		break;
1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
1653 1654 1655 1656 1657 1658 1659 1660 1661
		/* in long-mode d/b must be clear if l is set */
		if (seg_desc.d && seg_desc.l) {
			u64 efer = 0;

			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				goto exception;
		}

1662 1663
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1664
		break;
1665 1666 1667
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1668 1669 1670 1671 1672 1673
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1674 1675 1676 1677 1678 1679
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1680
		/*
1681 1682 1683
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1684
		 */
1685 1686 1687 1688
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1689
		break;
1690 1691 1692 1693
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
1694 1695 1696 1697 1698 1699 1700
		if (!(seg_desc.type & 1)) {
			seg_desc.type |= 1;
			ret = write_segment_descriptor(ctxt, selector,
						       &seg_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;
		}
1701 1702 1703 1704 1705
	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
		ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
				sizeof(base3), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1706 1707 1708
		if (is_noncanonical_address(get_desc_base(&seg_desc) |
					     ((u64)base3 << 32)))
			return emulate_gp(ctxt, 0);
1709 1710
	}
load:
1711
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1712 1713
	if (desc)
		*desc = seg_desc;
1714 1715
	return X86EMUL_CONTINUE;
exception:
1716
	return emulate_exception(ctxt, err_vec, err_code, true);
1717 1718
}

1719 1720 1721 1722
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	u8 cpl = ctxt->ops->cpl(ctxt);
1723 1724
	return __load_segment_descriptor(ctxt, selector, seg, cpl,
					 X86_TRANSFER_NONE, NULL);
1725 1726
}

1727 1728
static void write_register_operand(struct operand *op)
{
1729
	return assign_register(op->addr.reg, op->val, op->bytes);
1730 1731
}

1732
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1733
{
1734
	switch (op->type) {
1735
	case OP_REG:
1736
		write_register_operand(op);
A
Avi Kivity 已提交
1737
		break;
1738
	case OP_MEM:
1739
		if (ctxt->lock_prefix)
P
Paolo Bonzini 已提交
1740 1741 1742 1743 1744 1745 1746
			return segmented_cmpxchg(ctxt,
						 op->addr.mem,
						 &op->orig_val,
						 &op->val,
						 op->bytes);
		else
			return segmented_write(ctxt,
1747 1748 1749
					       op->addr.mem,
					       &op->val,
					       op->bytes);
1750
		break;
1751
	case OP_MEM_STR:
P
Paolo Bonzini 已提交
1752 1753 1754 1755
		return segmented_write(ctxt,
				       op->addr.mem,
				       op->data,
				       op->bytes * op->count);
1756
		break;
A
Avi Kivity 已提交
1757
	case OP_XMM:
1758
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1759
		break;
A
Avi Kivity 已提交
1760
	case OP_MM:
1761
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1762
		break;
1763 1764
	case OP_NONE:
		/* no writeback */
1765
		break;
1766
	default:
1767
		break;
A
Avi Kivity 已提交
1768
	}
1769 1770
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1771

1772
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1773
{
1774
	struct segmented_address addr;
1775

1776
	rsp_increment(ctxt, -bytes);
1777
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1778 1779
	addr.seg = VCPU_SREG_SS;

1780 1781 1782 1783 1784
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1785
	/* Disable writeback. */
1786
	ctxt->dst.type = OP_NONE;
1787
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1788
}
1789

1790 1791 1792 1793
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1794
	struct segmented_address addr;
1795

1796
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1797
	addr.seg = VCPU_SREG_SS;
1798
	rc = segmented_read(ctxt, addr, dest, len);
1799 1800 1801
	if (rc != X86EMUL_CONTINUE)
		return rc;

1802
	rsp_increment(ctxt, len);
1803
	return rc;
1804 1805
}

1806 1807
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1808
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1809 1810
}

1811
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1812
			void *dest, int len)
1813 1814
{
	int rc;
1815 1816
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1817
	int cpl = ctxt->ops->cpl(ctxt);
1818

1819
	rc = emulate_pop(ctxt, &val, len);
1820 1821
	if (rc != X86EMUL_CONTINUE)
		return rc;
1822

1823
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1824
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_AC | EFLG_ID;
1825

1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1836 1837
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1838 1839 1840 1841 1842
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1843
	}
1844 1845 1846 1847 1848

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1849 1850
}

1851 1852
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1853 1854 1855 1856
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1857 1858
}

A
Avi Kivity 已提交
1859 1860 1861 1862 1863
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1864
	ulong rbp;
A
Avi Kivity 已提交
1865 1866 1867 1868

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1869 1870
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1871 1872
	if (rc != X86EMUL_CONTINUE)
		return rc;
1873
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1874
		      stack_mask(ctxt));
1875 1876
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1877 1878 1879 1880
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1881 1882
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1883
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1884
		      stack_mask(ctxt));
1885
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1886 1887
}

1888
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1889
{
1890 1891
	int seg = ctxt->src2.val;

1892
	ctxt->src.val = get_segment_selector(ctxt, seg);
1893 1894 1895 1896
	if (ctxt->op_bytes == 4) {
		rsp_increment(ctxt, -2);
		ctxt->op_bytes = 2;
	}
1897

1898
	return em_push(ctxt);
1899 1900
}

1901
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1902
{
1903
	int seg = ctxt->src2.val;
1904 1905
	unsigned long selector;
	int rc;
1906

1907
	rc = emulate_pop(ctxt, &selector, 2);
1908 1909 1910
	if (rc != X86EMUL_CONTINUE)
		return rc;

1911 1912
	if (ctxt->modrm_reg == VCPU_SREG_SS)
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
1913 1914
	if (ctxt->op_bytes > 2)
		rsp_increment(ctxt, ctxt->op_bytes - 2);
1915

1916
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1917
	return rc;
1918 1919
}

1920
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1921
{
1922
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1923 1924
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1925

1926 1927
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1928
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1929

1930
		rc = em_push(ctxt);
1931 1932
		if (rc != X86EMUL_CONTINUE)
			return rc;
1933

1934
		++reg;
1935 1936
	}

1937
	return rc;
1938 1939
}

1940 1941
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1942
	ctxt->src.val = (unsigned long)ctxt->eflags & ~EFLG_VM;
1943 1944 1945
	return em_push(ctxt);
}

1946
static int em_popa(struct x86_emulate_ctxt *ctxt)
1947
{
1948 1949
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1950
	u32 val;
1951

1952 1953
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1954
			rsp_increment(ctxt, ctxt->op_bytes);
1955 1956
			--reg;
		}
1957

1958
		rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
1959 1960
		if (rc != X86EMUL_CONTINUE)
			break;
1961
		assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
1962
		--reg;
1963
	}
1964
	return rc;
1965 1966
}

1967
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1968
{
1969
	const struct x86_emulate_ops *ops = ctxt->ops;
1970
	int rc;
1971 1972 1973 1974 1975 1976
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1977
	ctxt->src.val = ctxt->eflags;
1978
	rc = em_push(ctxt);
1979 1980
	if (rc != X86EMUL_CONTINUE)
		return rc;
1981 1982 1983

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1984
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1985
	rc = em_push(ctxt);
1986 1987
	if (rc != X86EMUL_CONTINUE)
		return rc;
1988

1989
	ctxt->src.val = ctxt->_eip;
1990
	rc = em_push(ctxt);
1991 1992 1993
	if (rc != X86EMUL_CONTINUE)
		return rc;

1994
	ops->get_idt(ctxt, &dt);
1995 1996 1997 1998

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1999
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
2000 2001 2002
	if (rc != X86EMUL_CONTINUE)
		return rc;

2003
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
2004 2005 2006
	if (rc != X86EMUL_CONTINUE)
		return rc;

2007
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
2008 2009 2010
	if (rc != X86EMUL_CONTINUE)
		return rc;

2011
	ctxt->_eip = eip;
2012 2013 2014 2015

	return rc;
}

2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

2027
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2028 2029 2030
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2031
		return __emulate_int_real(ctxt, irq);
2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

2042
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2043
{
2044 2045 2046 2047 2048 2049 2050 2051
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
2052

2053
	/* TODO: Add stack limit check */
2054

2055
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2056

2057 2058
	if (rc != X86EMUL_CONTINUE)
		return rc;
2059

2060 2061
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
2062

2063
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2064

2065 2066
	if (rc != X86EMUL_CONTINUE)
		return rc;
2067

2068
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2069

2070 2071
	if (rc != X86EMUL_CONTINUE)
		return rc;
2072

2073
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2074

2075 2076
	if (rc != X86EMUL_CONTINUE)
		return rc;
2077

2078
	ctxt->_eip = temp_eip;
2079 2080


2081
	if (ctxt->op_bytes == 4)
2082
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2083
	else if (ctxt->op_bytes == 2) {
2084 2085
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
2086
	}
2087 2088 2089

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
2090
	ctxt->ops->set_nmi_mask(ctxt, false);
2091 2092

	return rc;
2093 2094
}

2095
static int em_iret(struct x86_emulate_ctxt *ctxt)
2096
{
2097 2098
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2099
		return emulate_iret_real(ctxt);
2100 2101 2102 2103
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2104
	default:
2105 2106
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2107 2108 2109
	}
}

2110 2111 2112
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
2113 2114 2115 2116 2117 2118 2119 2120 2121
	unsigned short sel, old_sel;
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	u8 cpl = ctxt->ops->cpl(ctxt);

	/* Assignment of RIP may only fail in 64-bit mode */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
				 VCPU_SREG_CS);
2122

2123
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2124

2125 2126
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_CALL_JMP,
2127
				       &new_desc);
2128 2129 2130
	if (rc != X86EMUL_CONTINUE)
		return rc;

2131
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
2132
	if (rc != X86EMUL_CONTINUE) {
2133
		WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
2134 2135 2136 2137 2138
		/* assigning eip failed; restore the old cs */
		ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
		return rc;
	}
	return rc;
2139 2140
}

2141
static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
2142
{
2143 2144
	return assign_eip_near(ctxt, ctxt->src.val);
}
2145

2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156
static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	long int old_eip;

	old_eip = ctxt->_eip;
	rc = assign_eip_near(ctxt, ctxt->src.val);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->src.val = old_eip;
	rc = em_push(ctxt);
2157
	return rc;
2158 2159
}

2160
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2161
{
2162
	u64 old = ctxt->dst.orig_val64;
2163

2164 2165 2166
	if (ctxt->dst.bytes == 16)
		return X86EMUL_UNHANDLEABLE;

2167 2168 2169 2170
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2171
		ctxt->eflags &= ~EFLG_ZF;
2172
	} else {
2173 2174
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2175

2176
		ctxt->eflags |= EFLG_ZF;
2177
	}
2178
	return X86EMUL_CONTINUE;
2179 2180
}

2181 2182
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2183 2184 2185 2186 2187 2188 2189 2190
	int rc;
	unsigned long eip;

	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	return assign_eip_near(ctxt, eip);
2191 2192
}

2193
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2194 2195
{
	int rc;
2196 2197
	unsigned long eip, cs;
	u16 old_cs;
2198
	int cpl = ctxt->ops->cpl(ctxt);
2199 2200 2201 2202 2203 2204
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
				 VCPU_SREG_CS);
2205

2206
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2207
	if (rc != X86EMUL_CONTINUE)
2208
		return rc;
2209
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2210
	if (rc != X86EMUL_CONTINUE)
2211
		return rc;
2212 2213 2214
	/* Outer-privilege level return is not implemented */
	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
		return X86EMUL_UNHANDLEABLE;
2215 2216
	rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_RET,
2217 2218 2219
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
		return rc;
2220
	rc = assign_eip_far(ctxt, eip, &new_desc);
2221
	if (rc != X86EMUL_CONTINUE) {
2222
		WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
2223 2224
		ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
	}
2225 2226 2227
	return rc;
}

2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
{
        int rc;

        rc = em_ret_far(ctxt);
        if (rc != X86EMUL_CONTINUE)
                return rc;
        rsp_increment(ctxt, ctxt->src.val);
        return X86EMUL_CONTINUE;
}

2239 2240 2241
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
2242 2243
	ctxt->dst.orig_val = ctxt->dst.val;
	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2244
	ctxt->src.orig_val = ctxt->src.val;
2245
	ctxt->src.val = ctxt->dst.orig_val;
2246
	fastop(ctxt, em_cmp);
2247 2248

	if (ctxt->eflags & EFLG_ZF) {
2249 2250
		/* Success: write back to memory; no update of EAX */
		ctxt->src.type = OP_NONE;
2251 2252 2253
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
2254 2255 2256 2257
		ctxt->src.type = OP_REG;
		ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		ctxt->src.val = ctxt->dst.orig_val;
		/* Create write-cycle to dest by writing the same value */
2258
		ctxt->dst.val = ctxt->dst.orig_val;
2259 2260 2261 2262
	}
	return X86EMUL_CONTINUE;
}

2263
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2264
{
2265
	int seg = ctxt->src2.val;
2266 2267 2268
	unsigned short sel;
	int rc;

2269
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2270

2271
	rc = load_segment_descriptor(ctxt, sel, seg);
2272 2273 2274
	if (rc != X86EMUL_CONTINUE)
		return rc;

2275
	ctxt->dst.val = ctxt->src.val;
2276 2277 2278
	return rc;
}

2279
static void
2280
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2281
			struct desc_struct *cs, struct desc_struct *ss)
2282 2283
{
	cs->l = 0;		/* will be adjusted later */
2284
	set_desc_base(cs, 0);	/* flat segment */
2285
	cs->g = 1;		/* 4kb granularity */
2286
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2287 2288 2289
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2290 2291
	cs->p = 1;
	cs->d = 1;
2292
	cs->avl = 0;
2293

2294 2295
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2296 2297 2298
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2299
	ss->d = 1;		/* 32bit stack segment */
2300
	ss->dpl = 0;
2301
	ss->p = 1;
2302 2303
	ss->l = 0;
	ss->avl = 0;
2304 2305
}

2306 2307 2308 2309 2310
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2311 2312
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2313 2314 2315 2316
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2317 2318
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2319
	const struct x86_emulate_ops *ops = ctxt->ops;
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2356 2357 2358 2359 2360

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2361
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2362
{
2363
	const struct x86_emulate_ops *ops = ctxt->ops;
2364
	struct desc_struct cs, ss;
2365
	u64 msr_data;
2366
	u16 cs_sel, ss_sel;
2367
	u64 efer = 0;
2368 2369

	/* syscall is not available in real mode */
2370
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2371 2372
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2373

2374 2375 2376
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2377
	ops->get_msr(ctxt, MSR_EFER, &efer);
2378
	setup_syscalls_segments(ctxt, &cs, &ss);
2379

2380 2381 2382
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2383
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2384
	msr_data >>= 32;
2385 2386
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2387

2388
	if (efer & EFER_LMA) {
2389
		cs.d = 0;
2390 2391
		cs.l = 1;
	}
2392 2393
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2394

2395
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2396
	if (efer & EFER_LMA) {
2397
#ifdef CONFIG_X86_64
2398
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2399

2400
		ops->get_msr(ctxt,
2401 2402
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2403
		ctxt->_eip = msr_data;
2404

2405
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2406
		ctxt->eflags &= ~msr_data;
2407
		ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
2408 2409 2410
#endif
	} else {
		/* legacy mode */
2411
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2412
		ctxt->_eip = (u32)msr_data;
2413

2414
		ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
2415 2416
	}

2417
	return X86EMUL_CONTINUE;
2418 2419
}

2420
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2421
{
2422
	const struct x86_emulate_ops *ops = ctxt->ops;
2423
	struct desc_struct cs, ss;
2424
	u64 msr_data;
2425
	u16 cs_sel, ss_sel;
2426
	u64 efer = 0;
2427

2428
	ops->get_msr(ctxt, MSR_EFER, &efer);
2429
	/* inject #GP if in real mode */
2430 2431
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2432

2433 2434 2435 2436
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
2437
	if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
2438 2439 2440
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2441
	/* sysenter/sysexit have not been tested in 64bit mode. */
2442
	if (ctxt->mode == X86EMUL_MODE_PROT64)
2443
		return X86EMUL_UNHANDLEABLE;
2444

2445
	setup_syscalls_segments(ctxt, &cs, &ss);
2446

2447
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2448 2449
	if ((msr_data & 0xfffc) == 0x0)
		return emulate_gp(ctxt, 0);
2450

2451
	ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
2452
	cs_sel = (u16)msr_data & ~SELECTOR_RPL_MASK;
2453
	ss_sel = cs_sel + 8;
2454
	if (efer & EFER_LMA) {
2455
		cs.d = 0;
2456 2457 2458
		cs.l = 1;
	}

2459 2460
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2461

2462
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2463
	ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
2464

2465
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2466 2467
	*reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
							      (u32)msr_data;
2468

2469
	return X86EMUL_CONTINUE;
2470 2471
}

2472
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2473
{
2474
	const struct x86_emulate_ops *ops = ctxt->ops;
2475
	struct desc_struct cs, ss;
2476
	u64 msr_data, rcx, rdx;
2477
	int usermode;
X
Xiao Guangrong 已提交
2478
	u16 cs_sel = 0, ss_sel = 0;
2479

2480 2481
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2482 2483
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2484

2485
	setup_syscalls_segments(ctxt, &cs, &ss);
2486

2487
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2488 2489 2490 2491
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

2492 2493 2494
	rcx = reg_read(ctxt, VCPU_REGS_RCX);
	rdx = reg_read(ctxt, VCPU_REGS_RDX);

2495 2496
	cs.dpl = 3;
	ss.dpl = 3;
2497
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2498 2499
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2500
		cs_sel = (u16)(msr_data + 16);
2501 2502
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2503
		ss_sel = (u16)(msr_data + 24);
2504 2505
		rcx = (u32)rcx;
		rdx = (u32)rdx;
2506 2507
		break;
	case X86EMUL_MODE_PROT64:
2508
		cs_sel = (u16)(msr_data + 32);
2509 2510
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2511 2512
		ss_sel = cs_sel + 8;
		cs.d = 0;
2513
		cs.l = 1;
2514 2515 2516
		if (is_noncanonical_address(rcx) ||
		    is_noncanonical_address(rdx))
			return emulate_gp(ctxt, 0);
2517 2518
		break;
	}
2519 2520
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2521

2522 2523
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2524

2525 2526
	ctxt->_eip = rdx;
	*reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2527

2528
	return X86EMUL_CONTINUE;
2529 2530
}

2531
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2532 2533 2534 2535 2536 2537 2538
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2539
	return ctxt->ops->cpl(ctxt) > iopl;
2540 2541 2542 2543 2544
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2545
	const struct x86_emulate_ops *ops = ctxt->ops;
2546
	struct desc_struct tr_seg;
2547
	u32 base3;
2548
	int r;
2549
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2550
	unsigned mask = (1 << len) - 1;
2551
	unsigned long base;
2552

2553
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2554
	if (!tr_seg.p)
2555
		return false;
2556
	if (desc_limit_scaled(&tr_seg) < 103)
2557
		return false;
2558 2559 2560 2561
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2562
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2563 2564
	if (r != X86EMUL_CONTINUE)
		return false;
2565
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2566
		return false;
2567
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2568 2569 2570 2571 2572 2573 2574 2575 2576 2577
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2578 2579 2580
	if (ctxt->perm_ok)
		return true;

2581 2582
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2583
			return false;
2584 2585 2586

	ctxt->perm_ok = true;

2587 2588 2589
	return true;
}

2590 2591 2592
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2593
	tss->ip = ctxt->_eip;
2594
	tss->flag = ctxt->eflags;
2595 2596 2597 2598 2599 2600 2601 2602
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2603

2604 2605 2606 2607 2608
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2609 2610 2611 2612 2613 2614
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;
2615
	u8 cpl;
2616

2617
	ctxt->_eip = tss->ip;
2618
	ctxt->eflags = tss->flag | 2;
2619 2620 2621 2622 2623 2624 2625 2626
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2627 2628 2629 2630 2631

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2632 2633 2634 2635 2636
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2637

2638 2639
	cpl = tss->cs & 3;

2640
	/*
G
Guo Chao 已提交
2641
	 * Now load segment descriptors. If fault happens at this stage
2642 2643
	 * it is handled in a context of new task
	 */
2644
	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
2645
					X86_TRANSFER_TASK_SWITCH, NULL);
2646 2647
	if (ret != X86EMUL_CONTINUE)
		return ret;
2648
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
2649
					X86_TRANSFER_TASK_SWITCH, NULL);
2650 2651
	if (ret != X86EMUL_CONTINUE)
		return ret;
2652
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
2653
					X86_TRANSFER_TASK_SWITCH, NULL);
2654 2655
	if (ret != X86EMUL_CONTINUE)
		return ret;
2656
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
2657
					X86_TRANSFER_TASK_SWITCH, NULL);
2658 2659
	if (ret != X86EMUL_CONTINUE)
		return ret;
2660
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
2661
					X86_TRANSFER_TASK_SWITCH, NULL);
2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2672
	const struct x86_emulate_ops *ops = ctxt->ops;
2673 2674
	struct tss_segment_16 tss_seg;
	int ret;
2675
	u32 new_tss_base = get_desc_base(new_desc);
2676

2677
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2678
			    &ctxt->exception);
2679
	if (ret != X86EMUL_CONTINUE)
2680 2681
		return ret;

2682
	save_state_to_tss16(ctxt, &tss_seg);
2683

2684
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2685
			     &ctxt->exception);
2686
	if (ret != X86EMUL_CONTINUE)
2687 2688
		return ret;

2689
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2690
			    &ctxt->exception);
2691
	if (ret != X86EMUL_CONTINUE)
2692 2693 2694 2695 2696
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2697
		ret = ops->write_std(ctxt, new_tss_base,
2698 2699
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2700
				     &ctxt->exception);
2701
		if (ret != X86EMUL_CONTINUE)
2702 2703 2704
			return ret;
	}

2705
	return load_state_from_tss16(ctxt, &tss_seg);
2706 2707 2708 2709 2710
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2711
	/* CR3 and ldt selector are not saved intentionally */
2712
	tss->eip = ctxt->_eip;
2713
	tss->eflags = ctxt->eflags;
2714 2715 2716 2717 2718 2719 2720 2721
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2722

2723 2724 2725 2726 2727 2728
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2729 2730 2731 2732 2733 2734
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;
2735
	u8 cpl;
2736

2737
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2738
		return emulate_gp(ctxt, 0);
2739
	ctxt->_eip = tss->eip;
2740
	ctxt->eflags = tss->eflags | 2;
2741 2742

	/* General purpose registers */
2743 2744 2745 2746 2747 2748 2749 2750
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2751 2752 2753

	/*
	 * SDM says that segment selectors are loaded before segment
2754 2755
	 * descriptors.  This is important because CPL checks will
	 * use CS.RPL.
2756
	 */
2757 2758 2759 2760 2761 2762 2763
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2764

2765 2766 2767 2768 2769
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 */
2770
	if (ctxt->eflags & X86_EFLAGS_VM) {
2771
		ctxt->mode = X86EMUL_MODE_VM86;
2772 2773
		cpl = 3;
	} else {
2774
		ctxt->mode = X86EMUL_MODE_PROT32;
2775 2776
		cpl = tss->cs & 3;
	}
2777

2778 2779 2780 2781
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2782
	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
2783
					cpl, X86_TRANSFER_TASK_SWITCH, NULL);
2784 2785
	if (ret != X86EMUL_CONTINUE)
		return ret;
2786
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
2787
					X86_TRANSFER_TASK_SWITCH, NULL);
2788 2789
	if (ret != X86EMUL_CONTINUE)
		return ret;
2790
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
2791
					X86_TRANSFER_TASK_SWITCH, NULL);
2792 2793
	if (ret != X86EMUL_CONTINUE)
		return ret;
2794
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
2795
					X86_TRANSFER_TASK_SWITCH, NULL);
2796 2797
	if (ret != X86EMUL_CONTINUE)
		return ret;
2798
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
2799
					X86_TRANSFER_TASK_SWITCH, NULL);
2800 2801
	if (ret != X86EMUL_CONTINUE)
		return ret;
2802
	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
2803
					X86_TRANSFER_TASK_SWITCH, NULL);
2804 2805
	if (ret != X86EMUL_CONTINUE)
		return ret;
2806
	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
2807
					X86_TRANSFER_TASK_SWITCH, NULL);
2808 2809 2810 2811 2812 2813 2814 2815 2816 2817
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2818
	const struct x86_emulate_ops *ops = ctxt->ops;
2819 2820
	struct tss_segment_32 tss_seg;
	int ret;
2821
	u32 new_tss_base = get_desc_base(new_desc);
2822 2823
	u32 eip_offset = offsetof(struct tss_segment_32, eip);
	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
2824

2825
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2826
			    &ctxt->exception);
2827
	if (ret != X86EMUL_CONTINUE)
2828 2829
		return ret;

2830
	save_state_to_tss32(ctxt, &tss_seg);
2831

2832 2833 2834
	/* Only GP registers and segment selectors are saved */
	ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
			     ldt_sel_offset - eip_offset, &ctxt->exception);
2835
	if (ret != X86EMUL_CONTINUE)
2836 2837
		return ret;

2838
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2839
			    &ctxt->exception);
2840
	if (ret != X86EMUL_CONTINUE)
2841 2842 2843 2844 2845
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2846
		ret = ops->write_std(ctxt, new_tss_base,
2847 2848
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2849
				     &ctxt->exception);
2850
		if (ret != X86EMUL_CONTINUE)
2851 2852 2853
			return ret;
	}

2854
	return load_state_from_tss32(ctxt, &tss_seg);
2855 2856 2857
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2858
				   u16 tss_selector, int idt_index, int reason,
2859
				   bool has_error_code, u32 error_code)
2860
{
2861
	const struct x86_emulate_ops *ops = ctxt->ops;
2862 2863
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2864
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2865
	ulong old_tss_base =
2866
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2867
	u32 desc_limit;
2868
	ulong desc_addr;
2869 2870 2871

	/* FIXME: old_tss_base == ~0 ? */

2872
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2873 2874
	if (ret != X86EMUL_CONTINUE)
		return ret;
2875
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2876 2877 2878 2879 2880
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2881 2882 2883 2884 2885
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
2886 2887
	 * 3. jmp/call to TSS/task-gate: No check is performed since the
	 *    hardware checks it before exiting.
2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
2904 2905
	}

2906 2907 2908 2909
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2910
		return emulate_ts(ctxt, tss_selector & 0xfffc);
2911 2912 2913 2914
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2915
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2916 2917 2918 2919 2920 2921
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2922
	   note that old_tss_sel is not used after this point */
2923 2924 2925 2926
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2927
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2928 2929
				     old_tss_base, &next_tss_desc);
	else
2930
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2931
				     old_tss_base, &next_tss_desc);
2932 2933
	if (ret != X86EMUL_CONTINUE)
		return ret;
2934 2935 2936 2937 2938 2939

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2940
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2941 2942
	}

2943
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2944
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2945

2946
	if (has_error_code) {
2947 2948 2949
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2950
		ret = em_push(ctxt);
2951 2952
	}

2953 2954 2955 2956
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2957
			 u16 tss_selector, int idt_index, int reason,
2958
			 bool has_error_code, u32 error_code)
2959 2960 2961
{
	int rc;

2962
	invalidate_registers(ctxt);
2963 2964
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2965

2966
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2967
				     has_error_code, error_code);
2968

2969
	if (rc == X86EMUL_CONTINUE) {
2970
		ctxt->eip = ctxt->_eip;
2971 2972
		writeback_registers(ctxt);
	}
2973

2974
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2975 2976
}

2977 2978
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2979
{
2980
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2981

2982 2983
	register_address_increment(ctxt, reg, df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg);
2984 2985
}

2986 2987 2988 2989 2990 2991
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2992
	al = ctxt->dst.val;
2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

3010
	ctxt->dst.val = al;
3011
	/* Set PF, ZF, SF */
3012 3013 3014
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
3015
	fastop(ctxt, em_or);
3016 3017 3018 3019 3020 3021 3022 3023
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

3046 3047 3048 3049 3050 3051 3052 3053 3054
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

3055 3056 3057 3058 3059
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
3060 3061 3062 3063

	return X86EMUL_CONTINUE;
}

3064 3065
static int em_call(struct x86_emulate_ctxt *ctxt)
{
3066
	int rc;
3067 3068 3069
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
3070 3071 3072
	rc = jmp_rel(ctxt, rel);
	if (rc != X86EMUL_CONTINUE)
		return rc;
3073 3074 3075
	return em_push(ctxt);
}

3076 3077 3078 3079 3080
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;
3081 3082 3083
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	int cpl = ctxt->ops->cpl(ctxt);
3084
	enum x86emul_mode prev_mode = ctxt->mode;
3085

3086
	old_eip = ctxt->_eip;
3087
	ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
3088

3089
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3090 3091
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_CALL_JMP, &new_desc);
3092
	if (rc != X86EMUL_CONTINUE)
3093
		return rc;
3094

3095
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
3096 3097
	if (rc != X86EMUL_CONTINUE)
		goto fail;
3098

3099
	ctxt->src.val = old_cs;
3100
	rc = em_push(ctxt);
3101
	if (rc != X86EMUL_CONTINUE)
3102
		goto fail;
3103

3104
	ctxt->src.val = old_eip;
3105 3106 3107
	rc = em_push(ctxt);
	/* If we failed, we tainted the memory, but the very least we should
	   restore cs */
3108 3109
	if (rc != X86EMUL_CONTINUE) {
		pr_warn_once("faulting far call emulation tainted memory\n");
3110
		goto fail;
3111
	}
3112 3113 3114
	return rc;
fail:
	ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
3115
	ctxt->mode = prev_mode;
3116 3117
	return rc;

3118 3119
}

3120 3121 3122
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;
3123
	unsigned long eip;
3124

3125 3126 3127 3128
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	rc = assign_eip_near(ctxt, eip);
3129 3130
	if (rc != X86EMUL_CONTINUE)
		return rc;
3131
	rsp_increment(ctxt, ctxt->src.val);
3132 3133 3134
	return X86EMUL_CONTINUE;
}

3135 3136 3137
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3138 3139
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3140 3141

	/* Write back the memory destination with implicit LOCK prefix. */
3142 3143
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3144 3145 3146
	return X86EMUL_CONTINUE;
}

3147 3148
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3149
	ctxt->dst.val = ctxt->src2.val;
3150
	return fastop(ctxt, em_imul);
3151 3152
}

3153 3154
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3155 3156
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3157
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3158
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3159 3160 3161 3162

	return X86EMUL_CONTINUE;
}

3163 3164 3165 3166
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3167
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3168 3169
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3170 3171 3172
	return X86EMUL_CONTINUE;
}

3173 3174 3175 3176
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3177
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3178
		return emulate_gp(ctxt, 0);
3179 3180
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3181 3182 3183
	return X86EMUL_CONTINUE;
}

3184 3185
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
3186
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3187 3188 3189
	return X86EMUL_CONTINUE;
}

B
Borislav Petkov 已提交
3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224
#define FFL(x) bit(X86_FEATURE_##x)

static int em_movbe(struct x86_emulate_ctxt *ctxt)
{
	u32 ebx, ecx, edx, eax = 1;
	u16 tmp;

	/*
	 * Check MOVBE is set in the guest-visible CPUID leaf.
	 */
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	if (!(ecx & FFL(MOVBE)))
		return emulate_ud(ctxt);

	switch (ctxt->op_bytes) {
	case 2:
		/*
		 * From MOVBE definition: "...When the operand size is 16 bits,
		 * the upper word of the destination register remains unchanged
		 * ..."
		 *
		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
		 * rules so we have to do the operation almost per hand.
		 */
		tmp = (u16)ctxt->src.val;
		ctxt->dst.val &= ~0xffffUL;
		ctxt->dst.val |= (unsigned long)swab16(tmp);
		break;
	case 4:
		ctxt->dst.val = swab32((u32)ctxt->src.val);
		break;
	case 8:
		ctxt->dst.val = swab64(ctxt->src.val);
		break;
	default:
3225
		BUG();
B
Borislav Petkov 已提交
3226 3227 3228 3229
	}
	return X86EMUL_CONTINUE;
}

3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3258 3259 3260 3261
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3262 3263 3264
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3265 3266 3267 3268 3269 3270 3271 3272 3273
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3274
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3275 3276
		return emulate_gp(ctxt, 0);

3277 3278
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3279 3280 3281
	return X86EMUL_CONTINUE;
}

3282 3283
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3284
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3285 3286
		return emulate_ud(ctxt);

3287
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3288 3289
	if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3290 3291 3292 3293 3294
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3295
	u16 sel = ctxt->src.val;
3296

3297
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3298 3299
		return emulate_ud(ctxt);

3300
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3301 3302 3303
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3304 3305
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3306 3307
}

A
Avi Kivity 已提交
3308 3309 3310 3311 3312 3313 3314 3315 3316
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3317 3318 3319 3320 3321 3322 3323 3324 3325
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3326 3327
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3328 3329 3330
	int rc;
	ulong linear;

3331
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3332
	if (rc == X86EMUL_CONTINUE)
3333
		ctxt->ops->invlpg(ctxt, linear);
3334
	/* Disable writeback. */
3335
	ctxt->dst.type = OP_NONE;
3336 3337 3338
	return X86EMUL_CONTINUE;
}

3339 3340 3341 3342 3343 3344 3345 3346 3347 3348
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3349
static int em_hypercall(struct x86_emulate_ctxt *ctxt)
3350
{
3351
	int rc = ctxt->ops->fix_hypercall(ctxt);
3352 3353 3354 3355 3356

	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3357
	ctxt->_eip = ctxt->eip;
3358
	/* Disable writeback. */
3359
	ctxt->dst.type = OP_NONE;
3360 3361 3362
	return X86EMUL_CONTINUE;
}

3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3392
static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
3393 3394 3395 3396
{
	struct desc_ptr desc_ptr;
	int rc;

3397 3398
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3399
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3400
			     &desc_ptr.size, &desc_ptr.address,
3401
			     ctxt->op_bytes);
3402 3403
	if (rc != X86EMUL_CONTINUE)
		return rc;
3404 3405 3406
	if (ctxt->mode == X86EMUL_MODE_PROT64 &&
	    is_noncanonical_address(desc_ptr.address))
		return emulate_gp(ctxt, 0);
3407 3408 3409 3410
	if (lgdt)
		ctxt->ops->set_gdt(ctxt, &desc_ptr);
	else
		ctxt->ops->set_idt(ctxt, &desc_ptr);
3411
	/* Disable writeback. */
3412
	ctxt->dst.type = OP_NONE;
3413 3414 3415
	return X86EMUL_CONTINUE;
}

3416 3417 3418 3419 3420
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	return em_lgdt_lidt(ctxt, true);
}

3421 3422
static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
3423
	return em_lgdt_lidt(ctxt, false);
3424 3425 3426 3427
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3428 3429
	if (ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3430
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3431 3432 3433 3434 3435 3436
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3437 3438
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3439 3440 3441
	return X86EMUL_CONTINUE;
}

3442 3443
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3444 3445
	int rc = X86EMUL_CONTINUE;

3446
	register_address_increment(ctxt, VCPU_REGS_RCX, -1);
3447
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3448
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3449
		rc = jmp_rel(ctxt, ctxt->src.val);
3450

3451
	return rc;
3452 3453 3454 3455
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3456 3457
	int rc = X86EMUL_CONTINUE;

3458
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3459
		rc = jmp_rel(ctxt, ctxt->src.val);
3460

3461
	return rc;
3462 3463
}

3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3501 3502 3503 3504
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3505 3506
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3507
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3508 3509 3510 3511
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3512 3513 3514
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526
static int em_sahf(struct x86_emulate_ctxt *ctxt)
{
	u32 flags;

	flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;

	ctxt->eflags &= ~0xffUL;
	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3527 3528
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3529 3530
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3531 3532 3533
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3549 3550 3551 3552 3553 3554
static int em_clflush(struct x86_emulate_ctxt *ctxt)
{
	/* emulating clflush regardless of cpuid */
	return X86EMUL_CONTINUE;
}

3555 3556 3557 3558 3559 3560
static int em_movsxd(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = (s32) ctxt->src.val;
	return X86EMUL_CONTINUE;
}

3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3575
	if (!valid_cr(ctxt->modrm_reg))
3576 3577 3578 3579 3580 3581 3582
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3583 3584
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3585
	u64 efer = 0;
3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3603
		u64 cr4;
3604 3605 3606 3607
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3608 3609
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3610 3611 3612 3613 3614 3615 3616 3617 3618 3619

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3620 3621
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
N
Nadav Amit 已提交
3622
			rsvd = CR3_L_MODE_RESERVED_BITS & ~CR3_PCID_INVD;
3623 3624 3625 3626 3627 3628 3629

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3630
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3642 3643 3644 3645
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3646
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3647 3648 3649 3650 3651 3652 3653

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3654
	int dr = ctxt->modrm_reg;
3655 3656 3657 3658 3659
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3660
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3661 3662 3663
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

3664 3665 3666 3667 3668 3669 3670
	if (check_dr7_gd(ctxt)) {
		ulong dr6;

		ctxt->ops->get_dr(ctxt, 6, &dr6);
		dr6 &= ~15;
		dr6 |= DR6_BD | DR6_RTM;
		ctxt->ops->set_dr(ctxt, 6, dr6);
3671
		return emulate_db(ctxt);
3672
	}
3673 3674 3675 3676 3677 3678

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3679 3680
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3681 3682 3683 3684 3685 3686 3687

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3688 3689 3690 3691
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3692
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3693 3694 3695 3696 3697 3698 3699 3700 3701

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3702
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3703 3704

	/* Valid physical address? */
3705
	if (rax & 0xffff000000000000ULL)
3706 3707 3708 3709 3710
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3711 3712
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3713
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3714

3715
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3716 3717 3718 3719 3720
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3721 3722
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3723
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3724
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3725

3726
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3727
	    ctxt->ops->check_pmc(ctxt, rcx))
3728 3729 3730 3731 3732
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3733 3734
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3735 3736
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3737 3738 3739 3740 3741 3742 3743
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3744 3745
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3746 3747 3748 3749 3750
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3751
#define D(_y) { .flags = (_y) }
3752 3753 3754
#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
3755
#define N    D(NotImpl)
3756
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3757 3758
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3759
#define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
3760
#define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
3761
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3762
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3763
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3764
#define II(_f, _e, _i) \
3765
	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
3766
#define IIP(_f, _e, _i, _p) \
3767 3768
	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
3769
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3770

3771
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3772
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3773
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3774
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3775 3776
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3777

3778 3779 3780
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3781

3782 3783
static const struct opcode group7_rm0[] = {
	N,
3784
	I(SrcNone | Priv | EmulateOnUD,	em_hypercall),
3785 3786 3787
	N, N, N, N, N, N,
};

3788
static const struct opcode group7_rm1[] = {
3789 3790
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3791 3792 3793
	N, N, N, N, N, N,
};

3794
static const struct opcode group7_rm3[] = {
3795
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
3796
	II(SrcNone  | Prot | EmulateOnUD,	em_hypercall,	vmmcall),
3797 3798 3799 3800 3801 3802
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3803
};
3804

3805
static const struct opcode group7_rm7[] = {
3806
	N,
3807
	DIP(SrcNone, rdtscp, check_rdtsc),
3808 3809
	N, N, N, N, N, N,
};
3810

3811
static const struct opcode group1[] = {
3812 3813 3814 3815 3816 3817 3818 3819
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3820 3821
};

3822
static const struct opcode group1A[] = {
3823
	I(DstMem | SrcNone | Mov | Stack | IncSP, em_pop), N, N, N, N, N, N, N,
3824 3825
};

3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3837
static const struct opcode group3[] = {
3838 3839
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3840 3841
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3842 3843
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
3844 3845
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
3846 3847
};

3848
static const struct opcode group4[] = {
3849 3850
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3851 3852 3853
	N, N, N, N, N, N,
};

3854
static const struct opcode group5[] = {
3855 3856
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3857
	I(SrcMem | NearBranch,			em_call_near_abs),
3858
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
3859
	I(SrcMem | NearBranch,			em_jmp_abs),
3860 3861
	I(SrcMemFAddr | ImplicitOps,		em_jmp_far),
	I(SrcMem | Stack,			em_push), D(Undefined),
3862 3863
};

3864
static const struct opcode group6[] = {
3865 3866
	DI(Prot | DstMem,	sldt),
	DI(Prot | DstMem,	str),
A
Avi Kivity 已提交
3867
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3868
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3869 3870 3871
	N, N, N, N,
};

3872
static const struct group_dual group7 = { {
3873 3874
	II(Mov | DstMem,			em_sgdt, sgdt),
	II(Mov | DstMem,			em_sidt, sidt),
3875 3876 3877 3878 3879
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3880
}, {
3881
	EXT(0, group7_rm0),
3882
	EXT(0, group7_rm1),
3883
	N, EXT(0, group7_rm3),
3884 3885 3886
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3887 3888
} };

3889
static const struct opcode group8[] = {
3890
	N, N, N, N,
3891 3892 3893 3894
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3895 3896
};

3897
static const struct group_dual group9 = { {
3898
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3899 3900 3901 3902
}, {
	N, N, N, N, N, N, N, N,
} };

3903
static const struct opcode group11[] = {
3904
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3905
	X7(D(Undefined)),
3906 3907
};

3908
static const struct gprefix pfx_0f_ae_7 = {
3909
	I(SrcMem | ByteOp, em_clflush), N, N, N,
3910 3911 3912 3913 3914 3915 3916 3917
};

static const struct group_dual group15 = { {
	N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
}, {
	N, N, N, N, N, N, N, N,
} };

3918
static const struct gprefix pfx_0f_6f_0f_7f = {
3919
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3920 3921
};

3922 3923 3924 3925
static const struct instr_dual instr_dual_0f_2b = {
	I(0, em_mov), N
};

3926
static const struct gprefix pfx_0f_2b = {
3927
	ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
3928 3929
};

3930
static const struct gprefix pfx_0f_28_0f_29 = {
3931
	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
3932 3933
};

3934 3935 3936 3937
static const struct gprefix pfx_0f_e7 = {
	N, I(Sse, em_mov), N, N,
};

3938
static const struct escape escape_d9 = { {
3939
	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
3981
	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

4001 4002 4003 4004
static const struct instr_dual instr_dual_0f_c3 = {
	I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
};

4005 4006 4007 4008
static const struct mode_dual mode_dual_63 = {
	N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
};

4009
static const struct opcode opcode_table[256] = {
4010
	/* 0x00 - 0x07 */
4011
	F6ALU(Lock, em_add),
4012 4013
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
4014
	/* 0x08 - 0x0F */
4015
	F6ALU(Lock | PageTable, em_or),
4016 4017
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
4018
	/* 0x10 - 0x17 */
4019
	F6ALU(Lock, em_adc),
4020 4021
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
4022
	/* 0x18 - 0x1F */
4023
	F6ALU(Lock, em_sbb),
4024 4025
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
4026
	/* 0x20 - 0x27 */
4027
	F6ALU(Lock | PageTable, em_and), N, N,
4028
	/* 0x28 - 0x2F */
4029
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
4030
	/* 0x30 - 0x37 */
4031
	F6ALU(Lock, em_xor), N, N,
4032
	/* 0x38 - 0x3F */
4033
	F6ALU(NoWrite, em_cmp), N, N,
4034
	/* 0x40 - 0x4F */
4035
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
4036
	/* 0x50 - 0x57 */
4037
	X8(I(SrcReg | Stack, em_push)),
4038
	/* 0x58 - 0x5F */
4039
	X8(I(DstReg | Stack, em_pop)),
4040
	/* 0x60 - 0x67 */
4041 4042
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
4043
	N, MD(ModRM, &mode_dual_63),
4044 4045
	N, N, N, N,
	/* 0x68 - 0x6F */
4046 4047
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
4048 4049
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
4050
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
4051
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
4052
	/* 0x70 - 0x7F */
4053
	X16(D(SrcImmByte | NearBranch)),
4054
	/* 0x80 - 0x87 */
4055 4056 4057 4058
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
4059
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
4060
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
4061
	/* 0x88 - 0x8F */
4062
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
4063
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
4064
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
4065 4066 4067
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
4068
	/* 0x90 - 0x97 */
4069
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
4070
	/* 0x98 - 0x9F */
4071
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
4072
	I(SrcImmFAddr | No64, em_call_far), N,
4073
	II(ImplicitOps | Stack, em_pushf, pushf),
P
Paolo Bonzini 已提交
4074 4075
	II(ImplicitOps | Stack, em_popf, popf),
	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
4076
	/* 0xA0 - 0xA7 */
4077
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
4078
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
4079
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
4080
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp_r),
4081
	/* 0xA8 - 0xAF */
4082
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
4083 4084
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
4085
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
4086
	/* 0xB0 - 0xB7 */
4087
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
4088
	/* 0xB8 - 0xBF */
4089
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
4090
	/* 0xC0 - 0xC7 */
4091
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
4092 4093
	I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
	I(ImplicitOps | NearBranch, em_ret),
4094 4095
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
4096
	G(ByteOp, group11), G(0, group11),
4097
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
4098
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
4099 4100
	I(ImplicitOps | SrcImmU16, em_ret_far_imm),
	I(ImplicitOps, em_ret_far),
4101
	D(ImplicitOps), DI(SrcImmByte, intn),
4102
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
4103
	/* 0xD0 - 0xD7 */
4104 4105
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
4106
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
4107 4108
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
4109
	I(DstAcc | SrcXLat | ByteOp, em_mov),
4110
	/* 0xD8 - 0xDF */
4111
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
4112
	/* 0xE0 - 0xE7 */
4113 4114
	X3(I(SrcImmByte | NearBranch, em_loop)),
	I(SrcImmByte | NearBranch, em_jcxz),
4115 4116
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4117
	/* 0xE8 - 0xEF */
4118 4119 4120
	I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
	I(SrcImmFAddr | No64, em_jmp_far),
	D(SrcImmByte | ImplicitOps | NearBranch),
4121 4122
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4123
	/* 0xF0 - 0xF7 */
4124
	N, DI(ImplicitOps, icebp), N, N,
4125 4126
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
4127
	/* 0xF8 - 0xFF */
4128 4129
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4130 4131 4132
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

4133
static const struct opcode twobyte_table[256] = {
4134
	/* 0x00 - 0x0F */
4135
	G(0, group6), GD(0, &group7), N, N,
4136
	N, I(ImplicitOps | EmulateOnUD, em_syscall),
4137
	II(ImplicitOps | Priv, em_clts, clts), N,
4138
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4139
	N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4140
	/* 0x10 - 0x1F */
P
Paolo Bonzini 已提交
4141
	N, N, N, N, N, N, N, N,
4142 4143
	D(ImplicitOps | ModRM | SrcMem | NoAccess),
	N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
4144
	/* 0x20 - 0x2F */
4145 4146 4147 4148 4149 4150
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
						check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
						check_dr_write),
4151
	N, N, N, N,
4152 4153
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4154
	N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4155
	N, N, N, N,
4156
	/* 0x30 - 0x3F */
4157
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4158
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4159
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4160
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4161 4162
	I(ImplicitOps | EmulateOnUD, em_sysenter),
	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
4163
	N, N,
4164 4165
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
4166
	X16(D(DstReg | SrcMem | ModRM)),
4167 4168 4169
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4170 4171 4172 4173
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4174
	/* 0x70 - 0x7F */
4175 4176 4177 4178
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4179
	/* 0x80 - 0x8F */
4180
	X16(D(SrcImm | NearBranch)),
4181
	/* 0x90 - 0x9F */
4182
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4183
	/* 0xA0 - 0xA7 */
4184
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4185 4186
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4187 4188
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4189
	/* 0xA8 - 0xAF */
4190
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4191
	DI(ImplicitOps, rsm),
4192
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4193 4194
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4195
	GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
4196
	/* 0xB0 - 0xB7 */
4197
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
4198
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4199
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4200 4201
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4202
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4203 4204
	/* 0xB8 - 0xBF */
	N, N,
4205
	G(BitOp, group8),
4206
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
4207 4208
	I(DstReg | SrcMem | ModRM, em_bsf_c),
	I(DstReg | SrcMem | ModRM, em_bsr_c),
4209
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4210
	/* 0xC0 - 0xC7 */
4211
	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4212
	N, ID(0, &instr_dual_0f_c3),
4213
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4214 4215
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4216 4217 4218
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
4219 4220
	N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
	N, N, N, N, N, N, N, N,
4221 4222 4223 4224
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

4225 4226 4227 4228 4229 4230 4231 4232
static const struct instr_dual instr_dual_0f_38_f0 = {
	I(DstReg | SrcMem | Mov, em_movbe), N
};

static const struct instr_dual instr_dual_0f_38_f1 = {
	I(DstMem | SrcReg | Mov, em_movbe), N
};

4233
static const struct gprefix three_byte_0f_38_f0 = {
4234
	ID(0, &instr_dual_0f_38_f0), N, N, N
4235 4236 4237
};

static const struct gprefix three_byte_0f_38_f1 = {
4238
	ID(0, &instr_dual_0f_38_f1), N, N, N
4239 4240 4241 4242 4243 4244 4245 4246 4247
};

/*
 * Insns below are selected by the prefix which indexed by the third opcode
 * byte.
 */
static const struct opcode opcode_map_0f_38[256] = {
	/* 0x00 - 0x7f */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
B
Borislav Petkov 已提交
4248 4249 4250
	/* 0x80 - 0xef */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
	/* 0xf0 - 0xf1 */
4251 4252
	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
B
Borislav Petkov 已提交
4253 4254
	/* 0xf2 - 0xff */
	N, N, X4(N), X8(N)
4255 4256
};

4257 4258 4259 4260 4261
#undef D
#undef N
#undef G
#undef GD
#undef I
4262
#undef GP
4263
#undef EXT
4264
#undef MD
N
Nadav Amit 已提交
4265
#undef ID
4266

4267
#undef D2bv
4268
#undef D2bvIP
4269
#undef I2bv
4270
#undef I2bvIP
4271
#undef I6ALU
4272

4273
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4274 4275 4276
{
	unsigned size;

4277
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4290
	op->addr.mem.ea = ctxt->_eip;
4291 4292 4293
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4294
		op->val = insn_fetch(s8, ctxt);
4295 4296
		break;
	case 2:
4297
		op->val = insn_fetch(s16, ctxt);
4298 4299
		break;
	case 4:
4300
		op->val = insn_fetch(s32, ctxt);
4301
		break;
4302 4303 4304
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4323 4324 4325 4326 4327 4328 4329
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4330
		decode_register_operand(ctxt, op);
4331 4332
		break;
	case OpImmUByte:
4333
		rc = decode_imm(ctxt, op, 1, false);
4334 4335
		break;
	case OpMem:
4336
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4337 4338 4339
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
4340
		if (ctxt->d & BitOp)
4341 4342 4343
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4344
	case OpMem64:
4345
		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4346
		goto mem_common;
4347 4348 4349
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4350
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4351 4352 4353
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4372 4373 4374 4375
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4376
			register_address(ctxt, VCPU_REGS_RDI);
4377 4378
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4379
		op->count = 1;
4380 4381 4382 4383
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4384
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4385 4386
		fetch_register_operand(op);
		break;
4387
	case OpCL:
4388
		op->type = OP_IMM;
4389
		op->bytes = 1;
4390
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4391 4392 4393 4394 4395
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
4396
		op->type = OP_IMM;
4397 4398 4399 4400 4401 4402
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4403 4404 4405
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4406 4407
	case OpMem8:
		ctxt->memop.bytes = 1;
4408
		if (ctxt->memop.type == OP_REG) {
4409 4410
			ctxt->memop.addr.reg = decode_register(ctxt,
					ctxt->modrm_rm, true);
4411 4412
			fetch_register_operand(&ctxt->memop);
		}
4413
		goto mem_common;
4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4430
			register_address(ctxt, VCPU_REGS_RSI);
B
Bandan Das 已提交
4431
		op->addr.mem.seg = ctxt->seg_override;
4432
		op->val = 0;
4433
		op->count = 1;
4434
		break;
P
Paolo Bonzini 已提交
4435 4436 4437 4438
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4439
			address_mask(ctxt,
P
Paolo Bonzini 已提交
4440 4441
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
B
Bandan Das 已提交
4442
		op->addr.mem.seg = ctxt->seg_override;
P
Paolo Bonzini 已提交
4443 4444
		op->val = 0;
		break;
4445 4446 4447 4448 4449 4450 4451 4452 4453
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4454
	case OpES:
4455
		op->type = OP_IMM;
4456 4457 4458
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
4459
		op->type = OP_IMM;
4460 4461 4462
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
4463
		op->type = OP_IMM;
4464 4465 4466
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
4467
		op->type = OP_IMM;
4468 4469 4470
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
4471
		op->type = OP_IMM;
4472 4473 4474
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
4475
		op->type = OP_IMM;
4476 4477
		op->val = VCPU_SREG_GS;
		break;
4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4489
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4490 4491 4492
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4493
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4494
	bool op_prefix = false;
B
Bandan Das 已提交
4495
	bool has_seg_override = false;
4496
	struct opcode opcode;
4497

4498 4499
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4500
	ctxt->_eip = ctxt->eip;
4501 4502
	ctxt->fetch.ptr = ctxt->fetch.data;
	ctxt->fetch.end = ctxt->fetch.data + insn_len;
B
Borislav Petkov 已提交
4503
	ctxt->opcode_len = 1;
4504
	if (insn_len > 0)
4505
		memcpy(ctxt->fetch.data, insn, insn_len);
4506
	else {
4507
		rc = __do_insn_fetch_bytes(ctxt, 1);
4508 4509 4510
		if (rc != X86EMUL_CONTINUE)
			return rc;
	}
4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4528
		return EMULATION_FAILED;
4529 4530
	}

4531 4532
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4533 4534 4535

	/* Legacy prefixes. */
	for (;;) {
4536
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4537
		case 0x66:	/* operand-size override */
4538
			op_prefix = true;
4539
			/* switch between 2/4 bytes */
4540
			ctxt->op_bytes = def_op_bytes ^ 6;
4541 4542 4543 4544
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4545
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4546 4547
			else
				/* switch between 2/4 bytes */
4548
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4549 4550 4551 4552 4553
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
B
Bandan Das 已提交
4554 4555
			has_seg_override = true;
			ctxt->seg_override = (ctxt->b >> 3) & 3;
4556 4557 4558
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
B
Bandan Das 已提交
4559 4560
			has_seg_override = true;
			ctxt->seg_override = ctxt->b & 7;
4561 4562 4563 4564
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4565
			ctxt->rex_prefix = ctxt->b;
4566 4567
			continue;
		case 0xf0:	/* LOCK */
4568
			ctxt->lock_prefix = 1;
4569 4570 4571
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4572
			ctxt->rep_prefix = ctxt->b;
4573 4574 4575 4576 4577 4578 4579
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4580
		ctxt->rex_prefix = 0;
4581 4582 4583 4584 4585
	}

done_prefixes:

	/* REX prefix. */
4586 4587
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4588 4589

	/* Opcode byte(s). */
4590
	opcode = opcode_table[ctxt->b];
4591
	/* Two-byte opcode? */
4592
	if (ctxt->b == 0x0f) {
B
Borislav Petkov 已提交
4593
		ctxt->opcode_len = 2;
4594
		ctxt->b = insn_fetch(u8, ctxt);
4595
		opcode = twobyte_table[ctxt->b];
4596 4597 4598 4599 4600 4601 4602

		/* 0F_38 opcode map */
		if (ctxt->b == 0x38) {
			ctxt->opcode_len = 3;
			ctxt->b = insn_fetch(u8, ctxt);
			opcode = opcode_map_0f_38[ctxt->b];
		}
4603
	}
4604
	ctxt->d = opcode.flags;
4605

4606 4607 4608
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4609 4610
	/* vex-prefix instructions are not implemented */
	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
4611
	    (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
4612 4613 4614
		ctxt->d = NotImpl;
	}

4615 4616
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4617
		case Group:
4618
			goffset = (ctxt->modrm >> 3) & 7;
4619 4620 4621
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4622 4623
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4624 4625 4626 4627 4628
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4629
			goffset = ctxt->modrm & 7;
4630
			opcode = opcode.u.group[goffset];
4631 4632
			break;
		case Prefix:
4633
			if (ctxt->rep_prefix && op_prefix)
4634
				return EMULATION_FAILED;
4635
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4636 4637 4638 4639 4640 4641 4642
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4643 4644 4645 4646 4647 4648
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4649 4650 4651 4652 4653 4654
		case InstrDual:
			if ((ctxt->modrm >> 6) == 3)
				opcode = opcode.u.idual->mod3;
			else
				opcode = opcode.u.idual->mod012;
			break;
4655 4656 4657 4658 4659 4660
		case ModeDual:
			if (ctxt->mode == X86EMUL_MODE_PROT64)
				opcode = opcode.u.mdual->mode64;
			else
				opcode = opcode.u.mdual->mode32;
			break;
4661
		default:
4662
			return EMULATION_FAILED;
4663
		}
4664

4665
		ctxt->d &= ~(u64)GroupMask;
4666
		ctxt->d |= opcode.flags;
4667 4668
	}

4669 4670 4671 4672
	/* Unrecognised? */
	if (ctxt->d == 0)
		return EMULATION_FAILED;

4673
	ctxt->execute = opcode.u.execute;
4674

4675 4676 4677
	if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
		return EMULATION_FAILED;

4678
	if (unlikely(ctxt->d &
4679 4680
	    (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
	     No16))) {
4681 4682 4683 4684 4685 4686
		/*
		 * These are copied unconditionally here, and checked unconditionally
		 * in x86_emulate_insn.
		 */
		ctxt->check_perm = opcode.check_perm;
		ctxt->intercept = opcode.intercept;
4687

4688 4689
		if (ctxt->d & NotImpl)
			return EMULATION_FAILED;
4690

4691 4692 4693 4694 4695 4696
		if (mode == X86EMUL_MODE_PROT64) {
			if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
				ctxt->op_bytes = 8;
			else if (ctxt->d & NearBranch)
				ctxt->op_bytes = 8;
		}
4697

4698 4699 4700 4701 4702 4703 4704
		if (ctxt->d & Op3264) {
			if (mode == X86EMUL_MODE_PROT64)
				ctxt->op_bytes = 8;
			else
				ctxt->op_bytes = 4;
		}

4705 4706 4707
		if ((ctxt->d & No16) && ctxt->op_bytes == 2)
			ctxt->op_bytes = 4;

4708 4709 4710 4711 4712
		if (ctxt->d & Sse)
			ctxt->op_bytes = 16;
		else if (ctxt->d & Mmx)
			ctxt->op_bytes = 8;
	}
A
Avi Kivity 已提交
4713

4714
	/* ModRM and SIB bytes. */
4715
	if (ctxt->d & ModRM) {
4716
		rc = decode_modrm(ctxt, &ctxt->memop);
B
Bandan Das 已提交
4717 4718 4719 4720
		if (!has_seg_override) {
			has_seg_override = true;
			ctxt->seg_override = ctxt->modrm_seg;
		}
4721
	} else if (ctxt->d & MemAbs)
4722
		rc = decode_abs(ctxt, &ctxt->memop);
4723 4724 4725
	if (rc != X86EMUL_CONTINUE)
		goto done;

B
Bandan Das 已提交
4726 4727
	if (!has_seg_override)
		ctxt->seg_override = VCPU_SREG_DS;
4728

B
Bandan Das 已提交
4729
	ctxt->memop.addr.mem.seg = ctxt->seg_override;
4730 4731 4732 4733 4734

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4735
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4736 4737 4738
	if (rc != X86EMUL_CONTINUE)
		goto done;

4739 4740 4741 4742
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4743
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4744 4745 4746
	if (rc != X86EMUL_CONTINUE)
		goto done;

4747
	/* Decode and fetch the destination operand: register or memory. */
4748
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4749

4750
	if (ctxt->rip_relative)
4751 4752
		ctxt->memopp->addr.mem.ea = address_mask(ctxt,
					ctxt->memopp->addr.mem.ea + ctxt->_eip);
4753

4754
done:
4755
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4756 4757
}

4758 4759 4760 4761 4762
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4763 4764 4765 4766 4767 4768 4769 4770 4771
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4772 4773 4774
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4775
		 ((ctxt->eflags & EFLG_ZF) == 0))
4776
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4777 4778 4779 4780 4781 4782
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4796
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4812 4813 4814
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
4815 4816
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
4817
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
4818 4819 4820
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
	      [fastop]"+S"(fop)
	    : "c"(ctxt->src2.val));
4821
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
4822 4823
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
4824 4825
	return X86EMUL_CONTINUE;
}
4826

4827 4828
void init_decode_cache(struct x86_emulate_ctxt *ctxt)
{
B
Bandan Das 已提交
4829 4830
	memset(&ctxt->rip_relative, 0,
	       (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
4831 4832 4833 4834 4835 4836

	ctxt->io_read.pos = 0;
	ctxt->io_read.end = 0;
	ctxt->mem_read.end = 0;
}

4837
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4838
{
4839
	const struct x86_emulate_ops *ops = ctxt->ops;
4840
	int rc = X86EMUL_CONTINUE;
4841
	int saved_dst_type = ctxt->dst.type;
4842

4843
	ctxt->mem_read.pos = 0;
4844

4845 4846
	/* LOCK prefix is allowed only with some instructions */
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4847
		rc = emulate_ud(ctxt);
4848 4849 4850
		goto done;
	}

4851
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4852
		rc = emulate_ud(ctxt);
4853 4854 4855
		goto done;
	}

4856 4857 4858 4859 4860 4861 4862
	if (unlikely(ctxt->d &
		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
				(ctxt->d & Undefined)) {
			rc = emulate_ud(ctxt);
			goto done;
		}
A
Avi Kivity 已提交
4863

4864 4865 4866
		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
			rc = emulate_ud(ctxt);
A
Avi Kivity 已提交
4867
			goto done;
4868
		}
A
Avi Kivity 已提交
4869

4870 4871
		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
			rc = emulate_nm(ctxt);
4872
			goto done;
4873
		}
4874

4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887
		if (ctxt->d & Mmx) {
			rc = flush_pending_x87_faults(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			/*
			 * Now that we know the fpu is exception safe, we can fetch
			 * operands from it.
			 */
			fetch_possible_mmx_operand(ctxt, &ctxt->src);
			fetch_possible_mmx_operand(ctxt, &ctxt->src2);
			if (!(ctxt->d & Mov))
				fetch_possible_mmx_operand(ctxt, &ctxt->dst);
		}
4888

4889
		if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4890 4891 4892 4893 4894
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_PRE_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}
4895

4896 4897 4898 4899 4900 4901
		/* Instruction can only be executed in protected mode */
		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
			rc = emulate_ud(ctxt);
			goto done;
		}

4902 4903
		/* Privileged instruction can be executed only in CPL=0 */
		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4904 4905 4906 4907
			if (ctxt->d & PrivUD)
				rc = emulate_ud(ctxt);
			else
				rc = emulate_gp(ctxt, 0);
4908
			goto done;
4909
		}
4910

4911
		/* Do instruction specific permission checks */
4912
		if (ctxt->d & CheckPerm) {
4913 4914 4915 4916 4917
			rc = ctxt->check_perm(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

4918
		if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4919 4920 4921 4922 4923 4924 4925 4926 4927 4928
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_POST_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

		if (ctxt->rep_prefix && (ctxt->d & String)) {
			/* All REP prefixes have the same first termination condition */
			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
				ctxt->eip = ctxt->_eip;
4929
				ctxt->eflags &= ~EFLG_RF;
4930 4931
				goto done;
			}
4932 4933 4934
		}
	}

4935 4936 4937
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4938
		if (rc != X86EMUL_CONTINUE)
4939
			goto done;
4940
		ctxt->src.orig_val64 = ctxt->src.val64;
4941 4942
	}

4943 4944 4945
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4946 4947 4948 4949
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4950
	if ((ctxt->d & DstMask) == ImplicitOps)
4951 4952 4953
		goto special_insn;


4954
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4955
		/* optimisation - avoid slow emulated read if Mov */
4956 4957
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4958
		if (rc != X86EMUL_CONTINUE) {
4959 4960
			if (!(ctxt->d & NoWrite) &&
			    rc == X86EMUL_PROPAGATE_FAULT &&
4961 4962
			    ctxt->exception.vector == PF_VECTOR)
				ctxt->exception.error_code |= PFERR_WRITE_MASK;
4963
			goto done;
4964
		}
4965
	}
4966 4967
	/* Copy full 64-bit value for CMPXCHG8B.  */
	ctxt->dst.orig_val64 = ctxt->dst.val64;
4968

4969 4970
special_insn:

4971
	if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4972
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4973
					      X86_ICPT_POST_MEMACCESS);
4974 4975 4976 4977
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4978 4979 4980 4981
	if (ctxt->rep_prefix && (ctxt->d & String))
		ctxt->eflags |= EFLG_RF;
	else
		ctxt->eflags &= ~EFLG_RF;
4982

4983
	if (ctxt->execute) {
4984 4985 4986 4987 4988 4989 4990
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4991
		rc = ctxt->execute(ctxt);
4992 4993 4994 4995 4996
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

B
Borislav Petkov 已提交
4997
	if (ctxt->opcode_len == 2)
A
Avi Kivity 已提交
4998
		goto twobyte_insn;
4999 5000
	else if (ctxt->opcode_len == 3)
		goto threebyte_insn;
A
Avi Kivity 已提交
5001

5002
	switch (ctxt->b) {
5003
	case 0x70 ... 0x7f: /* jcc (short) */
5004
		if (test_cc(ctxt->b, ctxt->eflags))
5005
			rc = jmp_rel(ctxt, ctxt->src.val);
5006
		break;
N
Nitin A Kamble 已提交
5007
	case 0x8d: /* lea r16/r32, m */
5008
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
5009
		break;
5010
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
5011
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
5012 5013 5014
			ctxt->dst.type = OP_NONE;
		else
			rc = em_xchg(ctxt);
5015
		break;
5016
	case 0x98: /* cbw/cwde/cdqe */
5017 5018 5019 5020
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
5021 5022
		}
		break;
5023
	case 0xcc:		/* int3 */
5024 5025
		rc = emulate_int(ctxt, 3);
		break;
5026
	case 0xcd:		/* int n */
5027
		rc = emulate_int(ctxt, ctxt->src.val);
5028 5029
		break;
	case 0xce:		/* into */
5030 5031
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
5032
		break;
5033
	case 0xe9: /* jmp rel */
5034
	case 0xeb: /* jmp rel short */
5035
		rc = jmp_rel(ctxt, ctxt->src.val);
5036
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
5037
		break;
5038
	case 0xf4:              /* hlt */
5039
		ctxt->ops->halt(ctxt);
5040
		break;
5041 5042 5043 5044 5045 5046 5047
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
5048 5049 5050
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
5051 5052 5053 5054 5055 5056
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
5057 5058
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5059
	}
5060

5061 5062 5063
	if (rc != X86EMUL_CONTINUE)
		goto done;

5064
writeback:
5065 5066 5067 5068 5069 5070
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
5071 5072 5073 5074 5075
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
5076

5077 5078 5079 5080
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
5081
	ctxt->dst.type = saved_dst_type;
5082

5083
	if ((ctxt->d & SrcMask) == SrcSI)
5084
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
5085

5086
	if ((ctxt->d & DstMask) == DstDI)
5087
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
5088

5089
	if (ctxt->rep_prefix && (ctxt->d & String)) {
5090
		unsigned int count;
5091
		struct read_cache *r = &ctxt->io_read;
5092 5093 5094 5095
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
5096
		register_address_increment(ctxt, VCPU_REGS_RCX, -count);
5097

5098 5099 5100 5101 5102
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
5103
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
5104 5105 5106 5107 5108 5109
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
5110
				ctxt->mem_read.end = 0;
5111
				writeback_registers(ctxt);
5112 5113 5114
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
5115
		}
5116
		ctxt->eflags &= ~EFLG_RF;
5117
	}
5118

5119
	ctxt->eip = ctxt->_eip;
5120 5121

done:
5122 5123
	if (rc == X86EMUL_PROPAGATE_FAULT) {
		WARN_ON(ctxt->exception.vector > 0x1f);
5124
		ctxt->have_exception = true;
5125
	}
5126 5127 5128
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

5129 5130 5131
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

5132
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
5133 5134

twobyte_insn:
5135
	switch (ctxt->b) {
5136
	case 0x09:		/* wbinvd */
5137
		(ctxt->ops->wbinvd)(ctxt);
5138 5139
		break;
	case 0x08:		/* invd */
5140 5141
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
P
Paolo Bonzini 已提交
5142
	case 0x1f:		/* nop */
5143 5144
		break;
	case 0x20: /* mov cr, reg */
5145
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
5146
		break;
A
Avi Kivity 已提交
5147
	case 0x21: /* mov from dr to reg */
5148
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
5149 5150
		break;
	case 0x40 ... 0x4f:	/* cmov */
5151 5152
		if (test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.val = ctxt->src.val;
5153
		else if (ctxt->op_bytes != 4)
5154
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
5155
		break;
5156
	case 0x80 ... 0x8f: /* jnz rel, etc*/
5157
		if (test_cc(ctxt->b, ctxt->eflags))
5158
			rc = jmp_rel(ctxt, ctxt->src.val);
5159
		break;
5160
	case 0x90 ... 0x9f:     /* setcc r/m8 */
5161
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
5162
		break;
A
Avi Kivity 已提交
5163
	case 0xb6 ... 0xb7:	/* movzx */
5164
		ctxt->dst.bytes = ctxt->op_bytes;
5165
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
5166
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
5167 5168
		break;
	case 0xbe ... 0xbf:	/* movsx */
5169
		ctxt->dst.bytes = ctxt->op_bytes;
5170
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5171
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
5172
		break;
5173 5174
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5175
	}
5176

5177 5178
threebyte_insn:

5179 5180 5181
	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
5182 5183 5184
	goto writeback;

cannot_emulate:
5185
	return EMULATION_FAILED;
A
Avi Kivity 已提交
5186
}
5187 5188 5189 5190 5191 5192 5193 5194 5195 5196

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}