emulate.c 130.4 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
63
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
64 65
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
66 67

#define OpBits             5  /* Width of operand field */
68
#define OpMask             ((1ull << OpBits) - 1)
69

A
Avi Kivity 已提交
70 71 72 73 74 75 76 77 78 79
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
80
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
81
/* Destination operand type. */
82 83 84 85 86 87 88 89 90
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
91
#define DstAccLo    (OpAccLo << DstShift)
92
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
93
/* Source operand type. */
94 95 96 97 98 99 100 101 102 103 104 105
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
106
#define SrcXLat     (OpXLat << SrcShift)
107 108 109 110
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
111
#define SrcImm64    (OpImm64 << SrcShift)
112
#define SrcDX       (OpDX << SrcShift)
113
#define SrcMem8     (OpMem8 << SrcShift)
114
#define SrcAccHi    (OpAccHi << SrcShift)
115
#define SrcMask     (OpMask << SrcShift)
116 117 118 119 120 121 122 123 124
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
125
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
126
#define InstrDual   (6<<15)     /* Alternate instruction decoding of mod == 3 */
127
#define Sse         (1<<18)     /* SSE Vector instruction */
128 129 130 131
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
132
/* Misc flags */
133
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
134
#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
135
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
136
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
137
#define Undefined   (1<<25) /* No Such Instruction */
138
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
139
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
140
#define No64	    (1<<28)
141
#define PageTable   (1 << 29)   /* instruction used to write page table */
142
#define NotImpl     (1 << 30)   /* instruction is not implemented */
143
/* Source 2 operand type */
144
#define Src2Shift   (31)
145
#define Src2None    (OpNone << Src2Shift)
146
#define Src2Mem     (OpMem << Src2Shift)
147 148 149 150
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
151 152 153 154 155 156
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
157
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
158
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
159 160 161
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
162
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
163
#define NoWrite     ((u64)1 << 45)  /* No writeback */
164
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
165
#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
166 167
#define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
#define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
168
#define NoBigReal   ((u64)1 << 50)  /* No big real mode */
169
#define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
170
#define NearBranch  ((u64)1 << 52)  /* Near branches */
171
#define No16	    ((u64)1 << 53)  /* No 16 bit operand */
A
Avi Kivity 已提交
172

173
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
A
Avi Kivity 已提交
174

175 176 177 178 179 180 181 182
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
183

184 185 186 187 188 189
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
190 191
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
192 193
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
194
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
195 196 197 198 199 200 201 202 203 204 205
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

206
struct opcode {
207 208
	u64 flags : 56;
	u64 intercept : 8;
209
	union {
210
		int (*execute)(struct x86_emulate_ctxt *ctxt);
211 212 213
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
214
		const struct escape *esc;
215
		const struct instr_dual *idual;
216
		void (*fastop)(struct fastop *fake);
217
	} u;
218
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
219 220 221 222 223
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
224 225
};

226 227 228 229 230 231 232
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

233 234 235 236 237
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

238 239 240 241 242
struct instr_dual {
	struct opcode mod012;
	struct opcode mod3;
};

A
Avi Kivity 已提交
243
/* EFLAGS bit definitions. */
244 245 246 247
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
248 249
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
250 251
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
252 253
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
254
#define EFLG_IF (1<<9)
255
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
256 257 258 259 260 261
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

262 263 264
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
301 302 303 304 305 306
/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

307 308 309 310 311 312
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

313 314
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

315 316 317 318 319 320 321 322 323 324 325 326 327
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

328 329
#define FOPNOP() FOP_ALIGN FOP_RET

330
#define FOP1E(op,  dst) \
331 332 333 334
	FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
335 336 337 338 339 340 341 342 343

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

344 345 346 347 348 349 350 351 352
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

353 354 355 356 357 358 359 360 361
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

362 363 364 365 366
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
367 368 369 370
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
371 372
	FOP_END

373 374 375 376
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
377 378 379
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
380 381
	FOP_END

382 383 384 385 386 387 388 389 390
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

391 392 393 394 395 396 397 398 399
/* 2 operand, src and dest are reversed */
#define FASTOP2R(op, name) \
	FOP_START(name) \
	FOP2E(op##b, dl, al) \
	FOP2E(op##w, dx, ax) \
	FOP2E(op##l, edx, eax) \
	ON64(FOP2E(op##q, rdx, rax)) \
	FOP_END

400 401 402 403 404 405 406
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
407 408 409
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
410 411
	FOP_END

412 413 414
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

415 416 417
asm(".global kvm_fastop_exception \n"
    "kvm_fastop_exception: xor %esi, %esi; ret");

418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
437 438 439
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

440 441 442 443 444 445
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
446 447 448 449 450
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
451
		.dst_val    = ctxt->dst.val64,
452 453 454
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
455 456 457
		.next_rip   = ctxt->eip,
	};

458
	return ctxt->ops->intercept(ctxt, &info, stage);
459 460
}

A
Avi Kivity 已提交
461 462 463 464 465
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

466
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
467
{
468
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
469 470
}

A
Avi Kivity 已提交
471 472 473 474 475 476 477 478 479 480 481
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
482 483 484 485 486
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
487
/* Access/update address held in a register, based on addressing mode. */
488
static inline unsigned long
489
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
490
{
491
	if (ctxt->ad_bytes == sizeof(unsigned long))
492 493
		return reg;
	else
494
		return reg & ad_mask(ctxt);
495 496 497
}

static inline unsigned long
498
register_address(struct x86_emulate_ctxt *ctxt, int reg)
499
{
500
	return address_mask(ctxt, reg_read(ctxt, reg));
501 502
}

503 504 505 506 507
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

508
static inline void
509
register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
510
{
511 512
	ulong mask;

513
	if (ctxt->ad_bytes == sizeof(unsigned long))
514
		mask = ~0UL;
515
	else
516
		mask = ad_mask(ctxt);
517
	masked_increment(reg_rmw(ctxt, reg), mask, inc);
518 519 520 521
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
522
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
523
}
A
Avi Kivity 已提交
524

525 526 527 528 529 530 531
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

532
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
533 534 535 536
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

537
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
538 539
}

540 541
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
542
{
543
	WARN_ON(vec > 0x1f);
544 545 546
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
547
	return X86EMUL_PROPAGATE_FAULT;
548 549
}

550 551 552 553 554
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

555
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
556
{
557
	return emulate_exception(ctxt, GP_VECTOR, err, true);
558 559
}

560 561 562 563 564
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

565
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
566
{
567
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
568 569
}

570
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
571
{
572
	return emulate_exception(ctxt, TS_VECTOR, err, true);
573 574
}

575 576
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
577
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
578 579
}

A
Avi Kivity 已提交
580 581 582 583 584
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

628 629 630 631
static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
				       struct segmented_address addr,
				       unsigned *max_size, unsigned size,
				       bool write, bool fetch,
632
				       enum x86emul_mode mode, ulong *linear)
633
{
634 635
	struct desc_struct desc;
	bool usable;
636
	ulong la;
637
	u32 lim;
638
	u16 sel;
639

640
	la = seg_base(ctxt, addr.seg) + addr.ea;
641
	*max_size = 0;
642
	switch (mode) {
643
	case X86EMUL_MODE_PROT64:
644
		if (is_noncanonical_address(la))
645
			goto bad;
646 647 648 649

		*max_size = min_t(u64, ~0u, (1ull << 48) - la);
		if (size > *max_size)
			goto bad;
650 651
		break;
	default:
652 653
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
654 655
		if (!usable)
			goto bad;
656 657 658
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
659 660
			goto bad;
		/* unreadable code segment */
661
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
662 663
			goto bad;
		lim = desc_limit_scaled(&desc);
664
		if (!(desc.type & 8) && (desc.type & 4)) {
G
Guo Chao 已提交
665
			/* expand-down segment */
666
			if (addr.ea <= lim)
667 668 669
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
		}
670 671 672
		if (addr.ea > lim)
			goto bad;
		*max_size = min_t(u64, ~0u, (u64)lim + 1 - addr.ea);
673 674
		if (size > *max_size)
			goto bad;
675
		la &= (u32)-1;
676 677
		break;
	}
678 679
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
680 681
	*linear = la;
	return X86EMUL_CONTINUE;
682 683
bad:
	if (addr.seg == VCPU_SREG_SS)
684
		return emulate_ss(ctxt, 0);
685
	else
686
		return emulate_gp(ctxt, 0);
687 688
}

689 690 691 692 693
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
694
	unsigned max_size;
695 696
	return __linearize(ctxt, addr, &max_size, size, write, false,
			   ctxt->mode, linear);
697 698
}

699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743
static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
			     enum x86emul_mode mode)
{
	ulong linear;
	int rc;
	unsigned max_size;
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
					   .ea = dst };

	if (ctxt->op_bytes != sizeof(unsigned long))
		addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
	rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
	if (rc == X86EMUL_CONTINUE)
		ctxt->_eip = addr.ea;
	return rc;
}

static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
{
	return assign_eip(ctxt, dst, ctxt->mode);
}

static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
			  const struct desc_struct *cs_desc)
{
	enum x86emul_mode mode = ctxt->mode;

#ifdef CONFIG_X86_64
	if (ctxt->mode >= X86EMUL_MODE_PROT32 && cs_desc->l) {
		u64 efer = 0;

		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
			mode = X86EMUL_MODE_PROT64;
	}
#endif
	if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
		mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
	return assign_eip(ctxt, dst, mode);
}

static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
{
	return assign_eip_near(ctxt, ctxt->_eip + rel);
}
744

745 746 747 748 749
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
750 751 752
	int rc;
	ulong linear;

753
	rc = linearize(ctxt, addr, size, false, &linear);
754 755
	if (rc != X86EMUL_CONTINUE)
		return rc;
756
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
757 758
}

759
/*
760
 * Prefetch the remaining bytes of the instruction without crossing page
761 762
 * boundary if they are not in fetch_cache yet.
 */
763
static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
764 765
{
	int rc;
766
	unsigned size, max_size;
767
	unsigned long linear;
768
	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
769
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
770 771
					   .ea = ctxt->eip + cur_size };

772 773 774 775 776 777 778 779 780 781
	/*
	 * We do not know exactly how many bytes will be needed, and
	 * __linearize is expensive, so fetch as much as possible.  We
	 * just have to avoid going beyond the 15 byte limit, the end
	 * of the segment, or the end of the page.
	 *
	 * __linearize is called with size 0 so that it does not do any
	 * boundary check itself.  Instead, we use max_size to check
	 * against op_size.
	 */
782 783
	rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
			 &linear);
784 785 786
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;

787
	size = min_t(unsigned, 15UL ^ cur_size, max_size);
788
	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
789 790 791 792 793 794 795 796

	/*
	 * One instruction can only straddle two pages,
	 * and one has been loaded at the beginning of
	 * x86_decode_insn.  So, if not enough bytes
	 * still, we must have hit the 15-byte boundary.
	 */
	if (unlikely(size < op_size))
797 798
		return emulate_gp(ctxt, 0);

799
	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
800 801 802
			      size, &ctxt->exception);
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;
803
	ctxt->fetch.end += size;
804
	return X86EMUL_CONTINUE;
805 806
}

807 808
static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
					       unsigned size)
809
{
810 811 812 813
	unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;

	if (unlikely(done_size < size))
		return __do_insn_fetch_bytes(ctxt, size - done_size);
814 815
	else
		return X86EMUL_CONTINUE;
816 817
}

818
/* Fetch next part of the instruction being emulated. */
819
#define insn_fetch(_type, _ctxt)					\
820 821 822
({	_type _x;							\
									\
	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
823 824
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
825
	ctxt->_eip += sizeof(_type);					\
826 827
	_x = *(_type __aligned(1) *) ctxt->fetch.ptr;			\
	ctxt->fetch.ptr += sizeof(_type);				\
828
	_x;								\
829 830
})

831
#define insn_fetch_arr(_arr, _size, _ctxt)				\
832 833
({									\
	rc = do_insn_fetch_bytes(_ctxt, _size);				\
834 835
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
836
	ctxt->_eip += (_size);						\
837 838
	memcpy(_arr, ctxt->fetch.ptr, _size);				\
	ctxt->fetch.ptr += (_size);					\
839 840
})

841 842 843 844 845
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
846
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
847
			     int byteop)
A
Avi Kivity 已提交
848 849
{
	void *p;
850
	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
A
Avi Kivity 已提交
851 852

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
853 854 855
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
856 857 858 859
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
860
			   struct segmented_address addr,
A
Avi Kivity 已提交
861 862 863 864 865 866 867
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
868
	rc = segmented_read_std(ctxt, addr, size, 2);
869
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
870
		return rc;
871
	addr.ea += 2;
872
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
873 874 875
	return rc;
}

876 877 878 879 880 881 882 883 884 885
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

886 887
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
888 889
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
890

891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

916 917
FASTOP2(xadd);

918 919
FASTOP2R(cmp, cmp_r);

920
static u8 test_cc(unsigned int condition, unsigned long flags)
921
{
922 923
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
924

925
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
926
	asm("push %[flags]; popf; call *%[fastop]"
927 928
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
929 930
}

931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
949 950 951 952
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
953 954 955 956 957 958 959 960
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
961
#ifdef CONFIG_X86_64
962 963 964 965 966 967 968 969
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
970 971 972 973 974 975 976 977 978 979 980
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
981 982 983 984 985 986 987 988
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
989
#ifdef CONFIG_X86_64
990 991 992 993 994 995 996 997
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
998 999 1000 1001 1002 1003
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1085
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1086
				    struct operand *op)
1087
{
1088
	unsigned reg = ctxt->modrm_reg;
1089

1090 1091
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1092

1093
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1094 1095 1096 1097 1098 1099
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1100 1101 1102 1103 1104 1105 1106
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1107

1108
	op->type = OP_REG;
1109 1110 1111
	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);

1112
	fetch_register_operand(op);
1113 1114 1115
	op->orig_val = op->val;
}

1116 1117 1118 1119 1120 1121
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1122
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1123
			struct operand *op)
1124 1125
{
	u8 sib;
B
Bandan Das 已提交
1126
	int index_reg, base_reg, scale;
1127
	int rc = X86EMUL_CONTINUE;
1128
	ulong modrm_ea = 0;
1129

B
Bandan Das 已提交
1130 1131 1132
	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1133

B
Bandan Das 已提交
1134
	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1135
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
B
Bandan Das 已提交
1136
	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1137
	ctxt->modrm_seg = VCPU_SREG_DS;
1138

1139
	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1140
		op->type = OP_REG;
1141
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1142
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1143
				ctxt->d & ByteOp);
1144
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1145 1146
			op->type = OP_XMM;
			op->bytes = 16;
1147 1148
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1149 1150
			return rc;
		}
A
Avi Kivity 已提交
1151 1152 1153
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
1154
			op->addr.mm = ctxt->modrm_rm & 7;
A
Avi Kivity 已提交
1155 1156
			return rc;
		}
1157
		fetch_register_operand(op);
1158 1159 1160
		return rc;
	}

1161 1162
	op->type = OP_MEM;

1163
	if (ctxt->ad_bytes == 2) {
1164 1165 1166 1167
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1168 1169

		/* 16-bit ModR/M decode. */
1170
		switch (ctxt->modrm_mod) {
1171
		case 0:
1172
			if (ctxt->modrm_rm == 6)
1173
				modrm_ea += insn_fetch(u16, ctxt);
1174 1175
			break;
		case 1:
1176
			modrm_ea += insn_fetch(s8, ctxt);
1177 1178
			break;
		case 2:
1179
			modrm_ea += insn_fetch(u16, ctxt);
1180 1181
			break;
		}
1182
		switch (ctxt->modrm_rm) {
1183
		case 0:
1184
			modrm_ea += bx + si;
1185 1186
			break;
		case 1:
1187
			modrm_ea += bx + di;
1188 1189
			break;
		case 2:
1190
			modrm_ea += bp + si;
1191 1192
			break;
		case 3:
1193
			modrm_ea += bp + di;
1194 1195
			break;
		case 4:
1196
			modrm_ea += si;
1197 1198
			break;
		case 5:
1199
			modrm_ea += di;
1200 1201
			break;
		case 6:
1202
			if (ctxt->modrm_mod != 0)
1203
				modrm_ea += bp;
1204 1205
			break;
		case 7:
1206
			modrm_ea += bx;
1207 1208
			break;
		}
1209 1210 1211
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1212
		modrm_ea = (u16)modrm_ea;
1213 1214
	} else {
		/* 32/64-bit ModR/M decode. */
1215
		if ((ctxt->modrm_rm & 7) == 4) {
1216
			sib = insn_fetch(u8, ctxt);
1217 1218 1219 1220
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1221
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1222
				modrm_ea += insn_fetch(s32, ctxt);
1223
			else {
1224
				modrm_ea += reg_read(ctxt, base_reg);
1225 1226
				adjust_modrm_seg(ctxt, base_reg);
			}
1227
			if (index_reg != 4)
1228
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1229
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1230
			modrm_ea += insn_fetch(s32, ctxt);
1231
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1232
				ctxt->rip_relative = 1;
1233 1234
		} else {
			base_reg = ctxt->modrm_rm;
1235
			modrm_ea += reg_read(ctxt, base_reg);
1236 1237
			adjust_modrm_seg(ctxt, base_reg);
		}
1238
		switch (ctxt->modrm_mod) {
1239
		case 1:
1240
			modrm_ea += insn_fetch(s8, ctxt);
1241 1242
			break;
		case 2:
1243
			modrm_ea += insn_fetch(s32, ctxt);
1244 1245 1246
			break;
		}
	}
1247
	op->addr.mem.ea = modrm_ea;
1248 1249 1250
	if (ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;

1251 1252 1253 1254 1255
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1256
		      struct operand *op)
1257
{
1258
	int rc = X86EMUL_CONTINUE;
1259

1260
	op->type = OP_MEM;
1261
	switch (ctxt->ad_bytes) {
1262
	case 2:
1263
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1264 1265
		break;
	case 4:
1266
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1267 1268
		break;
	case 8:
1269
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1270 1271 1272 1273 1274 1275
		break;
	}
done:
	return rc;
}

1276
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1277
{
1278
	long sv = 0, mask;
1279

1280
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1281
		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1282

1283 1284 1285 1286
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1287 1288
		else
			sv = (s64)ctxt->src.val & (s64)mask;
1289

1290 1291
		ctxt->dst.addr.mem.ea = address_mask(ctxt,
					   ctxt->dst.addr.mem.ea + (sv >> 3));
1292
	}
1293 1294

	/* only subword offset */
1295
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1296 1297
}

1298 1299
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1300
{
1301
	int rc;
1302
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1303

1304 1305
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1306

1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1319 1320
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1321

1322 1323 1324 1325 1326
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1327 1328 1329
	int rc;
	ulong linear;

1330
	rc = linearize(ctxt, addr, size, false, &linear);
1331 1332
	if (rc != X86EMUL_CONTINUE)
		return rc;
1333
	return read_emulated(ctxt, linear, data, size);
1334 1335 1336 1337 1338 1339 1340
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1341 1342 1343
	int rc;
	ulong linear;

1344
	rc = linearize(ctxt, addr, size, true, &linear);
1345 1346
	if (rc != X86EMUL_CONTINUE)
		return rc;
1347 1348
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1349 1350 1351 1352 1353 1354 1355
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1356 1357 1358
	int rc;
	ulong linear;

1359
	rc = linearize(ctxt, addr, size, true, &linear);
1360 1361
	if (rc != X86EMUL_CONTINUE)
		return rc;
1362 1363
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1364 1365
}

1366 1367 1368 1369
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1370
	struct read_cache *rc = &ctxt->io_read;
1371

1372 1373
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1374
		unsigned int count = ctxt->rep_prefix ?
1375
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1376
		in_page = (ctxt->eflags & EFLG_DF) ?
1377 1378
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1379
		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1380 1381 1382
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1383
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1384 1385
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1386 1387
	}

1388 1389
	if (ctxt->rep_prefix && (ctxt->d & String) &&
	    !(ctxt->eflags & EFLG_DF)) {
1390 1391 1392 1393 1394 1395 1396 1397
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1398 1399
	return 1;
}
A
Avi Kivity 已提交
1400

1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1417 1418 1419
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1420
	const struct x86_emulate_ops *ops = ctxt->ops;
1421
	u32 base3 = 0;
1422

1423 1424
	if (selector & 1 << 2) {
		struct desc_struct desc;
1425 1426
		u16 sel;

1427
		memset (dt, 0, sizeof *dt);
1428 1429
		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
				      VCPU_SREG_LDTR))
1430
			return;
1431

1432
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1433
		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1434
	} else
1435
		ops->get_gdt(ctxt, dt);
1436
}
1437

1438 1439
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1440 1441
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1442 1443 1444 1445
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1446

1447
	get_descriptor_table_ptr(ctxt, selector, &dt);
1448

1449 1450
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1451

1452
	*desc_addr_p = addr = dt.address + index * 8;
1453 1454
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1455
}
1456

1457 1458 1459 1460 1461 1462 1463
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1464

1465
	get_descriptor_table_ptr(ctxt, selector, &dt);
1466

1467 1468
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1469

1470
	addr = dt.address + index * 8;
1471 1472
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1473
}
1474

1475
/* Does not support long mode */
1476
static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1477 1478 1479
				     u16 selector, int seg, u8 cpl,
				     bool in_task_switch,
				     struct desc_struct *desc)
1480
{
1481
	struct desc_struct seg_desc, old_desc;
1482
	u8 dpl, rpl;
1483 1484 1485
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1486
	ulong desc_addr;
1487
	int ret;
1488
	u16 dummy;
1489
	u32 base3 = 0;
1490

1491
	memset(&seg_desc, 0, sizeof seg_desc);
1492

1493 1494 1495
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1496
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1497 1498
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1499 1500 1501 1502 1503 1504 1505 1506 1507
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1508 1509
	}

1510 1511 1512 1513 1514 1515 1516
	rpl = selector & 3;

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1527
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1528 1529 1530 1531
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
1532
	err_vec = in_task_switch ? TS_VECTOR : GP_VECTOR;
1533

G
Guo Chao 已提交
1534
	/* can't load system descriptor into segment selector */
1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1553
		break;
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
1567 1568 1569 1570 1571 1572 1573 1574 1575
		/* in long-mode d/b must be clear if l is set */
		if (seg_desc.d && seg_desc.l) {
			u64 efer = 0;

			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				goto exception;
		}

1576 1577
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1578
		break;
1579 1580 1581
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1582 1583 1584 1585 1586 1587
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1588 1589 1590 1591 1592 1593
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1594
		/*
1595 1596 1597
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1598
		 */
1599 1600 1601 1602
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1603
		break;
1604 1605 1606 1607 1608
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1609
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1610 1611
		if (ret != X86EMUL_CONTINUE)
			return ret;
1612 1613 1614 1615 1616
	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
		ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
				sizeof(base3), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1617 1618 1619
		if (is_noncanonical_address(get_desc_base(&seg_desc) |
					     ((u64)base3 << 32)))
			return emulate_gp(ctxt, 0);
1620 1621
	}
load:
1622
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1623 1624
	if (desc)
		*desc = seg_desc;
1625 1626
	return X86EMUL_CONTINUE;
exception:
1627
	return emulate_exception(ctxt, err_vec, err_code, true);
1628 1629
}

1630 1631 1632 1633
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	u8 cpl = ctxt->ops->cpl(ctxt);
1634
	return __load_segment_descriptor(ctxt, selector, seg, cpl, false, NULL);
1635 1636
}

1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1656
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1657
{
1658
	switch (op->type) {
1659
	case OP_REG:
1660
		write_register_operand(op);
A
Avi Kivity 已提交
1661
		break;
1662
	case OP_MEM:
1663
		if (ctxt->lock_prefix)
P
Paolo Bonzini 已提交
1664 1665 1666 1667 1668 1669 1670
			return segmented_cmpxchg(ctxt,
						 op->addr.mem,
						 &op->orig_val,
						 &op->val,
						 op->bytes);
		else
			return segmented_write(ctxt,
1671 1672 1673
					       op->addr.mem,
					       &op->val,
					       op->bytes);
1674
		break;
1675
	case OP_MEM_STR:
P
Paolo Bonzini 已提交
1676 1677 1678 1679
		return segmented_write(ctxt,
				       op->addr.mem,
				       op->data,
				       op->bytes * op->count);
1680
		break;
A
Avi Kivity 已提交
1681
	case OP_XMM:
1682
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1683
		break;
A
Avi Kivity 已提交
1684
	case OP_MM:
1685
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1686
		break;
1687 1688
	case OP_NONE:
		/* no writeback */
1689
		break;
1690
	default:
1691
		break;
A
Avi Kivity 已提交
1692
	}
1693 1694
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1695

1696
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1697
{
1698
	struct segmented_address addr;
1699

1700
	rsp_increment(ctxt, -bytes);
1701
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1702 1703
	addr.seg = VCPU_SREG_SS;

1704 1705 1706 1707 1708
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1709
	/* Disable writeback. */
1710
	ctxt->dst.type = OP_NONE;
1711
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1712
}
1713

1714 1715 1716 1717
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1718
	struct segmented_address addr;
1719

1720
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1721
	addr.seg = VCPU_SREG_SS;
1722
	rc = segmented_read(ctxt, addr, dest, len);
1723 1724 1725
	if (rc != X86EMUL_CONTINUE)
		return rc;

1726
	rsp_increment(ctxt, len);
1727
	return rc;
1728 1729
}

1730 1731
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1732
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1733 1734
}

1735
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1736
			void *dest, int len)
1737 1738
{
	int rc;
1739 1740
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1741
	int cpl = ctxt->ops->cpl(ctxt);
1742

1743
	rc = emulate_pop(ctxt, &val, len);
1744 1745
	if (rc != X86EMUL_CONTINUE)
		return rc;
1746

1747
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1748
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_AC | EFLG_ID;
1749

1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1760 1761
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1762 1763 1764 1765 1766
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1767
	}
1768 1769 1770 1771 1772

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1773 1774
}

1775 1776
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1777 1778 1779 1780
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1781 1782
}

A
Avi Kivity 已提交
1783 1784 1785 1786 1787
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1788
	ulong rbp;
A
Avi Kivity 已提交
1789 1790 1791 1792

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1793 1794
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1795 1796
	if (rc != X86EMUL_CONTINUE)
		return rc;
1797
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1798
		      stack_mask(ctxt));
1799 1800
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1801 1802 1803 1804
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1805 1806
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1807
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1808
		      stack_mask(ctxt));
1809
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1810 1811
}

1812
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1813
{
1814 1815
	int seg = ctxt->src2.val;

1816
	ctxt->src.val = get_segment_selector(ctxt, seg);
1817 1818 1819 1820
	if (ctxt->op_bytes == 4) {
		rsp_increment(ctxt, -2);
		ctxt->op_bytes = 2;
	}
1821

1822
	return em_push(ctxt);
1823 1824
}

1825
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1826
{
1827
	int seg = ctxt->src2.val;
1828 1829
	unsigned long selector;
	int rc;
1830

1831
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1832 1833 1834
	if (rc != X86EMUL_CONTINUE)
		return rc;

1835 1836 1837
	if (ctxt->modrm_reg == VCPU_SREG_SS)
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

1838
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1839
	return rc;
1840 1841
}

1842
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1843
{
1844
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1845 1846
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1847

1848 1849
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1850
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1851

1852
		rc = em_push(ctxt);
1853 1854
		if (rc != X86EMUL_CONTINUE)
			return rc;
1855

1856
		++reg;
1857 1858
	}

1859
	return rc;
1860 1861
}

1862 1863
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1864
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1865 1866 1867
	return em_push(ctxt);
}

1868
static int em_popa(struct x86_emulate_ctxt *ctxt)
1869
{
1870 1871
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1872

1873 1874
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1875
			rsp_increment(ctxt, ctxt->op_bytes);
1876 1877
			--reg;
		}
1878

1879
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1880 1881 1882
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1883
	}
1884
	return rc;
1885 1886
}

1887
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1888
{
1889
	const struct x86_emulate_ops *ops = ctxt->ops;
1890
	int rc;
1891 1892 1893 1894 1895 1896
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1897
	ctxt->src.val = ctxt->eflags;
1898
	rc = em_push(ctxt);
1899 1900
	if (rc != X86EMUL_CONTINUE)
		return rc;
1901 1902 1903

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1904
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1905
	rc = em_push(ctxt);
1906 1907
	if (rc != X86EMUL_CONTINUE)
		return rc;
1908

1909
	ctxt->src.val = ctxt->_eip;
1910
	rc = em_push(ctxt);
1911 1912 1913
	if (rc != X86EMUL_CONTINUE)
		return rc;

1914
	ops->get_idt(ctxt, &dt);
1915 1916 1917 1918

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1919
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1920 1921 1922
	if (rc != X86EMUL_CONTINUE)
		return rc;

1923
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1924 1925 1926
	if (rc != X86EMUL_CONTINUE)
		return rc;

1927
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1928 1929 1930
	if (rc != X86EMUL_CONTINUE)
		return rc;

1931
	ctxt->_eip = eip;
1932 1933 1934 1935

	return rc;
}

1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1947
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1948 1949 1950
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1951
		return __emulate_int_real(ctxt, irq);
1952 1953 1954 1955 1956 1957 1958 1959 1960 1961
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1962
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1963
{
1964 1965 1966 1967 1968 1969 1970 1971
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1972

1973
	/* TODO: Add stack limit check */
1974

1975
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1976

1977 1978
	if (rc != X86EMUL_CONTINUE)
		return rc;
1979

1980 1981
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1982

1983
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1984

1985 1986
	if (rc != X86EMUL_CONTINUE)
		return rc;
1987

1988
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1989

1990 1991
	if (rc != X86EMUL_CONTINUE)
		return rc;
1992

1993
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1994

1995 1996
	if (rc != X86EMUL_CONTINUE)
		return rc;
1997

1998
	ctxt->_eip = temp_eip;
1999 2000


2001
	if (ctxt->op_bytes == 4)
2002
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2003
	else if (ctxt->op_bytes == 2) {
2004 2005
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
2006
	}
2007 2008 2009 2010 2011

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
2012 2013
}

2014
static int em_iret(struct x86_emulate_ctxt *ctxt)
2015
{
2016 2017
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2018
		return emulate_iret_real(ctxt);
2019 2020 2021 2022
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2023
	default:
2024 2025
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2026 2027 2028
	}
}

2029 2030 2031
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
2032 2033 2034 2035 2036 2037 2038 2039 2040
	unsigned short sel, old_sel;
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	u8 cpl = ctxt->ops->cpl(ctxt);

	/* Assignment of RIP may only fail in 64-bit mode */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
				 VCPU_SREG_CS);
2041

2042
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2043

2044 2045
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
				       &new_desc);
2046 2047 2048
	if (rc != X86EMUL_CONTINUE)
		return rc;

2049
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
2050
	if (rc != X86EMUL_CONTINUE) {
2051
		WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
2052 2053 2054 2055 2056
		/* assigning eip failed; restore the old cs */
		ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
		return rc;
	}
	return rc;
2057 2058
}

2059
static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
2060
{
2061 2062
	return assign_eip_near(ctxt, ctxt->src.val);
}
2063

2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074
static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	long int old_eip;

	old_eip = ctxt->_eip;
	rc = assign_eip_near(ctxt, ctxt->src.val);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->src.val = old_eip;
	rc = em_push(ctxt);
2075
	return rc;
2076 2077
}

2078
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2079
{
2080
	u64 old = ctxt->dst.orig_val64;
2081

2082 2083 2084
	if (ctxt->dst.bytes == 16)
		return X86EMUL_UNHANDLEABLE;

2085 2086 2087 2088
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2089
		ctxt->eflags &= ~EFLG_ZF;
2090
	} else {
2091 2092
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2093

2094
		ctxt->eflags |= EFLG_ZF;
2095
	}
2096
	return X86EMUL_CONTINUE;
2097 2098
}

2099 2100
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2101 2102 2103 2104 2105 2106 2107 2108
	int rc;
	unsigned long eip;

	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	return assign_eip_near(ctxt, eip);
2109 2110
}

2111
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2112 2113
{
	int rc;
2114 2115
	unsigned long eip, cs;
	u16 old_cs;
2116
	int cpl = ctxt->ops->cpl(ctxt);
2117 2118 2119 2120 2121 2122
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
				 VCPU_SREG_CS);
2123

2124
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2125
	if (rc != X86EMUL_CONTINUE)
2126
		return rc;
2127
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2128
	if (rc != X86EMUL_CONTINUE)
2129
		return rc;
2130 2131 2132
	/* Outer-privilege level return is not implemented */
	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
		return X86EMUL_UNHANDLEABLE;
2133 2134 2135 2136
	rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, 0, false,
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
		return rc;
2137
	rc = assign_eip_far(ctxt, eip, &new_desc);
2138
	if (rc != X86EMUL_CONTINUE) {
2139
		WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
2140 2141
		ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
	}
2142 2143 2144
	return rc;
}

2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155
static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
{
        int rc;

        rc = em_ret_far(ctxt);
        if (rc != X86EMUL_CONTINUE)
                return rc;
        rsp_increment(ctxt, ctxt->src.val);
        return X86EMUL_CONTINUE;
}

2156 2157 2158
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
2159 2160
	ctxt->dst.orig_val = ctxt->dst.val;
	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2161
	ctxt->src.orig_val = ctxt->src.val;
2162
	ctxt->src.val = ctxt->dst.orig_val;
2163
	fastop(ctxt, em_cmp);
2164 2165 2166 2167 2168 2169 2170

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2171
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2172
		ctxt->dst.val = ctxt->dst.orig_val;
2173 2174 2175 2176
	}
	return X86EMUL_CONTINUE;
}

2177
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2178
{
2179
	int seg = ctxt->src2.val;
2180 2181 2182
	unsigned short sel;
	int rc;

2183
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2184

2185
	rc = load_segment_descriptor(ctxt, sel, seg);
2186 2187 2188
	if (rc != X86EMUL_CONTINUE)
		return rc;

2189
	ctxt->dst.val = ctxt->src.val;
2190 2191 2192
	return rc;
}

2193
static void
2194
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2195
			struct desc_struct *cs, struct desc_struct *ss)
2196 2197
{
	cs->l = 0;		/* will be adjusted later */
2198
	set_desc_base(cs, 0);	/* flat segment */
2199
	cs->g = 1;		/* 4kb granularity */
2200
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2201 2202 2203
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2204 2205
	cs->p = 1;
	cs->d = 1;
2206
	cs->avl = 0;
2207

2208 2209
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2210 2211 2212
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2213
	ss->d = 1;		/* 32bit stack segment */
2214
	ss->dpl = 0;
2215
	ss->p = 1;
2216 2217
	ss->l = 0;
	ss->avl = 0;
2218 2219
}

2220 2221 2222 2223 2224
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2225 2226
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2227 2228 2229 2230
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2231 2232
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2233
	const struct x86_emulate_ops *ops = ctxt->ops;
2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2270 2271 2272 2273 2274

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2275
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2276
{
2277
	const struct x86_emulate_ops *ops = ctxt->ops;
2278
	struct desc_struct cs, ss;
2279
	u64 msr_data;
2280
	u16 cs_sel, ss_sel;
2281
	u64 efer = 0;
2282 2283

	/* syscall is not available in real mode */
2284
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2285 2286
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2287

2288 2289 2290
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2291
	ops->get_msr(ctxt, MSR_EFER, &efer);
2292
	setup_syscalls_segments(ctxt, &cs, &ss);
2293

2294 2295 2296
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2297
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2298
	msr_data >>= 32;
2299 2300
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2301

2302
	if (efer & EFER_LMA) {
2303
		cs.d = 0;
2304 2305
		cs.l = 1;
	}
2306 2307
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2308

2309
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2310
	if (efer & EFER_LMA) {
2311
#ifdef CONFIG_X86_64
2312
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2313

2314
		ops->get_msr(ctxt,
2315 2316
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2317
		ctxt->_eip = msr_data;
2318

2319
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2320
		ctxt->eflags &= ~msr_data;
2321
		ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
2322 2323 2324
#endif
	} else {
		/* legacy mode */
2325
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2326
		ctxt->_eip = (u32)msr_data;
2327

2328
		ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
2329 2330
	}

2331
	return X86EMUL_CONTINUE;
2332 2333
}

2334
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2335
{
2336
	const struct x86_emulate_ops *ops = ctxt->ops;
2337
	struct desc_struct cs, ss;
2338
	u64 msr_data;
2339
	u16 cs_sel, ss_sel;
2340
	u64 efer = 0;
2341

2342
	ops->get_msr(ctxt, MSR_EFER, &efer);
2343
	/* inject #GP if in real mode */
2344 2345
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2346

2347 2348 2349 2350 2351 2352 2353 2354
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2355
	/* sysenter/sysexit have not been tested in 64bit mode. */
2356
	if (ctxt->mode == X86EMUL_MODE_PROT64)
2357
		return X86EMUL_UNHANDLEABLE;
2358

2359
	setup_syscalls_segments(ctxt, &cs, &ss);
2360

2361
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2362 2363
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2364 2365
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2366 2367
		break;
	case X86EMUL_MODE_PROT64:
2368 2369
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2370
		break;
2371 2372
	default:
		break;
2373 2374
	}

2375
	ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
2376 2377 2378 2379
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2380
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2381
		cs.d = 0;
2382 2383 2384
		cs.l = 1;
	}

2385 2386
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2387

2388
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2389
	ctxt->_eip = msr_data;
2390

2391
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2392
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2393

2394
	return X86EMUL_CONTINUE;
2395 2396
}

2397
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2398
{
2399
	const struct x86_emulate_ops *ops = ctxt->ops;
2400
	struct desc_struct cs, ss;
2401
	u64 msr_data, rcx, rdx;
2402
	int usermode;
X
Xiao Guangrong 已提交
2403
	u16 cs_sel = 0, ss_sel = 0;
2404

2405 2406
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2407 2408
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2409

2410
	setup_syscalls_segments(ctxt, &cs, &ss);
2411

2412
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2413 2414 2415 2416
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

2417 2418 2419
	rcx = reg_read(ctxt, VCPU_REGS_RCX);
	rdx = reg_read(ctxt, VCPU_REGS_RDX);

2420 2421
	cs.dpl = 3;
	ss.dpl = 3;
2422
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2423 2424
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2425
		cs_sel = (u16)(msr_data + 16);
2426 2427
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2428
		ss_sel = (u16)(msr_data + 24);
2429 2430
		rcx = (u32)rcx;
		rdx = (u32)rdx;
2431 2432
		break;
	case X86EMUL_MODE_PROT64:
2433
		cs_sel = (u16)(msr_data + 32);
2434 2435
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2436 2437
		ss_sel = cs_sel + 8;
		cs.d = 0;
2438
		cs.l = 1;
2439 2440 2441
		if (is_noncanonical_address(rcx) ||
		    is_noncanonical_address(rdx))
			return emulate_gp(ctxt, 0);
2442 2443
		break;
	}
2444 2445
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2446

2447 2448
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2449

2450 2451
	ctxt->_eip = rdx;
	*reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2452

2453
	return X86EMUL_CONTINUE;
2454 2455
}

2456
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2457 2458 2459 2460 2461 2462 2463
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2464
	return ctxt->ops->cpl(ctxt) > iopl;
2465 2466 2467 2468 2469
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2470
	const struct x86_emulate_ops *ops = ctxt->ops;
2471
	struct desc_struct tr_seg;
2472
	u32 base3;
2473
	int r;
2474
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2475
	unsigned mask = (1 << len) - 1;
2476
	unsigned long base;
2477

2478
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2479
	if (!tr_seg.p)
2480
		return false;
2481
	if (desc_limit_scaled(&tr_seg) < 103)
2482
		return false;
2483 2484 2485 2486
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2487
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2488 2489
	if (r != X86EMUL_CONTINUE)
		return false;
2490
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2491
		return false;
2492
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2503 2504 2505
	if (ctxt->perm_ok)
		return true;

2506 2507
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2508
			return false;
2509 2510 2511

	ctxt->perm_ok = true;

2512 2513 2514
	return true;
}

2515 2516 2517
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2518
	tss->ip = ctxt->_eip;
2519
	tss->flag = ctxt->eflags;
2520 2521 2522 2523 2524 2525 2526 2527
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2528

2529 2530 2531 2532 2533
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2534 2535 2536 2537 2538 2539
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;
2540
	u8 cpl;
2541

2542
	ctxt->_eip = tss->ip;
2543
	ctxt->eflags = tss->flag | 2;
2544 2545 2546 2547 2548 2549 2550 2551
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2552 2553 2554 2555 2556

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2557 2558 2559 2560 2561
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2562

2563 2564
	cpl = tss->cs & 3;

2565
	/*
G
Guo Chao 已提交
2566
	 * Now load segment descriptors. If fault happens at this stage
2567 2568
	 * it is handled in a context of new task
	 */
2569 2570
	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
					true, NULL);
2571 2572
	if (ret != X86EMUL_CONTINUE)
		return ret;
2573 2574
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
					true, NULL);
2575 2576
	if (ret != X86EMUL_CONTINUE)
		return ret;
2577 2578
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
					true, NULL);
2579 2580
	if (ret != X86EMUL_CONTINUE)
		return ret;
2581 2582
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
					true, NULL);
2583 2584
	if (ret != X86EMUL_CONTINUE)
		return ret;
2585 2586
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
					true, NULL);
2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2597
	const struct x86_emulate_ops *ops = ctxt->ops;
2598 2599
	struct tss_segment_16 tss_seg;
	int ret;
2600
	u32 new_tss_base = get_desc_base(new_desc);
2601

2602
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2603
			    &ctxt->exception);
2604
	if (ret != X86EMUL_CONTINUE)
2605 2606
		return ret;

2607
	save_state_to_tss16(ctxt, &tss_seg);
2608

2609
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2610
			     &ctxt->exception);
2611
	if (ret != X86EMUL_CONTINUE)
2612 2613
		return ret;

2614
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2615
			    &ctxt->exception);
2616
	if (ret != X86EMUL_CONTINUE)
2617 2618 2619 2620 2621
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2622
		ret = ops->write_std(ctxt, new_tss_base,
2623 2624
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2625
				     &ctxt->exception);
2626
		if (ret != X86EMUL_CONTINUE)
2627 2628 2629
			return ret;
	}

2630
	return load_state_from_tss16(ctxt, &tss_seg);
2631 2632 2633 2634 2635
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2636
	/* CR3 and ldt selector are not saved intentionally */
2637
	tss->eip = ctxt->_eip;
2638
	tss->eflags = ctxt->eflags;
2639 2640 2641 2642 2643 2644 2645 2646
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2647

2648 2649 2650 2651 2652 2653
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2654 2655 2656 2657 2658 2659
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;
2660
	u8 cpl;
2661

2662
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2663
		return emulate_gp(ctxt, 0);
2664
	ctxt->_eip = tss->eip;
2665
	ctxt->eflags = tss->eflags | 2;
2666 2667

	/* General purpose registers */
2668 2669 2670 2671 2672 2673 2674 2675
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2676 2677 2678

	/*
	 * SDM says that segment selectors are loaded before segment
2679 2680
	 * descriptors.  This is important because CPL checks will
	 * use CS.RPL.
2681
	 */
2682 2683 2684 2685 2686 2687 2688
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2689

2690 2691 2692 2693 2694
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 */
2695
	if (ctxt->eflags & X86_EFLAGS_VM) {
2696
		ctxt->mode = X86EMUL_MODE_VM86;
2697 2698
		cpl = 3;
	} else {
2699
		ctxt->mode = X86EMUL_MODE_PROT32;
2700 2701
		cpl = tss->cs & 3;
	}
2702

2703 2704 2705 2706
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2707 2708
	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
					cpl, true, NULL);
2709 2710
	if (ret != X86EMUL_CONTINUE)
		return ret;
2711 2712
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
					true, NULL);
2713 2714
	if (ret != X86EMUL_CONTINUE)
		return ret;
2715 2716
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
					true, NULL);
2717 2718
	if (ret != X86EMUL_CONTINUE)
		return ret;
2719 2720
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
					true, NULL);
2721 2722
	if (ret != X86EMUL_CONTINUE)
		return ret;
2723 2724
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
					true, NULL);
2725 2726
	if (ret != X86EMUL_CONTINUE)
		return ret;
2727 2728
	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
					true, NULL);
2729 2730
	if (ret != X86EMUL_CONTINUE)
		return ret;
2731 2732
	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
					true, NULL);
2733 2734 2735 2736 2737 2738 2739 2740 2741 2742
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2743
	const struct x86_emulate_ops *ops = ctxt->ops;
2744 2745
	struct tss_segment_32 tss_seg;
	int ret;
2746
	u32 new_tss_base = get_desc_base(new_desc);
2747 2748
	u32 eip_offset = offsetof(struct tss_segment_32, eip);
	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
2749

2750
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2751
			    &ctxt->exception);
2752
	if (ret != X86EMUL_CONTINUE)
2753 2754 2755
		/* FIXME: need to provide precise fault address */
		return ret;

2756
	save_state_to_tss32(ctxt, &tss_seg);
2757

2758 2759 2760
	/* Only GP registers and segment selectors are saved */
	ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
			     ldt_sel_offset - eip_offset, &ctxt->exception);
2761
	if (ret != X86EMUL_CONTINUE)
2762 2763 2764
		/* FIXME: need to provide precise fault address */
		return ret;

2765
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2766
			    &ctxt->exception);
2767
	if (ret != X86EMUL_CONTINUE)
2768 2769 2770 2771 2772 2773
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2774
		ret = ops->write_std(ctxt, new_tss_base,
2775 2776
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2777
				     &ctxt->exception);
2778
		if (ret != X86EMUL_CONTINUE)
2779 2780 2781 2782
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2783
	return load_state_from_tss32(ctxt, &tss_seg);
2784 2785 2786
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2787
				   u16 tss_selector, int idt_index, int reason,
2788
				   bool has_error_code, u32 error_code)
2789
{
2790
	const struct x86_emulate_ops *ops = ctxt->ops;
2791 2792
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2793
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2794
	ulong old_tss_base =
2795
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2796
	u32 desc_limit;
2797
	ulong desc_addr;
2798 2799 2800

	/* FIXME: old_tss_base == ~0 ? */

2801
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2802 2803
	if (ret != X86EMUL_CONTINUE)
		return ret;
2804
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2805 2806 2807 2808 2809
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2810 2811 2812 2813 2814
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
2815 2816
	 * 3. jmp/call to TSS/task-gate: No check is performed since the
	 *    hardware checks it before exiting.
2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
2833 2834
	}

2835 2836 2837 2838
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2839
		return emulate_ts(ctxt, tss_selector & 0xfffc);
2840 2841 2842 2843
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2844
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2845 2846 2847 2848 2849 2850
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2851
	   note that old_tss_sel is not used after this point */
2852 2853 2854 2855
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2856
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2857 2858
				     old_tss_base, &next_tss_desc);
	else
2859
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2860
				     old_tss_base, &next_tss_desc);
2861 2862
	if (ret != X86EMUL_CONTINUE)
		return ret;
2863 2864 2865 2866 2867 2868

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2869
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2870 2871
	}

2872
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2873
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2874

2875
	if (has_error_code) {
2876 2877 2878
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2879
		ret = em_push(ctxt);
2880 2881
	}

2882 2883 2884 2885
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2886
			 u16 tss_selector, int idt_index, int reason,
2887
			 bool has_error_code, u32 error_code)
2888 2889 2890
{
	int rc;

2891
	invalidate_registers(ctxt);
2892 2893
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2894

2895
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2896
				     has_error_code, error_code);
2897

2898
	if (rc == X86EMUL_CONTINUE) {
2899
		ctxt->eip = ctxt->_eip;
2900 2901
		writeback_registers(ctxt);
	}
2902

2903
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2904 2905
}

2906 2907
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2908
{
2909
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2910

2911 2912
	register_address_increment(ctxt, reg, df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg);
2913 2914
}

2915 2916 2917 2918 2919 2920
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2921
	al = ctxt->dst.val;
2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2939
	ctxt->dst.val = al;
2940
	/* Set PF, ZF, SF */
2941 2942 2943
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2944
	fastop(ctxt, em_or);
2945 2946 2947 2948 2949 2950 2951 2952
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

2975 2976 2977 2978 2979 2980 2981 2982 2983
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

2984 2985 2986 2987 2988
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
2989 2990 2991 2992

	return X86EMUL_CONTINUE;
}

2993 2994
static int em_call(struct x86_emulate_ctxt *ctxt)
{
2995
	int rc;
2996 2997 2998
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
2999 3000 3001
	rc = jmp_rel(ctxt, rel);
	if (rc != X86EMUL_CONTINUE)
		return rc;
3002 3003 3004
	return em_push(ctxt);
}

3005 3006 3007 3008 3009
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;
3010 3011 3012
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	int cpl = ctxt->ops->cpl(ctxt);
3013

3014
	old_eip = ctxt->_eip;
3015
	ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
3016

3017
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3018 3019 3020
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl, false,
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
3021 3022
		return X86EMUL_CONTINUE;

3023
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
3024 3025
	if (rc != X86EMUL_CONTINUE)
		goto fail;
3026

3027
	ctxt->src.val = old_cs;
3028
	rc = em_push(ctxt);
3029
	if (rc != X86EMUL_CONTINUE)
3030
		goto fail;
3031

3032
	ctxt->src.val = old_eip;
3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
	rc = em_push(ctxt);
	/* If we failed, we tainted the memory, but the very least we should
	   restore cs */
	if (rc != X86EMUL_CONTINUE)
		goto fail;
	return rc;
fail:
	ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
	return rc;

3043 3044
}

3045 3046 3047
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;
3048
	unsigned long eip;
3049

3050 3051 3052 3053
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	rc = assign_eip_near(ctxt, eip);
3054 3055
	if (rc != X86EMUL_CONTINUE)
		return rc;
3056
	rsp_increment(ctxt, ctxt->src.val);
3057 3058 3059
	return X86EMUL_CONTINUE;
}

3060 3061 3062
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3063 3064
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3065 3066

	/* Write back the memory destination with implicit LOCK prefix. */
3067 3068
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3069 3070 3071
	return X86EMUL_CONTINUE;
}

3072 3073
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3074
	ctxt->dst.val = ctxt->src2.val;
3075
	return fastop(ctxt, em_imul);
3076 3077
}

3078 3079
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3080 3081
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3082
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3083
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3084 3085 3086 3087

	return X86EMUL_CONTINUE;
}

3088 3089 3090 3091
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3092
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3093 3094
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3095 3096 3097
	return X86EMUL_CONTINUE;
}

3098 3099 3100 3101
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3102
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3103
		return emulate_gp(ctxt, 0);
3104 3105
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3106 3107 3108
	return X86EMUL_CONTINUE;
}

3109 3110
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
3111
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3112 3113 3114
	return X86EMUL_CONTINUE;
}

B
Borislav Petkov 已提交
3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149
#define FFL(x) bit(X86_FEATURE_##x)

static int em_movbe(struct x86_emulate_ctxt *ctxt)
{
	u32 ebx, ecx, edx, eax = 1;
	u16 tmp;

	/*
	 * Check MOVBE is set in the guest-visible CPUID leaf.
	 */
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	if (!(ecx & FFL(MOVBE)))
		return emulate_ud(ctxt);

	switch (ctxt->op_bytes) {
	case 2:
		/*
		 * From MOVBE definition: "...When the operand size is 16 bits,
		 * the upper word of the destination register remains unchanged
		 * ..."
		 *
		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
		 * rules so we have to do the operation almost per hand.
		 */
		tmp = (u16)ctxt->src.val;
		ctxt->dst.val &= ~0xffffUL;
		ctxt->dst.val |= (unsigned long)swab16(tmp);
		break;
	case 4:
		ctxt->dst.val = swab32((u32)ctxt->src.val);
		break;
	case 8:
		ctxt->dst.val = swab64(ctxt->src.val);
		break;
	default:
3150
		BUG();
B
Borislav Petkov 已提交
3151 3152 3153 3154
	}
	return X86EMUL_CONTINUE;
}

3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3183 3184 3185 3186
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3187 3188 3189
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3190 3191 3192 3193 3194 3195 3196 3197 3198
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3199
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3200 3201
		return emulate_gp(ctxt, 0);

3202 3203
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3204 3205 3206
	return X86EMUL_CONTINUE;
}

3207 3208
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3209
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3210 3211
		return emulate_ud(ctxt);

3212
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3213 3214
	if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3215 3216 3217 3218 3219
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3220
	u16 sel = ctxt->src.val;
3221

3222
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3223 3224
		return emulate_ud(ctxt);

3225
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3226 3227 3228
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3229 3230
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3231 3232
}

A
Avi Kivity 已提交
3233 3234 3235 3236 3237 3238 3239 3240 3241
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3242 3243 3244 3245 3246 3247 3248 3249 3250
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3251 3252
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3253 3254 3255
	int rc;
	ulong linear;

3256
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3257
	if (rc == X86EMUL_CONTINUE)
3258
		ctxt->ops->invlpg(ctxt, linear);
3259
	/* Disable writeback. */
3260
	ctxt->dst.type = OP_NONE;
3261 3262 3263
	return X86EMUL_CONTINUE;
}

3264 3265 3266 3267 3268 3269 3270 3271 3272 3273
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3274 3275
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
3276
	int rc = ctxt->ops->fix_hypercall(ctxt);
3277 3278 3279 3280 3281

	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3282
	ctxt->_eip = ctxt->eip;
3283
	/* Disable writeback. */
3284
	ctxt->dst.type = OP_NONE;
3285 3286 3287
	return X86EMUL_CONTINUE;
}

3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3317
static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
3318 3319 3320 3321
{
	struct desc_ptr desc_ptr;
	int rc;

3322 3323
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3324
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3325
			     &desc_ptr.size, &desc_ptr.address,
3326
			     ctxt->op_bytes);
3327 3328
	if (rc != X86EMUL_CONTINUE)
		return rc;
3329 3330 3331
	if (ctxt->mode == X86EMUL_MODE_PROT64 &&
	    is_noncanonical_address(desc_ptr.address))
		return emulate_gp(ctxt, 0);
3332 3333 3334 3335
	if (lgdt)
		ctxt->ops->set_gdt(ctxt, &desc_ptr);
	else
		ctxt->ops->set_idt(ctxt, &desc_ptr);
3336
	/* Disable writeback. */
3337
	ctxt->dst.type = OP_NONE;
3338 3339 3340
	return X86EMUL_CONTINUE;
}

3341 3342 3343 3344 3345
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	return em_lgdt_lidt(ctxt, true);
}

3346
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3347 3348 3349
{
	int rc;

3350 3351
	rc = ctxt->ops->fix_hypercall(ctxt);

3352
	/* Disable writeback. */
3353
	ctxt->dst.type = OP_NONE;
3354 3355 3356 3357 3358
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
3359
	return em_lgdt_lidt(ctxt, false);
3360 3361 3362 3363
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3364 3365
	if (ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3366
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3367 3368 3369 3370 3371 3372
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3373 3374
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3375 3376 3377
	return X86EMUL_CONTINUE;
}

3378 3379
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3380 3381
	int rc = X86EMUL_CONTINUE;

3382
	register_address_increment(ctxt, VCPU_REGS_RCX, -1);
3383
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3384
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3385
		rc = jmp_rel(ctxt, ctxt->src.val);
3386

3387
	return rc;
3388 3389 3390 3391
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3392 3393
	int rc = X86EMUL_CONTINUE;

3394
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3395
		rc = jmp_rel(ctxt, ctxt->src.val);
3396

3397
	return rc;
3398 3399
}

3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3437 3438 3439 3440
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3441 3442
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3443
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3444 3445 3446 3447
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3448 3449 3450
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462
static int em_sahf(struct x86_emulate_ctxt *ctxt)
{
	u32 flags;

	flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;

	ctxt->eflags &= ~0xffUL;
	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3463 3464
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3465 3466
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3467 3468 3469
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3485 3486 3487 3488 3489 3490
static int em_clflush(struct x86_emulate_ctxt *ctxt)
{
	/* emulating clflush regardless of cpuid */
	return X86EMUL_CONTINUE;
}

3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3505
	if (!valid_cr(ctxt->modrm_reg))
3506 3507 3508 3509 3510 3511 3512
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3513 3514
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3515
	u64 efer = 0;
3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3533
		u64 cr4;
3534 3535 3536 3537
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3538 3539
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3540 3541 3542 3543 3544 3545 3546 3547 3548 3549

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3550 3551
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
N
Nadav Amit 已提交
3552
			rsvd = CR3_L_MODE_RESERVED_BITS & ~CR3_PCID_INVD;
3553 3554 3555 3556 3557 3558 3559

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3560
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3572 3573 3574 3575
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3576
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3577 3578 3579 3580 3581 3582 3583

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3584
	int dr = ctxt->modrm_reg;
3585 3586 3587 3588 3589
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3590
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3591 3592 3593
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

3594 3595 3596 3597 3598 3599 3600
	if (check_dr7_gd(ctxt)) {
		ulong dr6;

		ctxt->ops->get_dr(ctxt, 6, &dr6);
		dr6 &= ~15;
		dr6 |= DR6_BD | DR6_RTM;
		ctxt->ops->set_dr(ctxt, 6, dr6);
3601
		return emulate_db(ctxt);
3602
	}
3603 3604 3605 3606 3607 3608

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3609 3610
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3611 3612 3613 3614 3615 3616 3617

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3618 3619 3620 3621
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3622
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3623 3624 3625 3626 3627 3628 3629 3630 3631

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3632
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3633 3634

	/* Valid physical address? */
3635
	if (rax & 0xffff000000000000ULL)
3636 3637 3638 3639 3640
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3641 3642
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3643
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3644

3645
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3646 3647 3648 3649 3650
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3651 3652
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3653
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3654
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3655

3656
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3657
	    ctxt->ops->check_pmc(ctxt, rcx))
3658 3659 3660 3661 3662
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3663 3664
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3665 3666
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3667 3668 3669 3670 3671 3672 3673
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3674 3675
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3676 3677 3678 3679 3680
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3681
#define D(_y) { .flags = (_y) }
3682 3683 3684
#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
3685
#define N    D(NotImpl)
3686
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3687 3688
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3689
#define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
3690
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3691
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3692
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3693
#define II(_f, _e, _i) \
3694
	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
3695
#define IIP(_f, _e, _i, _p) \
3696 3697
	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
3698
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3699

3700
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3701
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3702
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3703
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3704 3705
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3706

3707 3708 3709
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3710

3711 3712 3713 3714 3715 3716
static const struct opcode group7_rm0[] = {
	N,
	I(SrcNone | Priv | EmulateOnUD,	em_vmcall),
	N, N, N, N, N, N,
};

3717
static const struct opcode group7_rm1[] = {
3718 3719
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3720 3721 3722
	N, N, N, N, N, N,
};

3723
static const struct opcode group7_rm3[] = {
3724
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
3725
	II(SrcNone  | Prot | EmulateOnUD,	em_vmmcall,	vmmcall),
3726 3727 3728 3729 3730 3731
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3732
};
3733

3734
static const struct opcode group7_rm7[] = {
3735
	N,
3736
	DIP(SrcNone, rdtscp, check_rdtsc),
3737 3738
	N, N, N, N, N, N,
};
3739

3740
static const struct opcode group1[] = {
3741 3742 3743 3744 3745 3746 3747 3748
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3749 3750
};

3751
static const struct opcode group1A[] = {
3752
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3753 3754
};

3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3766
static const struct opcode group3[] = {
3767 3768
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3769 3770
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3771 3772
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
3773 3774
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
3775 3776
};

3777
static const struct opcode group4[] = {
3778 3779
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3780 3781 3782
	N, N, N, N, N, N,
};

3783
static const struct opcode group5[] = {
3784 3785
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3786
	I(SrcMem | NearBranch,			em_call_near_abs),
3787
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
3788
	I(SrcMem | NearBranch,			em_jmp_abs),
3789 3790
	I(SrcMemFAddr | ImplicitOps,		em_jmp_far),
	I(SrcMem | Stack,			em_push), D(Undefined),
3791 3792
};

3793
static const struct opcode group6[] = {
3794 3795
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3796
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3797
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3798 3799 3800
	N, N, N, N,
};

3801
static const struct group_dual group7 = { {
3802 3803
	II(Mov | DstMem,			em_sgdt, sgdt),
	II(Mov | DstMem,			em_sidt, sidt),
3804 3805 3806 3807 3808
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3809
}, {
3810
	EXT(0, group7_rm0),
3811
	EXT(0, group7_rm1),
3812
	N, EXT(0, group7_rm3),
3813 3814 3815
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3816 3817
} };

3818
static const struct opcode group8[] = {
3819
	N, N, N, N,
3820 3821 3822 3823
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3824 3825
};

3826
static const struct group_dual group9 = { {
3827
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3828 3829 3830 3831
}, {
	N, N, N, N, N, N, N, N,
} };

3832
static const struct opcode group11[] = {
3833
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3834
	X7(D(Undefined)),
3835 3836
};

3837
static const struct gprefix pfx_0f_ae_7 = {
3838
	I(SrcMem | ByteOp, em_clflush), N, N, N,
3839 3840 3841 3842 3843 3844 3845 3846
};

static const struct group_dual group15 = { {
	N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
}, {
	N, N, N, N, N, N, N, N,
} };

3847
static const struct gprefix pfx_0f_6f_0f_7f = {
3848
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3849 3850
};

3851 3852 3853 3854
static const struct instr_dual instr_dual_0f_2b = {
	I(0, em_mov), N
};

3855
static const struct gprefix pfx_0f_2b = {
3856
	ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
3857 3858
};

3859
static const struct gprefix pfx_0f_28_0f_29 = {
3860
	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
3861 3862
};

3863 3864 3865 3866
static const struct gprefix pfx_0f_e7 = {
	N, I(Sse, em_mov), N, N,
};

3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3930 3931 3932 3933
static const struct instr_dual instr_dual_0f_c3 = {
	I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
};

3934
static const struct opcode opcode_table[256] = {
3935
	/* 0x00 - 0x07 */
3936
	F6ALU(Lock, em_add),
3937 3938
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3939
	/* 0x08 - 0x0F */
3940
	F6ALU(Lock | PageTable, em_or),
3941 3942
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3943
	/* 0x10 - 0x17 */
3944
	F6ALU(Lock, em_adc),
3945 3946
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3947
	/* 0x18 - 0x1F */
3948
	F6ALU(Lock, em_sbb),
3949 3950
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3951
	/* 0x20 - 0x27 */
3952
	F6ALU(Lock | PageTable, em_and), N, N,
3953
	/* 0x28 - 0x2F */
3954
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3955
	/* 0x30 - 0x37 */
3956
	F6ALU(Lock, em_xor), N, N,
3957
	/* 0x38 - 0x3F */
3958
	F6ALU(NoWrite, em_cmp), N, N,
3959
	/* 0x40 - 0x4F */
3960
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
3961
	/* 0x50 - 0x57 */
3962
	X8(I(SrcReg | Stack, em_push)),
3963
	/* 0x58 - 0x5F */
3964
	X8(I(DstReg | Stack, em_pop)),
3965
	/* 0x60 - 0x67 */
3966 3967
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3968 3969 3970
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3971 3972
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3973 3974
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3975
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3976
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3977
	/* 0x70 - 0x7F */
3978
	X16(D(SrcImmByte | NearBranch)),
3979
	/* 0x80 - 0x87 */
3980 3981 3982 3983
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3984
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
3985
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3986
	/* 0x88 - 0x8F */
3987
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3988
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3989
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3990 3991 3992
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3993
	/* 0x90 - 0x97 */
3994
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3995
	/* 0x98 - 0x9F */
3996
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3997
	I(SrcImmFAddr | No64, em_call_far), N,
3998
	II(ImplicitOps | Stack, em_pushf, pushf),
P
Paolo Bonzini 已提交
3999 4000
	II(ImplicitOps | Stack, em_popf, popf),
	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
4001
	/* 0xA0 - 0xA7 */
4002
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
4003
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
4004
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
4005
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp_r),
4006
	/* 0xA8 - 0xAF */
4007
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
4008 4009
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
4010
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
4011
	/* 0xB0 - 0xB7 */
4012
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
4013
	/* 0xB8 - 0xBF */
4014
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
4015
	/* 0xC0 - 0xC7 */
4016
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
4017 4018
	I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
	I(ImplicitOps | NearBranch, em_ret),
4019 4020
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
4021
	G(ByteOp, group11), G(0, group11),
4022
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
4023
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
4024 4025
	I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
	I(ImplicitOps | Stack, em_ret_far),
4026
	D(ImplicitOps), DI(SrcImmByte, intn),
4027
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
4028
	/* 0xD0 - 0xD7 */
4029 4030
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
4031
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
4032 4033
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
4034
	I(DstAcc | SrcXLat | ByteOp, em_mov),
4035
	/* 0xD8 - 0xDF */
4036
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
4037
	/* 0xE0 - 0xE7 */
4038 4039
	X3(I(SrcImmByte | NearBranch, em_loop)),
	I(SrcImmByte | NearBranch, em_jcxz),
4040 4041
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4042
	/* 0xE8 - 0xEF */
4043 4044 4045
	I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
	I(SrcImmFAddr | No64, em_jmp_far),
	D(SrcImmByte | ImplicitOps | NearBranch),
4046 4047
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4048
	/* 0xF0 - 0xF7 */
4049
	N, DI(ImplicitOps, icebp), N, N,
4050 4051
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
4052
	/* 0xF8 - 0xFF */
4053 4054
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4055 4056 4057
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

4058
static const struct opcode twobyte_table[256] = {
4059
	/* 0x00 - 0x0F */
4060
	G(0, group6), GD(0, &group7), N, N,
4061
	N, I(ImplicitOps | EmulateOnUD, em_syscall),
4062
	II(ImplicitOps | Priv, em_clts, clts), N,
4063
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4064
	N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4065
	/* 0x10 - 0x1F */
P
Paolo Bonzini 已提交
4066
	N, N, N, N, N, N, N, N,
4067 4068
	D(ImplicitOps | ModRM | SrcMem | NoAccess),
	N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
4069
	/* 0x20 - 0x2F */
4070 4071 4072 4073 4074 4075
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
						check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
						check_dr_write),
4076
	N, N, N, N,
4077 4078
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4079
	N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4080
	N, N, N, N,
4081
	/* 0x30 - 0x3F */
4082
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4083
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4084
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4085
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4086 4087
	I(ImplicitOps | EmulateOnUD, em_sysenter),
	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
4088
	N, N,
4089 4090
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
4091
	X16(D(DstReg | SrcMem | ModRM)),
4092 4093 4094
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4095 4096 4097 4098
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4099
	/* 0x70 - 0x7F */
4100 4101 4102 4103
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4104
	/* 0x80 - 0x8F */
4105
	X16(D(SrcImm | NearBranch)),
4106
	/* 0x90 - 0x9F */
4107
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4108
	/* 0xA0 - 0xA7 */
4109
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4110 4111
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4112 4113
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4114
	/* 0xA8 - 0xAF */
4115
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4116
	DI(ImplicitOps, rsm),
4117
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4118 4119
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4120
	GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
4121
	/* 0xB0 - 0xB7 */
4122
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
4123
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4124
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4125 4126
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4127
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4128 4129
	/* 0xB8 - 0xBF */
	N, N,
4130
	G(BitOp, group8),
4131 4132
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
	F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
4133
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4134
	/* 0xC0 - 0xC7 */
4135
	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4136
	N, ID(0, &instr_dual_0f_c3),
4137
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4138 4139
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4140 4141 4142
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
4143 4144
	N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
	N, N, N, N, N, N, N, N,
4145 4146 4147 4148
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

4149 4150 4151 4152 4153 4154 4155 4156
static const struct instr_dual instr_dual_0f_38_f0 = {
	I(DstReg | SrcMem | Mov, em_movbe), N
};

static const struct instr_dual instr_dual_0f_38_f1 = {
	I(DstMem | SrcReg | Mov, em_movbe), N
};

4157
static const struct gprefix three_byte_0f_38_f0 = {
4158
	ID(0, &instr_dual_0f_38_f0), N, N, N
4159 4160 4161
};

static const struct gprefix three_byte_0f_38_f1 = {
4162
	ID(0, &instr_dual_0f_38_f1), N, N, N
4163 4164 4165 4166 4167 4168 4169 4170 4171
};

/*
 * Insns below are selected by the prefix which indexed by the third opcode
 * byte.
 */
static const struct opcode opcode_map_0f_38[256] = {
	/* 0x00 - 0x7f */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
B
Borislav Petkov 已提交
4172 4173 4174 4175 4176 4177 4178
	/* 0x80 - 0xef */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
	/* 0xf0 - 0xf1 */
	GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f0),
	GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f1),
	/* 0xf2 - 0xff */
	N, N, X4(N), X8(N)
4179 4180
};

4181 4182 4183 4184 4185
#undef D
#undef N
#undef G
#undef GD
#undef I
4186
#undef GP
4187
#undef EXT
4188

4189
#undef D2bv
4190
#undef D2bvIP
4191
#undef I2bv
4192
#undef I2bvIP
4193
#undef I6ALU
4194

4195
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4196 4197 4198
{
	unsigned size;

4199
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4212
	op->addr.mem.ea = ctxt->_eip;
4213 4214 4215
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4216
		op->val = insn_fetch(s8, ctxt);
4217 4218
		break;
	case 2:
4219
		op->val = insn_fetch(s16, ctxt);
4220 4221
		break;
	case 4:
4222
		op->val = insn_fetch(s32, ctxt);
4223
		break;
4224 4225 4226
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4245 4246 4247 4248 4249 4250 4251
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4252
		decode_register_operand(ctxt, op);
4253 4254
		break;
	case OpImmUByte:
4255
		rc = decode_imm(ctxt, op, 1, false);
4256 4257
		break;
	case OpMem:
4258
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4259 4260 4261
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
4262
		if (ctxt->d & BitOp)
4263 4264 4265
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4266
	case OpMem64:
4267
		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4268
		goto mem_common;
4269 4270 4271
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4272
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4273 4274 4275
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4294 4295 4296 4297
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4298
			register_address(ctxt, VCPU_REGS_RDI);
4299 4300
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4301
		op->count = 1;
4302 4303 4304 4305
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4306
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4307 4308
		fetch_register_operand(op);
		break;
4309 4310
	case OpCL:
		op->bytes = 1;
4311
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4323 4324 4325
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4326 4327
	case OpMem8:
		ctxt->memop.bytes = 1;
4328
		if (ctxt->memop.type == OP_REG) {
4329 4330
			ctxt->memop.addr.reg = decode_register(ctxt,
					ctxt->modrm_rm, true);
4331 4332
			fetch_register_operand(&ctxt->memop);
		}
4333
		goto mem_common;
4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4350
			register_address(ctxt, VCPU_REGS_RSI);
B
Bandan Das 已提交
4351
		op->addr.mem.seg = ctxt->seg_override;
4352
		op->val = 0;
4353
		op->count = 1;
4354
		break;
P
Paolo Bonzini 已提交
4355 4356 4357 4358
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4359
			address_mask(ctxt,
P
Paolo Bonzini 已提交
4360 4361
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
B
Bandan Das 已提交
4362
		op->addr.mem.seg = ctxt->seg_override;
P
Paolo Bonzini 已提交
4363 4364
		op->val = 0;
		break;
4365 4366 4367 4368 4369 4370 4371 4372 4373
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4403
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4404 4405 4406
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4407
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4408
	bool op_prefix = false;
B
Bandan Das 已提交
4409
	bool has_seg_override = false;
4410
	struct opcode opcode;
4411

4412 4413
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4414
	ctxt->_eip = ctxt->eip;
4415 4416
	ctxt->fetch.ptr = ctxt->fetch.data;
	ctxt->fetch.end = ctxt->fetch.data + insn_len;
B
Borislav Petkov 已提交
4417
	ctxt->opcode_len = 1;
4418
	if (insn_len > 0)
4419
		memcpy(ctxt->fetch.data, insn, insn_len);
4420
	else {
4421
		rc = __do_insn_fetch_bytes(ctxt, 1);
4422 4423 4424
		if (rc != X86EMUL_CONTINUE)
			return rc;
	}
4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4442
		return EMULATION_FAILED;
4443 4444
	}

4445 4446
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4447 4448 4449

	/* Legacy prefixes. */
	for (;;) {
4450
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4451
		case 0x66:	/* operand-size override */
4452
			op_prefix = true;
4453
			/* switch between 2/4 bytes */
4454
			ctxt->op_bytes = def_op_bytes ^ 6;
4455 4456 4457 4458
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4459
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4460 4461
			else
				/* switch between 2/4 bytes */
4462
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4463 4464 4465 4466 4467
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
B
Bandan Das 已提交
4468 4469
			has_seg_override = true;
			ctxt->seg_override = (ctxt->b >> 3) & 3;
4470 4471 4472
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
B
Bandan Das 已提交
4473 4474
			has_seg_override = true;
			ctxt->seg_override = ctxt->b & 7;
4475 4476 4477 4478
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4479
			ctxt->rex_prefix = ctxt->b;
4480 4481
			continue;
		case 0xf0:	/* LOCK */
4482
			ctxt->lock_prefix = 1;
4483 4484 4485
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4486
			ctxt->rep_prefix = ctxt->b;
4487 4488 4489 4490 4491 4492 4493
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4494
		ctxt->rex_prefix = 0;
4495 4496 4497 4498 4499
	}

done_prefixes:

	/* REX prefix. */
4500 4501
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4502 4503

	/* Opcode byte(s). */
4504
	opcode = opcode_table[ctxt->b];
4505
	/* Two-byte opcode? */
4506
	if (ctxt->b == 0x0f) {
B
Borislav Petkov 已提交
4507
		ctxt->opcode_len = 2;
4508
		ctxt->b = insn_fetch(u8, ctxt);
4509
		opcode = twobyte_table[ctxt->b];
4510 4511 4512 4513 4514 4515 4516

		/* 0F_38 opcode map */
		if (ctxt->b == 0x38) {
			ctxt->opcode_len = 3;
			ctxt->b = insn_fetch(u8, ctxt);
			opcode = opcode_map_0f_38[ctxt->b];
		}
4517
	}
4518
	ctxt->d = opcode.flags;
4519

4520 4521 4522
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4523 4524
	/* vex-prefix instructions are not implemented */
	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
4525
	    (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
4526 4527 4528
		ctxt->d = NotImpl;
	}

4529 4530
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4531
		case Group:
4532
			goffset = (ctxt->modrm >> 3) & 7;
4533 4534 4535
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4536 4537
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4538 4539 4540 4541 4542
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4543
			goffset = ctxt->modrm & 7;
4544
			opcode = opcode.u.group[goffset];
4545 4546
			break;
		case Prefix:
4547
			if (ctxt->rep_prefix && op_prefix)
4548
				return EMULATION_FAILED;
4549
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4550 4551 4552 4553 4554 4555 4556
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4557 4558 4559 4560 4561 4562
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4563 4564 4565 4566 4567 4568
		case InstrDual:
			if ((ctxt->modrm >> 6) == 3)
				opcode = opcode.u.idual->mod3;
			else
				opcode = opcode.u.idual->mod012;
			break;
4569
		default:
4570
			return EMULATION_FAILED;
4571
		}
4572

4573
		ctxt->d &= ~(u64)GroupMask;
4574
		ctxt->d |= opcode.flags;
4575 4576
	}

4577 4578 4579 4580
	/* Unrecognised? */
	if (ctxt->d == 0)
		return EMULATION_FAILED;

4581
	ctxt->execute = opcode.u.execute;
4582

4583 4584 4585
	if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
		return EMULATION_FAILED;

4586
	if (unlikely(ctxt->d &
4587 4588
	    (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
	     No16))) {
4589 4590 4591 4592 4593 4594
		/*
		 * These are copied unconditionally here, and checked unconditionally
		 * in x86_emulate_insn.
		 */
		ctxt->check_perm = opcode.check_perm;
		ctxt->intercept = opcode.intercept;
4595

4596 4597
		if (ctxt->d & NotImpl)
			return EMULATION_FAILED;
4598

4599 4600 4601 4602 4603 4604
		if (mode == X86EMUL_MODE_PROT64) {
			if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
				ctxt->op_bytes = 8;
			else if (ctxt->d & NearBranch)
				ctxt->op_bytes = 8;
		}
4605

4606 4607 4608 4609 4610 4611 4612
		if (ctxt->d & Op3264) {
			if (mode == X86EMUL_MODE_PROT64)
				ctxt->op_bytes = 8;
			else
				ctxt->op_bytes = 4;
		}

4613 4614 4615
		if ((ctxt->d & No16) && ctxt->op_bytes == 2)
			ctxt->op_bytes = 4;

4616 4617 4618 4619 4620
		if (ctxt->d & Sse)
			ctxt->op_bytes = 16;
		else if (ctxt->d & Mmx)
			ctxt->op_bytes = 8;
	}
A
Avi Kivity 已提交
4621

4622
	/* ModRM and SIB bytes. */
4623
	if (ctxt->d & ModRM) {
4624
		rc = decode_modrm(ctxt, &ctxt->memop);
B
Bandan Das 已提交
4625 4626 4627 4628
		if (!has_seg_override) {
			has_seg_override = true;
			ctxt->seg_override = ctxt->modrm_seg;
		}
4629
	} else if (ctxt->d & MemAbs)
4630
		rc = decode_abs(ctxt, &ctxt->memop);
4631 4632 4633
	if (rc != X86EMUL_CONTINUE)
		goto done;

B
Bandan Das 已提交
4634 4635
	if (!has_seg_override)
		ctxt->seg_override = VCPU_SREG_DS;
4636

B
Bandan Das 已提交
4637
	ctxt->memop.addr.mem.seg = ctxt->seg_override;
4638 4639 4640 4641 4642

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4643
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4644 4645 4646
	if (rc != X86EMUL_CONTINUE)
		goto done;

4647 4648 4649 4650
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4651
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4652 4653 4654
	if (rc != X86EMUL_CONTINUE)
		goto done;

4655
	/* Decode and fetch the destination operand: register or memory. */
4656
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4657

4658
	if (ctxt->rip_relative)
4659 4660
		ctxt->memopp->addr.mem.ea = address_mask(ctxt,
					ctxt->memopp->addr.mem.ea + ctxt->_eip);
4661

4662
done:
4663
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4664 4665
}

4666 4667 4668 4669 4670
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4671 4672 4673 4674 4675 4676 4677 4678 4679
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4680 4681 4682
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4683
		 ((ctxt->eflags & EFLG_ZF) == 0))
4684
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4685 4686 4687 4688 4689 4690
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4704
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4720 4721 4722
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
4723 4724
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
4725
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
4726 4727 4728
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
	      [fastop]"+S"(fop)
	    : "c"(ctxt->src2.val));
4729
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
4730 4731
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
4732 4733
	return X86EMUL_CONTINUE;
}
4734

4735 4736
void init_decode_cache(struct x86_emulate_ctxt *ctxt)
{
B
Bandan Das 已提交
4737 4738
	memset(&ctxt->rip_relative, 0,
	       (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
4739 4740 4741 4742 4743 4744

	ctxt->io_read.pos = 0;
	ctxt->io_read.end = 0;
	ctxt->mem_read.end = 0;
}

4745
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4746
{
4747
	const struct x86_emulate_ops *ops = ctxt->ops;
4748
	int rc = X86EMUL_CONTINUE;
4749
	int saved_dst_type = ctxt->dst.type;
4750

4751
	ctxt->mem_read.pos = 0;
4752

4753 4754
	/* LOCK prefix is allowed only with some instructions */
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4755
		rc = emulate_ud(ctxt);
4756 4757 4758
		goto done;
	}

4759
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4760
		rc = emulate_ud(ctxt);
4761 4762 4763
		goto done;
	}

4764 4765 4766 4767 4768 4769 4770
	if (unlikely(ctxt->d &
		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
				(ctxt->d & Undefined)) {
			rc = emulate_ud(ctxt);
			goto done;
		}
A
Avi Kivity 已提交
4771

4772 4773 4774
		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
			rc = emulate_ud(ctxt);
A
Avi Kivity 已提交
4775
			goto done;
4776
		}
A
Avi Kivity 已提交
4777

4778 4779
		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
			rc = emulate_nm(ctxt);
4780
			goto done;
4781
		}
4782

4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795
		if (ctxt->d & Mmx) {
			rc = flush_pending_x87_faults(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			/*
			 * Now that we know the fpu is exception safe, we can fetch
			 * operands from it.
			 */
			fetch_possible_mmx_operand(ctxt, &ctxt->src);
			fetch_possible_mmx_operand(ctxt, &ctxt->src2);
			if (!(ctxt->d & Mov))
				fetch_possible_mmx_operand(ctxt, &ctxt->dst);
		}
4796

4797
		if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4798 4799 4800 4801 4802
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_PRE_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}
4803

4804 4805
		/* Privileged instruction can be executed only in CPL=0 */
		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4806 4807 4808 4809
			if (ctxt->d & PrivUD)
				rc = emulate_ud(ctxt);
			else
				rc = emulate_gp(ctxt, 0);
4810
			goto done;
4811
		}
4812

4813 4814 4815
		/* Instruction can only be executed in protected mode */
		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
			rc = emulate_ud(ctxt);
4816
			goto done;
4817
		}
4818

4819
		/* Do instruction specific permission checks */
4820
		if (ctxt->d & CheckPerm) {
4821 4822 4823 4824 4825
			rc = ctxt->check_perm(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

4826
		if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4827 4828 4829 4830 4831 4832 4833 4834 4835 4836
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_POST_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

		if (ctxt->rep_prefix && (ctxt->d & String)) {
			/* All REP prefixes have the same first termination condition */
			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
				ctxt->eip = ctxt->_eip;
4837
				ctxt->eflags &= ~EFLG_RF;
4838 4839
				goto done;
			}
4840 4841 4842
		}
	}

4843 4844 4845
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4846
		if (rc != X86EMUL_CONTINUE)
4847
			goto done;
4848
		ctxt->src.orig_val64 = ctxt->src.val64;
4849 4850
	}

4851 4852 4853
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4854 4855 4856 4857
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4858
	if ((ctxt->d & DstMask) == ImplicitOps)
4859 4860 4861
		goto special_insn;


4862
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4863
		/* optimisation - avoid slow emulated read if Mov */
4864 4865
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4866 4867
		if (rc != X86EMUL_CONTINUE)
			goto done;
4868
	}
4869
	ctxt->dst.orig_val = ctxt->dst.val;
4870

4871 4872
special_insn:

4873
	if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
4874
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4875
					      X86_ICPT_POST_MEMACCESS);
4876 4877 4878 4879
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4880 4881 4882 4883
	if (ctxt->rep_prefix && (ctxt->d & String))
		ctxt->eflags |= EFLG_RF;
	else
		ctxt->eflags &= ~EFLG_RF;
4884

4885
	if (ctxt->execute) {
4886 4887 4888 4889 4890 4891 4892
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4893
		rc = ctxt->execute(ctxt);
4894 4895 4896 4897 4898
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

B
Borislav Petkov 已提交
4899
	if (ctxt->opcode_len == 2)
A
Avi Kivity 已提交
4900
		goto twobyte_insn;
4901 4902
	else if (ctxt->opcode_len == 3)
		goto threebyte_insn;
A
Avi Kivity 已提交
4903

4904
	switch (ctxt->b) {
A
Avi Kivity 已提交
4905
	case 0x63:		/* movsxd */
4906
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4907
			goto cannot_emulate;
4908
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4909
		break;
4910
	case 0x70 ... 0x7f: /* jcc (short) */
4911
		if (test_cc(ctxt->b, ctxt->eflags))
4912
			rc = jmp_rel(ctxt, ctxt->src.val);
4913
		break;
N
Nitin A Kamble 已提交
4914
	case 0x8d: /* lea r16/r32, m */
4915
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4916
		break;
4917
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4918
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4919 4920 4921
			ctxt->dst.type = OP_NONE;
		else
			rc = em_xchg(ctxt);
4922
		break;
4923
	case 0x98: /* cbw/cwde/cdqe */
4924 4925 4926 4927
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4928 4929
		}
		break;
4930
	case 0xcc:		/* int3 */
4931 4932
		rc = emulate_int(ctxt, 3);
		break;
4933
	case 0xcd:		/* int n */
4934
		rc = emulate_int(ctxt, ctxt->src.val);
4935 4936
		break;
	case 0xce:		/* into */
4937 4938
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4939
		break;
4940
	case 0xe9: /* jmp rel */
4941
	case 0xeb: /* jmp rel short */
4942
		rc = jmp_rel(ctxt, ctxt->src.val);
4943
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4944
		break;
4945
	case 0xf4:              /* hlt */
4946
		ctxt->ops->halt(ctxt);
4947
		break;
4948 4949 4950 4951 4952 4953 4954
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4955 4956 4957
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4958 4959 4960 4961 4962 4963
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4964 4965
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4966
	}
4967

4968 4969 4970
	if (rc != X86EMUL_CONTINUE)
		goto done;

4971
writeback:
4972 4973 4974 4975 4976 4977
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4978 4979 4980 4981 4982
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4983

4984 4985 4986 4987
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4988
	ctxt->dst.type = saved_dst_type;
4989

4990
	if ((ctxt->d & SrcMask) == SrcSI)
4991
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4992

4993
	if ((ctxt->d & DstMask) == DstDI)
4994
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4995

4996
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4997
		unsigned int count;
4998
		struct read_cache *r = &ctxt->io_read;
4999 5000 5001 5002
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
5003
		register_address_increment(ctxt, VCPU_REGS_RCX, -count);
5004

5005 5006 5007 5008 5009
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
5010
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
5011 5012 5013 5014 5015 5016
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
5017
				ctxt->mem_read.end = 0;
5018
				writeback_registers(ctxt);
5019 5020 5021
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
5022
		}
5023
		ctxt->eflags &= ~EFLG_RF;
5024
	}
5025

5026
	ctxt->eip = ctxt->_eip;
5027 5028

done:
5029 5030
	if (rc == X86EMUL_PROPAGATE_FAULT) {
		WARN_ON(ctxt->exception.vector > 0x1f);
5031
		ctxt->have_exception = true;
5032
	}
5033 5034 5035
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

5036 5037 5038
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

5039
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
5040 5041

twobyte_insn:
5042
	switch (ctxt->b) {
5043
	case 0x09:		/* wbinvd */
5044
		(ctxt->ops->wbinvd)(ctxt);
5045 5046
		break;
	case 0x08:		/* invd */
5047 5048
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
P
Paolo Bonzini 已提交
5049
	case 0x1f:		/* nop */
5050 5051
		break;
	case 0x20: /* mov cr, reg */
5052
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
5053
		break;
A
Avi Kivity 已提交
5054
	case 0x21: /* mov from dr to reg */
5055
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
5056 5057
		break;
	case 0x40 ... 0x4f:	/* cmov */
5058 5059 5060 5061
		if (test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.val = ctxt->src.val;
		else if (ctxt->mode != X86EMUL_MODE_PROT64 ||
			 ctxt->op_bytes != 4)
5062
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
5063
		break;
5064
	case 0x80 ... 0x8f: /* jnz rel, etc*/
5065
		if (test_cc(ctxt->b, ctxt->eflags))
5066
			rc = jmp_rel(ctxt, ctxt->src.val);
5067
		break;
5068
	case 0x90 ... 0x9f:     /* setcc r/m8 */
5069
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
5070
		break;
A
Avi Kivity 已提交
5071
	case 0xb6 ... 0xb7:	/* movzx */
5072
		ctxt->dst.bytes = ctxt->op_bytes;
5073
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
5074
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
5075 5076
		break;
	case 0xbe ... 0xbf:	/* movsx */
5077
		ctxt->dst.bytes = ctxt->op_bytes;
5078
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5079
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
5080
		break;
5081 5082
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5083
	}
5084

5085 5086
threebyte_insn:

5087 5088 5089
	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
5090 5091 5092
	goto writeback;

cannot_emulate:
5093
	return EMULATION_FAILED;
A
Avi Kivity 已提交
5094
}
5095 5096 5097 5098 5099 5100 5101 5102 5103 5104

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}