intel_dp.c 75.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38 39 40
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
	return intel_dp->base.type == INTEL_OUTPUT_EDP;
}

/**
 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
 * @intel_dp: DP struct
 *
 * Returns true if the given DP struct corresponds to a PCH DP port attached
 * to an eDP panel, false otherwise.  Helpful for determining whether we
 * may need FDI resources for a given DP output or not.
 */
static bool is_pch_edp(struct intel_dp *intel_dp)
{
	return intel_dp->is_pch_edp;
}

A
Adam Jackson 已提交
66 67 68 69 70 71 72 73 74 75 76
/**
 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
 * @intel_dp: DP struct
 *
 * Returns true if the given DP struct corresponds to a CPU eDP port.
 */
static bool is_cpu_edp(struct intel_dp *intel_dp)
{
	return is_edp(intel_dp) && !is_pch_edp(intel_dp);
}

77 78 79 80 81 82
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
	return container_of(intel_attached_encoder(connector),
			    struct intel_dp, base);
}

83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
/**
 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
 * @encoder: DRM encoder
 *
 * Return true if @encoder corresponds to a PCH attached eDP panel.  Needed
 * by intel_display.c.
 */
bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp;

	if (!encoder)
		return false;

	intel_dp = enc_to_intel_dp(encoder);

	return is_pch_edp(intel_dp);
}

C
Chris Wilson 已提交
102
static void intel_dp_link_down(struct intel_dp *intel_dp);
103

104
void
105
intel_edp_link_config(struct intel_encoder *intel_encoder,
C
Chris Wilson 已提交
106
		       int *lane_num, int *link_bw)
107
{
C
Chris Wilson 已提交
108
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
109

C
Chris Wilson 已提交
110 111
	*lane_num = intel_dp->lane_count;
	if (intel_dp->link_bw == DP_LINK_BW_1_62)
112
		*link_bw = 162000;
C
Chris Wilson 已提交
113
	else if (intel_dp->link_bw == DP_LINK_BW_2_7)
114 115 116
		*link_bw = 270000;
}

117 118 119 120 121
int
intel_edp_target_clock(struct intel_encoder *intel_encoder,
		       struct drm_display_mode *mode)
{
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
122
	struct intel_connector *intel_connector = intel_dp->attached_connector;
123

124 125
	if (intel_connector->panel.fixed_mode)
		return intel_connector->panel.fixed_mode->clock;
126 127 128 129
	else
		return mode->clock;
}

130
static int
C
Chris Wilson 已提交
131
intel_dp_max_lane_count(struct intel_dp *intel_dp)
132
{
133 134 135 136 137 138
	int max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
	switch (max_lane_count) {
	case 1: case 2: case 4:
		break;
	default:
		max_lane_count = 4;
139 140 141 142 143
	}
	return max_lane_count;
}

static int
C
Chris Wilson 已提交
144
intel_dp_max_link_bw(struct intel_dp *intel_dp)
145
{
146
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
	default:
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

static int
intel_dp_link_clock(uint8_t link_bw)
{
	if (link_bw == DP_LINK_BW_2_7)
		return 270000;
	else
		return 162000;
}

168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

185
static int
186
intel_dp_link_required(int pixel_clock, int bpp)
187
{
188
	return (pixel_clock * bpp + 9) / 10;
189 190
}

191 192 193 194 195 196
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

197 198 199
static bool
intel_dp_adjust_dithering(struct intel_dp *intel_dp,
			  struct drm_display_mode *mode,
200
			  bool adjust_mode)
201 202 203 204 205 206 207 208 209 210 211 212 213
{
	int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
	int max_lanes = intel_dp_max_lane_count(intel_dp);
	int max_rate, mode_rate;

	mode_rate = intel_dp_link_required(mode->clock, 24);
	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);

	if (mode_rate > max_rate) {
		mode_rate = intel_dp_link_required(mode->clock, 18);
		if (mode_rate > max_rate)
			return false;

214 215
		if (adjust_mode)
			mode->private_flags
216 217 218 219 220 221 222 223
				|= INTEL_MODE_DP_FORCE_6BPC;

		return true;
	}

	return true;
}

224 225 226 227
static int
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
228
	struct intel_dp *intel_dp = intel_attached_dp(connector);
229 230
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
231

232 233
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
234 235
			return MODE_PANEL;

236
		if (mode->vdisplay > fixed_mode->vdisplay)
237 238 239
			return MODE_PANEL;
	}

240
	if (!intel_dp_adjust_dithering(intel_dp, mode, false))
241
		return MODE_CLOCK_HIGH;
242 243 244 245

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

246 247 248
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

275 276 277 278 279 280 281
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

282 283 284 285
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
}

static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
}

325 326 327 328 329
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
330

331 332
	if (!is_edp(intel_dp))
		return;
333
	if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
334 335
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
336
			      I915_READ(PCH_PP_STATUS),
337 338 339 340
			      I915_READ(PCH_PP_CONTROL));
	}
}

341
static int
C
Chris Wilson 已提交
342
intel_dp_aux_ch(struct intel_dp *intel_dp,
343 344 345
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
C
Chris Wilson 已提交
346
	uint32_t output_reg = intel_dp->output_reg;
347
	struct drm_device *dev = intel_dp->base.base.dev;
348 349 350 351 352 353
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = output_reg + 0x10;
	uint32_t ch_data = ch_ctl + 4;
	int i;
	int recv_bytes;
	uint32_t status;
354
	uint32_t aux_clock_divider;
355
	int try, precharge;
356

357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
	if (IS_HASWELL(dev)) {
		switch (intel_dp->port) {
		case PORT_A:
			ch_ctl = DPA_AUX_CH_CTL;
			ch_data = DPA_AUX_CH_DATA1;
			break;
		case PORT_B:
			ch_ctl = PCH_DPB_AUX_CH_CTL;
			ch_data = PCH_DPB_AUX_CH_DATA1;
			break;
		case PORT_C:
			ch_ctl = PCH_DPC_AUX_CH_CTL;
			ch_data = PCH_DPC_AUX_CH_DATA1;
			break;
		case PORT_D:
			ch_ctl = PCH_DPD_AUX_CH_CTL;
			ch_data = PCH_DPD_AUX_CH_DATA1;
			break;
		default:
			BUG();
		}
	}

380
	intel_dp_check_edp(intel_dp);
381
	/* The clock divider is based off the hrawclk,
382 383
	 * and would like to run at 2MHz. So, take the
	 * hrawclk value and divide by 2 and use that
384 385 386
	 *
	 * Note that PCH attached eDP panels should use a 125MHz input
	 * clock divider.
387
	 */
A
Adam Jackson 已提交
388
	if (is_cpu_edp(intel_dp)) {
389 390 391
		if (IS_VALLEYVIEW(dev))
			aux_clock_divider = 100;
		else if (IS_GEN6(dev) || IS_GEN7(dev))
K
Keith Packard 已提交
392
			aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
393 394 395
		else
			aux_clock_divider = 225; /* eDP input clock at 450Mhz */
	} else if (HAS_PCH_SPLIT(dev))
396
		aux_clock_divider = 63; /* IRL input clock fixed at 125Mhz */
397 398 399
	else
		aux_clock_divider = intel_hrawclk(dev) / 2;

400 401 402 403 404
	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

405 406 407 408 409 410 411 412 413 414 415
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
		status = I915_READ(ch_ctl);
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
416 417 418
		return -EBUSY;
	}

419 420 421
	/* Must try at least 3 times according to DP spec */
	for (try = 0; try < 5; try++) {
		/* Load the send data into the aux channel data registers */
422 423 424
		for (i = 0; i < send_bytes; i += 4)
			I915_WRITE(ch_data + i,
				   pack_aux(send + i, send_bytes - i));
425

426
		/* Send the command and wait for it to complete */
427 428 429 430 431 432 433 434 435
		I915_WRITE(ch_ctl,
			   DP_AUX_CH_CTL_SEND_BUSY |
			   DP_AUX_CH_CTL_TIME_OUT_400us |
			   (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
			   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
			   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
436 437 438 439
		for (;;) {
			status = I915_READ(ch_ctl);
			if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
				break;
440
			udelay(100);
441
		}
442

443
		/* Clear done status and any errors */
444 445 446 447 448
		I915_WRITE(ch_ctl,
			   status |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
449 450 451 452

		if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
			      DP_AUX_CH_CTL_RECEIVE_ERROR))
			continue;
453
		if (status & DP_AUX_CH_CTL_DONE)
454 455 456 457
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
458
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
459
		return -EBUSY;
460 461 462 463 464
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
465
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
466
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
467 468
		return -EIO;
	}
469 470 471

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
472
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
473
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
474
		return -ETIMEDOUT;
475 476 477 478 479 480 481
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
482

483 484 485
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
486 487 488 489 490 491

	return recv_bytes;
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
492
intel_dp_aux_native_write(struct intel_dp *intel_dp,
493 494 495 496 497 498 499
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

500
	intel_dp_check_edp(intel_dp);
501 502 503 504
	if (send_bytes > 16)
		return -1;
	msg[0] = AUX_NATIVE_WRITE << 4;
	msg[1] = address >> 8;
505
	msg[2] = address & 0xff;
506 507 508 509
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
510
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
511 512 513 514 515 516 517
		if (ret < 0)
			return ret;
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
			break;
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
518
			return -EIO;
519 520 521 522 523 524
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
525
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
526 527
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
528
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
529 530 531 532
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
533
intel_dp_aux_native_read(struct intel_dp *intel_dp,
534 535 536 537 538 539 540 541 542
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

543
	intel_dp_check_edp(intel_dp);
544 545 546 547 548 549 550 551 552
	msg[0] = AUX_NATIVE_READ << 4;
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
553
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
554
				      reply, reply_bytes);
555 556 557
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
558 559 560 561 562 563 564 565 566
			return ret;
		ack = reply[0];
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
567
			return -EIO;
568 569 570 571
	}
}

static int
572 573
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
574
{
575
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
576 577 578
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
579 580 581
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
582
	unsigned retry;
583 584 585 586
	int msg_bytes;
	int reply_bytes;
	int ret;

587
	intel_dp_check_edp(intel_dp);
588 589 590 591 592 593 594 595
	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
		msg[0] = AUX_I2C_READ << 4;
	else
		msg[0] = AUX_I2C_WRITE << 4;

	if (!(mode & MODE_I2C_STOP))
		msg[0] |= AUX_I2C_MOT << 4;
596

597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

618 619 620 621
	for (retry = 0; retry < 5; retry++) {
		ret = intel_dp_aux_ch(intel_dp,
				      msg, msg_bytes,
				      reply, reply_bytes);
622
		if (ret < 0) {
623
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
624 625
			return ret;
		}
626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644

		switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
		case AUX_NATIVE_REPLY_ACK:
			/* I2C-over-AUX Reply field is only valid
			 * when paired with AUX ACK.
			 */
			break;
		case AUX_NATIVE_REPLY_NACK:
			DRM_DEBUG_KMS("aux_ch native nack\n");
			return -EREMOTEIO;
		case AUX_NATIVE_REPLY_DEFER:
			udelay(100);
			continue;
		default:
			DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
				  reply[0]);
			return -EREMOTEIO;
		}

645 646 647 648 649 650 651
		switch (reply[0] & AUX_I2C_REPLY_MASK) {
		case AUX_I2C_REPLY_ACK:
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
			return reply_bytes - 1;
		case AUX_I2C_REPLY_NACK:
652
			DRM_DEBUG_KMS("aux_i2c nack\n");
653 654
			return -EREMOTEIO;
		case AUX_I2C_REPLY_DEFER:
655
			DRM_DEBUG_KMS("aux_i2c defer\n");
656 657 658
			udelay(100);
			break;
		default:
659
			DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
660 661 662
			return -EREMOTEIO;
		}
	}
663 664 665

	DRM_ERROR("too many retries, giving up\n");
	return -EREMOTEIO;
666 667
}

668
static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
669
static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
670

671
static int
C
Chris Wilson 已提交
672
intel_dp_i2c_init(struct intel_dp *intel_dp,
673
		  struct intel_connector *intel_connector, const char *name)
674
{
675 676
	int	ret;

Z
Zhenyu Wang 已提交
677
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
678 679 680 681
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

682
	memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
C
Chris Wilson 已提交
683 684
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
685
	strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
C
Chris Wilson 已提交
686 687 688 689
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
	intel_dp->adapter.dev.parent = &intel_connector->base.kdev;

690 691
	ironlake_edp_panel_vdd_on(intel_dp);
	ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
692
	ironlake_edp_panel_vdd_off(intel_dp, false);
693
	return ret;
694 695 696
}

static bool
697 698
intel_dp_mode_fixup(struct drm_encoder *encoder,
		    const struct drm_display_mode *mode,
699 700
		    struct drm_display_mode *adjusted_mode)
{
701
	struct drm_device *dev = encoder->dev;
C
Chris Wilson 已提交
702
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
703
	struct intel_connector *intel_connector = intel_dp->attached_connector;
704
	int lane_count, clock;
C
Chris Wilson 已提交
705 706
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
	int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
707
	int bpp, mode_rate;
708 709
	static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };

710 711 712
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
713 714
		intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
					mode, adjusted_mode);
715 716
	}

717
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
718 719
		return false;

720 721
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
722
		      max_lane_count, bws[max_clock], adjusted_mode->clock);
723

724
	if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
725 726 727
		return false;

	bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
728
	mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
729

730 731
	for (clock = 0; clock <= max_clock; clock++) {
		for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
732
			int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
733

734
			if (mode_rate <= link_avail) {
C
Chris Wilson 已提交
735 736 737
				intel_dp->link_bw = bws[clock];
				intel_dp->lane_count = lane_count;
				adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
738 739
				DRM_DEBUG_KMS("DP link bw %02x lane "
						"count %d clock %d bpp %d\n",
C
Chris Wilson 已提交
740
				       intel_dp->link_bw, intel_dp->lane_count,
741 742 743
				       adjusted_mode->clock, bpp);
				DRM_DEBUG_KMS("DP link bw required %i available %i\n",
					      mode_rate, link_avail);
744 745 746 747
				return true;
			}
		}
	}
748

749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769
	return false;
}

struct intel_dp_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

static void
intel_reduce_ratio(uint32_t *num, uint32_t *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
770
intel_dp_compute_m_n(int bpp,
771 772 773 774 775 776
		     int nlanes,
		     int pixel_clock,
		     int link_clock,
		     struct intel_dp_m_n *m_n)
{
	m_n->tu = 64;
777
	m_n->gmch_m = (pixel_clock * bpp) >> 3;
778 779 780 781 782 783 784 785 786 787 788 789
	m_n->gmch_n = link_clock * nlanes;
	intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
	intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
}

void
intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
		 struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
790
	struct intel_encoder *encoder;
791 792
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
793
	int lane_count = 4;
794
	struct intel_dp_m_n m_n;
795
	int pipe = intel_crtc->pipe;
796 797

	/*
798
	 * Find the lane count in the intel_encoder private
799
	 */
800 801
	for_each_encoder_on_crtc(dev, crtc, encoder) {
		struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
802

803 804 805
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_dp->base.type == INTEL_OUTPUT_EDP)
		{
C
Chris Wilson 已提交
806
			lane_count = intel_dp->lane_count;
807
			break;
808 809 810 811 812 813 814 815
		}
	}

	/*
	 * Compute the GMCH and Link ratios. The '3' here is
	 * the number of bytes_per_pixel post-LUT, which we always
	 * set up for 8-bits of R/G/B, or 3 bytes total.
	 */
816
	intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
817 818
			     mode->clock, adjusted_mode->clock, &m_n);

819 820 821 822 823 824
	if (IS_HASWELL(dev)) {
		I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
		I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
		I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
		I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
	} else if (HAS_PCH_SPLIT(dev)) {
825
		I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
826 827 828
		I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
		I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
		I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
829 830 831 832 833
	} else if (IS_VALLEYVIEW(dev)) {
		I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
		I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
		I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
		I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
834
	} else {
835
		I915_WRITE(PIPE_GMCH_DATA_M(pipe),
836
			   TU_SIZE(m_n.tu) | m_n.gmch_m);
837 838 839
		I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
		I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
		I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
840 841 842
	}
}

843 844 845 846 847 848 849 850 851 852 853 854 855 856 857
void intel_dp_init_link_config(struct intel_dp *intel_dp)
{
	memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
	intel_dp->link_configuration[0] = intel_dp->link_bw;
	intel_dp->link_configuration[1] = intel_dp->lane_count;
	intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
	/*
	 * Check for DPCD version > 1.1 and enhanced framing support
	 */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
		intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
	}
}

858 859 860 861
static void
intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		  struct drm_display_mode *adjusted_mode)
{
862
	struct drm_device *dev = encoder->dev;
863
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
864
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
865
	struct drm_crtc *crtc = intel_dp->base.base.crtc;
866 867
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

868
	/*
K
Keith Packard 已提交
869
	 * There are four kinds of DP registers:
870 871
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
872 873
	 * 	SNB CPU
	 *	IVB CPU
874 875 876 877 878 879 880 881 882 883
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
884

885 886 887 888
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
889

890 891
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
892

C
Chris Wilson 已提交
893
	switch (intel_dp->lane_count) {
894
	case 1:
C
Chris Wilson 已提交
895
		intel_dp->DP |= DP_PORT_WIDTH_1;
896 897
		break;
	case 2:
C
Chris Wilson 已提交
898
		intel_dp->DP |= DP_PORT_WIDTH_2;
899 900
		break;
	case 4:
C
Chris Wilson 已提交
901
		intel_dp->DP |= DP_PORT_WIDTH_4;
902 903
		break;
	}
904 905 906
	if (intel_dp->has_audio) {
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(intel_crtc->pipe));
C
Chris Wilson 已提交
907
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
908 909
		intel_write_eld(encoder, adjusted_mode);
	}
910 911

	intel_dp_init_link_config(intel_dp);
912

913
	/* Split out the IBX/CPU vs CPT settings */
914

915
	if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

		if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
			intel_dp->DP |= DP_ENHANCED_FRAMING;

		intel_dp->DP |= intel_crtc->pipe << 29;

		/* don't miss out required setting for eDP */
		if (adjusted_mode->clock < 200000)
			intel_dp->DP |= DP_PLL_FREQ_160MHZ;
		else
			intel_dp->DP |= DP_PLL_FREQ_270MHZ;
	} else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955
		intel_dp->DP |= intel_dp->color_range;

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

		if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
			intel_dp->DP |= DP_ENHANCED_FRAMING;

		if (intel_crtc->pipe == 1)
			intel_dp->DP |= DP_PIPEB_SELECT;

		if (is_cpu_edp(intel_dp)) {
			/* don't miss out required setting for eDP */
			if (adjusted_mode->clock < 200000)
				intel_dp->DP |= DP_PLL_FREQ_160MHZ;
			else
				intel_dp->DP |= DP_PLL_FREQ_270MHZ;
		}
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
956
	}
957 958
}

959 960 961 962 963 964 965 966 967 968 969 970
#define IDLE_ON_MASK		(PP_ON | 0 	  | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | 0 	  | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)

#define IDLE_OFF_MASK		(PP_ON | 0        | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_OFF_VALUE		(0     | 0        | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)

#define IDLE_CYCLE_MASK		(PP_ON | 0        | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | 0        | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)

static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
				       u32 mask,
				       u32 value)
971
{
972 973
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
974

975 976 977 978
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
		      mask, value,
		      I915_READ(PCH_PP_STATUS),
		      I915_READ(PCH_PP_CONTROL));
979

980 981 982 983
	if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
			  I915_READ(PCH_PP_STATUS),
			  I915_READ(PCH_PP_CONTROL));
984
	}
985
}
986

987 988 989 990
static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
	ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
991 992
}

993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
	ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
}

static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
	ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
}


1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

static  u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
{
	u32	control = I915_READ(PCH_PP_CONTROL);

	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1017 1018
}

1019 1020 1021 1022 1023 1024
static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1025 1026
	if (!is_edp(intel_dp))
		return;
1027
	DRM_DEBUG_KMS("Turn eDP VDD on\n");
1028

1029 1030 1031 1032
	WARN(intel_dp->want_panel_vdd,
	     "eDP VDD already requested on\n");

	intel_dp->want_panel_vdd = true;
1033

1034 1035 1036 1037 1038
	if (ironlake_edp_have_panel_vdd(intel_dp)) {
		DRM_DEBUG_KMS("eDP VDD already on\n");
		return;
	}

1039 1040 1041
	if (!ironlake_edp_have_panel_power(intel_dp))
		ironlake_wait_panel_power_cycle(intel_dp);

1042
	pp = ironlake_get_pp_control(dev_priv);
1043 1044 1045
	pp |= EDP_FORCE_VDD;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);
1046 1047
	DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
		      I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
1048 1049 1050 1051 1052

	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
	if (!ironlake_edp_have_panel_power(intel_dp)) {
1053
		DRM_DEBUG_KMS("eDP was not running\n");
1054 1055
		msleep(intel_dp->panel_power_up_delay);
	}
1056 1057
}

1058
static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
1059 1060 1061 1062 1063
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1064
	if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
1065
		pp = ironlake_get_pp_control(dev_priv);
1066 1067 1068 1069 1070 1071 1072
		pp &= ~EDP_FORCE_VDD;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);

		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
			      I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
1073 1074

		msleep(intel_dp->panel_power_down_delay);
1075 1076
	}
}
1077

1078 1079 1080 1081 1082 1083
static void ironlake_panel_vdd_work(struct work_struct *__work)
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
	struct drm_device *dev = intel_dp->base.base.dev;

1084
	mutex_lock(&dev->mode_config.mutex);
1085
	ironlake_panel_vdd_off_sync(intel_dp);
1086
	mutex_unlock(&dev->mode_config.mutex);
1087 1088 1089 1090
}

static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
{
1091 1092
	if (!is_edp(intel_dp))
		return;
1093

1094 1095
	DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1096

1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
	intel_dp->want_panel_vdd = false;

	if (sync) {
		ironlake_panel_vdd_off_sync(intel_dp);
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
1110 1111
}

1112
static void ironlake_edp_panel_on(struct intel_dp *intel_dp)
1113
{
1114
	struct drm_device *dev = intel_dp->base.base.dev;
1115
	struct drm_i915_private *dev_priv = dev->dev_private;
1116
	u32 pp;
1117

1118
	if (!is_edp(intel_dp))
1119
		return;
1120 1121 1122 1123 1124

	DRM_DEBUG_KMS("Turn eDP power on\n");

	if (ironlake_edp_have_panel_power(intel_dp)) {
		DRM_DEBUG_KMS("eDP power already on\n");
1125
		return;
1126
	}
1127

1128
	ironlake_wait_panel_power_cycle(intel_dp);
1129

1130
	pp = ironlake_get_pp_control(dev_priv);
1131 1132 1133 1134 1135 1136
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1137

1138
	pp |= POWER_TARGET_ON;
1139 1140 1141
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1142
	I915_WRITE(PCH_PP_CONTROL, pp);
1143
	POSTING_READ(PCH_PP_CONTROL);
1144

1145
	ironlake_wait_panel_on(intel_dp);
1146

1147 1148 1149 1150 1151
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1152 1153
}

1154
static void ironlake_edp_panel_off(struct intel_dp *intel_dp)
1155
{
1156
	struct drm_device *dev = intel_dp->base.base.dev;
1157
	struct drm_i915_private *dev_priv = dev->dev_private;
1158
	u32 pp;
1159

1160 1161
	if (!is_edp(intel_dp))
		return;
1162

1163
	DRM_DEBUG_KMS("Turn eDP power off\n");
1164

1165
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1166

1167
	pp = ironlake_get_pp_control(dev_priv);
1168 1169 1170
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
	pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
1171 1172
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);
1173

1174 1175
	intel_dp->want_panel_vdd = false;

1176
	ironlake_wait_panel_off(intel_dp);
1177 1178
}

1179
static void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
1180
{
1181
	struct drm_device *dev = intel_dp->base.base.dev;
1182 1183 1184
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1185 1186 1187
	if (!is_edp(intel_dp))
		return;

1188
	DRM_DEBUG_KMS("\n");
1189 1190 1191 1192 1193 1194
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1195
	msleep(intel_dp->backlight_on_delay);
1196
	pp = ironlake_get_pp_control(dev_priv);
1197 1198
	pp |= EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
1199
	POSTING_READ(PCH_PP_CONTROL);
1200 1201
}

1202
static void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
1203
{
1204
	struct drm_device *dev = intel_dp->base.base.dev;
1205 1206 1207
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1208 1209 1210
	if (!is_edp(intel_dp))
		return;

1211
	DRM_DEBUG_KMS("\n");
1212
	pp = ironlake_get_pp_control(dev_priv);
1213 1214
	pp &= ~EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
1215 1216
	POSTING_READ(PCH_PP_CONTROL);
	msleep(intel_dp->backlight_off_delay);
1217
}
1218

1219
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1220
{
1221 1222
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_crtc *crtc = intel_dp->base.base.crtc;
1223 1224 1225
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1226 1227 1228
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1229 1230
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1231 1232 1233 1234 1235 1236 1237 1238 1239
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1240 1241
	POSTING_READ(DP_A);
	udelay(200);
1242 1243
}

1244
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1245
{
1246 1247
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_crtc *crtc = intel_dp->base.base.crtc;
1248 1249 1250
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1251 1252 1253
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1254
	dpa_ctl = I915_READ(DP_A);
1255 1256 1257 1258 1259 1260 1261
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1262
	dpa_ctl &= ~DP_PLL_ENABLE;
1263
	I915_WRITE(DP_A, dpa_ctl);
1264
	POSTING_READ(DP_A);
1265 1266 1267
	udelay(200);
}

1268
/* If the sink supports it, try to set the power state appropriately */
1269
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
		ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
						  DP_SET_POWER_D3);
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
			ret = intel_dp_aux_native_write_1(intel_dp,
							  DP_SET_POWER,
							  DP_SET_POWER_D0);
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1298 1299
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1300
{
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp = I915_READ(intel_dp->output_reg);

	if (!(tmp & DP_PORT_EN))
		return false;

	if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
		*pipe = PORT_TO_PIPE_CPT(tmp);
	} else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

		for_each_pipe(i) {
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}
	}

	DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n", intel_dp->output_reg);
1342

1343 1344 1345
	return true;
}

1346
static void intel_disable_dp(struct intel_encoder *encoder)
1347
{
1348
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1349 1350 1351 1352

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
	ironlake_edp_panel_vdd_on(intel_dp);
1353
	ironlake_edp_backlight_off(intel_dp);
1354
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1355
	ironlake_edp_panel_off(intel_dp);
1356 1357 1358 1359

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
	if (!is_cpu_edp(intel_dp))
		intel_dp_link_down(intel_dp);
1360 1361
}

1362 1363 1364 1365
static void intel_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1366 1367
	if (is_cpu_edp(intel_dp)) {
		intel_dp_link_down(intel_dp);
1368
		ironlake_edp_pll_off(intel_dp);
1369
	}
1370 1371
}

1372
static void intel_enable_dp(struct intel_encoder *encoder)
1373
{
1374 1375 1376 1377
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1378

1379 1380 1381
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;

1382
	ironlake_edp_panel_vdd_on(intel_dp);
1383
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1384 1385 1386 1387
	intel_dp_start_link_train(intel_dp);
	ironlake_edp_panel_on(intel_dp);
	ironlake_edp_panel_vdd_off(intel_dp, true);
	intel_dp_complete_link_train(intel_dp);
1388
	ironlake_edp_backlight_on(intel_dp);
1389 1390
}

1391
static void intel_pre_enable_dp(struct intel_encoder *encoder)
1392
{
1393
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1394

1395 1396
	if (is_cpu_edp(intel_dp))
		ironlake_edp_pll_on(intel_dp);
1397 1398 1399
}

/*
1400 1401
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
1402 1403
 */
static bool
1404 1405
intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
			       uint8_t *recv, int recv_bytes)
1406
{
1407 1408
	int ret, i;

1409 1410 1411 1412
	/*
	 * Sinks are *supposed* to come up within 1ms from an off state,
	 * but we're also supposed to retry 3 times per the spec.
	 */
1413
	for (i = 0; i < 3; i++) {
1414 1415 1416
		ret = intel_dp_aux_native_read(intel_dp, address, recv,
					       recv_bytes);
		if (ret == recv_bytes)
1417 1418 1419
			return true;
		msleep(1);
	}
1420

1421
	return false;
1422 1423 1424 1425 1426 1427 1428
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
1429
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
1430
{
1431 1432
	return intel_dp_aux_native_read_retry(intel_dp,
					      DP_LANE0_1_STATUS,
1433
					      link_status,
1434
					      DP_LINK_STATUS_SIZE);
1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
}

#if 0
static char	*voltage_names[] = {
	"0.4V", "0.6V", "0.8V", "1.2V"
};
static char	*pre_emph_names[] = {
	"0dB", "3.5dB", "6dB", "9.5dB"
};
static char	*link_train_names[] = {
	"pattern 1", "pattern 2", "idle", "off"
};
#endif

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */

static uint8_t
K
Keith Packard 已提交
1455
intel_dp_voltage_max(struct intel_dp *intel_dp)
1456
{
K
Keith Packard 已提交
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
	struct drm_device *dev = intel_dp->base.base.dev;

	if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
		return DP_TRAIN_VOLTAGE_SWING_800;
	else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
	struct drm_device *dev = intel_dp->base.base.dev;

1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
	if (IS_HASWELL(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
1506 1507 1508 1509
	}
}

static void
1510
intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
1511 1512 1513 1514
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
1515 1516
	uint8_t voltage_max;
	uint8_t preemph_max;
1517

1518
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
1519 1520
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
1521 1522 1523 1524 1525 1526 1527

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
1528
	voltage_max = intel_dp_voltage_max(intel_dp);
1529 1530
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
1531

K
Keith Packard 已提交
1532 1533 1534
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1535 1536

	for (lane = 0; lane < 4; lane++)
1537
		intel_dp->train_set[lane] = v | p;
1538 1539 1540
}

static uint32_t
1541
intel_dp_signal_levels(uint8_t train_set)
1542
{
1543
	uint32_t	signal_levels = 0;
1544

1545
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
1560
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

1578 1579 1580 1581
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
1582 1583 1584
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
1585
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1586 1587 1588 1589
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
1590
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1591 1592
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
1593
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1594 1595
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
1596
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1597 1598
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
1599
	default:
1600 1601 1602
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1603 1604 1605
	}
}

K
Keith Packard 已提交
1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
intel_dp_signal_levels_hsw(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
	}
}

1671
static bool
C
Chris Wilson 已提交
1672
intel_dp_set_link_train(struct intel_dp *intel_dp,
1673
			uint32_t dp_reg_value,
1674
			uint8_t dp_train_pat)
1675
{
1676
	struct drm_device *dev = intel_dp->base.base.dev;
1677 1678
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
1679
	uint32_t temp;
1680

1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716
	if (IS_HASWELL(dev)) {
		temp = I915_READ(DP_TP_CTL(intel_dp->port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
			I915_WRITE(DP_TP_CTL(intel_dp->port), temp);

			if (wait_for((I915_READ(DP_TP_STATUS(intel_dp->port)) &
				      DP_TP_STATUS_IDLE_DONE), 1))
				DRM_ERROR("Timed out waiting for DP idle patterns\n");

			temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(intel_dp->port), temp);

	} else if (HAS_PCH_CPT(dev) &&
		   (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
		dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
		dp_reg_value &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			dp_reg_value |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			dp_reg_value |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			dp_reg_value |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
			dp_reg_value |= DP_LINK_TRAIN_PAT_2;
			break;
		}
	}

C
Chris Wilson 已提交
1755 1756
	I915_WRITE(intel_dp->output_reg, dp_reg_value);
	POSTING_READ(intel_dp->output_reg);
1757

C
Chris Wilson 已提交
1758
	intel_dp_aux_native_write_1(intel_dp,
1759 1760 1761
				    DP_TRAINING_PATTERN_SET,
				    dp_train_pat);

1762 1763 1764 1765 1766 1767 1768 1769 1770
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
	    DP_TRAINING_PATTERN_DISABLE) {
		ret = intel_dp_aux_native_write(intel_dp,
						DP_TRAINING_LANE0_SET,
						intel_dp->train_set,
						intel_dp->lane_count);
		if (ret != intel_dp->lane_count)
			return false;
	}
1771 1772 1773 1774

	return true;
}

1775
/* Enable corresponding port and start training pattern 1 */
1776
void
1777
intel_dp_start_link_train(struct intel_dp *intel_dp)
1778
{
1779 1780
	struct drm_encoder *encoder = &intel_dp->base.base;
	struct drm_device *dev = encoder->dev;
1781 1782 1783
	int i;
	uint8_t voltage;
	bool clock_recovery = false;
1784
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
1785
	uint32_t DP = intel_dp->DP;
1786

1787 1788 1789
	if (IS_HASWELL(dev))
		intel_ddi_prepare_link_retrain(encoder);

1790 1791 1792 1793
	/* Write the link configuration data */
	intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
				  intel_dp->link_configuration,
				  DP_LINK_CONFIGURATION_SIZE);
1794 1795

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
1796

1797
	memset(intel_dp->train_set, 0, 4);
1798
	voltage = 0xff;
1799 1800
	voltage_tries = 0;
	loop_tries = 0;
1801 1802
	clock_recovery = false;
	for (;;) {
1803
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1804
		uint8_t	    link_status[DP_LINK_STATUS_SIZE];
1805
		uint32_t    signal_levels;
1806

1807 1808 1809 1810 1811
		if (IS_HASWELL(dev)) {
			signal_levels = intel_dp_signal_levels_hsw(
							intel_dp->train_set[0]);
			DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
		} else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1812 1813 1814
			signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
		} else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1815
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1816 1817
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1818
			signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
1819 1820
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}
1821 1822
		DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n",
			      signal_levels);
1823

1824
		if (!intel_dp_set_link_train(intel_dp, DP,
1825 1826
					     DP_TRAINING_PATTERN_1 |
					     DP_LINK_SCRAMBLING_DISABLE))
1827 1828 1829
			break;
		/* Set training pattern 1 */

1830
		udelay(100);
1831 1832
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
1833
			break;
1834
		}
1835

1836
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
1837
			DRM_DEBUG_KMS("clock recovery OK\n");
1838 1839 1840 1841 1842 1843 1844
			clock_recovery = true;
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1845
				break;
1846
		if (i == intel_dp->lane_count && voltage_tries == 5) {
1847
			if (++loop_tries == 5) {
1848 1849 1850 1851 1852 1853 1854
				DRM_DEBUG_KMS("too many full retries, give up\n");
				break;
			}
			memset(intel_dp->train_set, 0, 4);
			voltage_tries = 0;
			continue;
		}
1855

1856
		/* Check to see if we've tried the same voltage 5 times */
1857 1858
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
			voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1859
			voltage_tries = 0;
1860 1861
		} else
			++voltage_tries;
1862

1863
		/* Compute new intel_dp->train_set as requested by target */
1864
		intel_get_adjust_train(intel_dp, link_status);
1865 1866
	}

1867 1868 1869
	intel_dp->DP = DP;
}

1870
void
1871 1872
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
1873
	struct drm_device *dev = intel_dp->base.base.dev;
1874
	bool channel_eq = false;
1875
	int tries, cr_tries;
1876 1877
	uint32_t DP = intel_dp->DP;

1878 1879
	/* channel equalization */
	tries = 0;
1880
	cr_tries = 0;
1881 1882
	channel_eq = false;
	for (;;) {
1883
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1884
		uint32_t    signal_levels;
1885
		uint8_t	    link_status[DP_LINK_STATUS_SIZE];
1886

1887 1888 1889 1890 1891 1892
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			intel_dp_link_down(intel_dp);
			break;
		}

1893 1894 1895 1896
		if (IS_HASWELL(dev)) {
			signal_levels = intel_dp_signal_levels_hsw(intel_dp->train_set[0]);
			DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
		} else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1897 1898 1899
			signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
		} else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1900
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1901 1902
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1903
			signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
1904 1905 1906
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}

1907
		/* channel eq pattern */
1908
		if (!intel_dp_set_link_train(intel_dp, DP,
1909 1910
					     DP_TRAINING_PATTERN_2 |
					     DP_LINK_SCRAMBLING_DISABLE))
1911 1912
			break;

1913
		udelay(400);
1914
		if (!intel_dp_get_link_status(intel_dp, link_status))
1915 1916
			break;

1917
		/* Make sure clock is still ok */
1918
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
1919 1920 1921 1922 1923
			intel_dp_start_link_train(intel_dp);
			cr_tries++;
			continue;
		}

1924
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
1925 1926 1927
			channel_eq = true;
			break;
		}
1928

1929 1930 1931 1932 1933 1934 1935 1936
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
			tries = 0;
			cr_tries++;
			continue;
		}
1937

1938
		/* Compute new intel_dp->train_set as requested by target */
1939
		intel_get_adjust_train(intel_dp, link_status);
1940
		++tries;
1941
	}
1942

1943 1944 1945
	if (channel_eq)
		DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");

1946
	intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
1947 1948 1949
}

static void
C
Chris Wilson 已提交
1950
intel_dp_link_down(struct intel_dp *intel_dp)
1951
{
1952
	struct drm_device *dev = intel_dp->base.base.dev;
1953
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1954
	uint32_t DP = intel_dp->DP;
1955

1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973
	/*
	 * DDI code has a strict mode set sequence and we should try to respect
	 * it, otherwise we might hang the machine in many different ways. So we
	 * really should be disabling the port only on a complete crtc_disable
	 * sequence. This function is just called under two conditions on DDI
	 * code:
	 * - Link train failed while doing crtc_enable, and on this case we
	 *   really should respect the mode set sequence and wait for a
	 *   crtc_disable.
	 * - Someone turned the monitor off and intel_dp_check_link_status
	 *   called us. We don't need to disable the whole port on this case, so
	 *   when someone turns the monitor on again,
	 *   intel_ddi_prepare_link_retrain will take care of redoing the link
	 *   train.
	 */
	if (IS_HASWELL(dev))
		return;

1974
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
1975 1976
		return;

1977
	DRM_DEBUG_KMS("\n");
1978

K
Keith Packard 已提交
1979
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
1980
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
1981
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
1982 1983
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
1984
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
1985
	}
1986
	POSTING_READ(intel_dp->output_reg);
1987

1988
	msleep(17);
1989

1990
	if (HAS_PCH_IBX(dev) &&
1991
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
1992 1993
		struct drm_crtc *crtc = intel_dp->base.base.crtc;

1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
		if (crtc == NULL) {
			/* We can arrive here never having been attached
			 * to a CRTC, for instance, due to inheriting
			 * random state from the BIOS.
			 *
			 * If the pipe is not running, play safe and
			 * wait for the clocks to stabilise before
			 * continuing.
			 */
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
			intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
2021 2022
	}

2023
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
2024 2025
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
2026
	msleep(intel_dp->panel_power_down_delay);
2027 2028
}

2029 2030
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
2031 2032
{
	if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
2033 2034
					   sizeof(intel_dp->dpcd)) == 0)
		return false; /* aux transfer failed */
2035

2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

	if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
					   intel_dp->downstream_ports,
					   DP_MAX_DOWNSTREAM_PORTS) == 0)
		return false; /* downstream port status fetch failed */

	return true;
2052 2053
}

2054 2055 2056 2057 2058 2059 2060 2061
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

D
Daniel Vetter 已提交
2062 2063
	ironlake_edp_panel_vdd_on(intel_dp);

2064 2065 2066 2067 2068 2069 2070
	if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

	if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
2071 2072

	ironlake_edp_panel_vdd_off(intel_dp, false);
2073 2074
}

2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

	ret = intel_dp_aux_native_read_retry(intel_dp,
					     DP_DEVICE_SERVICE_IRQ_VECTOR,
					     sink_irq_vector, 1);
	if (!ret)
		return false;

	return true;
}

static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
	intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_ACK);
}

2096 2097 2098 2099 2100 2101 2102 2103 2104 2105
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

static void
C
Chris Wilson 已提交
2106
intel_dp_check_link_status(struct intel_dp *intel_dp)
2107
{
2108
	u8 sink_irq_vector;
2109
	u8 link_status[DP_LINK_STATUS_SIZE];
2110

2111
	if (!intel_dp->base.connectors_active)
2112
		return;
2113

2114
	if (WARN_ON(!intel_dp->base.base.crtc))
2115 2116
		return;

2117
	/* Try to read receiver status if the link appears to be up */
2118
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
C
Chris Wilson 已提交
2119
		intel_dp_link_down(intel_dp);
2120 2121 2122
		return;
	}

2123
	/* Now read the DPCD to see if it's actually running */
2124
	if (!intel_dp_get_dpcd(intel_dp)) {
2125 2126 2127 2128
		intel_dp_link_down(intel_dp);
		return;
	}

2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
		intel_dp_aux_native_write_1(intel_dp,
					    DP_DEVICE_SERVICE_IRQ_VECTOR,
					    sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

2143
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2144 2145
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      drm_get_encoder_name(&intel_dp->base.base));
2146 2147 2148
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
	}
2149 2150
}

2151
/* XXX this is probably wrong for multiple downstream ports */
2152
static enum drm_connector_status
2153
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
2154
{
2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
	uint8_t *dpcd = intel_dp->dpcd;
	bool hpd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
		return connector_status_connected;

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
	hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
	if (hpd) {
2169
		uint8_t reg;
2170
		if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
2171
						    &reg, 1))
2172
			return connector_status_unknown;
2173 2174
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
2175 2176 2177 2178
	}

	/* If no HPD, poke DDC gently */
	if (drm_probe_ddc(&intel_dp->adapter))
2179
		return connector_status_connected;
2180 2181 2182 2183 2184 2185 2186 2187

	/* Well we tried, say unknown for unreliable port types */
	type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
	if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
		return connector_status_unknown;

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
2188
	return connector_status_disconnected;
2189 2190
}

2191
static enum drm_connector_status
Z
Zhenyu Wang 已提交
2192
ironlake_dp_detect(struct intel_dp *intel_dp)
2193 2194 2195
{
	enum drm_connector_status status;

2196 2197 2198 2199 2200 2201 2202
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		status = intel_panel_detect(intel_dp->base.base.dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
2203

2204
	return intel_dp_detect_dpcd(intel_dp);
2205 2206
}

2207
static enum drm_connector_status
Z
Zhenyu Wang 已提交
2208
g4x_dp_detect(struct intel_dp *intel_dp)
2209
{
2210
	struct drm_device *dev = intel_dp->base.base.dev;
2211
	struct drm_i915_private *dev_priv = dev->dev_private;
2212
	uint32_t bit;
2213

C
Chris Wilson 已提交
2214
	switch (intel_dp->output_reg) {
2215
	case DP_B:
2216
		bit = DPB_HOTPLUG_LIVE_STATUS;
2217 2218
		break;
	case DP_C:
2219
		bit = DPC_HOTPLUG_LIVE_STATUS;
2220 2221
		break;
	case DP_D:
2222
		bit = DPD_HOTPLUG_LIVE_STATUS;
2223 2224 2225 2226 2227
		break;
	default:
		return connector_status_unknown;
	}

2228
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
2229 2230
		return connector_status_disconnected;

2231
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
2232 2233
}

2234 2235 2236
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
2237
	struct intel_connector *intel_connector = to_intel_connector(connector);
2238

2239 2240 2241 2242 2243 2244 2245
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		struct edid *edid;
		int size;

		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
2246 2247
			return NULL;

2248
		size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
2249 2250 2251 2252
		edid = kmalloc(size, GFP_KERNEL);
		if (!edid)
			return NULL;

2253
		memcpy(edid, intel_connector->edid, size);
2254 2255
		return edid;
	}
2256

2257
	return drm_get_edid(connector, adapter);
2258 2259 2260 2261 2262
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
2263
	struct intel_connector *intel_connector = to_intel_connector(connector);
2264

2265 2266 2267 2268 2269 2270 2271 2272
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
2273 2274
	}

2275
	return intel_ddc_get_modes(connector, adapter);
2276 2277 2278
}


Z
Zhenyu Wang 已提交
2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
/**
 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
 *
 * \return true if DP port is connected.
 * \return false if DP port is disconnected.
 */
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct drm_device *dev = intel_dp->base.base.dev;
	enum drm_connector_status status;
	struct edid *edid = NULL;

	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
2299

2300 2301 2302 2303
	DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
		      intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
		      intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
		      intel_dp->dpcd[6], intel_dp->dpcd[7]);
2304

Z
Zhenyu Wang 已提交
2305 2306 2307
	if (status != connector_status_connected)
		return status;

2308 2309
	intel_dp_probe_oui(intel_dp);

2310 2311
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
2312
	} else {
2313
		edid = intel_dp_get_edid(connector, &intel_dp->adapter);
2314 2315 2316 2317
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
2318 2319 2320
	}

	return connector_status_connected;
2321 2322 2323 2324
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
2325
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2326
	struct intel_connector *intel_connector = to_intel_connector(connector);
2327
	struct drm_device *dev = intel_dp->base.base.dev;
2328
	int ret;
2329 2330 2331 2332

	/* We should parse the EDID data and find out if it has an audio sink
	 */

2333
	ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
2334
	if (ret)
2335 2336
		return ret;

2337
	/* if eDP has no EDID, fall back to fixed mode */
2338
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
2339
		struct drm_display_mode *mode;
2340 2341
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
2342
		if (mode) {
2343 2344 2345 2346 2347
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
2348 2349
}

2350 2351 2352 2353 2354 2355 2356
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct edid *edid;
	bool has_audio = false;

2357
	edid = intel_dp_get_edid(connector, &intel_dp->adapter);
2358 2359 2360 2361 2362 2363 2364 2365
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

	return has_audio;
}

2366 2367 2368 2369 2370
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
2371
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
2372 2373 2374 2375 2376 2377 2378
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	int ret;

	ret = drm_connector_property_set_value(connector, property, val);
	if (ret)
		return ret;

2379
	if (property == dev_priv->force_audio_property) {
2380 2381 2382 2383
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
2384 2385
			return 0;

2386
		intel_dp->force_audio = i;
2387

2388
		if (i == HDMI_AUDIO_AUTO)
2389 2390
			has_audio = intel_dp_detect_audio(connector);
		else
2391
			has_audio = (i == HDMI_AUDIO_ON);
2392 2393

		if (has_audio == intel_dp->has_audio)
2394 2395
			return 0;

2396
		intel_dp->has_audio = has_audio;
2397 2398 2399
		goto done;
	}

2400 2401 2402 2403 2404 2405 2406 2407
	if (property == dev_priv->broadcast_rgb_property) {
		if (val == !!intel_dp->color_range)
			return 0;

		intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
		goto done;
	}

2408 2409 2410 2411 2412
	return -EINVAL;

done:
	if (intel_dp->base.base.crtc) {
		struct drm_crtc *crtc = intel_dp->base.base.crtc;
2413 2414
		intel_set_mode(crtc, &crtc->mode,
			       crtc->x, crtc->y, crtc->fb);
2415 2416 2417 2418 2419
	}

	return 0;
}

2420
static void
2421
intel_dp_destroy(struct drm_connector *connector)
2422
{
2423
	struct drm_device *dev = connector->dev;
2424
	struct intel_dp *intel_dp = intel_attached_dp(connector);
2425
	struct intel_connector *intel_connector = to_intel_connector(connector);
2426

2427 2428 2429
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

2430
	if (is_edp(intel_dp)) {
2431
		intel_panel_destroy_backlight(dev);
2432 2433
		intel_panel_fini(&intel_connector->panel);
	}
2434

2435 2436
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
2437
	kfree(connector);
2438 2439
}

2440 2441 2442 2443 2444 2445
static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
2446 2447 2448 2449
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
		ironlake_panel_vdd_off_sync(intel_dp);
	}
2450 2451 2452
	kfree(intel_dp);
}

2453 2454 2455
static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
	.mode_fixup = intel_dp_mode_fixup,
	.mode_set = intel_dp_mode_set,
2456
	.disable = intel_encoder_noop,
2457 2458
};

2459 2460 2461 2462 2463 2464
static const struct drm_encoder_helper_funcs intel_dp_helper_funcs_hsw = {
	.mode_fixup = intel_dp_mode_fixup,
	.mode_set = intel_ddi_mode_set,
	.disable = intel_encoder_noop,
};

2465
static const struct drm_connector_funcs intel_dp_connector_funcs = {
2466
	.dpms = intel_connector_dpms,
2467 2468
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
2469
	.set_property = intel_dp_set_property,
2470 2471 2472 2473 2474 2475
	.destroy = intel_dp_destroy,
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
2476
	.best_encoder = intel_best_encoder,
2477 2478 2479
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
2480
	.destroy = intel_dp_encoder_destroy,
2481 2482
};

2483
static void
2484
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
2485
{
C
Chris Wilson 已提交
2486
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
2487

2488
	intel_dp_check_link_status(intel_dp);
2489
}
2490

2491 2492
/* Return which DP Port should be selected for Transcoder DP control */
int
2493
intel_trans_dp_port_sel(struct drm_crtc *crtc)
2494 2495
{
	struct drm_device *dev = crtc->dev;
2496
	struct intel_encoder *encoder;
2497

2498 2499
	for_each_encoder_on_crtc(dev, crtc, encoder) {
		struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2500

2501 2502
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_dp->base.type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
2503
			return intel_dp->output_reg;
2504
	}
C
Chris Wilson 已提交
2505

2506 2507 2508
	return -1;
}

2509
/* check the VBT to see whether the eDP is on DP-D port */
2510
bool intel_dpd_is_edp(struct drm_device *dev)
2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct child_device_config *p_child;
	int i;

	if (!dev_priv->child_dev_num)
		return false;

	for (i = 0; i < dev_priv->child_dev_num; i++) {
		p_child = dev_priv->child_dev + i;

		if (p_child->dvo_port == PORT_IDPD &&
		    p_child->device_type == DEVICE_TYPE_eDP)
			return true;
	}
	return false;
}

2529 2530 2531
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
2532
	intel_attach_force_audio_property(connector);
2533
	intel_attach_broadcast_rgb_property(connector);
2534 2535
}

2536
void
2537
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
2538 2539 2540
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
C
Chris Wilson 已提交
2541
	struct intel_dp *intel_dp;
2542
	struct intel_encoder *intel_encoder;
2543
	struct intel_connector *intel_connector;
2544
	struct drm_display_mode *fixed_mode = NULL;
2545
	const char *name = NULL;
2546
	int type;
2547

C
Chris Wilson 已提交
2548 2549
	intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
	if (!intel_dp)
2550 2551
		return;

2552
	intel_dp->output_reg = output_reg;
2553
	intel_dp->port = port;
2554 2555
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
2556

2557 2558
	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
C
Chris Wilson 已提交
2559
		kfree(intel_dp);
2560 2561
		return;
	}
C
Chris Wilson 已提交
2562
	intel_encoder = &intel_dp->base;
2563
	intel_dp->attached_connector = intel_connector;
2564

C
Chris Wilson 已提交
2565
	if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
2566
		if (intel_dpd_is_edp(dev))
C
Chris Wilson 已提交
2567
			intel_dp->is_pch_edp = true;
2568

2569 2570 2571 2572 2573 2574 2575 2576
	/*
	 * FIXME : We need to initialize built-in panels before external panels.
	 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
	 */
	if (IS_VALLEYVIEW(dev) && output_reg == DP_C) {
		type = DRM_MODE_CONNECTOR_eDP;
		intel_encoder->type = INTEL_OUTPUT_EDP;
	} else if (output_reg == DP_A || is_pch_edp(intel_dp)) {
2577 2578 2579 2580 2581 2582 2583
		type = DRM_MODE_CONNECTOR_eDP;
		intel_encoder->type = INTEL_OUTPUT_EDP;
	} else {
		type = DRM_MODE_CONNECTOR_DisplayPort;
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
	}

2584
	connector = &intel_connector->base;
2585
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
2586 2587
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

2588 2589
	connector->polled = DRM_CONNECTOR_POLL_HPD;

2590
	intel_encoder->cloneable = false;
2591

2592 2593
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
			  ironlake_panel_vdd_work);
Z
Zhenyu Wang 已提交
2594

J
Jesse Barnes 已提交
2595
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2596

2597 2598 2599
	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

2600
	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
2601
			 DRM_MODE_ENCODER_TMDS);
2602 2603 2604 2605 2606 2607 2608

	if (IS_HASWELL(dev))
		drm_encoder_helper_add(&intel_encoder->base,
				       &intel_dp_helper_funcs_hsw);
	else
		drm_encoder_helper_add(&intel_encoder->base,
				       &intel_dp_helper_funcs);
2609

2610
	intel_connector_attach_encoder(intel_connector, intel_encoder);
2611 2612
	drm_sysfs_connector_add(connector);

2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625
	if (IS_HASWELL(dev)) {
		intel_encoder->enable = intel_enable_ddi;
		intel_encoder->pre_enable = intel_ddi_pre_enable;
		intel_encoder->disable = intel_disable_ddi;
		intel_encoder->post_disable = intel_ddi_post_disable;
		intel_encoder->get_hw_state = intel_ddi_get_hw_state;
	} else {
		intel_encoder->enable = intel_enable_dp;
		intel_encoder->pre_enable = intel_pre_enable_dp;
		intel_encoder->disable = intel_disable_dp;
		intel_encoder->post_disable = intel_post_disable_dp;
		intel_encoder->get_hw_state = intel_dp_get_hw_state;
	}
2626
	intel_connector->get_hw_state = intel_connector_get_hw_state;
2627

2628
	/* Set up the DDC bus. */
2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
	switch (port) {
	case PORT_A:
		name = "DPDDC-A";
		break;
	case PORT_B:
		dev_priv->hotplug_supported_mask |= DPB_HOTPLUG_INT_STATUS;
		name = "DPDDC-B";
		break;
	case PORT_C:
		dev_priv->hotplug_supported_mask |= DPC_HOTPLUG_INT_STATUS;
		name = "DPDDC-C";
		break;
	case PORT_D:
		dev_priv->hotplug_supported_mask |= DPD_HOTPLUG_INT_STATUS;
		name = "DPDDC-D";
		break;
	default:
		WARN(1, "Invalid port %c\n", port_name(port));
		break;
2648 2649
	}

J
Jesse Barnes 已提交
2650 2651
	/* Cache some DPCD data in the eDP case */
	if (is_edp(intel_dp)) {
2652 2653
		struct edp_power_seq	cur, vbt;
		u32 pp_on, pp_off, pp_div;
2654 2655

		pp_on = I915_READ(PCH_PP_ON_DELAYS);
2656
		pp_off = I915_READ(PCH_PP_OFF_DELAYS);
2657
		pp_div = I915_READ(PCH_PP_DIVISOR);
J
Jesse Barnes 已提交
2658

2659 2660 2661 2662 2663 2664 2665
		if (!pp_on || !pp_off || !pp_div) {
			DRM_INFO("bad panel power sequencing delays, disabling panel\n");
			intel_dp_encoder_destroy(&intel_dp->base.base);
			intel_dp_destroy(&intel_connector->base);
			return;
		}

2666 2667 2668 2669 2670 2671
		/* Pull timing values out of registers */
		cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
			PANEL_POWER_UP_DELAY_SHIFT;

		cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
			PANEL_LIGHT_ON_DELAY_SHIFT;
2672

2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
		cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
			PANEL_LIGHT_OFF_DELAY_SHIFT;

		cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
			PANEL_POWER_DOWN_DELAY_SHIFT;

		cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
			       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

		DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
			      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

		vbt = dev_priv->edp.pps;

		DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
			      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

#define get_delay(field)	((max(cur.field, vbt.field) + 9) / 10)

		intel_dp->panel_power_up_delay = get_delay(t1_t3);
		intel_dp->backlight_on_delay = get_delay(t8);
		intel_dp->backlight_off_delay = get_delay(t9);
		intel_dp->panel_power_down_delay = get_delay(t10);
		intel_dp->panel_power_cycle_delay = get_delay(t11_t12);

		DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
			      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
			      intel_dp->panel_power_cycle_delay);

		DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
			      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2704 2705 2706 2707 2708 2709
	}

	intel_dp_i2c_init(intel_dp, intel_connector, name);

	if (is_edp(intel_dp)) {
		bool ret;
2710
		struct drm_display_mode *scan;
2711
		struct edid *edid;
2712 2713

		ironlake_edp_panel_vdd_on(intel_dp);
2714
		ret = intel_dp_get_dpcd(intel_dp);
2715
		ironlake_edp_panel_vdd_off(intel_dp, false);
2716

2717
		if (ret) {
2718 2719 2720
			if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
				dev_priv->no_aux_handshake =
					intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
J
Jesse Barnes 已提交
2721 2722
					DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
		} else {
2723
			/* if this fails, presume the device is a ghost */
2724
			DRM_INFO("failed to retrieve link info, disabling eDP\n");
2725
			intel_dp_encoder_destroy(&intel_dp->base.base);
2726
			intel_dp_destroy(&intel_connector->base);
2727
			return;
J
Jesse Barnes 已提交
2728 2729
		}

2730 2731 2732
		ironlake_edp_panel_vdd_on(intel_dp);
		edid = drm_get_edid(connector, &intel_dp->adapter);
		if (edid) {
2733 2734 2735 2736 2737 2738 2739 2740 2741
			if (drm_add_edid_modes(connector, edid)) {
				drm_mode_connector_update_edid_property(connector, edid);
				drm_edid_to_eld(connector, edid);
			} else {
				kfree(edid);
				edid = ERR_PTR(-EINVAL);
			}
		} else {
			edid = ERR_PTR(-ENOENT);
2742
		}
2743
		intel_connector->edid = edid;
2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759

		/* prefer fixed mode from EDID if available */
		list_for_each_entry(scan, &connector->probed_modes, head) {
			if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
				fixed_mode = drm_mode_duplicate(dev, scan);
				break;
			}
		}

		/* fallback to VBT if available for eDP */
		if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
			fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
			if (fixed_mode)
				fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
		}

2760 2761
		ironlake_edp_panel_vdd_off(intel_dp, false);
	}
2762

2763
	intel_encoder->hot_plug = intel_dp_hot_plug;
2764

2765
	if (is_edp(intel_dp)) {
2766
		intel_panel_init(&intel_connector->panel, fixed_mode);
2767
		intel_panel_setup_backlight(connector);
2768
	}
2769

2770 2771
	intel_dp_add_properties(intel_dp, connector);

2772 2773 2774 2775 2776 2777 2778 2779 2780
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}