intel_dp.c 170.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38 39
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
40
#include "intel_drv.h"
41
#include <drm/i915_drm.h>
42 43 44 45
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

46 47 48 49 50 51
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

52
struct dp_link_dpll {
53
	int clock;
54 55 56 57
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
58
	{ 162000,
59
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
60
	{ 270000,
61 62 63 64
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
65
	{ 162000,
66
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
67
	{ 270000,
68 69 70
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

71
static const struct dp_link_dpll vlv_dpll[] = {
72
	{ 162000,
C
Chon Ming Lee 已提交
73
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
74
	{ 270000,
75 76 77
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

78 79 80 81 82 83 84 85 86 87
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
88
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
89
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
90
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
91
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
92
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
93 94
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
95

96 97
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
98
static const int skl_rates[] = { 162000, 216000, 270000,
99 100
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
101

102 103 104 105 106 107 108 109 110
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
111 112 113
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
114 115
}

116
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
117
{
118 119 120
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
121 122
}

123 124
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
125
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
126 127
}

C
Chris Wilson 已提交
128
static void intel_dp_link_down(struct intel_dp *intel_dp);
129
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
130
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
131
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
132 133
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
134
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
135

136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
static int intel_dp_num_rates(u8 link_bw_code)
{
	switch (link_bw_code) {
	default:
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     link_bw_code);
	case DP_LINK_BW_1_62:
		return 1;
	case DP_LINK_BW_2_7:
		return 2;
	case DP_LINK_BW_5_4:
		return 3;
	}
}

/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
	int i, num_rates;

	num_rates = intel_dp_num_rates(intel_dp->dpcd[DP_MAX_LINK_RATE]);

	for (i = 0; i < num_rates; i++)
		intel_dp->sink_rates[i] = default_rates[i];

	intel_dp->num_sink_rates = num_rates;
}

164 165
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
166
{
167
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
168 169 170 171

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
172
	case DP_LINK_BW_5_4:
173
		break;
174
	default:
175 176
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
177 178 179 180 181 182
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

183 184 185 186 187
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

188
	source_max = intel_dig_port->max_lanes;
189
	sink_max = intel_dp->max_sink_lane_count;
190 191 192 193

	return min(source_max, sink_max);
}

194
int
195
intel_dp_link_required(int pixel_clock, int bpp)
196
{
197 198
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
199 200
}

201
int
202 203
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
204 205 206 207 208 209 210
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
211 212
}

213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

236 237
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
238 239 240
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
241
	const int *source_rates;
242 243
	int size;

244 245 246
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

247
	if (IS_GEN9_LP(dev_priv)) {
248
		source_rates = bxt_rates;
249
		size = ARRAY_SIZE(bxt_rates);
250
	} else if (IS_GEN9_BC(dev_priv)) {
251
		source_rates = skl_rates;
252 253
		size = ARRAY_SIZE(skl_rates);
	} else {
254
		source_rates = default_rates;
255 256 257 258 259 260 261
		size = ARRAY_SIZE(default_rates);
	}

	/* This depends on the fact that 5.4 is last value in the array */
	if (!intel_dp_source_supports_hbr2(intel_dp))
		size--;

262 263
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

289 290 291 292 293 294 295 296 297 298 299 300
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

301 302 303
static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
{
304 305
	int max_rate = drm_dp_bw_code_to_link_rate(intel_dp->max_sink_link_bw);
	int i, common_len;
306

307 308 309 310 311 312 313 314 315 316 317
	common_len = intersect_rates(intel_dp->source_rates,
				     intel_dp->num_source_rates,
				     intel_dp->sink_rates,
				     intel_dp->num_sink_rates,
				     common_rates);

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < common_len; i++) {
		if (common_rates[common_len - i - 1] <= max_rate)
			return common_len - i;
	}
318

319
	return 0;
320 321
}

322 323 324 325 326 327 328
static int intel_dp_link_rate_index(struct intel_dp *intel_dp,
				    int *common_rates, int link_rate)
{
	int common_len;

	common_len = intel_dp_common_rates(intel_dp, common_rates);

329
	return intel_dp_rate_index(common_rates, common_len, link_rate);
330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
}

int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
	int common_rates[DP_MAX_SUPPORTED_RATES];
	int link_rate_index;

	link_rate_index = intel_dp_link_rate_index(intel_dp,
						   common_rates,
						   link_rate);
	if (link_rate_index > 0) {
		intel_dp->max_sink_link_bw = drm_dp_link_rate_to_bw_code(common_rates[link_rate_index - 1]);
		intel_dp->max_sink_lane_count = lane_count;
	} else if (lane_count > 1) {
		intel_dp->max_sink_link_bw = intel_dp_max_link_bw(intel_dp);
		intel_dp->max_sink_lane_count = lane_count >> 1;
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

355
static enum drm_mode_status
356 357 358
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
359
	struct intel_dp *intel_dp = intel_attached_dp(connector);
360 361
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
362 363
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
364 365 366
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
367

368 369
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
370 371
			return MODE_PANEL;

372
		if (mode->vdisplay > fixed_mode->vdisplay)
373
			return MODE_PANEL;
374 375

		target_clock = fixed_mode->clock;
376 377
	}

378
	max_link_clock = intel_dp_max_link_rate(intel_dp);
379
	max_lanes = intel_dp_max_lane_count(intel_dp);
380 381 382 383

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

384
	if (mode_rate > max_rate || target_clock > max_dotclk)
385
		return MODE_CLOCK_HIGH;
386 387 388 389

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

390 391 392
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

393 394 395
	return MODE_OK;
}

396
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
397 398 399 400 401 402 403 404 405 406 407
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

408
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
409 410 411 412 413 414 415 416
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

417 418
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
419
				    struct intel_dp *intel_dp);
420 421
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
422 423
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd);
424 425
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
426

427 428 429 430 431
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
432
	struct drm_i915_private *dev_priv = to_i915(dev);
433 434 435 436 437

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
438
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
439 440 441 442 443 444 445 446 447

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
448
	struct drm_i915_private *dev_priv = to_i915(dev);
449 450 451

	mutex_unlock(&dev_priv->pps_mutex);

452
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
453 454
}

455 456 457 458
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
459
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
460
	enum pipe pipe = intel_dp->pps_pipe;
461 462 463
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

482
	if (IS_CHERRYVIEW(dev_priv))
483 484 485 486
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

487 488 489 490 491 492
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
493
	if (!pll_enabled) {
494
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
495 496
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

497
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
498 499 500 501 502
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
503
	}
504

505 506 507 508 509 510 511 512 513 514 515 516 517 518
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
519

520
	if (!pll_enabled) {
521
		vlv_force_pll_off(dev_priv, pipe);
522 523 524 525

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
526 527
}

528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

566 567 568 569 570
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
571
	struct drm_i915_private *dev_priv = to_i915(dev);
572
	enum pipe pipe;
573

V
Ville Syrjälä 已提交
574
	lockdep_assert_held(&dev_priv->pps_mutex);
575

576 577 578
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

579 580 581
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

582 583 584
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

585
	pipe = vlv_find_free_pps(dev_priv);
586 587 588 589 590

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
591
	if (WARN_ON(pipe == INVALID_PIPE))
592
		pipe = PIPE_A;
593

594 595
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
596 597 598 599 600 601

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
602
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
603
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
604

605 606 607 608 609
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
610 611 612 613

	return intel_dp->pps_pipe;
}

614 615 616 617 618
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
619
	struct drm_i915_private *dev_priv = to_i915(dev);
620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
640
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
641 642 643 644

	return 0;
}

645 646 647 648 649 650
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
651
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
652 653 654 655 656
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
657
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
658 659 660 661 662 663 664
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
665

666
static enum pipe
667 668 669
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
670 671
{
	enum pipe pipe;
672 673

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
674
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
675
			PANEL_PORT_SELECT_MASK;
676 677 678 679

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

680 681 682
		if (!pipe_check(dev_priv, pipe))
			continue;

683
		return pipe;
684 685
	}

686 687 688 689 690 691 692 693
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
694
	struct drm_i915_private *dev_priv = to_i915(dev);
695 696 697 698 699
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
700 701 702 703 704 705 706 707 708 709 710
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
711 712 713 714 715 716

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
717 718
	}

719 720 721
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

722
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
723
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
724 725
}

726
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
727
{
728
	struct drm_device *dev = &dev_priv->drm;
729 730
	struct intel_encoder *encoder;

731
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
732
		    !IS_GEN9_LP(dev_priv)))
733 734 735 736 737 738 739 740 741 742 743 744
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

745
	for_each_intel_encoder(dev, encoder) {
746 747
		struct intel_dp *intel_dp;

748 749
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
750 751 752
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
753 754 755 756 757 758

		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

759
		if (IS_GEN9_LP(dev_priv))
760 761 762
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
763
	}
764 765
}

766 767 768 769 770 771 772 773 774 775 776 777
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
778 779
	int pps_idx = 0;

780 781
	memset(regs, 0, sizeof(*regs));

782
	if (IS_GEN9_LP(dev_priv))
783 784 785
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
786

787 788 789 790
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
791
	if (!IS_GEN9_LP(dev_priv))
792
		regs->pp_div = PP_DIVISOR(pps_idx);
793 794
}

795 796
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
797
{
798
	struct pps_registers regs;
799

800 801 802 803
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
804 805
}

806 807
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
808
{
809
	struct pps_registers regs;
810

811 812 813 814
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
815 816
}

817 818 819 820 821 822 823 824
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
825
	struct drm_i915_private *dev_priv = to_i915(dev);
826 827 828 829

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

830
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
831

832
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
833
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
834
		i915_reg_t pp_ctrl_reg, pp_div_reg;
835
		u32 pp_div;
V
Ville Syrjälä 已提交
836

837 838
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
839 840 841 842 843 844 845 846 847
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

848
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
849

850 851 852
	return 0;
}

853
static bool edp_have_panel_power(struct intel_dp *intel_dp)
854
{
855
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
856
	struct drm_i915_private *dev_priv = to_i915(dev);
857

V
Ville Syrjälä 已提交
858 859
	lockdep_assert_held(&dev_priv->pps_mutex);

860
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
861 862 863
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

864
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
865 866
}

867
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
868
{
869
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
870
	struct drm_i915_private *dev_priv = to_i915(dev);
871

V
Ville Syrjälä 已提交
872 873
	lockdep_assert_held(&dev_priv->pps_mutex);

874
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
875 876 877
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

878
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
879 880
}

881 882 883
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
884
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
885
	struct drm_i915_private *dev_priv = to_i915(dev);
886

887 888
	if (!is_edp(intel_dp))
		return;
889

890
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
891 892
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
893 894
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
895 896 897
	}
}

898 899 900 901 902
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
903
	struct drm_i915_private *dev_priv = to_i915(dev);
904
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
905 906 907
	uint32_t status;
	bool done;

908
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
909
	if (has_aux_irq)
910
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
911
					  msecs_to_jiffies_timeout(10));
912
	else
913
		done = wait_for(C, 10) == 0;
914 915 916 917 918 919 920 921
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

922
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
923
{
924
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
925
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
926

927 928 929
	if (index)
		return 0;

930 931
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
932
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
933
	 */
934
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
935 936 937 938 939
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
940
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
941 942 943 944

	if (index)
		return 0;

945 946 947 948 949
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
950
	if (intel_dig_port->port == PORT_A)
951
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
952 953
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
954 955 956 957 958
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
959
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
960

961
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
962
		/* Workaround for non-ULT HSW */
963 964 965 966 967
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
968
	}
969 970

	return ilk_get_aux_clock_divider(intel_dp, index);
971 972
}

973 974 975 976 977 978 979 980 981 982
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

983 984 985 986
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
987 988
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
989 990
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
991 992
	uint32_t precharge, timeout;

993
	if (IS_GEN6(dev_priv))
994 995 996 997
		precharge = 3;
	else
		precharge = 5;

998
	if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
999 1000 1001 1002 1003
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
1004
	       DP_AUX_CH_CTL_DONE |
1005
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1006
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
1007
	       timeout |
1008
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
1009 1010
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1011
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
1012 1013
}

1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1026
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1027 1028 1029
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1030 1031
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1032
		const uint8_t *send, int send_bytes,
1033 1034 1035
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1036 1037
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1038
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
1039
	uint32_t aux_clock_divider;
1040 1041
	int i, ret, recv_bytes;
	uint32_t status;
1042
	int try, clock = 0;
1043
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1044 1045
	bool vdd;

1046
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1047

1048 1049 1050 1051 1052 1053
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1054
	vdd = edp_panel_vdd_on(intel_dp);
1055 1056 1057 1058 1059 1060 1061 1062

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1063

1064 1065
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1066
		status = I915_READ_NOTRACE(ch_ctl);
1067 1068 1069 1070 1071 1072
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1073 1074 1075 1076 1077 1078 1079 1080 1081
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1082 1083
		ret = -EBUSY;
		goto out;
1084 1085
	}

1086 1087 1088 1089 1090 1091
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1092
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1093 1094 1095 1096
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1097

1098 1099 1100 1101
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1102
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1103 1104
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1105 1106

			/* Send the command and wait for it to complete */
1107
			I915_WRITE(ch_ctl, send_ctl);
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1118
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1119
				continue;
1120 1121 1122 1123 1124 1125 1126 1127

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1128
				continue;
1129
			}
1130
			if (status & DP_AUX_CH_CTL_DONE)
1131
				goto done;
1132
		}
1133 1134 1135
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1136
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1137 1138
		ret = -EBUSY;
		goto out;
1139 1140
	}

1141
done:
1142 1143 1144
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1145
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1146
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1147 1148
		ret = -EIO;
		goto out;
1149
	}
1150 1151 1152

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1153
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1154
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1155 1156
		ret = -ETIMEDOUT;
		goto out;
1157 1158 1159 1160 1161
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1183 1184
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1185

1186
	for (i = 0; i < recv_bytes; i += 4)
1187
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1188
				    recv + i, recv_bytes - i);
1189

1190 1191 1192 1193
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1194 1195 1196
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1197
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1198

1199
	return ret;
1200 1201
}

1202 1203
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1204 1205
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1206
{
1207 1208 1209
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1210 1211
	int ret;

1212 1213 1214
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1215 1216
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1217

1218 1219 1220
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1221
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1222
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1223
		rxsize = 2; /* 0 or 1 data bytes */
1224

1225 1226
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1227

1228 1229
		WARN_ON(!msg->buffer != !msg->size);

1230 1231
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1232

1233 1234 1235
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1236

1237 1238 1239 1240 1241 1242 1243
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1244 1245
		}
		break;
1246

1247 1248
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1249
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1250
		rxsize = msg->size + 1;
1251

1252 1253
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1254

1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1266
		}
1267 1268 1269 1270 1271
		break;

	default:
		ret = -EINVAL;
		break;
1272
	}
1273

1274
	return ret;
1275 1276
}

1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1315
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1316
				  enum port port)
1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1329
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1330
				   enum port port, int index)
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1343
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1344
				  enum port port)
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1359
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1360
				   enum port port, int index)
1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1375
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1376
				  enum port port)
1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1390
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1391
				   enum port port, int index)
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1405
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1406
				    enum port port)
1407 1408 1409 1410 1411 1412 1413 1414 1415
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1416
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1417
				     enum port port, int index)
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1430 1431
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1432 1433 1434 1435 1436 1437 1438
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1439
static void
1440 1441 1442 1443 1444
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1445
static void
1446
intel_dp_aux_init(struct intel_dp *intel_dp)
1447
{
1448 1449
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1450

1451
	intel_aux_reg_init(intel_dp);
1452
	drm_dp_aux_init(&intel_dp->aux);
1453

1454
	/* Failure to allocate our preferred name is not critical */
1455
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1456
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1457 1458
}

1459
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1460
{
1461
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1462
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1463

1464 1465
	if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
	    IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1466 1467 1468 1469 1470
		return true;
	else
		return false;
}

1471 1472
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1473
		   struct intel_crtc_state *pipe_config)
1474 1475
{
	struct drm_device *dev = encoder->base.dev;
1476
	struct drm_i915_private *dev_priv = to_i915(dev);
1477 1478
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1479

1480
	if (IS_G4X(dev_priv)) {
1481 1482
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1483
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1484 1485
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1486
	} else if (IS_CHERRYVIEW(dev_priv)) {
1487 1488
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1489
	} else if (IS_VALLEYVIEW(dev_priv)) {
1490 1491
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1492
	}
1493 1494 1495

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1496
			if (pipe_config->port_clock == divisor[i].clock) {
1497 1498 1499 1500 1501
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1502 1503 1504
	}
}

1505 1506 1507 1508 1509 1510 1511 1512
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1513
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1514 1515 1516 1517 1518 1519 1520 1521 1522
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
1523
	int common_len;
1524
	int common_rates[DP_MAX_SUPPORTED_RATES];
1525 1526 1527 1528 1529
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1530 1531
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1532 1533
	DRM_DEBUG_KMS("source rates: %s\n", str);

1534 1535
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1536 1537
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1538 1539 1540
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1541 1542
}

1543
bool
1544
__intel_dp_read_desc(struct intel_dp *intel_dp, struct intel_dp_desc *desc)
1545
{
1546 1547
	u32 base = drm_dp_is_branch(intel_dp->dpcd) ? DP_BRANCH_OUI :
						      DP_SINK_OUI;
1548

1549 1550
	return drm_dp_dpcd_read(&intel_dp->aux, base, desc, sizeof(*desc)) ==
	       sizeof(*desc);
1551 1552
}

1553
bool intel_dp_read_desc(struct intel_dp *intel_dp)
1554
{
1555 1556 1557 1558
	struct intel_dp_desc *desc = &intel_dp->desc;
	bool oui_sup = intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] &
		       DP_OUI_SUPPORT;
	int dev_id_len;
1559

1560 1561
	if (!__intel_dp_read_desc(intel_dp, desc))
		return false;
1562

1563 1564 1565 1566 1567 1568 1569
	dev_id_len = strnlen(desc->device_id, sizeof(desc->device_id));
	DRM_DEBUG_KMS("DP %s: OUI %*phD%s dev-ID %*pE HW-rev %d.%d SW-rev %d.%d\n",
		      drm_dp_is_branch(intel_dp->dpcd) ? "branch" : "sink",
		      (int)sizeof(desc->oui), desc->oui, oui_sup ? "" : "(NS)",
		      dev_id_len, desc->device_id,
		      desc->hw_rev >> 4, desc->hw_rev & 0xf,
		      desc->sw_major_rev, desc->sw_minor_rev);
1570

1571
	return true;
1572 1573
}

1574 1575 1576 1577 1578 1579
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1580
	len = intel_dp_common_rates(intel_dp, rates);
1581 1582 1583
	if (WARN_ON(len <= 0))
		return 162000;

1584
	return rates[len - 1];
1585 1586
}

1587 1588
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1589 1590
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1591 1592 1593 1594 1595

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1596 1597
}

1598 1599
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1600
{
1601 1602
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1603 1604 1605 1606 1607 1608 1609 1610 1611
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1612 1613
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1614 1615 1616 1617 1618 1619 1620 1621 1622
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1623 1624 1625 1626 1627 1628 1629
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1630 1631 1632
	return bpp;
}

P
Paulo Zanoni 已提交
1633
bool
1634
intel_dp_compute_config(struct intel_encoder *encoder,
1635 1636
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1637
{
1638
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1639
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1640
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1641
	enum port port = dp_to_dig_port(intel_dp)->port;
1642
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1643
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1644
	int lane_count, clock;
1645
	int min_lane_count = 1;
1646
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1647
	/* Conveniently, the link BW constants become indices with a shift...*/
1648
	int min_clock = 0;
1649
	int max_clock;
1650
	int link_rate_index;
1651
	int bpp, mode_rate;
1652
	int link_avail, link_clock;
1653 1654
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1655
	uint8_t link_bw, rate_select;
1656

1657
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1658 1659

	/* No common link rates between source and sink */
1660
	WARN_ON(common_len <= 0);
1661

1662
	max_clock = common_len - 1;
1663

1664
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1665 1666
		pipe_config->has_pch_encoder = true;

1667
	pipe_config->has_drrs = false;
1668
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1669

1670 1671 1672
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1673

1674
		if (INTEL_GEN(dev_priv) >= 9) {
1675
			int ret;
1676
			ret = skl_update_scaler_crtc(pipe_config);
1677 1678 1679 1680
			if (ret)
				return ret;
		}

1681
		if (HAS_GMCH_DISPLAY(dev_priv))
1682 1683 1684
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1685 1686
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1687 1688
	}

1689
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1690 1691
		return false;

1692 1693 1694 1695 1696 1697 1698 1699 1700
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		link_rate_index = intel_dp_link_rate_index(intel_dp,
							   common_rates,
							   intel_dp->compliance.test_link_rate);
		if (link_rate_index >= 0)
			min_clock = max_clock = link_rate_index;
		min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
	}
1701
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1702
		      "max bw %d pixel clock %iKHz\n",
1703
		      max_lane_count, common_rates[max_clock],
1704
		      adjusted_mode->crtc_clock);
1705

1706 1707
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1708
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1709
	if (is_edp(intel_dp)) {
1710 1711 1712

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1713
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1714
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1715 1716
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1717 1718
		}

1719 1720 1721 1722 1723 1724 1725 1726 1727
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1728
	}
1729

1730
	for (; bpp >= 6*3; bpp -= 2*3) {
1731 1732
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1733

1734
		for (clock = min_clock; clock <= max_clock; clock++) {
1735 1736 1737 1738
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1739
				link_clock = common_rates[clock];
1740 1741 1742 1743 1744 1745 1746 1747 1748
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1749

1750
	return false;
1751

1752
found:
1753 1754 1755 1756 1757 1758
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1759
		pipe_config->limited_color_range =
1760 1761 1762
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1763 1764 1765
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1766 1767
	}

1768
	pipe_config->lane_count = lane_count;
1769

1770
	pipe_config->pipe_bpp = bpp;
1771
	pipe_config->port_clock = common_rates[clock];
1772

1773 1774 1775 1776 1777
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1778
		      pipe_config->port_clock, bpp);
1779 1780
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1781

1782
	intel_link_compute_m_n(bpp, lane_count,
1783 1784
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1785
			       &pipe_config->dp_m_n);
1786

1787
	if (intel_connector->panel.downclock_mode != NULL &&
1788
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1789
			pipe_config->has_drrs = true;
1790 1791 1792 1793 1794 1795
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1796 1797 1798 1799
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1800
	if (is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1801 1802 1803 1804 1805
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1806
			vco = 8640000;
1807 1808
			break;
		default:
1809
			vco = 8100000;
1810 1811 1812
			break;
		}

1813
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1814 1815
	}

1816
	if (!HAS_DDI(dev_priv))
1817
		intel_dp_set_clock(encoder, pipe_config);
1818

1819
	return true;
1820 1821
}

1822
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1823 1824
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1825
{
1826 1827 1828
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1829 1830
}

1831 1832
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1833
{
1834
	struct drm_device *dev = encoder->base.dev;
1835
	struct drm_i915_private *dev_priv = to_i915(dev);
1836
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1837
	enum port port = dp_to_dig_port(intel_dp)->port;
1838
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1839
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1840

1841 1842 1843 1844
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1845

1846
	/*
K
Keith Packard 已提交
1847
	 * There are four kinds of DP registers:
1848 1849
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1850 1851
	 * 	SNB CPU
	 *	IVB CPU
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1862

1863 1864 1865 1866
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1867

1868 1869
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1870
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1871

1872
	/* Split out the IBX/CPU vs CPT settings */
1873

1874
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1875 1876 1877 1878 1879 1880
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1881
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1882 1883
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1884
		intel_dp->DP |= crtc->pipe << 29;
1885
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1886 1887
		u32 trans_dp;

1888
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1889 1890 1891 1892 1893 1894 1895

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1896
	} else {
1897
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1898
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1899 1900 1901 1902 1903 1904 1905

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1906
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1907 1908
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1909
		if (IS_CHERRYVIEW(dev_priv))
1910
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1911 1912
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1913
	}
1914 1915
}

1916 1917
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1918

1919 1920
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1921

1922 1923
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1924

I
Imre Deak 已提交
1925 1926 1927
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1928
static void wait_panel_status(struct intel_dp *intel_dp,
1929 1930
				       u32 mask,
				       u32 value)
1931
{
1932
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1933
	struct drm_i915_private *dev_priv = to_i915(dev);
1934
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1935

V
Ville Syrjälä 已提交
1936 1937
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1938 1939
	intel_pps_verify_state(dev_priv, intel_dp);

1940 1941
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1942

1943
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1944 1945 1946
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1947

1948 1949 1950
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1951
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1952 1953
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1954 1955

	DRM_DEBUG_KMS("Wait complete\n");
1956
}
1957

1958
static void wait_panel_on(struct intel_dp *intel_dp)
1959 1960
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1961
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1962 1963
}

1964
static void wait_panel_off(struct intel_dp *intel_dp)
1965 1966
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1967
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1968 1969
}

1970
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1971
{
1972 1973 1974
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1975
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1976

1977 1978 1979 1980 1981
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1982 1983
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1984 1985 1986
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1987

1988
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1989 1990
}

1991
static void wait_backlight_on(struct intel_dp *intel_dp)
1992 1993 1994 1995 1996
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1997
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1998 1999 2000 2001
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
2002

2003 2004 2005 2006
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

2007
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
2008
{
2009
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2010
	struct drm_i915_private *dev_priv = to_i915(dev);
2011
	u32 control;
2012

V
Ville Syrjälä 已提交
2013 2014
	lockdep_assert_held(&dev_priv->pps_mutex);

2015
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2016 2017
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2018 2019 2020
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2021
	return control;
2022 2023
}

2024 2025 2026 2027 2028
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2029
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2030
{
2031
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2032
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2033
	struct drm_i915_private *dev_priv = to_i915(dev);
2034
	u32 pp;
2035
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2036
	bool need_to_disable = !intel_dp->want_panel_vdd;
2037

V
Ville Syrjälä 已提交
2038 2039
	lockdep_assert_held(&dev_priv->pps_mutex);

2040
	if (!is_edp(intel_dp))
2041
		return false;
2042

2043
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2044
	intel_dp->want_panel_vdd = true;
2045

2046
	if (edp_have_panel_vdd(intel_dp))
2047
		return need_to_disable;
2048

2049
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2050

V
Ville Syrjälä 已提交
2051 2052
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
2053

2054 2055
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2056

2057
	pp = ironlake_get_pp_control(intel_dp);
2058
	pp |= EDP_FORCE_VDD;
2059

2060 2061
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2062 2063 2064 2065 2066

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2067 2068 2069
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2070
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2071 2072
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
2073 2074
		msleep(intel_dp->panel_power_up_delay);
	}
2075 2076 2077 2078

	return need_to_disable;
}

2079 2080 2081 2082 2083 2084 2085
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2086
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2087
{
2088
	bool vdd;
2089

2090 2091 2092
	if (!is_edp(intel_dp))
		return;

2093
	pps_lock(intel_dp);
2094
	vdd = edp_panel_vdd_on(intel_dp);
2095
	pps_unlock(intel_dp);
2096

R
Rob Clark 已提交
2097
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
2098
	     port_name(dp_to_dig_port(intel_dp)->port));
2099 2100
}

2101
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2102
{
2103
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2104
	struct drm_i915_private *dev_priv = to_i915(dev);
2105 2106
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2107
	u32 pp;
2108
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2109

V
Ville Syrjälä 已提交
2110
	lockdep_assert_held(&dev_priv->pps_mutex);
2111

2112
	WARN_ON(intel_dp->want_panel_vdd);
2113

2114
	if (!edp_have_panel_vdd(intel_dp))
2115
		return;
2116

V
Ville Syrjälä 已提交
2117 2118
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2119

2120 2121
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2122

2123 2124
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2125

2126 2127
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2128

2129 2130 2131
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2132

2133
	if ((pp & PANEL_POWER_ON) == 0)
2134
		intel_dp->panel_power_off_time = ktime_get_boottime();
2135

2136
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2137
}
2138

2139
static void edp_panel_vdd_work(struct work_struct *__work)
2140 2141 2142 2143
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2144
	pps_lock(intel_dp);
2145 2146
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2147
	pps_unlock(intel_dp);
2148 2149
}

2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2163 2164 2165 2166 2167
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2168
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2169
{
2170
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2171 2172 2173

	lockdep_assert_held(&dev_priv->pps_mutex);

2174 2175
	if (!is_edp(intel_dp))
		return;
2176

R
Rob Clark 已提交
2177
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2178
	     port_name(dp_to_dig_port(intel_dp)->port));
2179

2180 2181
	intel_dp->want_panel_vdd = false;

2182
	if (sync)
2183
		edp_panel_vdd_off_sync(intel_dp);
2184 2185
	else
		edp_panel_vdd_schedule_off(intel_dp);
2186 2187
}

2188
static void edp_panel_on(struct intel_dp *intel_dp)
2189
{
2190
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2191
	struct drm_i915_private *dev_priv = to_i915(dev);
2192
	u32 pp;
2193
	i915_reg_t pp_ctrl_reg;
2194

2195 2196
	lockdep_assert_held(&dev_priv->pps_mutex);

2197
	if (!is_edp(intel_dp))
2198
		return;
2199

V
Ville Syrjälä 已提交
2200 2201
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2202

2203 2204 2205
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2206
		return;
2207

2208
	wait_panel_power_cycle(intel_dp);
2209

2210
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2211
	pp = ironlake_get_pp_control(intel_dp);
2212
	if (IS_GEN5(dev_priv)) {
2213 2214
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2215 2216
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2217
	}
2218

2219
	pp |= PANEL_POWER_ON;
2220
	if (!IS_GEN5(dev_priv))
2221 2222
		pp |= PANEL_POWER_RESET;

2223 2224
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2225

2226
	wait_panel_on(intel_dp);
2227
	intel_dp->last_power_on = jiffies;
2228

2229
	if (IS_GEN5(dev_priv)) {
2230
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2231 2232
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2233
	}
2234
}
V
Ville Syrjälä 已提交
2235

2236 2237 2238 2239 2240 2241 2242
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2243
	pps_unlock(intel_dp);
2244 2245
}

2246 2247

static void edp_panel_off(struct intel_dp *intel_dp)
2248
{
2249
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2250
	struct drm_i915_private *dev_priv = to_i915(dev);
2251
	u32 pp;
2252
	i915_reg_t pp_ctrl_reg;
2253

2254 2255
	lockdep_assert_held(&dev_priv->pps_mutex);

2256 2257
	if (!is_edp(intel_dp))
		return;
2258

V
Ville Syrjälä 已提交
2259 2260
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2261

V
Ville Syrjälä 已提交
2262 2263
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2264

2265
	pp = ironlake_get_pp_control(intel_dp);
2266 2267
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2268
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2269
		EDP_BLC_ENABLE);
2270

2271
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2272

2273 2274
	intel_dp->want_panel_vdd = false;

2275 2276
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2277

2278
	intel_dp->panel_power_off_time = ktime_get_boottime();
2279
	wait_panel_off(intel_dp);
2280 2281

	/* We got a reference when we enabled the VDD. */
2282
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2283
}
V
Ville Syrjälä 已提交
2284

2285 2286 2287 2288
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2289

2290 2291
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2292
	pps_unlock(intel_dp);
2293 2294
}

2295 2296
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2297
{
2298 2299
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2300
	struct drm_i915_private *dev_priv = to_i915(dev);
2301
	u32 pp;
2302
	i915_reg_t pp_ctrl_reg;
2303

2304 2305 2306 2307 2308 2309
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2310
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2311

2312
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2313

2314
	pp = ironlake_get_pp_control(intel_dp);
2315
	pp |= EDP_BLC_ENABLE;
2316

2317
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2318 2319 2320

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2321

2322
	pps_unlock(intel_dp);
2323 2324
}

2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2339
{
2340
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2341
	struct drm_i915_private *dev_priv = to_i915(dev);
2342
	u32 pp;
2343
	i915_reg_t pp_ctrl_reg;
2344

2345 2346 2347
	if (!is_edp(intel_dp))
		return;

2348
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2349

2350
	pp = ironlake_get_pp_control(intel_dp);
2351
	pp &= ~EDP_BLC_ENABLE;
2352

2353
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2354 2355 2356

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2357

2358
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2359 2360

	intel_dp->last_backlight_off = jiffies;
2361
	edp_wait_backlight_off(intel_dp);
2362
}
2363

2364 2365 2366 2367 2368 2369 2370
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2371

2372
	_intel_edp_backlight_off(intel_dp);
2373
	intel_panel_disable_backlight(intel_dp->attached_connector);
2374
}
2375

2376 2377 2378 2379 2380 2381 2382 2383
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2384 2385
	bool is_enabled;

2386
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2387
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2388
	pps_unlock(intel_dp);
2389 2390 2391 2392

	if (is_enabled == enable)
		return;

2393 2394
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2395 2396 2397 2398 2399 2400 2401

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2402 2403 2404 2405 2406 2407 2408 2409 2410
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2411
			onoff(state), onoff(cur_state));
2412 2413 2414 2415 2416 2417 2418 2419 2420
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2421
			onoff(state), onoff(cur_state));
2422 2423 2424 2425
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2426 2427
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2428
{
2429
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2430
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2431

2432 2433 2434
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2435

2436
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2437
		      pipe_config->port_clock);
2438 2439 2440

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2441
	if (pipe_config->port_clock == 162000)
2442 2443 2444 2445 2446 2447 2448 2449
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2450 2451 2452 2453 2454 2455 2456
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2457
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2458

2459
	intel_dp->DP |= DP_PLL_ENABLE;
2460

2461
	I915_WRITE(DP_A, intel_dp->DP);
2462 2463
	POSTING_READ(DP_A);
	udelay(200);
2464 2465
}

2466
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2467
{
2468
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2469 2470
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2471

2472 2473 2474
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2475

2476 2477
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2478
	intel_dp->DP &= ~DP_PLL_ENABLE;
2479

2480
	I915_WRITE(DP_A, intel_dp->DP);
2481
	POSTING_READ(DP_A);
2482 2483 2484
	udelay(200);
}

2485
/* If the sink supports it, try to set the power state appropriately */
2486
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2487 2488 2489 2490 2491 2492 2493 2494
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2495 2496
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2497
	} else {
2498 2499
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2500 2501 2502 2503 2504
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2505 2506
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2507 2508 2509 2510
			if (ret == 1)
				break;
			msleep(1);
		}
2511 2512 2513

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2514
	}
2515 2516 2517 2518

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2519 2520
}

2521 2522
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2523
{
2524
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2525
	enum port port = dp_to_dig_port(intel_dp)->port;
2526
	struct drm_device *dev = encoder->base.dev;
2527
	struct drm_i915_private *dev_priv = to_i915(dev);
2528
	u32 tmp;
2529
	bool ret;
2530

2531 2532
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2533 2534
		return false;

2535 2536
	ret = false;

2537
	tmp = I915_READ(intel_dp->output_reg);
2538 2539

	if (!(tmp & DP_PORT_EN))
2540
		goto out;
2541

2542
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2543
		*pipe = PORT_TO_PIPE_CPT(tmp);
2544
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2545
		enum pipe p;
2546

2547 2548 2549 2550
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2551 2552 2553
				ret = true;

				goto out;
2554 2555 2556
			}
		}

2557
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2558
			      i915_mmio_reg_offset(intel_dp->output_reg));
2559
	} else if (IS_CHERRYVIEW(dev_priv)) {
2560 2561 2562
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2563
	}
2564

2565 2566 2567
	ret = true;

out:
2568
	intel_display_power_put(dev_priv, encoder->power_domain);
2569 2570

	return ret;
2571
}
2572

2573
static void intel_dp_get_config(struct intel_encoder *encoder,
2574
				struct intel_crtc_state *pipe_config)
2575 2576 2577
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2578
	struct drm_device *dev = encoder->base.dev;
2579
	struct drm_i915_private *dev_priv = to_i915(dev);
2580 2581
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2582

2583
	tmp = I915_READ(intel_dp->output_reg);
2584 2585

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2586

2587
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2588 2589 2590
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2591 2592 2593
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2594

2595
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2596 2597 2598 2599
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2600
		if (tmp & DP_SYNC_HS_HIGH)
2601 2602 2603
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2604

2605
		if (tmp & DP_SYNC_VS_HIGH)
2606 2607 2608 2609
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2610

2611
	pipe_config->base.adjusted_mode.flags |= flags;
2612

2613
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2614 2615
		pipe_config->limited_color_range = true;

2616 2617 2618
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2619 2620
	intel_dp_get_m_n(crtc, pipe_config);

2621
	if (port == PORT_A) {
2622
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2623 2624 2625 2626
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2627

2628 2629 2630
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2631

2632 2633
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2648 2649
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2650
	}
2651 2652
}

2653 2654 2655
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2656
{
2657
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2658
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2659

2660
	if (old_crtc_state->has_audio)
2661
		intel_audio_codec_disable(encoder);
2662

2663
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2664 2665
		intel_psr_disable(intel_dp);

2666 2667
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2668
	intel_edp_panel_vdd_on(intel_dp);
2669
	intel_edp_backlight_off(intel_dp);
2670
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2671
	intel_edp_panel_off(intel_dp);
2672

2673
	/* disable the port before the pipe on g4x */
2674
	if (INTEL_GEN(dev_priv) < 5)
2675
		intel_dp_link_down(intel_dp);
2676 2677
}

2678 2679 2680
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2681
{
2682
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2683
	enum port port = dp_to_dig_port(intel_dp)->port;
2684

2685
	intel_dp_link_down(intel_dp);
2686 2687

	/* Only ilk+ has port A */
2688 2689
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2690 2691
}

2692 2693 2694
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2695 2696 2697 2698
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2699 2700
}

2701 2702 2703
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2704 2705 2706
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2707
	struct drm_i915_private *dev_priv = to_i915(dev);
2708

2709 2710 2711 2712 2713 2714
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2715

V
Ville Syrjälä 已提交
2716
	mutex_unlock(&dev_priv->sb_lock);
2717 2718
}

2719 2720 2721 2722 2723 2724 2725
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2726
	struct drm_i915_private *dev_priv = to_i915(dev);
2727 2728
	enum port port = intel_dig_port->port;

2729 2730 2731 2732
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2733
	if (HAS_DDI(dev_priv)) {
2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2759
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2760
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2774
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2775 2776 2777 2778 2779
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2780
		if (IS_CHERRYVIEW(dev_priv))
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2796
			if (IS_CHERRYVIEW(dev_priv)) {
2797 2798
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2799
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2800 2801 2802 2803 2804 2805 2806
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2807 2808
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2809 2810
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2811
	struct drm_i915_private *dev_priv = to_i915(dev);
2812 2813 2814

	/* enable with pattern 1 (as per spec) */

2815
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2816 2817 2818 2819 2820 2821 2822 2823

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2824
	if (old_crtc_state->has_audio)
2825
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2826 2827 2828

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2829 2830
}

2831
static void intel_enable_dp(struct intel_encoder *encoder,
2832 2833
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state)
2834
{
2835 2836
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2837
	struct drm_i915_private *dev_priv = to_i915(dev);
2838
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2839
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2840
	enum pipe pipe = crtc->pipe;
2841

2842 2843
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2844

2845 2846
	pps_lock(intel_dp);

2847
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2848 2849
		vlv_init_panel_power_sequencer(intel_dp);

2850
	intel_dp_enable_port(intel_dp, pipe_config);
2851 2852 2853 2854 2855 2856 2857

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2858
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2859 2860
		unsigned int lane_mask = 0x0;

2861
		if (IS_CHERRYVIEW(dev_priv))
2862
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2863

2864 2865
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2866
	}
2867

2868
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2869
	intel_dp_start_link_train(intel_dp);
2870
	intel_dp_stop_link_train(intel_dp);
2871

2872
	if (pipe_config->has_audio) {
2873
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2874
				 pipe_name(pipe));
2875
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2876
	}
2877
}
2878

2879 2880 2881
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2882
{
2883 2884
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2885
	intel_enable_dp(encoder, pipe_config, conn_state);
2886
	intel_edp_backlight_on(intel_dp);
2887
}
2888

2889 2890 2891
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2892
{
2893 2894
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2895
	intel_edp_backlight_on(intel_dp);
2896
	intel_psr_enable(intel_dp);
2897 2898
}

2899 2900 2901
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2902 2903
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2904
	enum port port = dp_to_dig_port(intel_dp)->port;
2905

2906
	intel_dp_prepare(encoder, pipe_config);
2907

2908
	/* Only ilk+ has port A */
2909
	if (port == PORT_A)
2910
		ironlake_edp_pll_on(intel_dp, pipe_config);
2911 2912
}

2913 2914 2915
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2916
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2917
	enum pipe pipe = intel_dp->pps_pipe;
2918
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2919

2920 2921
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

2922 2923 2924
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2944 2945 2946
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2947
	struct drm_i915_private *dev_priv = to_i915(dev);
2948 2949 2950 2951
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2952
	for_each_intel_encoder(dev, encoder) {
2953
		struct intel_dp *intel_dp;
2954
		enum port port;
2955

2956 2957
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
2958 2959 2960
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2961
		port = dp_to_dig_port(intel_dp)->port;
2962

2963 2964 2965 2966
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

2967 2968 2969 2970
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2971
			      pipe_name(pipe), port_name(port));
2972 2973

		/* make sure vdd is off before we steal it */
2974
		vlv_detach_power_sequencer(intel_dp);
2975 2976 2977 2978 2979 2980 2981 2982
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2983
	struct drm_i915_private *dev_priv = to_i915(dev);
2984 2985 2986 2987
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2988
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
2989

2990 2991 2992 2993 2994 2995 2996
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
2997
		vlv_detach_power_sequencer(intel_dp);
2998
	}
2999 3000 3001 3002 3003 3004 3005

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

3006 3007 3008 3009 3010
	intel_dp->active_pipe = crtc->pipe;

	if (!is_edp(intel_dp))
		return;

3011 3012 3013 3014 3015 3016 3017
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
3018
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
3019
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
3020 3021
}

3022 3023 3024
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3025
{
3026
	vlv_phy_pre_encoder_enable(encoder);
3027

3028
	intel_enable_dp(encoder, pipe_config, conn_state);
3029 3030
}

3031 3032 3033
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3034
{
3035
	intel_dp_prepare(encoder, pipe_config);
3036

3037
	vlv_phy_pre_pll_enable(encoder);
3038 3039
}

3040 3041 3042
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3043
{
3044
	chv_phy_pre_encoder_enable(encoder);
3045

3046
	intel_enable_dp(encoder, pipe_config, conn_state);
3047 3048

	/* Second common lane will stay alive on its own now */
3049
	chv_phy_release_cl2_override(encoder);
3050 3051
}

3052 3053 3054
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3055
{
3056
	intel_dp_prepare(encoder, pipe_config);
3057

3058
	chv_phy_pre_pll_enable(encoder);
3059 3060
}

3061 3062 3063
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
3064
{
3065
	chv_phy_post_pll_disable(encoder);
3066 3067
}

3068 3069 3070 3071
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3072
bool
3073
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3074
{
3075 3076
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3077 3078
}

3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096
static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
{
	uint8_t psr_caps = 0;

	drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps);
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

	drm_dp_dpcd_readb(&intel_dp->aux,
			DP_DPRX_FEATURE_ENUMERATION_LIST,
			&dprx);
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

3097
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
3098 3099 3100 3101 3102 3103 3104
{
	uint8_t alpm_caps = 0;

	drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP, &alpm_caps);
	return alpm_caps & DP_ALPM_CAP;
}

3105
/* These are source-specific values. */
3106
uint8_t
K
Keith Packard 已提交
3107
intel_dp_voltage_max(struct intel_dp *intel_dp)
3108
{
3109
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3110
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3111

3112
	if (IS_GEN9_LP(dev_priv))
3113
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3114
	else if (INTEL_GEN(dev_priv) >= 9) {
3115 3116
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3117
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3118
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3119
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3120
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3121
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3122
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3123
	else
3124
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3125 3126
}

3127
uint8_t
K
Keith Packard 已提交
3128 3129
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3130
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3131
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3132

3133
	if (INTEL_GEN(dev_priv) >= 9) {
3134 3135 3136 3137 3138 3139 3140
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3141 3142
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3143 3144 3145
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3146
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3147
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3148 3149 3150 3151 3152 3153 3154
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3155
		default:
3156
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3157
		}
3158
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3159
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3160 3161 3162 3163 3164 3165 3166
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3167
		default:
3168
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3169
		}
3170
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3171
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3172 3173 3174 3175 3176
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3177
		default:
3178
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3179 3180 3181
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3182 3183 3184 3185 3186 3187 3188
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3189
		default:
3190
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3191
		}
3192 3193 3194
	}
}

3195
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3196
{
3197
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3198 3199 3200 3201 3202
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3203
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3204 3205
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3206
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3207 3208 3209
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3210
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3211 3212 3213
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3214
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3215 3216 3217
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3218
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3219 3220 3221 3222 3223 3224 3225
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3226
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3227 3228
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3229
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3230 3231 3232
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3233
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3234 3235 3236
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3237
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3238 3239 3240 3241 3242 3243 3244
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3245
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3246 3247
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3248
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3249 3250 3251
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3252
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3253 3254 3255 3256 3257 3258 3259
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3260
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3261 3262
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3263
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3275 3276
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3277 3278 3279 3280

	return 0;
}

3281
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3282
{
3283 3284 3285
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3286 3287 3288
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3289
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3290
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3291
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3292 3293 3294
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3295
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3296 3297 3298
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3299
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3300 3301 3302
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3303
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3304 3305
			deemph_reg_value = 128;
			margin_reg_value = 154;
3306
			uniq_trans_scale = true;
3307 3308 3309 3310 3311
			break;
		default:
			return 0;
		}
		break;
3312
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3313
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3314
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3315 3316 3317
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3318
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3319 3320 3321
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3322
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3323 3324 3325 3326 3327 3328 3329
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3330
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3331
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3332
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3333 3334 3335
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3336
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3337 3338 3339 3340 3341 3342 3343
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3344
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3345
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3346
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3358 3359
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3360 3361 3362 3363

	return 0;
}

3364
static uint32_t
3365
gen4_signal_levels(uint8_t train_set)
3366
{
3367
	uint32_t	signal_levels = 0;
3368

3369
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3370
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3371 3372 3373
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3374
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3375 3376
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3377
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3378 3379
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3380
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3381 3382 3383
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3384
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3385
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3386 3387 3388
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3389
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3390 3391
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3392
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3393 3394
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3395
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3396 3397 3398 3399 3400 3401
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3402 3403
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3404
gen6_edp_signal_levels(uint8_t train_set)
3405
{
3406 3407 3408
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3409 3410
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3411
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3412
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3413
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3414 3415
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3416
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3417 3418
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3419
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3420 3421
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3422
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3423
	default:
3424 3425 3426
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3427 3428 3429
	}
}

K
Keith Packard 已提交
3430 3431
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3432
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3433 3434 3435 3436
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3437
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3438
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3439
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3440
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3441
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3442 3443
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3444
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3445
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3446
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3447 3448
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3449
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3450
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3451
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3452 3453 3454 3455 3456 3457 3458 3459 3460
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3461
void
3462
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3463 3464
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3465
	enum port port = intel_dig_port->port;
3466
	struct drm_device *dev = intel_dig_port->base.base.dev;
3467
	struct drm_i915_private *dev_priv = to_i915(dev);
3468
	uint32_t signal_levels, mask = 0;
3469 3470
	uint8_t train_set = intel_dp->train_set[0];

3471
	if (HAS_DDI(dev_priv)) {
3472 3473
		signal_levels = ddi_signal_levels(intel_dp);

3474
		if (IS_GEN9_LP(dev_priv))
3475 3476 3477
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3478
	} else if (IS_CHERRYVIEW(dev_priv)) {
3479
		signal_levels = chv_signal_levels(intel_dp);
3480
	} else if (IS_VALLEYVIEW(dev_priv)) {
3481
		signal_levels = vlv_signal_levels(intel_dp);
3482
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3483
		signal_levels = gen7_edp_signal_levels(train_set);
3484
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3485
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3486
		signal_levels = gen6_edp_signal_levels(train_set);
3487 3488
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3489
		signal_levels = gen4_signal_levels(train_set);
3490 3491 3492
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3493 3494 3495 3496 3497 3498 3499 3500
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3501

3502
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3503 3504 3505

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3506 3507
}

3508
void
3509 3510
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3511
{
3512
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3513 3514
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3515

3516
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3517

3518
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3519
	POSTING_READ(intel_dp->output_reg);
3520 3521
}

3522
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3523 3524 3525
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3526
	struct drm_i915_private *dev_priv = to_i915(dev);
3527 3528 3529
	enum port port = intel_dig_port->port;
	uint32_t val;

3530
	if (!HAS_DDI(dev_priv))
3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3548 3549 3550 3551
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3552 3553 3554
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3555
static void
C
Chris Wilson 已提交
3556
intel_dp_link_down(struct intel_dp *intel_dp)
3557
{
3558
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3559
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3560
	enum port port = intel_dig_port->port;
3561
	struct drm_device *dev = intel_dig_port->base.base.dev;
3562
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3563
	uint32_t DP = intel_dp->DP;
3564

3565
	if (WARN_ON(HAS_DDI(dev_priv)))
3566 3567
		return;

3568
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3569 3570
		return;

3571
	DRM_DEBUG_KMS("\n");
3572

3573
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3574
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3575
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3576
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3577
	} else {
3578
		if (IS_CHERRYVIEW(dev_priv))
3579 3580 3581
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3582
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3583
	}
3584
	I915_WRITE(intel_dp->output_reg, DP);
3585
	POSTING_READ(intel_dp->output_reg);
3586

3587 3588 3589 3590 3591 3592 3593 3594 3595
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3596
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3597 3598 3599 3600 3601 3602 3603
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3604 3605 3606 3607 3608 3609 3610
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3611
		I915_WRITE(intel_dp->output_reg, DP);
3612
		POSTING_READ(intel_dp->output_reg);
3613

3614
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3615 3616
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3617 3618
	}

3619
	msleep(intel_dp->panel_power_down_delay);
3620 3621

	intel_dp->DP = DP;
3622 3623 3624 3625 3626 3627

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3628 3629
}

3630
bool
3631
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3632
{
3633 3634
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3635
		return false; /* aux transfer failed */
3636

3637
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3638

3639 3640
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3641

3642 3643 3644 3645 3646
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3647

3648 3649
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3650

3651
	if (!intel_dp_read_dpcd(intel_dp))
3652 3653
		return false;

3654 3655
	intel_dp_read_desc(intel_dp);

3656 3657 3658
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3659

3660 3661 3662 3663 3664 3665 3666 3667
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3668

3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3682 3683 3684 3685 3686 3687

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.y_cord_support =
				intel_dp_get_y_cord_status(intel_dp);
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
3688 3689
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
3690 3691
		}

3692 3693
	}

3694 3695 3696
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3697 3698
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3699 3700
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3701

3702
	/* Intermediate frequency support */
3703
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3704
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3705 3706
		int i;

3707 3708
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3709

3710 3711
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3712 3713 3714 3715

			if (val == 0)
				break;

3716 3717 3718 3719 3720 3721
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3722
			intel_dp->sink_rates[i] = (val * 200) / 10;
3723
		}
3724
		intel_dp->num_sink_rates = i;
3725
	}
3726

3727 3728 3729 3730 3731
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3732 3733 3734 3735 3736 3737 3738 3739 3740 3741
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3742 3743 3744 3745
	/* Don't clobber cached eDP rates. */
	if (!is_edp(intel_dp))
		intel_dp_set_sink_rates(intel_dp);

3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3766

3767
	if (!drm_dp_is_branch(intel_dp->dpcd))
3768 3769 3770 3771 3772
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3773 3774 3775
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3776 3777 3778
		return false; /* downstream port status fetch failed */

	return true;
3779 3780
}

3781
static bool
3782
intel_dp_can_mst(struct intel_dp *intel_dp)
3783 3784 3785
{
	u8 buf[1];

3786 3787 3788
	if (!i915.enable_dp_mst)
		return false;

3789 3790 3791 3792 3793 3794
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3795 3796
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
		return false;
3797

3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818
	return buf[0] & DP_MST_CAP;
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3819 3820
}

3821
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3822
{
3823
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3824
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3825
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3826
	u8 buf;
3827
	int ret = 0;
3828 3829
	int count = 0;
	int attempts = 10;
3830

3831 3832
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3833 3834
		ret = -EIO;
		goto out;
3835 3836
	}

3837
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3838
			       buf & ~DP_TEST_SINK_START) < 0) {
3839
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3840 3841 3842
		ret = -EIO;
		goto out;
	}
3843

3844
	do {
3845
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3846 3847 3848 3849 3850 3851 3852 3853 3854 3855

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3856
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3857 3858 3859
		ret = -ETIMEDOUT;
	}

3860
 out:
3861
	hsw_enable_ips(intel_crtc);
3862
	return ret;
3863 3864 3865 3866 3867
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3868
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3869 3870
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3871 3872
	int ret;

3873 3874 3875 3876 3877 3878 3879 3880 3881
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3882 3883 3884 3885 3886 3887
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3888
	hsw_disable_ips(intel_crtc);
3889

3890
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3891 3892 3893
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3894 3895
	}

3896
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3897 3898 3899 3900 3901 3902
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3903
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3904 3905
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3906
	int count, ret;
3907 3908 3909 3910 3911 3912
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3913
	do {
3914
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3915

3916
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3917 3918
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3919
			goto stop;
3920
		}
3921
		count = buf & DP_TEST_COUNT_MASK;
3922

3923
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3924 3925

	if (attempts == 0) {
3926 3927 3928 3929 3930 3931 3932 3933
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3934
	}
3935

3936
stop:
3937
	intel_dp_sink_crc_stop(intel_dp);
3938
	return ret;
3939 3940
}

3941 3942 3943
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3944
	return drm_dp_dpcd_read(&intel_dp->aux,
3945 3946
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3947 3948
}

3949 3950 3951 3952 3953
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3954
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3955 3956 3957 3958 3959 3960 3961 3962
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3963 3964
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004
	int status = 0;
	int min_lane_count = 1;
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int link_rate_index, test_link_rate;
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;
	/* Validate the requested lane count */
	if (test_lane_count < min_lane_count ||
	    test_lane_count > intel_dp->max_sink_lane_count)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	/* Validate the requested link rate */
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
	link_rate_index = intel_dp_link_rate_index(intel_dp,
						   common_rates,
						   test_link_rate);
	if (link_rate_index < 0)
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
4005 4006 4007 4008
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065
	uint8_t test_pattern;
	uint16_t test_misc;
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_PATTERN,
				  &test_pattern, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_MISC0,
				  &test_misc, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4066 4067 4068
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4069
{
4070
	uint8_t test_result = DP_TEST_ACK;
4071 4072 4073 4074
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4075
	    connector->edid_corrupt ||
4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4089
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4090
	} else {
4091 4092 4093 4094 4095 4096 4097
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4098 4099
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
4100
					&block->checksum,
D
Dan Carpenter 已提交
4101
					1))
4102 4103 4104
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4105
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4106 4107 4108
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4109
	intel_dp->compliance.test_active = 1;
4110

4111 4112 4113 4114
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4115
{
4116 4117 4118 4119 4120 4121 4122
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4123 4124
	uint8_t request = 0;
	int status;
4125

4126
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4127 4128 4129 4130 4131
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4132
	switch (request) {
4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4150
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4151 4152 4153
		break;
	}

4154 4155 4156
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4157
update_status:
4158
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4159 4160
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4161 4162
}

4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4178
			if (intel_dp->active_mst_links &&
4179
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4180 4181 4182 4183 4184
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4185
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4201
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4237
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4238 4239 4240 4241 4242 4243 4244

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4265
	/* FIXME: we need to synchronize this sort of stuff with hardware
4266 4267
	 * readout. Currently fast link training doesn't work on boot-up. */
	if (!intel_dp->lane_count)
4268 4269
		return;

4270 4271
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4272 4273
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4274 4275

		intel_dp_retrain_link(intel_dp);
4276 4277 4278
	}
}

4279 4280 4281 4282 4283 4284 4285
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4286 4287 4288 4289 4290
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4291
 */
4292
static bool
4293
intel_dp_short_pulse(struct intel_dp *intel_dp)
4294
{
4295
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4296
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4297
	u8 sink_irq_vector = 0;
4298 4299
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4300

4301 4302 4303 4304
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4305
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4306

4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4318 4319
	}

4320 4321
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4322 4323
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4324
		/* Clear interrupt source */
4325 4326 4327
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4328 4329

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4330
			intel_dp_handle_test_request(intel_dp);
4331 4332 4333 4334
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4335 4336 4337
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4338 4339 4340 4341 4342
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
		drm_kms_helper_hotplug_event(intel_encoder->base.dev);
	}
4343 4344

	return true;
4345 4346
}

4347
/* XXX this is probably wrong for multiple downstream ports */
4348
static enum drm_connector_status
4349
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4350
{
4351
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4352 4353 4354
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4355 4356 4357
	if (lspcon->active)
		lspcon_resume(lspcon);

4358 4359 4360
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4361 4362 4363
	if (is_edp(intel_dp))
		return connector_status_connected;

4364
	/* if there's no downstream port, we're done */
4365
	if (!drm_dp_is_branch(dpcd))
4366
		return connector_status_connected;
4367 4368

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4369 4370
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4371

4372 4373
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4374 4375
	}

4376 4377 4378
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4379
	/* If no HPD, poke DDC gently */
4380
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4381
		return connector_status_connected;
4382 4383

	/* Well we tried, say unknown for unreliable port types */
4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4396 4397 4398

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4399
	return connector_status_disconnected;
4400 4401
}

4402 4403 4404 4405
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4406
	struct drm_i915_private *dev_priv = to_i915(dev);
4407 4408
	enum drm_connector_status status;

4409
	status = intel_panel_detect(dev_priv);
4410 4411 4412 4413 4414 4415
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4416 4417
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4418
{
4419
	u32 bit;
4420

4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4458 4459 4460
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4461 4462 4463
	default:
		MISSING_CASE(port->port);
		return false;
4464
	}
4465

4466
	return I915_READ(SDEISR) & bit;
4467 4468
}

4469
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4470
				       struct intel_digital_port *port)
4471
{
4472
	u32 bit;
4473

4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4492 4493
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4494 4495 4496 4497 4498
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4499
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4500 4501
		break;
	case PORT_C:
4502
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4503 4504
		break;
	case PORT_D:
4505
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4506 4507 4508 4509
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4510 4511
	}

4512
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4513 4514
}

4515
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4516
				       struct intel_digital_port *intel_dig_port)
4517
{
4518 4519
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4520 4521
	u32 bit;

4522 4523
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4524 4525 4526 4527 4528 4529 4530 4531 4532 4533
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4534
		MISSING_CASE(port);
4535 4536 4537 4538 4539 4540
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4541 4542 4543 4544 4545 4546 4547
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4548 4549
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port)
4550
{
4551
	if (HAS_PCH_IBX(dev_priv))
4552
		return ibx_digital_port_connected(dev_priv, port);
4553
	else if (HAS_PCH_SPLIT(dev_priv))
4554
		return cpt_digital_port_connected(dev_priv, port);
4555
	else if (IS_GEN9_LP(dev_priv))
4556
		return bxt_digital_port_connected(dev_priv, port);
4557 4558
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4559 4560 4561 4562
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4563
static struct edid *
4564
intel_dp_get_edid(struct intel_dp *intel_dp)
4565
{
4566
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4567

4568 4569 4570 4571
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4572 4573
			return NULL;

J
Jani Nikula 已提交
4574
		return drm_edid_duplicate(intel_connector->edid);
4575 4576 4577 4578
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4579

4580 4581 4582 4583 4584
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4585

4586
	intel_dp_unset_edid(intel_dp);
4587 4588 4589 4590 4591 4592 4593
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4594 4595
}

4596 4597
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4598
{
4599
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4600

4601 4602
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4603

4604 4605
	intel_dp->has_audio = false;
}
4606

4607
static enum drm_connector_status
4608
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4609
{
4610
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4611
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4612 4613
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4614
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4615
	enum drm_connector_status status;
4616
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4617

4618
	intel_display_power_get(to_i915(dev), intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4619

4620 4621 4622
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4623 4624 4625
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4626
	else
4627 4628
		status = connector_status_disconnected;

4629
	if (status == connector_status_disconnected) {
4630
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4631

4632 4633 4634 4635 4636 4637 4638 4639 4640
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4641
		goto out;
4642
	}
Z
Zhenyu Wang 已提交
4643

4644
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4645
		intel_encoder->type = INTEL_OUTPUT_DP;
4646

4647 4648 4649 4650
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

4651 4652 4653
	if (intel_dp->reset_link_params) {
		/* Set the max lane count for sink */
		intel_dp->max_sink_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
4654

4655 4656 4657 4658 4659
		/* Set the max link BW for sink */
		intel_dp->max_sink_link_bw = intel_dp_max_link_bw(intel_dp);

		intel_dp->reset_link_params = false;
	}
4660

4661 4662
	intel_dp_print_rates(intel_dp);

4663
	intel_dp_read_desc(intel_dp);
4664

4665 4666 4667
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4668 4669 4670 4671 4672
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4673 4674
		status = connector_status_disconnected;
		goto out;
4675 4676 4677 4678 4679 4680 4681 4682 4683 4684
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4685 4686
	}

4687 4688 4689 4690 4691 4692 4693 4694
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4695
	intel_dp_set_edid(intel_dp);
4696 4697
	if (is_edp(intel_dp) || intel_connector->detect_edid)
		status = connector_status_connected;
4698
	intel_dp->detect_done = true;
4699

4700 4701
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4702 4703
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4715
out:
4716
	if (status != connector_status_connected && !intel_dp->is_mst)
4717
		intel_dp_unset_edid(intel_dp);
4718

4719
	intel_display_power_put(to_i915(dev), intel_dp->aux_power_domain);
4720
	return status;
4721 4722 4723 4724 4725 4726
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4727
	enum drm_connector_status status = connector->status;
4728 4729 4730 4731

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4732 4733
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4734
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4735 4736

	intel_dp->detect_done = false;
4737

4738
	return status;
4739 4740
}

4741 4742
static void
intel_dp_force(struct drm_connector *connector)
4743
{
4744
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4745
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4746
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4747

4748 4749 4750
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4751

4752 4753
	if (connector->status != connector_status_connected)
		return;
4754

4755
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4756 4757 4758

	intel_dp_set_edid(intel_dp);

4759
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4760 4761

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4762
		intel_encoder->type = INTEL_OUTPUT_DP;
4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4776

4777
	/* if eDP has no EDID, fall back to fixed mode */
4778 4779
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4780
		struct drm_display_mode *mode;
4781 4782

		mode = drm_mode_duplicate(connector->dev,
4783
					  intel_connector->panel.fixed_mode);
4784
		if (mode) {
4785 4786 4787 4788
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4789

4790
	return 0;
4791 4792
}

4793 4794 4795 4796
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4797
	struct edid *edid;
4798

4799 4800
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4801
		has_audio = drm_detect_monitor_audio(edid);
4802

4803 4804 4805
	return has_audio;
}

4806 4807 4808 4809 4810
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4811
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4812
	struct intel_connector *intel_connector = to_intel_connector(connector);
4813 4814
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4815 4816
	int ret;

4817
	ret = drm_object_property_set_value(&connector->base, property, val);
4818 4819 4820
	if (ret)
		return ret;

4821
	if (property == dev_priv->force_audio_property) {
4822 4823 4824 4825
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4826 4827
			return 0;

4828
		intel_dp->force_audio = i;
4829

4830
		if (i == HDMI_AUDIO_AUTO)
4831 4832
			has_audio = intel_dp_detect_audio(connector);
		else
4833
			has_audio = (i == HDMI_AUDIO_ON);
4834 4835

		if (has_audio == intel_dp->has_audio)
4836 4837
			return 0;

4838
		intel_dp->has_audio = has_audio;
4839 4840 4841
		goto done;
	}

4842
	if (property == dev_priv->broadcast_rgb_property) {
4843
		bool old_auto = intel_dp->color_range_auto;
4844
		bool old_range = intel_dp->limited_color_range;
4845

4846 4847 4848 4849 4850 4851
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4852
			intel_dp->limited_color_range = false;
4853 4854 4855
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4856
			intel_dp->limited_color_range = true;
4857 4858 4859 4860
			break;
		default:
			return -EINVAL;
		}
4861 4862

		if (old_auto == intel_dp->color_range_auto &&
4863
		    old_range == intel_dp->limited_color_range)
4864 4865
			return 0;

4866 4867 4868
		goto done;
	}

4869 4870 4871 4872 4873 4874
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4875 4876 4877 4878 4879
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4880 4881 4882 4883 4884 4885 4886 4887 4888 4889

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4890 4891 4892
	return -EINVAL;

done:
4893 4894
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4895 4896 4897 4898

	return 0;
}

4899 4900 4901 4902
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4903 4904 4905 4906 4907
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4908 4909 4910 4911 4912 4913 4914 4915 4916 4917

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4918 4919 4920 4921 4922 4923 4924
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4925
static void
4926
intel_dp_connector_destroy(struct drm_connector *connector)
4927
{
4928
	struct intel_connector *intel_connector = to_intel_connector(connector);
4929

4930
	kfree(intel_connector->detect_edid);
4931

4932 4933 4934
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4935 4936 4937
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4938
		intel_panel_fini(&intel_connector->panel);
4939

4940
	drm_connector_cleanup(connector);
4941
	kfree(connector);
4942 4943
}

P
Paulo Zanoni 已提交
4944
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4945
{
4946 4947
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4948

4949
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4950 4951
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4952 4953 4954 4955
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4956
		pps_lock(intel_dp);
4957
		edp_panel_vdd_off_sync(intel_dp);
4958 4959
		pps_unlock(intel_dp);

4960 4961 4962 4963
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4964
	}
4965 4966 4967

	intel_dp_aux_fini(intel_dp);

4968
	drm_encoder_cleanup(encoder);
4969
	kfree(intel_dig_port);
4970 4971
}

4972
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4973 4974 4975 4976 4977 4978
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4979 4980 4981 4982
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4983
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4984
	pps_lock(intel_dp);
4985
	edp_panel_vdd_off_sync(intel_dp);
4986
	pps_unlock(intel_dp);
4987 4988
}

4989 4990 4991 4992
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4993
	struct drm_i915_private *dev_priv = to_i915(dev);
4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5007
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5008 5009 5010 5011

	edp_panel_vdd_schedule_off(intel_dp);
}

5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

5025
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5026
{
5027
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5028 5029
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5030 5031 5032

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5033

5034
	if (lspcon->active)
5035 5036
		lspcon_resume(lspcon);

5037 5038
	intel_dp->reset_link_params = true;

5039 5040
	pps_lock(intel_dp);

5041 5042 5043 5044 5045 5046 5047 5048
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

	if (is_edp(intel_dp)) {
		/* Reinit the power sequencer, in case BIOS did something with it. */
		intel_dp_pps_init(encoder->dev, intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5049 5050

	pps_unlock(intel_dp);
5051 5052
}

5053
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5054
	.dpms = drm_atomic_helper_connector_dpms,
5055
	.detect = intel_dp_detect,
5056
	.force = intel_dp_force,
5057
	.fill_modes = drm_helper_probe_single_connector_modes,
5058
	.set_property = intel_dp_set_property,
5059
	.atomic_get_property = intel_connector_atomic_get_property,
5060
	.late_register = intel_dp_connector_register,
5061
	.early_unregister = intel_dp_connector_unregister,
5062
	.destroy = intel_dp_connector_destroy,
5063
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5064
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
5065 5066 5067 5068 5069 5070 5071 5072
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5073
	.reset = intel_dp_encoder_reset,
5074
	.destroy = intel_dp_encoder_destroy,
5075 5076
};

5077
enum irqreturn
5078 5079 5080
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5081
	struct drm_device *dev = intel_dig_port->base.base.dev;
5082
	struct drm_i915_private *dev_priv = to_i915(dev);
5083
	enum irqreturn ret = IRQ_NONE;
5084

5085 5086
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
5087
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
5088

5089 5090 5091 5092 5093 5094 5095 5096 5097
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
5098
		return IRQ_HANDLED;
5099 5100
	}

5101 5102
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
5103
		      long_hpd ? "long" : "short");
5104

5105
	if (long_hpd) {
5106
		intel_dp->reset_link_params = true;
5107 5108 5109 5110
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5111
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5112

5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5126
		}
5127
	}
5128

5129 5130 5131 5132
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
5133
		}
5134
	}
5135 5136 5137

	ret = IRQ_HANDLED;

5138
put_power:
5139
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5140 5141

	return ret;
5142 5143
}

5144
/* check the VBT to see whether the eDP is on another port */
5145
bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port)
5146
{
5147 5148 5149 5150
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5151
	if (INTEL_GEN(dev_priv) < 5)
5152 5153
		return false;

5154
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5155 5156
		return true;

5157
	return intel_bios_is_port_edp(dev_priv, port);
5158 5159
}

5160
void
5161 5162
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5163 5164
	struct intel_connector *intel_connector = to_intel_connector(connector);

5165
	intel_attach_force_audio_property(connector);
5166
	intel_attach_broadcast_rgb_property(connector);
5167
	intel_dp->color_range_auto = true;
5168 5169 5170

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5171 5172
		drm_object_attach_property(
			&connector->base,
5173
			connector->dev->mode_config.scaling_mode_property,
5174 5175
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5176
	}
5177 5178
}

5179 5180
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5181
	intel_dp->panel_power_off_time = ktime_get_boottime();
5182 5183 5184 5185
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5186
static void
5187 5188
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
5189
{
5190
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5191
	struct pps_registers regs;
5192

5193
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5194 5195 5196

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5197
	pp_ctl = ironlake_get_pp_control(intel_dp);
5198

5199 5200
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5201
	if (!IS_GEN9_LP(dev_priv)) {
5202 5203
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5204
	}
5205 5206

	/* Pull timing values out of registers */
5207 5208
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5209

5210 5211
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5212

5213 5214
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5215

5216 5217
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5218

5219
	if (IS_GEN9_LP(dev_priv)) {
5220 5221 5222
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
5223
			seq->t11_t12 = (tmp - 1) * 1000;
5224
		else
5225
			seq->t11_t12 = 0;
5226
	} else {
5227
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5228
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5229
	}
5230 5231
}

I
Imre Deak 已提交
5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5257 5258 5259 5260
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
5261
	struct drm_i915_private *dev_priv = to_i915(dev);
5262 5263 5264 5265 5266 5267 5268 5269 5270 5271
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5272

I
Imre Deak 已提交
5273
	intel_pps_dump_state("cur", &cur);
5274

5275
	vbt = dev_priv->vbt.edp.pps;
5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5289
	intel_pps_dump_state("vbt", &vbt);
5290 5291 5292

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5293
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5294 5295 5296 5297 5298 5299 5300 5301 5302
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5303
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5304 5305 5306 5307 5308 5309 5310
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5311 5312 5313 5314 5315 5316
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5317 5318 5319 5320 5321 5322 5323 5324 5325 5326

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5327 5328 5329 5330
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5331 5332
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd)
5333
{
5334
	struct drm_i915_private *dev_priv = to_i915(dev);
5335
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5336
	int div = dev_priv->rawclk_freq / 1000;
5337
	struct pps_registers regs;
5338
	enum port port = dp_to_dig_port(intel_dp)->port;
5339
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5340

V
Ville Syrjälä 已提交
5341
	lockdep_assert_held(&dev_priv->pps_mutex);
5342

5343
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5344

5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5370
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5371 5372
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5373
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5374 5375
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5376
	if (IS_GEN9_LP(dev_priv)) {
5377
		pp_div = I915_READ(regs.pp_ctrl);
5378 5379 5380 5381 5382 5383 5384 5385
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5386 5387 5388

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5389
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5390
		port_sel = PANEL_PORT_SELECT_VLV(port);
5391
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5392
		if (port == PORT_A)
5393
			port_sel = PANEL_PORT_SELECT_DPA;
5394
		else
5395
			port_sel = PANEL_PORT_SELECT_DPD;
5396 5397
	}

5398 5399
	pp_on |= port_sel;

5400 5401
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5402
	if (IS_GEN9_LP(dev_priv))
5403
		I915_WRITE(regs.pp_ctrl, pp_div);
5404
	else
5405
		I915_WRITE(regs.pp_div, pp_div);
5406 5407

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5408 5409
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5410
		      IS_GEN9_LP(dev_priv) ?
5411 5412
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5413 5414
}

5415 5416 5417
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5418 5419 5420
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5421 5422 5423
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
5424
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
5425 5426 5427
	}
}

5428 5429
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5430
 * @dev_priv: i915 device
5431
 * @crtc_state: a pointer to the active intel_crtc_state
5432 5433 5434 5435 5436 5437 5438 5439 5440
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5441 5442 5443
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5444 5445
{
	struct intel_encoder *encoder;
5446 5447
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5448
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5449
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5450 5451 5452 5453 5454 5455

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5456 5457
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5458 5459 5460
		return;
	}

5461
	/*
5462 5463
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5464
	 */
5465

5466 5467
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5468
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5469 5470 5471 5472 5473 5474

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5475
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5476 5477 5478 5479
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5480 5481
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5482 5483
		index = DRRS_LOW_RR;

5484
	if (index == dev_priv->drrs.refresh_rate_type) {
5485 5486 5487 5488 5489
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5490
	if (!crtc_state->base.active) {
5491 5492 5493 5494
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5495
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5496 5497 5498 5499 5500 5501 5502 5503 5504 5505 5506
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5507 5508
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5509
		u32 val;
5510

5511
		val = I915_READ(reg);
5512
		if (index > DRRS_HIGH_RR) {
5513
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5514 5515 5516
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5517
		} else {
5518
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5519 5520 5521
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5522 5523 5524 5525
		}
		I915_WRITE(reg, val);
	}

5526 5527 5528 5529 5530
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5531 5532 5533
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5534
 * @crtc_state: A pointer to the active crtc state.
5535 5536 5537
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5538 5539
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5540 5541
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5542
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5543

5544
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5563 5564 5565
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5566
 * @old_crtc_state: Pointer to old crtc_state.
5567 5568
 *
 */
5569 5570
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5571 5572
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5573
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5574

5575
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5576 5577 5578 5579 5580 5581 5582 5583 5584
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5585 5586
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5587 5588 5589 5590 5591 5592 5593

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5607
	/*
5608 5609
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5610 5611
	 */

5612 5613
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5614

5615 5616 5617 5618 5619 5620
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5621

5622 5623
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5624 5625
}

5626
/**
5627
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5628
 * @dev_priv: i915 device
5629 5630
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5631 5632
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5633 5634 5635
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5636 5637
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5638 5639 5640 5641
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5642
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5643 5644
		return;

5645
	cancel_delayed_work(&dev_priv->drrs.work);
5646

5647
	mutex_lock(&dev_priv->drrs.mutex);
5648 5649 5650 5651 5652
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5653 5654 5655
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5656 5657 5658
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5659
	/* invalidate means busy screen hence upclock */
5660
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5661 5662
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5663 5664 5665 5666

	mutex_unlock(&dev_priv->drrs.mutex);
}

5667
/**
5668
 * intel_edp_drrs_flush - Restart Idleness DRRS
5669
 * @dev_priv: i915 device
5670 5671
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5672 5673 5674 5675
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5676 5677 5678
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5679 5680
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5681 5682 5683 5684
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5685
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5686 5687
		return;

5688
	cancel_delayed_work(&dev_priv->drrs.work);
5689

5690
	mutex_lock(&dev_priv->drrs.mutex);
5691 5692 5693 5694 5695
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5696 5697
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5698 5699

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5700 5701
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5702
	/* flush means busy screen hence upclock */
5703
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5704 5705
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5706 5707 5708 5709 5710 5711

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5712 5713 5714 5715 5716
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5740 5741 5742 5743 5744 5745 5746 5747
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5767
static struct drm_display_mode *
5768 5769
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5770 5771
{
	struct drm_connector *connector = &intel_connector->base;
5772
	struct drm_device *dev = connector->dev;
5773
	struct drm_i915_private *dev_priv = to_i915(dev);
5774 5775
	struct drm_display_mode *downclock_mode = NULL;

5776 5777 5778
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5779
	if (INTEL_GEN(dev_priv) <= 6) {
5780 5781 5782 5783 5784
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5785
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5786 5787 5788 5789
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
5790
					(dev_priv, fixed_mode, connector);
5791 5792

	if (!downclock_mode) {
5793
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5794 5795 5796
		return NULL;
	}

5797
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5798

5799
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5800
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5801 5802 5803
	return downclock_mode;
}

5804
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5805
				     struct intel_connector *intel_connector)
5806 5807 5808
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5809 5810
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5811
	struct drm_i915_private *dev_priv = to_i915(dev);
5812
	struct drm_display_mode *fixed_mode = NULL;
5813
	struct drm_display_mode *downclock_mode = NULL;
5814 5815 5816
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5817
	enum pipe pipe = INVALID_PIPE;
5818 5819 5820 5821

	if (!is_edp(intel_dp))
		return true;

5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5835
	pps_lock(intel_dp);
5836 5837

	intel_dp_init_panel_power_timestamps(intel_dp);
5838
	intel_dp_pps_init(dev, intel_dp);
5839
	intel_edp_panel_vdd_sanitize(intel_dp);
5840

5841
	pps_unlock(intel_dp);
5842

5843
	/* Cache DPCD and EDID for edp. */
5844
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5845

5846
	if (!has_dpcd) {
5847 5848
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5849
		goto out_vdd_off;
5850 5851
	}

5852
	mutex_lock(&dev->mode_config.mutex);
5853
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5872 5873
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5874 5875 5876 5877 5878 5879 5880 5881
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5882
		if (fixed_mode) {
5883
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5884 5885 5886
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5887
	}
5888
	mutex_unlock(&dev->mode_config.mutex);
5889

5890
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5891 5892
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5893 5894 5895 5896 5897 5898

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5899
		pipe = vlv_active_pipe(intel_dp);
5900 5901 5902 5903 5904 5905 5906 5907 5908

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5909 5910
	}

5911
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5912
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5913
	intel_panel_setup_backlight(connector, pipe);
5914 5915

	return true;
5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5928 5929
}

5930
/* Set up the hotplug pin and aux power domain. */
5931 5932 5933 5934
static void
intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
{
	struct intel_encoder *encoder = &intel_dig_port->base;
5935
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5936 5937 5938 5939

	switch (intel_dig_port->port) {
	case PORT_A:
		encoder->hpd_pin = HPD_PORT_A;
5940
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
5941 5942 5943
		break;
	case PORT_B:
		encoder->hpd_pin = HPD_PORT_B;
5944
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
5945 5946 5947
		break;
	case PORT_C:
		encoder->hpd_pin = HPD_PORT_C;
5948
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
5949 5950 5951
		break;
	case PORT_D:
		encoder->hpd_pin = HPD_PORT_D;
5952
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5953 5954 5955
		break;
	case PORT_E:
		encoder->hpd_pin = HPD_PORT_E;
5956 5957 5958

		/* FIXME: Check VBT for actual wiring of PORT E */
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5959 5960 5961 5962 5963 5964
		break;
	default:
		MISSING_CASE(intel_dig_port->port);
	}
}

5965
bool
5966 5967
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5968
{
5969 5970 5971 5972
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5973
	struct drm_i915_private *dev_priv = to_i915(dev);
5974
	enum port port = intel_dig_port->port;
5975
	int type;
5976

5977 5978 5979 5980 5981
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5982 5983
	intel_dp_set_source_rates(intel_dp);

5984
	intel_dp->reset_link_params = true;
5985
	intel_dp->pps_pipe = INVALID_PIPE;
5986
	intel_dp->active_pipe = INVALID_PIPE;
5987

5988
	/* intel_dp vfuncs */
5989
	if (INTEL_GEN(dev_priv) >= 9)
5990
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5991
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5992
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5993
	else if (HAS_PCH_SPLIT(dev_priv))
5994 5995
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5996
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5997

5998
	if (INTEL_GEN(dev_priv) >= 9)
5999 6000
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
6001
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
6002

6003
	if (HAS_DDI(dev_priv))
6004 6005
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

6006 6007
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
6008
	intel_dp->attached_connector = intel_connector;
6009

6010
	if (intel_dp_is_edp(dev_priv, port))
6011
		type = DRM_MODE_CONNECTOR_eDP;
6012 6013
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6014

6015 6016 6017
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6018 6019 6020 6021 6022 6023 6024 6025
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6026
	/* eDP only on port B and/or C on vlv/chv */
6027
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6028
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
6029 6030
		return false;

6031 6032 6033 6034
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6035
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6036 6037 6038 6039 6040
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

6041 6042
	intel_dp_init_connector_port_info(intel_dig_port);

6043
	intel_dp_aux_init(intel_dp);
6044

6045
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6046
			  edp_panel_vdd_work);
6047

6048
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6049

6050
	if (HAS_DDI(dev_priv))
6051 6052 6053 6054
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6055
	/* init MST on ports that can support it */
6056
	if (HAS_DP_MST(dev_priv) && !is_edp(intel_dp) &&
6057 6058 6059
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6060

6061
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6062 6063 6064
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6065
	}
6066

6067 6068
	intel_dp_add_properties(intel_dp, connector);

6069 6070 6071 6072
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6073
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6074 6075 6076
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6077 6078

	return true;
6079 6080 6081 6082 6083

fail:
	drm_connector_cleanup(connector);

	return false;
6084
}
6085

6086
bool intel_dp_init(struct drm_i915_private *dev_priv,
6087 6088
		   i915_reg_t output_reg,
		   enum port port)
6089 6090 6091 6092 6093 6094
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6095
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6096
	if (!intel_dig_port)
6097
		return false;
6098

6099
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6100 6101
	if (!intel_connector)
		goto err_connector_alloc;
6102 6103 6104 6105

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6106 6107 6108
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6109
		goto err_encoder_init;
6110

6111
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6112 6113
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6114
	intel_encoder->get_config = intel_dp_get_config;
6115
	intel_encoder->suspend = intel_dp_encoder_suspend;
6116
	if (IS_CHERRYVIEW(dev_priv)) {
6117
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6118 6119
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6120
		intel_encoder->post_disable = chv_post_disable_dp;
6121
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6122
	} else if (IS_VALLEYVIEW(dev_priv)) {
6123
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6124 6125
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6126
		intel_encoder->post_disable = vlv_post_disable_dp;
6127
	} else {
6128 6129
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6130
		if (INTEL_GEN(dev_priv) >= 5)
6131
			intel_encoder->post_disable = ilk_post_disable_dp;
6132
	}
6133

6134
	intel_dig_port->port = port;
6135
	intel_dig_port->dp.output_reg = output_reg;
6136
	intel_dig_port->max_lanes = 4;
6137

6138
	intel_encoder->type = INTEL_OUTPUT_DP;
6139
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6140
	if (IS_CHERRYVIEW(dev_priv)) {
6141 6142 6143 6144 6145 6146 6147
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6148
	intel_encoder->cloneable = 0;
6149
	intel_encoder->port = port;
6150

6151
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6152
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6153

S
Sudip Mukherjee 已提交
6154 6155 6156
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6157
	return true;
S
Sudip Mukherjee 已提交
6158 6159 6160

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6161
err_encoder_init:
S
Sudip Mukherjee 已提交
6162 6163 6164
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6165
	return false;
6166
}
6167 6168 6169

void intel_dp_mst_suspend(struct drm_device *dev)
{
6170
	struct drm_i915_private *dev_priv = to_i915(dev);
6171 6172 6173 6174
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6175
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6176 6177

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6178 6179
			continue;

6180 6181
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6182 6183 6184 6185 6186
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6187
	struct drm_i915_private *dev_priv = to_i915(dev);
6188 6189 6190
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6191
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6192
		int ret;
6193

6194 6195
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6196

6197 6198 6199
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6200 6201
	}
}