emulate.c 142.1 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
28
#include <asm/debugreg.h>
A
Avi Kivity 已提交
29

30
#include "x86.h"
31
#include "tss.h"
32

33 34 35
/*
 * Operand types
 */
36 37 38 39 40 41 42 43 44
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
45 46 47
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
48
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
49 50 51 52 53 54 55
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
56 57 58 59 60 61
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
62
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
63
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
64
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
65 66
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
67 68

#define OpBits             5  /* Width of operand field */
69
#define OpMask             ((1ull << OpBits) - 1)
70

A
Avi Kivity 已提交
71 72 73 74 75 76 77 78 79 80
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
81
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
82
/* Destination operand type. */
83 84 85 86 87 88 89
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
90
#define DstMem16    (OpMem16 << DstShift)
91 92
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
93
#define DstAccLo    (OpAccLo << DstShift)
94
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
95
/* Source operand type. */
96 97 98 99 100 101 102 103 104 105 106 107
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
108
#define SrcXLat     (OpXLat << SrcShift)
109 110 111 112
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
113
#define SrcImm64    (OpImm64 << SrcShift)
114
#define SrcDX       (OpDX << SrcShift)
115
#define SrcMem8     (OpMem8 << SrcShift)
116
#define SrcAccHi    (OpAccHi << SrcShift)
117
#define SrcMask     (OpMask << SrcShift)
118 119 120 121 122 123 124 125 126
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
127
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
128
#define InstrDual   (6<<15)     /* Alternate instruction decoding of mod == 3 */
129
#define ModeDual    (7<<15)     /* Different instruction for 32/64 bit */
130
#define Sse         (1<<18)     /* SSE Vector instruction */
131 132 133 134
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
135
/* Misc flags */
136
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
137
#define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
138
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
139
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
140
#define Undefined   (1<<25) /* No Such Instruction */
141
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
142
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
143
#define No64	    (1<<28)
144
#define PageTable   (1 << 29)   /* instruction used to write page table */
145
#define NotImpl     (1 << 30)   /* instruction is not implemented */
146
/* Source 2 operand type */
147
#define Src2Shift   (31)
148
#define Src2None    (OpNone << Src2Shift)
149
#define Src2Mem     (OpMem << Src2Shift)
150 151 152 153
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
154 155 156 157 158 159
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
160
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
161
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
162 163 164
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
165
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
166
#define NoWrite     ((u64)1 << 45)  /* No writeback */
167
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
168
#define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
169 170
#define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
#define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
171
#define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
172
#define NearBranch  ((u64)1 << 52)  /* Near branches */
173
#define No16	    ((u64)1 << 53)  /* No 16 bit operand */
174
#define IncSP       ((u64)1 << 54)  /* SP is incremented before ModRM calc */
A
Avi Kivity 已提交
175

176
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
A
Avi Kivity 已提交
177

178 179 180 181 182 183 184 185
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
186

187 188 189 190 191 192
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
193 194
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
195 196
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
197
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
198 199 200 201 202 203 204 205 206 207 208
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

209
struct opcode {
210 211
	u64 flags : 56;
	u64 intercept : 8;
212
	union {
213
		int (*execute)(struct x86_emulate_ctxt *ctxt);
214 215 216
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
217
		const struct escape *esc;
218
		const struct instr_dual *idual;
219
		const struct mode_dual *mdual;
220
		void (*fastop)(struct fastop *fake);
221
	} u;
222
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
223 224 225 226 227
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
228 229
};

230 231 232 233 234 235 236
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

237 238 239 240 241
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

242 243 244 245 246
struct instr_dual {
	struct opcode mod012;
	struct opcode mod3;
};

247 248 249 250 251
struct mode_dual {
	struct opcode mode32;
	struct opcode mode64;
};

252 253
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a

254 255 256 257 258 259 260
enum x86_transfer_type {
	X86_TRANSFER_NONE,
	X86_TRANSFER_CALL_JMP,
	X86_TRANSFER_RET,
	X86_TRANSFER_TASK_SWITCH,
};

261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
297 298 299 300
/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
301 302
#define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
		     X86_EFLAGS_PF|X86_EFLAGS_CF)
A
Avi Kivity 已提交
303

304 305 306 307 308 309
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

310 311
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

312 313 314 315 316
#define FOP_FUNC(name) \
	".align " __stringify(FASTOP_SIZE) " \n\t" \
	".type " name ", @function \n\t" \
	name ":\n\t"

317 318 319 320 321 322
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
323
	    FOP_FUNC("em_" #op)
324 325 326 327

#define FOP_END \
	    ".popsection")

328 329 330
#define FOPNOP() \
	FOP_FUNC(__stringify(__UNIQUE_ID(nop))) \
	FOP_RET
331

332
#define FOP1E(op,  dst) \
333 334
	FOP_FUNC(#op "_" #dst) \
	"10: " #op " %" #dst " \n\t" FOP_RET
335 336 337

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
338 339 340 341 342 343 344 345 346

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

347 348 349 350 351 352 353 354 355
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

356 357 358 359 360 361 362 363 364
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

365
#define FOP2E(op,  dst, src)	   \
366 367
	FOP_FUNC(#op "_" #dst "_" #src) \
	#op " %" #src ", %" #dst " \n\t" FOP_RET
368 369 370

#define FASTOP2(op) \
	FOP_START(op) \
371 372 373 374
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
375 376
	FOP_END

377 378 379 380
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
381 382 383
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
384 385
	FOP_END

386 387 388 389 390 391 392 393 394
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

395 396 397 398 399 400 401 402 403
/* 2 operand, src and dest are reversed */
#define FASTOP2R(op, name) \
	FOP_START(name) \
	FOP2E(op##b, dl, al) \
	FOP2E(op##w, dx, ax) \
	FOP2E(op##l, edx, eax) \
	ON64(FOP2E(op##q, rdx, rax)) \
	FOP_END

404
#define FOP3E(op,  dst, src, src2) \
405 406
	FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
	#op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
407 408 409 410 411

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
412 413 414
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
415 416
	FOP_END

417
/* Special case for SETcc - 1 instruction per cc */
418 419 420 421 422 423
#define FOP_SETCC(op) \
	".align 4 \n\t" \
	".type " #op ", @function \n\t" \
	#op ": \n\t" \
	#op " %al \n\t" \
	FOP_RET
424

425 426 427
asm(".global kvm_fastop_exception \n"
    "kvm_fastop_exception: xor %esi, %esi; ret");

428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446
FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
447 448 449
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

450 451 452 453 454 455
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
456 457 458 459 460
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
461
		.dst_val    = ctxt->dst.val64,
462 463 464
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
465 466 467
		.next_rip   = ctxt->eip,
	};

468
	return ctxt->ops->intercept(ctxt, &info, stage);
469 470
}

A
Avi Kivity 已提交
471 472 473 474 475
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494
static void assign_register(unsigned long *reg, u64 val, int bytes)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (bytes) {
	case 1:
		*(u8 *)reg = (u8)val;
		break;
	case 2:
		*(u16 *)reg = (u16)val;
		break;
	case 4:
		*reg = (u32)val;
		break;	/* 64b: zero-extend */
	case 8:
		*reg = val;
		break;
	}
}

495
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
496
{
497
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
498 499
}

A
Avi Kivity 已提交
500 501 502 503 504 505 506 507 508 509 510
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
511 512 513 514 515
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
516
/* Access/update address held in a register, based on addressing mode. */
517
static inline unsigned long
518
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
519
{
520
	if (ctxt->ad_bytes == sizeof(unsigned long))
521 522
		return reg;
	else
523
		return reg & ad_mask(ctxt);
524 525 526
}

static inline unsigned long
527
register_address(struct x86_emulate_ctxt *ctxt, int reg)
528
{
529
	return address_mask(ctxt, reg_read(ctxt, reg));
530 531
}

532 533 534 535 536
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

537
static inline void
538
register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
539
{
540
	ulong *preg = reg_rmw(ctxt, reg);
541

542
	assign_register(preg, *preg + inc, ctxt->ad_bytes);
543 544 545 546
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
547
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
548
}
A
Avi Kivity 已提交
549

550 551 552 553 554 555 556
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

557
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
558 559 560 561
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

562
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
563 564
}

565 566
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
567
{
568
	WARN_ON(vec > 0x1f);
569 570 571
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
572
	return X86EMUL_PROPAGATE_FAULT;
573 574
}

575 576 577 578 579
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

580
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
581
{
582
	return emulate_exception(ctxt, GP_VECTOR, err, true);
583 584
}

585 586 587 588 589
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

590
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
591
{
592
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
593 594
}

595
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
596
{
597
	return emulate_exception(ctxt, TS_VECTOR, err, true);
598 599
}

600 601
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
602
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
603 604
}

A
Avi Kivity 已提交
605 606 607 608 609
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

653 654 655 656
static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
				       struct segmented_address addr,
				       unsigned *max_size, unsigned size,
				       bool write, bool fetch,
657
				       enum x86emul_mode mode, ulong *linear)
658
{
659 660
	struct desc_struct desc;
	bool usable;
661
	ulong la;
662
	u32 lim;
663
	u16 sel;
664

665
	la = seg_base(ctxt, addr.seg) + addr.ea;
666
	*linear = la;
667
	*max_size = 0;
668
	switch (mode) {
669
	case X86EMUL_MODE_PROT64:
670
		if (is_noncanonical_address(la))
671
			goto bad;
672 673 674 675

		*max_size = min_t(u64, ~0u, (1ull << 48) - la);
		if (size > *max_size)
			goto bad;
676 677
		break;
	default:
678 679
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
680 681
		if (!usable)
			goto bad;
682 683 684
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
685 686
			goto bad;
		/* unreadable code segment */
687
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
688 689
			goto bad;
		lim = desc_limit_scaled(&desc);
690
		if (!(desc.type & 8) && (desc.type & 4)) {
G
Guo Chao 已提交
691
			/* expand-down segment */
692
			if (addr.ea <= lim)
693 694 695
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
		}
696 697
		if (addr.ea > lim)
			goto bad;
698 699 700 701 702 703 704
		if (lim == 0xffffffff)
			*max_size = ~0u;
		else {
			*max_size = (u64)lim + 1 - addr.ea;
			if (size > *max_size)
				goto bad;
		}
705
		la &= (u32)-1;
706 707
		break;
	}
708 709
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
710
	return X86EMUL_CONTINUE;
711 712
bad:
	if (addr.seg == VCPU_SREG_SS)
713
		return emulate_ss(ctxt, 0);
714
	else
715
		return emulate_gp(ctxt, 0);
716 717
}

718 719 720 721 722
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
723
	unsigned max_size;
724 725
	return __linearize(ctxt, addr, &max_size, size, write, false,
			   ctxt->mode, linear);
726 727
}

728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747
static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
			     enum x86emul_mode mode)
{
	ulong linear;
	int rc;
	unsigned max_size;
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
					   .ea = dst };

	if (ctxt->op_bytes != sizeof(unsigned long))
		addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
	rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
	if (rc == X86EMUL_CONTINUE)
		ctxt->_eip = addr.ea;
	return rc;
}

static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
{
	return assign_eip(ctxt, dst, ctxt->mode);
748 749
}

750 751 752 753
static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
			  const struct desc_struct *cs_desc)
{
	enum x86emul_mode mode = ctxt->mode;
754
	int rc;
755 756

#ifdef CONFIG_X86_64
757 758 759
	if (ctxt->mode >= X86EMUL_MODE_PROT16) {
		if (cs_desc->l) {
			u64 efer = 0;
760

761 762 763 764 765
			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				mode = X86EMUL_MODE_PROT64;
		} else
			mode = X86EMUL_MODE_PROT32; /* temporary value */
766 767 768 769
	}
#endif
	if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
		mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
770 771 772 773
	rc = assign_eip(ctxt, dst, mode);
	if (rc == X86EMUL_CONTINUE)
		ctxt->mode = mode;
	return rc;
774 775 776 777 778 779
}

static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
{
	return assign_eip_near(ctxt, ctxt->_eip + rel);
}
780

781 782 783 784 785
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
786 787 788
	int rc;
	ulong linear;

789
	rc = linearize(ctxt, addr, size, false, &linear);
790 791
	if (rc != X86EMUL_CONTINUE)
		return rc;
792
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
793 794
}

795
/*
796
 * Prefetch the remaining bytes of the instruction without crossing page
797 798
 * boundary if they are not in fetch_cache yet.
 */
799
static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
800 801
{
	int rc;
802
	unsigned size, max_size;
803
	unsigned long linear;
804
	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
805
	struct segmented_address addr = { .seg = VCPU_SREG_CS,
806 807
					   .ea = ctxt->eip + cur_size };

808 809 810 811 812 813 814 815 816 817
	/*
	 * We do not know exactly how many bytes will be needed, and
	 * __linearize is expensive, so fetch as much as possible.  We
	 * just have to avoid going beyond the 15 byte limit, the end
	 * of the segment, or the end of the page.
	 *
	 * __linearize is called with size 0 so that it does not do any
	 * boundary check itself.  Instead, we use max_size to check
	 * against op_size.
	 */
818 819
	rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
			 &linear);
820 821 822
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;

823
	size = min_t(unsigned, 15UL ^ cur_size, max_size);
824
	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
825 826 827 828 829 830 831 832

	/*
	 * One instruction can only straddle two pages,
	 * and one has been loaded at the beginning of
	 * x86_decode_insn.  So, if not enough bytes
	 * still, we must have hit the 15-byte boundary.
	 */
	if (unlikely(size < op_size))
833 834
		return emulate_gp(ctxt, 0);

835
	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
836 837 838
			      size, &ctxt->exception);
	if (unlikely(rc != X86EMUL_CONTINUE))
		return rc;
839
	ctxt->fetch.end += size;
840
	return X86EMUL_CONTINUE;
841 842
}

843 844
static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
					       unsigned size)
845
{
846 847 848 849
	unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;

	if (unlikely(done_size < size))
		return __do_insn_fetch_bytes(ctxt, size - done_size);
850 851
	else
		return X86EMUL_CONTINUE;
852 853
}

854
/* Fetch next part of the instruction being emulated. */
855
#define insn_fetch(_type, _ctxt)					\
856 857 858
({	_type _x;							\
									\
	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
859 860
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
861
	ctxt->_eip += sizeof(_type);					\
862 863
	_x = *(_type __aligned(1) *) ctxt->fetch.ptr;			\
	ctxt->fetch.ptr += sizeof(_type);				\
864
	_x;								\
865 866
})

867
#define insn_fetch_arr(_arr, _size, _ctxt)				\
868 869
({									\
	rc = do_insn_fetch_bytes(_ctxt, _size);				\
870 871
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
872
	ctxt->_eip += (_size);						\
873 874
	memcpy(_arr, ctxt->fetch.ptr, _size);				\
	ctxt->fetch.ptr += (_size);					\
875 876
})

877 878 879 880 881
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
882
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
883
			     int byteop)
A
Avi Kivity 已提交
884 885
{
	void *p;
886
	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
A
Avi Kivity 已提交
887 888

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
889 890 891
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
892 893 894 895
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
896
			   struct segmented_address addr,
A
Avi Kivity 已提交
897 898 899 900 901 902 903
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
904
	rc = segmented_read_std(ctxt, addr, size, 2);
905
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
906
		return rc;
907
	addr.ea += 2;
908
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
909 910 911
	return rc;
}

912 913 914 915 916 917 918 919 920 921
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

922 923
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
924 925
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
926

927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

952 953
FASTOP2(xadd);

954 955
FASTOP2R(cmp, cmp_r);

956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
{
	/* If src is zero, do not writeback, but update flags */
	if (ctxt->src.val == 0)
		ctxt->dst.type = OP_NONE;
	return fastop(ctxt, em_bsf);
}

static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
{
	/* If src is zero, do not writeback, but update flags */
	if (ctxt->src.val == 0)
		ctxt->dst.type = OP_NONE;
	return fastop(ctxt, em_bsr);
}

972
static u8 test_cc(unsigned int condition, unsigned long flags)
973
{
974 975
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
976

977
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
978
	asm("push %[flags]; popf; call *%[fastop]"
979 980
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
981 982
}

983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
1001 1002 1003 1004
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1005 1006 1007 1008 1009 1010 1011 1012
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1013
#ifdef CONFIG_X86_64
1014 1015 1016 1017 1018 1019 1020 1021
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1033 1034 1035 1036 1037 1038 1039 1040
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
1041
#ifdef CONFIG_X86_64
1042 1043 1044 1045 1046 1047 1048 1049
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
1050 1051 1052 1053 1054 1055
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1133
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1134
				    struct operand *op)
1135
{
1136
	unsigned reg = ctxt->modrm_reg;
1137

1138 1139
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1140

1141
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1142 1143 1144 1145 1146 1147
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1148 1149 1150 1151 1152 1153 1154
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1155

1156
	op->type = OP_REG;
1157 1158 1159
	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);

1160
	fetch_register_operand(op);
1161 1162 1163
	op->orig_val = op->val;
}

1164 1165 1166 1167 1168 1169
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1170
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1171
			struct operand *op)
1172 1173
{
	u8 sib;
B
Bandan Das 已提交
1174
	int index_reg, base_reg, scale;
1175
	int rc = X86EMUL_CONTINUE;
1176
	ulong modrm_ea = 0;
1177

B
Bandan Das 已提交
1178 1179 1180
	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1181

B
Bandan Das 已提交
1182
	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1183
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
B
Bandan Das 已提交
1184
	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1185
	ctxt->modrm_seg = VCPU_SREG_DS;
1186

1187
	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1188
		op->type = OP_REG;
1189
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1190
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1191
				ctxt->d & ByteOp);
1192
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1193 1194
			op->type = OP_XMM;
			op->bytes = 16;
1195 1196
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1197 1198
			return rc;
		}
A
Avi Kivity 已提交
1199 1200 1201
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
1202
			op->addr.mm = ctxt->modrm_rm & 7;
A
Avi Kivity 已提交
1203 1204
			return rc;
		}
1205
		fetch_register_operand(op);
1206 1207 1208
		return rc;
	}

1209 1210
	op->type = OP_MEM;

1211
	if (ctxt->ad_bytes == 2) {
1212 1213 1214 1215
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1216 1217

		/* 16-bit ModR/M decode. */
1218
		switch (ctxt->modrm_mod) {
1219
		case 0:
1220
			if (ctxt->modrm_rm == 6)
1221
				modrm_ea += insn_fetch(u16, ctxt);
1222 1223
			break;
		case 1:
1224
			modrm_ea += insn_fetch(s8, ctxt);
1225 1226
			break;
		case 2:
1227
			modrm_ea += insn_fetch(u16, ctxt);
1228 1229
			break;
		}
1230
		switch (ctxt->modrm_rm) {
1231
		case 0:
1232
			modrm_ea += bx + si;
1233 1234
			break;
		case 1:
1235
			modrm_ea += bx + di;
1236 1237
			break;
		case 2:
1238
			modrm_ea += bp + si;
1239 1240
			break;
		case 3:
1241
			modrm_ea += bp + di;
1242 1243
			break;
		case 4:
1244
			modrm_ea += si;
1245 1246
			break;
		case 5:
1247
			modrm_ea += di;
1248 1249
			break;
		case 6:
1250
			if (ctxt->modrm_mod != 0)
1251
				modrm_ea += bp;
1252 1253
			break;
		case 7:
1254
			modrm_ea += bx;
1255 1256
			break;
		}
1257 1258 1259
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1260
		modrm_ea = (u16)modrm_ea;
1261 1262
	} else {
		/* 32/64-bit ModR/M decode. */
1263
		if ((ctxt->modrm_rm & 7) == 4) {
1264
			sib = insn_fetch(u8, ctxt);
1265 1266 1267 1268
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1269
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1270
				modrm_ea += insn_fetch(s32, ctxt);
1271
			else {
1272
				modrm_ea += reg_read(ctxt, base_reg);
1273
				adjust_modrm_seg(ctxt, base_reg);
1274 1275 1276 1277
				/* Increment ESP on POP [ESP] */
				if ((ctxt->d & IncSP) &&
				    base_reg == VCPU_REGS_RSP)
					modrm_ea += ctxt->op_bytes;
1278
			}
1279
			if (index_reg != 4)
1280
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1281
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1282
			modrm_ea += insn_fetch(s32, ctxt);
1283
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1284
				ctxt->rip_relative = 1;
1285 1286
		} else {
			base_reg = ctxt->modrm_rm;
1287
			modrm_ea += reg_read(ctxt, base_reg);
1288 1289
			adjust_modrm_seg(ctxt, base_reg);
		}
1290
		switch (ctxt->modrm_mod) {
1291
		case 1:
1292
			modrm_ea += insn_fetch(s8, ctxt);
1293 1294
			break;
		case 2:
1295
			modrm_ea += insn_fetch(s32, ctxt);
1296 1297 1298
			break;
		}
	}
1299
	op->addr.mem.ea = modrm_ea;
1300 1301 1302
	if (ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;

1303 1304 1305 1306 1307
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1308
		      struct operand *op)
1309
{
1310
	int rc = X86EMUL_CONTINUE;
1311

1312
	op->type = OP_MEM;
1313
	switch (ctxt->ad_bytes) {
1314
	case 2:
1315
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1316 1317
		break;
	case 4:
1318
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1319 1320
		break;
	case 8:
1321
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1322 1323 1324 1325 1326 1327
		break;
	}
done:
	return rc;
}

1328
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1329
{
1330
	long sv = 0, mask;
1331

1332
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1333
		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1334

1335 1336 1337 1338
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1339 1340
		else
			sv = (s64)ctxt->src.val & (s64)mask;
1341

1342 1343
		ctxt->dst.addr.mem.ea = address_mask(ctxt,
					   ctxt->dst.addr.mem.ea + (sv >> 3));
1344
	}
1345 1346

	/* only subword offset */
1347
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1348 1349
}

1350 1351
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1352
{
1353
	int rc;
1354
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1355

1356 1357
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1358

1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1371 1372
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1373

1374 1375 1376 1377 1378
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1379 1380 1381
	int rc;
	ulong linear;

1382
	rc = linearize(ctxt, addr, size, false, &linear);
1383 1384
	if (rc != X86EMUL_CONTINUE)
		return rc;
1385
	return read_emulated(ctxt, linear, data, size);
1386 1387 1388 1389 1390 1391 1392
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1393 1394 1395
	int rc;
	ulong linear;

1396
	rc = linearize(ctxt, addr, size, true, &linear);
1397 1398
	if (rc != X86EMUL_CONTINUE)
		return rc;
1399 1400
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1401 1402 1403 1404 1405 1406 1407
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1408 1409 1410
	int rc;
	ulong linear;

1411
	rc = linearize(ctxt, addr, size, true, &linear);
1412 1413
	if (rc != X86EMUL_CONTINUE)
		return rc;
1414 1415
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1416 1417
}

1418 1419 1420 1421
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1422
	struct read_cache *rc = &ctxt->io_read;
1423

1424 1425
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1426
		unsigned int count = ctxt->rep_prefix ?
1427
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1428
		in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
1429 1430
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1431
		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1432 1433 1434
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1435
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1436 1437
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1438 1439
	}

1440
	if (ctxt->rep_prefix && (ctxt->d & String) &&
1441
	    !(ctxt->eflags & X86_EFLAGS_DF)) {
1442 1443 1444 1445 1446 1447 1448 1449
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1450 1451
	return 1;
}
A
Avi Kivity 已提交
1452

1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1469 1470 1471
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1472
	const struct x86_emulate_ops *ops = ctxt->ops;
1473
	u32 base3 = 0;
1474

1475 1476
	if (selector & 1 << 2) {
		struct desc_struct desc;
1477 1478
		u16 sel;

1479
		memset (dt, 0, sizeof *dt);
1480 1481
		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
				      VCPU_SREG_LDTR))
1482
			return;
1483

1484
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1485
		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1486
	} else
1487
		ops->get_gdt(ctxt, dt);
1488
}
1489

1490 1491
static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
			      u16 selector, ulong *desc_addr_p)
1492 1493 1494 1495
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1496

1497
	get_descriptor_table_ptr(ctxt, selector, &dt);
1498

1499 1500
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1501

1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
	addr = dt.address + index * 8;

#ifdef CONFIG_X86_64
	if (addr >> 32 != 0) {
		u64 efer = 0;

		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (!(efer & EFER_LMA))
			addr &= (u32)-1;
	}
#endif

	*desc_addr_p = addr;
	return X86EMUL_CONTINUE;
}

/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
{
	int rc;

	rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	return ctxt->ops->read_std(ctxt, *desc_addr_p, desc, sizeof(*desc),
1530
				   &ctxt->exception);
1531
}
1532

1533 1534 1535 1536
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
1537
	int rc;
1538
	ulong addr;
A
Avi Kivity 已提交
1539

1540 1541 1542
	rc = get_descriptor_ptr(ctxt, selector, &addr);
	if (rc != X86EMUL_CONTINUE)
		return rc;
A
Avi Kivity 已提交
1543

1544 1545
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1546
}
1547

1548
/* Does not support long mode */
1549
static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1550
				     u16 selector, int seg, u8 cpl,
1551
				     enum x86_transfer_type transfer,
1552
				     struct desc_struct *desc)
1553
{
1554
	struct desc_struct seg_desc, old_desc;
1555
	u8 dpl, rpl;
1556 1557 1558
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1559
	ulong desc_addr;
1560
	int ret;
1561
	u16 dummy;
1562
	u32 base3 = 0;
1563

1564
	memset(&seg_desc, 0, sizeof seg_desc);
1565

1566 1567 1568
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1569
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1570 1571
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1572 1573 1574 1575 1576 1577 1578 1579 1580
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1581 1582
	}

1583 1584 1585 1586 1587 1588 1589
	rpl = selector & 3;

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1600
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1601 1602 1603 1604
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
1605 1606
	err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
							   GP_VECTOR;
1607

G
Guo Chao 已提交
1608
	/* can't load system descriptor into segment selector */
1609 1610 1611
	if (seg <= VCPU_SREG_GS && !seg_desc.s) {
		if (transfer == X86_TRANSFER_CALL_JMP)
			return X86EMUL_UNHANDLEABLE;
1612
		goto exception;
1613
	}
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1630
		break;
1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
1644 1645 1646 1647 1648 1649 1650 1651 1652
		/* in long-mode d/b must be clear if l is set */
		if (seg_desc.d && seg_desc.l) {
			u64 efer = 0;

			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
			if (efer & EFER_LMA)
				goto exception;
		}

1653 1654
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1655
		break;
1656 1657 1658
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1659 1660 1661 1662 1663 1664
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1665 1666 1667 1668 1669 1670
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1671
		/*
1672 1673 1674
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1675
		 */
1676 1677 1678 1679
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1680
		break;
1681 1682 1683 1684
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
1685 1686 1687 1688 1689 1690 1691
		if (!(seg_desc.type & 1)) {
			seg_desc.type |= 1;
			ret = write_segment_descriptor(ctxt, selector,
						       &seg_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;
		}
1692 1693 1694 1695 1696
	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
		ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
				sizeof(base3), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1697 1698 1699
		if (is_noncanonical_address(get_desc_base(&seg_desc) |
					     ((u64)base3 << 32)))
			return emulate_gp(ctxt, 0);
1700 1701
	}
load:
1702
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1703 1704
	if (desc)
		*desc = seg_desc;
1705 1706
	return X86EMUL_CONTINUE;
exception:
1707
	return emulate_exception(ctxt, err_vec, err_code, true);
1708 1709
}

1710 1711 1712 1713
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
	u8 cpl = ctxt->ops->cpl(ctxt);
1714 1715
	return __load_segment_descriptor(ctxt, selector, seg, cpl,
					 X86_TRANSFER_NONE, NULL);
1716 1717
}

1718 1719
static void write_register_operand(struct operand *op)
{
1720
	return assign_register(op->addr.reg, op->val, op->bytes);
1721 1722
}

1723
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1724
{
1725
	switch (op->type) {
1726
	case OP_REG:
1727
		write_register_operand(op);
A
Avi Kivity 已提交
1728
		break;
1729
	case OP_MEM:
1730
		if (ctxt->lock_prefix)
P
Paolo Bonzini 已提交
1731 1732 1733 1734 1735 1736 1737
			return segmented_cmpxchg(ctxt,
						 op->addr.mem,
						 &op->orig_val,
						 &op->val,
						 op->bytes);
		else
			return segmented_write(ctxt,
1738 1739 1740
					       op->addr.mem,
					       &op->val,
					       op->bytes);
1741
		break;
1742
	case OP_MEM_STR:
P
Paolo Bonzini 已提交
1743 1744 1745 1746
		return segmented_write(ctxt,
				       op->addr.mem,
				       op->data,
				       op->bytes * op->count);
1747
		break;
A
Avi Kivity 已提交
1748
	case OP_XMM:
1749
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1750
		break;
A
Avi Kivity 已提交
1751
	case OP_MM:
1752
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1753
		break;
1754 1755
	case OP_NONE:
		/* no writeback */
1756
		break;
1757
	default:
1758
		break;
A
Avi Kivity 已提交
1759
	}
1760 1761
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1762

1763
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1764
{
1765
	struct segmented_address addr;
1766

1767
	rsp_increment(ctxt, -bytes);
1768
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1769 1770
	addr.seg = VCPU_SREG_SS;

1771 1772 1773 1774 1775
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1776
	/* Disable writeback. */
1777
	ctxt->dst.type = OP_NONE;
1778
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1779
}
1780

1781 1782 1783 1784
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1785
	struct segmented_address addr;
1786

1787
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1788
	addr.seg = VCPU_SREG_SS;
1789
	rc = segmented_read(ctxt, addr, dest, len);
1790 1791 1792
	if (rc != X86EMUL_CONTINUE)
		return rc;

1793
	rsp_increment(ctxt, len);
1794
	return rc;
1795 1796
}

1797 1798
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1799
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1800 1801
}

1802
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1803
			void *dest, int len)
1804 1805
{
	int rc;
1806
	unsigned long val, change_mask;
1807
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
1808
	int cpl = ctxt->ops->cpl(ctxt);
1809

1810
	rc = emulate_pop(ctxt, &val, len);
1811 1812
	if (rc != X86EMUL_CONTINUE)
		return rc;
1813

1814 1815 1816 1817
	change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
		      X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
		      X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
		      X86_EFLAGS_AC | X86_EFLAGS_ID;
1818

1819 1820 1821 1822 1823
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
1824
			change_mask |= X86_EFLAGS_IOPL;
1825
		if (cpl <= iopl)
1826
			change_mask |= X86_EFLAGS_IF;
1827 1828
		break;
	case X86EMUL_MODE_VM86:
1829 1830
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1831
		change_mask |= X86_EFLAGS_IF;
1832 1833
		break;
	default: /* real mode */
1834
		change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
1835
		break;
1836
	}
1837 1838 1839 1840 1841

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1842 1843
}

1844 1845
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1846 1847 1848 1849
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1850 1851
}

A
Avi Kivity 已提交
1852 1853 1854 1855 1856
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1857
	ulong rbp;
A
Avi Kivity 已提交
1858 1859 1860 1861

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1862 1863
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1864 1865
	if (rc != X86EMUL_CONTINUE)
		return rc;
1866
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1867
		      stack_mask(ctxt));
1868 1869
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1870 1871 1872 1873
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1874 1875
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1876
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1877
		      stack_mask(ctxt));
1878
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1879 1880
}

1881
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1882
{
1883 1884
	int seg = ctxt->src2.val;

1885
	ctxt->src.val = get_segment_selector(ctxt, seg);
1886 1887 1888 1889
	if (ctxt->op_bytes == 4) {
		rsp_increment(ctxt, -2);
		ctxt->op_bytes = 2;
	}
1890

1891
	return em_push(ctxt);
1892 1893
}

1894
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1895
{
1896
	int seg = ctxt->src2.val;
1897 1898
	unsigned long selector;
	int rc;
1899

1900
	rc = emulate_pop(ctxt, &selector, 2);
1901 1902 1903
	if (rc != X86EMUL_CONTINUE)
		return rc;

1904 1905
	if (ctxt->modrm_reg == VCPU_SREG_SS)
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
1906 1907
	if (ctxt->op_bytes > 2)
		rsp_increment(ctxt, ctxt->op_bytes - 2);
1908

1909
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1910
	return rc;
1911 1912
}

1913
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1914
{
1915
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1916 1917
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1918

1919 1920
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1921
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1922

1923
		rc = em_push(ctxt);
1924 1925
		if (rc != X86EMUL_CONTINUE)
			return rc;
1926

1927
		++reg;
1928 1929
	}

1930
	return rc;
1931 1932
}

1933 1934
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1935
	ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
1936 1937 1938
	return em_push(ctxt);
}

1939
static int em_popa(struct x86_emulate_ctxt *ctxt)
1940
{
1941 1942
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1943
	u32 val;
1944

1945 1946
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1947
			rsp_increment(ctxt, ctxt->op_bytes);
1948 1949
			--reg;
		}
1950

1951
		rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
1952 1953
		if (rc != X86EMUL_CONTINUE)
			break;
1954
		assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
1955
		--reg;
1956
	}
1957
	return rc;
1958 1959
}

1960
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1961
{
1962
	const struct x86_emulate_ops *ops = ctxt->ops;
1963
	int rc;
1964 1965 1966 1967 1968 1969
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1970
	ctxt->src.val = ctxt->eflags;
1971
	rc = em_push(ctxt);
1972 1973
	if (rc != X86EMUL_CONTINUE)
		return rc;
1974

1975
	ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
1976

1977
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1978
	rc = em_push(ctxt);
1979 1980
	if (rc != X86EMUL_CONTINUE)
		return rc;
1981

1982
	ctxt->src.val = ctxt->_eip;
1983
	rc = em_push(ctxt);
1984 1985 1986
	if (rc != X86EMUL_CONTINUE)
		return rc;

1987
	ops->get_idt(ctxt, &dt);
1988 1989 1990 1991

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1992
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1993 1994 1995
	if (rc != X86EMUL_CONTINUE)
		return rc;

1996
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1997 1998 1999
	if (rc != X86EMUL_CONTINUE)
		return rc;

2000
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
2001 2002 2003
	if (rc != X86EMUL_CONTINUE)
		return rc;

2004
	ctxt->_eip = eip;
2005 2006 2007 2008

	return rc;
}

2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

2020
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2021 2022 2023
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2024
		return __emulate_int_real(ctxt, irq);
2025 2026 2027 2028 2029 2030 2031 2032 2033 2034
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

2035
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2036
{
2037 2038 2039 2040
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
2041 2042 2043 2044 2045
	unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
			     X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
			     X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
			     X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
			     X86_EFLAGS_AC | X86_EFLAGS_ID |
W
Wanpeng Li 已提交
2046
			     X86_EFLAGS_FIXED;
2047 2048
	unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
				  X86_EFLAGS_VIP;
2049

2050
	/* TODO: Add stack limit check */
2051

2052
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2053

2054 2055
	if (rc != X86EMUL_CONTINUE)
		return rc;
2056

2057 2058
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
2059

2060
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2061

2062 2063
	if (rc != X86EMUL_CONTINUE)
		return rc;
2064

2065
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2066

2067 2068
	if (rc != X86EMUL_CONTINUE)
		return rc;
2069

2070
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2071

2072 2073
	if (rc != X86EMUL_CONTINUE)
		return rc;
2074

2075
	ctxt->_eip = temp_eip;
2076

2077
	if (ctxt->op_bytes == 4)
2078
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2079
	else if (ctxt->op_bytes == 2) {
2080 2081
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
2082
	}
2083 2084

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
W
Wanpeng Li 已提交
2085
	ctxt->eflags |= X86_EFLAGS_FIXED;
2086
	ctxt->ops->set_nmi_mask(ctxt, false);
2087 2088

	return rc;
2089 2090
}

2091
static int em_iret(struct x86_emulate_ctxt *ctxt)
2092
{
2093 2094
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2095
		return emulate_iret_real(ctxt);
2096 2097 2098 2099
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2100
	default:
2101 2102
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2103 2104 2105
	}
}

2106 2107 2108
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
2109 2110 2111 2112 2113 2114 2115 2116 2117
	unsigned short sel, old_sel;
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	u8 cpl = ctxt->ops->cpl(ctxt);

	/* Assignment of RIP may only fail in 64-bit mode */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
				 VCPU_SREG_CS);
2118

2119
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2120

2121 2122
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_CALL_JMP,
2123
				       &new_desc);
2124 2125 2126
	if (rc != X86EMUL_CONTINUE)
		return rc;

2127
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
2128
	if (rc != X86EMUL_CONTINUE) {
2129
		WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
2130 2131 2132 2133 2134
		/* assigning eip failed; restore the old cs */
		ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
		return rc;
	}
	return rc;
2135 2136
}

2137
static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
2138
{
2139 2140
	return assign_eip_near(ctxt, ctxt->src.val);
}
2141

2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	long int old_eip;

	old_eip = ctxt->_eip;
	rc = assign_eip_near(ctxt, ctxt->src.val);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->src.val = old_eip;
	rc = em_push(ctxt);
2153
	return rc;
2154 2155
}

2156
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2157
{
2158
	u64 old = ctxt->dst.orig_val64;
2159

2160 2161 2162
	if (ctxt->dst.bytes == 16)
		return X86EMUL_UNHANDLEABLE;

2163 2164 2165 2166
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2167
		ctxt->eflags &= ~X86_EFLAGS_ZF;
2168
	} else {
2169 2170
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2171

2172
		ctxt->eflags |= X86_EFLAGS_ZF;
2173
	}
2174
	return X86EMUL_CONTINUE;
2175 2176
}

2177 2178
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2179 2180 2181 2182 2183 2184 2185 2186
	int rc;
	unsigned long eip;

	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	return assign_eip_near(ctxt, eip);
2187 2188
}

2189
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2190 2191
{
	int rc;
2192 2193
	unsigned long eip, cs;
	u16 old_cs;
2194
	int cpl = ctxt->ops->cpl(ctxt);
2195 2196 2197 2198 2199 2200
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
				 VCPU_SREG_CS);
2201

2202
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2203
	if (rc != X86EMUL_CONTINUE)
2204
		return rc;
2205
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2206
	if (rc != X86EMUL_CONTINUE)
2207
		return rc;
2208 2209 2210
	/* Outer-privilege level return is not implemented */
	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
		return X86EMUL_UNHANDLEABLE;
2211 2212
	rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_RET,
2213 2214 2215
				       &new_desc);
	if (rc != X86EMUL_CONTINUE)
		return rc;
2216
	rc = assign_eip_far(ctxt, eip, &new_desc);
2217
	if (rc != X86EMUL_CONTINUE) {
2218
		WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
2219 2220
		ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
	}
2221 2222 2223
	return rc;
}

2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
{
        int rc;

        rc = em_ret_far(ctxt);
        if (rc != X86EMUL_CONTINUE)
                return rc;
        rsp_increment(ctxt, ctxt->src.val);
        return X86EMUL_CONTINUE;
}

2235 2236 2237
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
2238 2239
	ctxt->dst.orig_val = ctxt->dst.val;
	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2240
	ctxt->src.orig_val = ctxt->src.val;
2241
	ctxt->src.val = ctxt->dst.orig_val;
2242
	fastop(ctxt, em_cmp);
2243

2244
	if (ctxt->eflags & X86_EFLAGS_ZF) {
2245 2246
		/* Success: write back to memory; no update of EAX */
		ctxt->src.type = OP_NONE;
2247 2248 2249
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
2250 2251 2252 2253
		ctxt->src.type = OP_REG;
		ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		ctxt->src.val = ctxt->dst.orig_val;
		/* Create write-cycle to dest by writing the same value */
2254
		ctxt->dst.val = ctxt->dst.orig_val;
2255 2256 2257 2258
	}
	return X86EMUL_CONTINUE;
}

2259
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2260
{
2261
	int seg = ctxt->src2.val;
2262 2263 2264
	unsigned short sel;
	int rc;

2265
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2266

2267
	rc = load_segment_descriptor(ctxt, sel, seg);
2268 2269 2270
	if (rc != X86EMUL_CONTINUE)
		return rc;

2271
	ctxt->dst.val = ctxt->src.val;
2272 2273 2274
	return rc;
}

2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = 0x80000001;
	ecx = 0;
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return edx & bit(X86_FEATURE_LM);
}

#define GET_SMSTATE(type, smbase, offset)				  \
	({								  \
	 type __val;							  \
2288 2289
	 int r = ctxt->ops->read_phys(ctxt, smbase + offset, &__val,      \
				      sizeof(__val));			  \
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433
	 if (r != X86EMUL_CONTINUE)					  \
		 return X86EMUL_UNHANDLEABLE;				  \
	 __val;								  \
	})

static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
{
	desc->g    = (flags >> 23) & 1;
	desc->d    = (flags >> 22) & 1;
	desc->l    = (flags >> 21) & 1;
	desc->avl  = (flags >> 20) & 1;
	desc->p    = (flags >> 15) & 1;
	desc->dpl  = (flags >> 13) & 3;
	desc->s    = (flags >> 12) & 1;
	desc->type = (flags >>  8) & 15;
}

static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
{
	struct desc_struct desc;
	int offset;
	u16 selector;

	selector = GET_SMSTATE(u32, smbase, 0x7fa8 + n * 4);

	if (n < 3)
		offset = 0x7f84 + n * 12;
	else
		offset = 0x7f2c + (n - 3) * 12;

	set_desc_base(&desc,      GET_SMSTATE(u32, smbase, offset + 8));
	set_desc_limit(&desc,     GET_SMSTATE(u32, smbase, offset + 4));
	rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, offset));
	ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
	return X86EMUL_CONTINUE;
}

static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
{
	struct desc_struct desc;
	int offset;
	u16 selector;
	u32 base3;

	offset = 0x7e00 + n * 16;

	selector =                GET_SMSTATE(u16, smbase, offset);
	rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smbase, offset + 2) << 8);
	set_desc_limit(&desc,     GET_SMSTATE(u32, smbase, offset + 4));
	set_desc_base(&desc,      GET_SMSTATE(u32, smbase, offset + 8));
	base3 =                   GET_SMSTATE(u32, smbase, offset + 12);

	ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
	return X86EMUL_CONTINUE;
}

static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
				     u64 cr0, u64 cr4)
{
	int bad;

	/*
	 * First enable PAE, long mode needs it before CR0.PG = 1 is set.
	 * Then enable protected mode.	However, PCID cannot be enabled
	 * if EFER.LMA=0, so set it separately.
	 */
	bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
	if (bad)
		return X86EMUL_UNHANDLEABLE;

	bad = ctxt->ops->set_cr(ctxt, 0, cr0);
	if (bad)
		return X86EMUL_UNHANDLEABLE;

	if (cr4 & X86_CR4_PCIDE) {
		bad = ctxt->ops->set_cr(ctxt, 4, cr4);
		if (bad)
			return X86EMUL_UNHANDLEABLE;
	}

	return X86EMUL_CONTINUE;
}

static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt, u64 smbase)
{
	struct desc_struct desc;
	struct desc_ptr dt;
	u16 selector;
	u32 val, cr0, cr4;
	int i;

	cr0 =                      GET_SMSTATE(u32, smbase, 0x7ffc);
	ctxt->ops->set_cr(ctxt, 3, GET_SMSTATE(u32, smbase, 0x7ff8));
	ctxt->eflags =             GET_SMSTATE(u32, smbase, 0x7ff4) | X86_EFLAGS_FIXED;
	ctxt->_eip =               GET_SMSTATE(u32, smbase, 0x7ff0);

	for (i = 0; i < 8; i++)
		*reg_write(ctxt, i) = GET_SMSTATE(u32, smbase, 0x7fd0 + i * 4);

	val = GET_SMSTATE(u32, smbase, 0x7fcc);
	ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
	val = GET_SMSTATE(u32, smbase, 0x7fc8);
	ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);

	selector =                 GET_SMSTATE(u32, smbase, 0x7fc4);
	set_desc_base(&desc,       GET_SMSTATE(u32, smbase, 0x7f64));
	set_desc_limit(&desc,      GET_SMSTATE(u32, smbase, 0x7f60));
	rsm_set_desc_flags(&desc,  GET_SMSTATE(u32, smbase, 0x7f5c));
	ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);

	selector =                 GET_SMSTATE(u32, smbase, 0x7fc0);
	set_desc_base(&desc,       GET_SMSTATE(u32, smbase, 0x7f80));
	set_desc_limit(&desc,      GET_SMSTATE(u32, smbase, 0x7f7c));
	rsm_set_desc_flags(&desc,  GET_SMSTATE(u32, smbase, 0x7f78));
	ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);

	dt.address =               GET_SMSTATE(u32, smbase, 0x7f74);
	dt.size =                  GET_SMSTATE(u32, smbase, 0x7f70);
	ctxt->ops->set_gdt(ctxt, &dt);

	dt.address =               GET_SMSTATE(u32, smbase, 0x7f58);
	dt.size =                  GET_SMSTATE(u32, smbase, 0x7f54);
	ctxt->ops->set_idt(ctxt, &dt);

	for (i = 0; i < 6; i++) {
		int r = rsm_load_seg_32(ctxt, smbase, i);
		if (r != X86EMUL_CONTINUE)
			return r;
	}

	cr4 = GET_SMSTATE(u32, smbase, 0x7f14);

	ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7ef8));

	return rsm_enter_protected_mode(ctxt, cr0, cr4);
}

static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt, u64 smbase)
{
	struct desc_struct desc;
	struct desc_ptr dt;
	u64 val, cr0, cr4;
	u32 base3;
	u16 selector;
2434
	int i, r;
2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475

	for (i = 0; i < 16; i++)
		*reg_write(ctxt, i) = GET_SMSTATE(u64, smbase, 0x7ff8 - i * 8);

	ctxt->_eip   = GET_SMSTATE(u64, smbase, 0x7f78);
	ctxt->eflags = GET_SMSTATE(u32, smbase, 0x7f70) | X86_EFLAGS_FIXED;

	val = GET_SMSTATE(u32, smbase, 0x7f68);
	ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
	val = GET_SMSTATE(u32, smbase, 0x7f60);
	ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);

	cr0 =                       GET_SMSTATE(u64, smbase, 0x7f58);
	ctxt->ops->set_cr(ctxt, 3,  GET_SMSTATE(u64, smbase, 0x7f50));
	cr4 =                       GET_SMSTATE(u64, smbase, 0x7f48);
	ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7f00));
	val =                       GET_SMSTATE(u64, smbase, 0x7ed0);
	ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA);

	selector =                  GET_SMSTATE(u32, smbase, 0x7e90);
	rsm_set_desc_flags(&desc,   GET_SMSTATE(u32, smbase, 0x7e92) << 8);
	set_desc_limit(&desc,       GET_SMSTATE(u32, smbase, 0x7e94));
	set_desc_base(&desc,        GET_SMSTATE(u32, smbase, 0x7e98));
	base3 =                     GET_SMSTATE(u32, smbase, 0x7e9c);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);

	dt.size =                   GET_SMSTATE(u32, smbase, 0x7e84);
	dt.address =                GET_SMSTATE(u64, smbase, 0x7e88);
	ctxt->ops->set_idt(ctxt, &dt);

	selector =                  GET_SMSTATE(u32, smbase, 0x7e70);
	rsm_set_desc_flags(&desc,   GET_SMSTATE(u32, smbase, 0x7e72) << 8);
	set_desc_limit(&desc,       GET_SMSTATE(u32, smbase, 0x7e74));
	set_desc_base(&desc,        GET_SMSTATE(u32, smbase, 0x7e78));
	base3 =                     GET_SMSTATE(u32, smbase, 0x7e7c);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);

	dt.size =                   GET_SMSTATE(u32, smbase, 0x7e64);
	dt.address =                GET_SMSTATE(u64, smbase, 0x7e68);
	ctxt->ops->set_gdt(ctxt, &dt);

2476 2477 2478 2479
	r = rsm_enter_protected_mode(ctxt, cr0, cr4);
	if (r != X86EMUL_CONTINUE)
		return r;

2480
	for (i = 0; i < 6; i++) {
2481
		r = rsm_load_seg_64(ctxt, smbase, i);
2482 2483 2484 2485
		if (r != X86EMUL_CONTINUE)
			return r;
	}

2486
	return X86EMUL_CONTINUE;
2487 2488
}

P
Paolo Bonzini 已提交
2489 2490
static int em_rsm(struct x86_emulate_ctxt *ctxt)
{
2491 2492 2493 2494
	unsigned long cr0, cr4, efer;
	u64 smbase;
	int ret;

P
Paolo Bonzini 已提交
2495 2496 2497
	if ((ctxt->emul_flags & X86EMUL_SMM_MASK) == 0)
		return emulate_ud(ctxt);

2498 2499
	/*
	 * Get back to real mode, to prepare a safe state in which to load
2500 2501
	 * CR0/CR3/CR4/EFER.  It's all a bit more complicated if the vCPU
	 * supports long mode.
2502
	 */
2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520
	cr4 = ctxt->ops->get_cr(ctxt, 4);
	if (emulator_has_longmode(ctxt)) {
		struct desc_struct cs_desc;

		/* Zero CR4.PCIDE before CR0.PG.  */
		if (cr4 & X86_CR4_PCIDE) {
			ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
			cr4 &= ~X86_CR4_PCIDE;
		}

		/* A 32-bit code segment is required to clear EFER.LMA.  */
		memset(&cs_desc, 0, sizeof(cs_desc));
		cs_desc.type = 0xb;
		cs_desc.s = cs_desc.g = cs_desc.p = 1;
		ctxt->ops->set_segment(ctxt, 0, &cs_desc, 0, VCPU_SREG_CS);
	}

	/* For the 64-bit case, this will clear EFER.LMA.  */
2521 2522 2523
	cr0 = ctxt->ops->get_cr(ctxt, 0);
	if (cr0 & X86_CR0_PE)
		ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
2524 2525

	/* Now clear CR4.PAE (which must be done before clearing EFER.LME).  */
2526 2527
	if (cr4 & X86_CR4_PAE)
		ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);
2528 2529

	/* And finally go back to 32-bit mode.  */
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
	efer = 0;
	ctxt->ops->set_msr(ctxt, MSR_EFER, efer);

	smbase = ctxt->ops->get_smbase(ctxt);
	if (emulator_has_longmode(ctxt))
		ret = rsm_load_state_64(ctxt, smbase + 0x8000);
	else
		ret = rsm_load_state_32(ctxt, smbase + 0x8000);

	if (ret != X86EMUL_CONTINUE) {
		/* FIXME: should triple fault */
		return X86EMUL_UNHANDLEABLE;
	}

	if ((ctxt->emul_flags & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
		ctxt->ops->set_nmi_mask(ctxt, false);

	ctxt->emul_flags &= ~X86EMUL_SMM_INSIDE_NMI_MASK;
	ctxt->emul_flags &= ~X86EMUL_SMM_MASK;
	return X86EMUL_CONTINUE;
P
Paolo Bonzini 已提交
2550 2551
}

2552
static void
2553
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2554
			struct desc_struct *cs, struct desc_struct *ss)
2555 2556
{
	cs->l = 0;		/* will be adjusted later */
2557
	set_desc_base(cs, 0);	/* flat segment */
2558
	cs->g = 1;		/* 4kb granularity */
2559
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2560 2561 2562
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2563 2564
	cs->p = 1;
	cs->d = 1;
2565
	cs->avl = 0;
2566

2567 2568
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2569 2570 2571
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2572
	ss->d = 1;		/* 32bit stack segment */
2573
	ss->dpl = 0;
2574
	ss->p = 1;
2575 2576
	ss->l = 0;
	ss->avl = 0;
2577 2578
}

2579 2580 2581 2582 2583
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2584 2585
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2586 2587 2588 2589
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2590 2591
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2592
	const struct x86_emulate_ops *ops = ctxt->ops;
2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2629 2630 2631 2632 2633

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2634
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2635
{
2636
	const struct x86_emulate_ops *ops = ctxt->ops;
2637
	struct desc_struct cs, ss;
2638
	u64 msr_data;
2639
	u16 cs_sel, ss_sel;
2640
	u64 efer = 0;
2641 2642

	/* syscall is not available in real mode */
2643
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2644 2645
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2646

2647 2648 2649
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2650
	ops->get_msr(ctxt, MSR_EFER, &efer);
2651
	setup_syscalls_segments(ctxt, &cs, &ss);
2652

2653 2654 2655
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2656
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2657
	msr_data >>= 32;
2658 2659
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2660

2661
	if (efer & EFER_LMA) {
2662
		cs.d = 0;
2663 2664
		cs.l = 1;
	}
2665 2666
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2667

2668
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2669
	if (efer & EFER_LMA) {
2670
#ifdef CONFIG_X86_64
2671
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2672

2673
		ops->get_msr(ctxt,
2674 2675
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2676
		ctxt->_eip = msr_data;
2677

2678
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2679
		ctxt->eflags &= ~msr_data;
W
Wanpeng Li 已提交
2680
		ctxt->eflags |= X86_EFLAGS_FIXED;
2681 2682 2683
#endif
	} else {
		/* legacy mode */
2684
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2685
		ctxt->_eip = (u32)msr_data;
2686

2687
		ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2688 2689
	}

2690
	return X86EMUL_CONTINUE;
2691 2692
}

2693
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2694
{
2695
	const struct x86_emulate_ops *ops = ctxt->ops;
2696
	struct desc_struct cs, ss;
2697
	u64 msr_data;
2698
	u16 cs_sel, ss_sel;
2699
	u64 efer = 0;
2700

2701
	ops->get_msr(ctxt, MSR_EFER, &efer);
2702
	/* inject #GP if in real mode */
2703 2704
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2705

2706 2707 2708 2709
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
2710
	if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
2711 2712 2713
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2714
	/* sysenter/sysexit have not been tested in 64bit mode. */
2715
	if (ctxt->mode == X86EMUL_MODE_PROT64)
2716
		return X86EMUL_UNHANDLEABLE;
2717

2718
	setup_syscalls_segments(ctxt, &cs, &ss);
2719

2720
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2721 2722
	if ((msr_data & 0xfffc) == 0x0)
		return emulate_gp(ctxt, 0);
2723

2724
	ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2725
	cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
2726
	ss_sel = cs_sel + 8;
2727
	if (efer & EFER_LMA) {
2728
		cs.d = 0;
2729 2730 2731
		cs.l = 1;
	}

2732 2733
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2734

2735
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2736
	ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
2737

2738
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2739 2740
	*reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
							      (u32)msr_data;
2741

2742
	return X86EMUL_CONTINUE;
2743 2744
}

2745
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2746
{
2747
	const struct x86_emulate_ops *ops = ctxt->ops;
2748
	struct desc_struct cs, ss;
2749
	u64 msr_data, rcx, rdx;
2750
	int usermode;
X
Xiao Guangrong 已提交
2751
	u16 cs_sel = 0, ss_sel = 0;
2752

2753 2754
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2755 2756
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2757

2758
	setup_syscalls_segments(ctxt, &cs, &ss);
2759

2760
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2761 2762 2763 2764
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

2765 2766 2767
	rcx = reg_read(ctxt, VCPU_REGS_RCX);
	rdx = reg_read(ctxt, VCPU_REGS_RDX);

2768 2769
	cs.dpl = 3;
	ss.dpl = 3;
2770
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2771 2772
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2773
		cs_sel = (u16)(msr_data + 16);
2774 2775
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2776
		ss_sel = (u16)(msr_data + 24);
2777 2778
		rcx = (u32)rcx;
		rdx = (u32)rdx;
2779 2780
		break;
	case X86EMUL_MODE_PROT64:
2781
		cs_sel = (u16)(msr_data + 32);
2782 2783
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2784 2785
		ss_sel = cs_sel + 8;
		cs.d = 0;
2786
		cs.l = 1;
2787 2788 2789
		if (is_noncanonical_address(rcx) ||
		    is_noncanonical_address(rdx))
			return emulate_gp(ctxt, 0);
2790 2791
		break;
	}
2792 2793
	cs_sel |= SEGMENT_RPL_MASK;
	ss_sel |= SEGMENT_RPL_MASK;
2794

2795 2796
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2797

2798 2799
	ctxt->_eip = rdx;
	*reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2800

2801
	return X86EMUL_CONTINUE;
2802 2803
}

2804
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2805 2806 2807 2808 2809 2810
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
2811
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
2812
	return ctxt->ops->cpl(ctxt) > iopl;
2813 2814 2815 2816 2817
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2818
	const struct x86_emulate_ops *ops = ctxt->ops;
2819
	struct desc_struct tr_seg;
2820
	u32 base3;
2821
	int r;
2822
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2823
	unsigned mask = (1 << len) - 1;
2824
	unsigned long base;
2825

2826
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2827
	if (!tr_seg.p)
2828
		return false;
2829
	if (desc_limit_scaled(&tr_seg) < 103)
2830
		return false;
2831 2832 2833 2834
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2835
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2836 2837
	if (r != X86EMUL_CONTINUE)
		return false;
2838
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2839
		return false;
2840
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2841 2842 2843 2844 2845 2846 2847 2848 2849 2850
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2851 2852 2853
	if (ctxt->perm_ok)
		return true;

2854 2855
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2856
			return false;
2857 2858 2859

	ctxt->perm_ok = true;

2860 2861 2862
	return true;
}

2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886
static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
{
	/*
	 * Intel CPUs mask the counter and pointers in quite strange
	 * manner when ECX is zero due to REP-string optimizations.
	 */
#ifdef CONFIG_X86_64
	if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
		return;

	*reg_write(ctxt, VCPU_REGS_RCX) = 0;

	switch (ctxt->b) {
	case 0xa4:	/* movsb */
	case 0xa5:	/* movsd/w */
		*reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
		/* fall through */
	case 0xaa:	/* stosb */
	case 0xab:	/* stosd/w */
		*reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
	}
#endif
}

2887 2888 2889
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2890
	tss->ip = ctxt->_eip;
2891
	tss->flag = ctxt->eflags;
2892 2893 2894 2895 2896 2897 2898 2899
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2900

2901 2902 2903 2904 2905
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2906 2907 2908 2909 2910 2911
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;
2912
	u8 cpl;
2913

2914
	ctxt->_eip = tss->ip;
2915
	ctxt->eflags = tss->flag | 2;
2916 2917 2918 2919 2920 2921 2922 2923
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2924 2925 2926 2927 2928

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2929 2930 2931 2932 2933
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2934

2935 2936
	cpl = tss->cs & 3;

2937
	/*
G
Guo Chao 已提交
2938
	 * Now load segment descriptors. If fault happens at this stage
2939 2940
	 * it is handled in a context of new task
	 */
2941
	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
2942
					X86_TRANSFER_TASK_SWITCH, NULL);
2943 2944
	if (ret != X86EMUL_CONTINUE)
		return ret;
2945
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
2946
					X86_TRANSFER_TASK_SWITCH, NULL);
2947 2948
	if (ret != X86EMUL_CONTINUE)
		return ret;
2949
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
2950
					X86_TRANSFER_TASK_SWITCH, NULL);
2951 2952
	if (ret != X86EMUL_CONTINUE)
		return ret;
2953
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
2954
					X86_TRANSFER_TASK_SWITCH, NULL);
2955 2956
	if (ret != X86EMUL_CONTINUE)
		return ret;
2957
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
2958
					X86_TRANSFER_TASK_SWITCH, NULL);
2959 2960 2961 2962 2963 2964 2965 2966 2967 2968
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2969
	const struct x86_emulate_ops *ops = ctxt->ops;
2970 2971
	struct tss_segment_16 tss_seg;
	int ret;
2972
	u32 new_tss_base = get_desc_base(new_desc);
2973

2974
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2975
			    &ctxt->exception);
2976
	if (ret != X86EMUL_CONTINUE)
2977 2978
		return ret;

2979
	save_state_to_tss16(ctxt, &tss_seg);
2980

2981
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2982
			     &ctxt->exception);
2983
	if (ret != X86EMUL_CONTINUE)
2984 2985
		return ret;

2986
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2987
			    &ctxt->exception);
2988
	if (ret != X86EMUL_CONTINUE)
2989 2990 2991 2992 2993
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2994
		ret = ops->write_std(ctxt, new_tss_base,
2995 2996
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2997
				     &ctxt->exception);
2998
		if (ret != X86EMUL_CONTINUE)
2999 3000 3001
			return ret;
	}

3002
	return load_state_from_tss16(ctxt, &tss_seg);
3003 3004 3005 3006 3007
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
3008
	/* CR3 and ldt selector are not saved intentionally */
3009
	tss->eip = ctxt->_eip;
3010
	tss->eflags = ctxt->eflags;
3011 3012 3013 3014 3015 3016 3017 3018
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
3019

3020 3021 3022 3023 3024 3025
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
3026 3027 3028 3029 3030 3031
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;
3032
	u8 cpl;
3033

3034
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
3035
		return emulate_gp(ctxt, 0);
3036
	ctxt->_eip = tss->eip;
3037
	ctxt->eflags = tss->eflags | 2;
3038 3039

	/* General purpose registers */
3040 3041 3042 3043 3044 3045 3046 3047
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
3048 3049 3050

	/*
	 * SDM says that segment selectors are loaded before segment
3051 3052
	 * descriptors.  This is important because CPL checks will
	 * use CS.RPL.
3053
	 */
3054 3055 3056 3057 3058 3059 3060
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
3061

3062 3063 3064 3065 3066
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 */
3067
	if (ctxt->eflags & X86_EFLAGS_VM) {
3068
		ctxt->mode = X86EMUL_MODE_VM86;
3069 3070
		cpl = 3;
	} else {
3071
		ctxt->mode = X86EMUL_MODE_PROT32;
3072 3073
		cpl = tss->cs & 3;
	}
3074

3075 3076 3077 3078
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
3079
	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
3080
					cpl, X86_TRANSFER_TASK_SWITCH, NULL);
3081 3082
	if (ret != X86EMUL_CONTINUE)
		return ret;
3083
	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3084
					X86_TRANSFER_TASK_SWITCH, NULL);
3085 3086
	if (ret != X86EMUL_CONTINUE)
		return ret;
3087
	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3088
					X86_TRANSFER_TASK_SWITCH, NULL);
3089 3090
	if (ret != X86EMUL_CONTINUE)
		return ret;
3091
	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3092
					X86_TRANSFER_TASK_SWITCH, NULL);
3093 3094
	if (ret != X86EMUL_CONTINUE)
		return ret;
3095
	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3096
					X86_TRANSFER_TASK_SWITCH, NULL);
3097 3098
	if (ret != X86EMUL_CONTINUE)
		return ret;
3099
	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
3100
					X86_TRANSFER_TASK_SWITCH, NULL);
3101 3102
	if (ret != X86EMUL_CONTINUE)
		return ret;
3103
	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
3104
					X86_TRANSFER_TASK_SWITCH, NULL);
3105

3106
	return ret;
3107 3108 3109 3110 3111 3112
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
3113
	const struct x86_emulate_ops *ops = ctxt->ops;
3114 3115
	struct tss_segment_32 tss_seg;
	int ret;
3116
	u32 new_tss_base = get_desc_base(new_desc);
3117 3118
	u32 eip_offset = offsetof(struct tss_segment_32, eip);
	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
3119

3120
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
3121
			    &ctxt->exception);
3122
	if (ret != X86EMUL_CONTINUE)
3123 3124
		return ret;

3125
	save_state_to_tss32(ctxt, &tss_seg);
3126

3127 3128 3129
	/* Only GP registers and segment selectors are saved */
	ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
			     ldt_sel_offset - eip_offset, &ctxt->exception);
3130
	if (ret != X86EMUL_CONTINUE)
3131 3132
		return ret;

3133
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
3134
			    &ctxt->exception);
3135
	if (ret != X86EMUL_CONTINUE)
3136 3137 3138 3139 3140
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

3141
		ret = ops->write_std(ctxt, new_tss_base,
3142 3143
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
3144
				     &ctxt->exception);
3145
		if (ret != X86EMUL_CONTINUE)
3146 3147 3148
			return ret;
	}

3149
	return load_state_from_tss32(ctxt, &tss_seg);
3150 3151 3152
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
3153
				   u16 tss_selector, int idt_index, int reason,
3154
				   bool has_error_code, u32 error_code)
3155
{
3156
	const struct x86_emulate_ops *ops = ctxt->ops;
3157 3158
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
3159
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
3160
	ulong old_tss_base =
3161
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
3162
	u32 desc_limit;
3163
	ulong desc_addr, dr7;
3164 3165 3166

	/* FIXME: old_tss_base == ~0 ? */

3167
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
3168 3169
	if (ret != X86EMUL_CONTINUE)
		return ret;
3170
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
3171 3172 3173 3174 3175
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

3176 3177 3178 3179 3180
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
3181 3182
	 * 3. jmp/call to TSS/task-gate: No check is performed since the
	 *    hardware checks it before exiting.
3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
3199 3200
	}

3201 3202 3203 3204
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
3205
		return emulate_ts(ctxt, tss_selector & 0xfffc);
3206 3207 3208 3209
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
3210
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
3211 3212 3213 3214 3215 3216
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
3217
	   note that old_tss_sel is not used after this point */
3218 3219 3220 3221
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
3222
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
3223 3224
				     old_tss_base, &next_tss_desc);
	else
3225
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
3226
				     old_tss_base, &next_tss_desc);
3227 3228
	if (ret != X86EMUL_CONTINUE)
		return ret;
3229 3230 3231 3232 3233 3234

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
3235
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
3236 3237
	}

3238
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
3239
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
3240

3241
	if (has_error_code) {
3242 3243 3244
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
3245
		ret = em_push(ctxt);
3246 3247
	}

3248 3249 3250
	ops->get_dr(ctxt, 7, &dr7);
	ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));

3251 3252 3253 3254
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
3255
			 u16 tss_selector, int idt_index, int reason,
3256
			 bool has_error_code, u32 error_code)
3257 3258 3259
{
	int rc;

3260
	invalidate_registers(ctxt);
3261 3262
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
3263

3264
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
3265
				     has_error_code, error_code);
3266

3267
	if (rc == X86EMUL_CONTINUE) {
3268
		ctxt->eip = ctxt->_eip;
3269 3270
		writeback_registers(ctxt);
	}
3271

3272
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
3273 3274
}

3275 3276
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
3277
{
3278
	int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
3279

3280 3281
	register_address_increment(ctxt, reg, df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg);
3282 3283
}

3284 3285 3286 3287 3288 3289
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
3290
	al = ctxt->dst.val;
3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

3308
	ctxt->dst.val = al;
3309
	/* Set PF, ZF, SF */
3310 3311 3312
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
3313
	fastop(ctxt, em_or);
3314 3315 3316 3317 3318 3319 3320 3321
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

3344 3345 3346 3347 3348 3349 3350 3351 3352
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

3353 3354 3355 3356 3357
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
3358 3359 3360 3361

	return X86EMUL_CONTINUE;
}

3362 3363
static int em_call(struct x86_emulate_ctxt *ctxt)
{
3364
	int rc;
3365 3366 3367
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
3368 3369 3370
	rc = jmp_rel(ctxt, rel);
	if (rc != X86EMUL_CONTINUE)
		return rc;
3371 3372 3373
	return em_push(ctxt);
}

3374 3375 3376 3377 3378
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;
3379 3380 3381
	struct desc_struct old_desc, new_desc;
	const struct x86_emulate_ops *ops = ctxt->ops;
	int cpl = ctxt->ops->cpl(ctxt);
3382
	enum x86emul_mode prev_mode = ctxt->mode;
3383

3384
	old_eip = ctxt->_eip;
3385
	ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
3386

3387
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3388 3389
	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
				       X86_TRANSFER_CALL_JMP, &new_desc);
3390
	if (rc != X86EMUL_CONTINUE)
3391
		return rc;
3392

3393
	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
3394 3395
	if (rc != X86EMUL_CONTINUE)
		goto fail;
3396

3397
	ctxt->src.val = old_cs;
3398
	rc = em_push(ctxt);
3399
	if (rc != X86EMUL_CONTINUE)
3400
		goto fail;
3401

3402
	ctxt->src.val = old_eip;
3403 3404 3405
	rc = em_push(ctxt);
	/* If we failed, we tainted the memory, but the very least we should
	   restore cs */
3406 3407
	if (rc != X86EMUL_CONTINUE) {
		pr_warn_once("faulting far call emulation tainted memory\n");
3408
		goto fail;
3409
	}
3410 3411 3412
	return rc;
fail:
	ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
3413
	ctxt->mode = prev_mode;
3414 3415
	return rc;

3416 3417
}

3418 3419 3420
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;
3421
	unsigned long eip;
3422

3423 3424 3425 3426
	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	rc = assign_eip_near(ctxt, eip);
3427 3428
	if (rc != X86EMUL_CONTINUE)
		return rc;
3429
	rsp_increment(ctxt, ctxt->src.val);
3430 3431 3432
	return X86EMUL_CONTINUE;
}

3433 3434 3435
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3436 3437
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3438 3439

	/* Write back the memory destination with implicit LOCK prefix. */
3440 3441
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3442 3443 3444
	return X86EMUL_CONTINUE;
}

3445 3446
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3447
	ctxt->dst.val = ctxt->src2.val;
3448
	return fastop(ctxt, em_imul);
3449 3450
}

3451 3452
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3453 3454
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3455
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3456
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3457 3458 3459 3460

	return X86EMUL_CONTINUE;
}

3461 3462 3463 3464
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3465
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3466 3467
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3468 3469 3470
	return X86EMUL_CONTINUE;
}

3471 3472 3473 3474
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3475
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3476
		return emulate_gp(ctxt, 0);
3477 3478
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3479 3480 3481
	return X86EMUL_CONTINUE;
}

3482 3483
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
3484
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3485 3486 3487
	return X86EMUL_CONTINUE;
}

B
Borislav Petkov 已提交
3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522
#define FFL(x) bit(X86_FEATURE_##x)

static int em_movbe(struct x86_emulate_ctxt *ctxt)
{
	u32 ebx, ecx, edx, eax = 1;
	u16 tmp;

	/*
	 * Check MOVBE is set in the guest-visible CPUID leaf.
	 */
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	if (!(ecx & FFL(MOVBE)))
		return emulate_ud(ctxt);

	switch (ctxt->op_bytes) {
	case 2:
		/*
		 * From MOVBE definition: "...When the operand size is 16 bits,
		 * the upper word of the destination register remains unchanged
		 * ..."
		 *
		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
		 * rules so we have to do the operation almost per hand.
		 */
		tmp = (u16)ctxt->src.val;
		ctxt->dst.val &= ~0xffffUL;
		ctxt->dst.val |= (unsigned long)swab16(tmp);
		break;
	case 4:
		ctxt->dst.val = swab32((u32)ctxt->src.val);
		break;
	case 8:
		ctxt->dst.val = swab64(ctxt->src.val);
		break;
	default:
3523
		BUG();
B
Borislav Petkov 已提交
3524 3525 3526 3527
	}
	return X86EMUL_CONTINUE;
}

3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3556 3557 3558 3559
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3560 3561 3562
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3563 3564 3565 3566 3567 3568 3569 3570 3571
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3572
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3573 3574
		return emulate_gp(ctxt, 0);

3575 3576
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3577 3578 3579
	return X86EMUL_CONTINUE;
}

3580 3581
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3582
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3583 3584
		return emulate_ud(ctxt);

3585
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3586 3587
	if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3588 3589 3590 3591 3592
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3593
	u16 sel = ctxt->src.val;
3594

3595
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3596 3597
		return emulate_ud(ctxt);

3598
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3599 3600 3601
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3602 3603
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3604 3605
}

A
Avi Kivity 已提交
3606 3607 3608 3609 3610 3611 3612 3613 3614
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3615 3616 3617 3618 3619 3620 3621 3622 3623
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3624 3625
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3626 3627 3628
	int rc;
	ulong linear;

3629
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3630
	if (rc == X86EMUL_CONTINUE)
3631
		ctxt->ops->invlpg(ctxt, linear);
3632
	/* Disable writeback. */
3633
	ctxt->dst.type = OP_NONE;
3634 3635 3636
	return X86EMUL_CONTINUE;
}

3637 3638 3639 3640 3641 3642 3643 3644 3645 3646
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3647
static int em_hypercall(struct x86_emulate_ctxt *ctxt)
3648
{
3649
	int rc = ctxt->ops->fix_hypercall(ctxt);
3650 3651 3652 3653 3654

	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3655
	ctxt->_eip = ctxt->eip;
3656
	/* Disable writeback. */
3657
	ctxt->dst.type = OP_NONE;
3658 3659 3660
	return X86EMUL_CONTINUE;
}

3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3690
static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
3691 3692 3693 3694
{
	struct desc_ptr desc_ptr;
	int rc;

3695 3696
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3697
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3698
			     &desc_ptr.size, &desc_ptr.address,
3699
			     ctxt->op_bytes);
3700 3701
	if (rc != X86EMUL_CONTINUE)
		return rc;
3702 3703 3704
	if (ctxt->mode == X86EMUL_MODE_PROT64 &&
	    is_noncanonical_address(desc_ptr.address))
		return emulate_gp(ctxt, 0);
3705 3706 3707 3708
	if (lgdt)
		ctxt->ops->set_gdt(ctxt, &desc_ptr);
	else
		ctxt->ops->set_idt(ctxt, &desc_ptr);
3709
	/* Disable writeback. */
3710
	ctxt->dst.type = OP_NONE;
3711 3712 3713
	return X86EMUL_CONTINUE;
}

3714 3715 3716 3717 3718
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	return em_lgdt_lidt(ctxt, true);
}

3719 3720
static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
3721
	return em_lgdt_lidt(ctxt, false);
3722 3723 3724 3725
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3726 3727
	if (ctxt->dst.type == OP_MEM)
		ctxt->dst.bytes = 2;
3728
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3729 3730 3731 3732 3733 3734
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3735 3736
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3737 3738 3739
	return X86EMUL_CONTINUE;
}

3740 3741
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3742 3743
	int rc = X86EMUL_CONTINUE;

3744
	register_address_increment(ctxt, VCPU_REGS_RCX, -1);
3745
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3746
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3747
		rc = jmp_rel(ctxt, ctxt->src.val);
3748

3749
	return rc;
3750 3751 3752 3753
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3754 3755
	int rc = X86EMUL_CONTINUE;

3756
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3757
		rc = jmp_rel(ctxt, ctxt->src.val);
3758

3759
	return rc;
3760 3761
}

3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3799 3800 3801 3802
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3803 3804
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3805
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3806 3807 3808 3809
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3810 3811 3812
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3813 3814 3815 3816
static int em_sahf(struct x86_emulate_ctxt *ctxt)
{
	u32 flags;

3817 3818
	flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
		X86_EFLAGS_SF;
P
Paolo Bonzini 已提交
3819 3820 3821 3822 3823 3824 3825
	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;

	ctxt->eflags &= ~0xffUL;
	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3826 3827
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3828 3829
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3830 3831 3832
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3848 3849 3850 3851 3852 3853
static int em_clflush(struct x86_emulate_ctxt *ctxt)
{
	/* emulating clflush regardless of cpuid */
	return X86EMUL_CONTINUE;
}

3854 3855 3856 3857 3858 3859
static int em_movsxd(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = (s32) ctxt->src.val;
	return X86EMUL_CONTINUE;
}

3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3874
	if (!valid_cr(ctxt->modrm_reg))
3875 3876 3877 3878 3879 3880 3881
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3882 3883
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3884
	u64 efer = 0;
3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3902
		u64 cr4;
3903 3904 3905 3906
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3907 3908
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3909 3910 3911 3912 3913 3914 3915 3916 3917 3918

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3919 3920
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
N
Nadav Amit 已提交
3921
			rsvd = CR3_L_MODE_RESERVED_BITS & ~CR3_PCID_INVD;
3922 3923 3924 3925 3926 3927 3928

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3929
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3941 3942 3943 3944
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3945
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3946 3947 3948 3949 3950 3951 3952

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3953
	int dr = ctxt->modrm_reg;
3954 3955 3956 3957 3958
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3959
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3960 3961 3962
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

3963 3964 3965 3966 3967 3968 3969
	if (check_dr7_gd(ctxt)) {
		ulong dr6;

		ctxt->ops->get_dr(ctxt, 6, &dr6);
		dr6 &= ~15;
		dr6 |= DR6_BD | DR6_RTM;
		ctxt->ops->set_dr(ctxt, 6, dr6);
3970
		return emulate_db(ctxt);
3971
	}
3972 3973 3974 3975 3976 3977

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3978 3979
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3980 3981 3982 3983 3984 3985 3986

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3987 3988 3989 3990
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3991
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3992 3993 3994 3995 3996 3997 3998 3999 4000

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
4001
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
4002 4003

	/* Valid physical address? */
4004
	if (rax & 0xffff000000000000ULL)
4005 4006 4007 4008 4009
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

4010 4011
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
4012
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4013

4014
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
4015 4016 4017 4018 4019
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

4020 4021
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
4022
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4023
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
4024

4025
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
4026
	    ctxt->ops->check_pmc(ctxt, rcx))
4027 4028 4029 4030 4031
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

4032 4033
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
4034 4035
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
4036 4037 4038 4039 4040 4041 4042
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
4043 4044
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
4045 4046 4047 4048 4049
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

4050
#define D(_y) { .flags = (_y) }
4051 4052 4053
#define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
#define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
4054
#define N    D(NotImpl)
4055
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
4056 4057
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
4058
#define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
4059
#define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
4060
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
4061
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
4062
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
4063
#define II(_f, _e, _i) \
4064
	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
4065
#define IIP(_f, _e, _i, _p) \
4066 4067
	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
4068
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
4069

4070
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
4071
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
4072
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
4073
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
4074 4075
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
4076

4077 4078 4079
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
4080

4081 4082
static const struct opcode group7_rm0[] = {
	N,
4083
	I(SrcNone | Priv | EmulateOnUD,	em_hypercall),
4084 4085 4086
	N, N, N, N, N, N,
};

4087
static const struct opcode group7_rm1[] = {
4088 4089
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
4090 4091 4092
	N, N, N, N, N, N,
};

4093
static const struct opcode group7_rm3[] = {
4094
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
4095
	II(SrcNone  | Prot | EmulateOnUD,	em_hypercall,	vmmcall),
4096 4097 4098 4099 4100 4101
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
4102
};
4103

4104
static const struct opcode group7_rm7[] = {
4105
	N,
4106
	DIP(SrcNone, rdtscp, check_rdtsc),
4107 4108
	N, N, N, N, N, N,
};
4109

4110
static const struct opcode group1[] = {
4111 4112 4113 4114 4115 4116 4117 4118
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
4119 4120
};

4121
static const struct opcode group1A[] = {
4122
	I(DstMem | SrcNone | Mov | Stack | IncSP, em_pop), N, N, N, N, N, N, N,
4123 4124
};

4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

4136
static const struct opcode group3[] = {
4137 4138
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
4139 4140
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
4141 4142
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
4143 4144
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
4145 4146
};

4147
static const struct opcode group4[] = {
4148 4149
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
4150 4151 4152
	N, N, N, N, N, N,
};

4153
static const struct opcode group5[] = {
4154 4155
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
4156
	I(SrcMem | NearBranch,			em_call_near_abs),
4157
	I(SrcMemFAddr | ImplicitOps,		em_call_far),
4158
	I(SrcMem | NearBranch,			em_jmp_abs),
4159 4160
	I(SrcMemFAddr | ImplicitOps,		em_jmp_far),
	I(SrcMem | Stack,			em_push), D(Undefined),
4161 4162
};

4163
static const struct opcode group6[] = {
4164 4165
	DI(Prot | DstMem,	sldt),
	DI(Prot | DstMem,	str),
A
Avi Kivity 已提交
4166
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
4167
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
4168 4169 4170
	N, N, N, N,
};

4171
static const struct group_dual group7 = { {
4172 4173
	II(Mov | DstMem,			em_sgdt, sgdt),
	II(Mov | DstMem,			em_sidt, sidt),
4174 4175 4176 4177 4178
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
4179
}, {
4180
	EXT(0, group7_rm0),
4181
	EXT(0, group7_rm1),
4182
	N, EXT(0, group7_rm3),
4183 4184 4185
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
4186 4187
} };

4188
static const struct opcode group8[] = {
4189
	N, N, N, N,
4190 4191 4192 4193
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
4194 4195
};

4196
static const struct group_dual group9 = { {
4197
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
4198 4199 4200 4201
}, {
	N, N, N, N, N, N, N, N,
} };

4202
static const struct opcode group11[] = {
4203
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
4204
	X7(D(Undefined)),
4205 4206
};

4207
static const struct gprefix pfx_0f_ae_7 = {
4208
	I(SrcMem | ByteOp, em_clflush), N, N, N,
4209 4210 4211 4212 4213 4214 4215 4216
};

static const struct group_dual group15 = { {
	N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
}, {
	N, N, N, N, N, N, N, N,
} };

4217
static const struct gprefix pfx_0f_6f_0f_7f = {
4218
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
4219 4220
};

4221 4222 4223 4224
static const struct instr_dual instr_dual_0f_2b = {
	I(0, em_mov), N
};

4225
static const struct gprefix pfx_0f_2b = {
4226
	ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
4227 4228
};

4229
static const struct gprefix pfx_0f_28_0f_29 = {
4230
	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
4231 4232
};

4233 4234 4235 4236
static const struct gprefix pfx_0f_e7 = {
	N, I(Sse, em_mov), N, N,
};

4237
static const struct escape escape_d9 = { {
4238
	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
4280
	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

4300 4301 4302 4303
static const struct instr_dual instr_dual_0f_c3 = {
	I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
};

4304 4305 4306 4307
static const struct mode_dual mode_dual_63 = {
	N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
};

4308
static const struct opcode opcode_table[256] = {
4309
	/* 0x00 - 0x07 */
4310
	F6ALU(Lock, em_add),
4311 4312
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
4313
	/* 0x08 - 0x0F */
4314
	F6ALU(Lock | PageTable, em_or),
4315 4316
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
4317
	/* 0x10 - 0x17 */
4318
	F6ALU(Lock, em_adc),
4319 4320
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
4321
	/* 0x18 - 0x1F */
4322
	F6ALU(Lock, em_sbb),
4323 4324
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
4325
	/* 0x20 - 0x27 */
4326
	F6ALU(Lock | PageTable, em_and), N, N,
4327
	/* 0x28 - 0x2F */
4328
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
4329
	/* 0x30 - 0x37 */
4330
	F6ALU(Lock, em_xor), N, N,
4331
	/* 0x38 - 0x3F */
4332
	F6ALU(NoWrite, em_cmp), N, N,
4333
	/* 0x40 - 0x4F */
4334
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
4335
	/* 0x50 - 0x57 */
4336
	X8(I(SrcReg | Stack, em_push)),
4337
	/* 0x58 - 0x5F */
4338
	X8(I(DstReg | Stack, em_pop)),
4339
	/* 0x60 - 0x67 */
4340 4341
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
4342
	N, MD(ModRM, &mode_dual_63),
4343 4344
	N, N, N, N,
	/* 0x68 - 0x6F */
4345 4346
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
4347 4348
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
4349
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
4350
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
4351
	/* 0x70 - 0x7F */
4352
	X16(D(SrcImmByte | NearBranch)),
4353
	/* 0x80 - 0x87 */
4354 4355 4356 4357
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
4358
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
4359
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
4360
	/* 0x88 - 0x8F */
4361
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
4362
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
4363
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
4364 4365 4366
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
4367
	/* 0x90 - 0x97 */
4368
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
4369
	/* 0x98 - 0x9F */
4370
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
4371
	I(SrcImmFAddr | No64, em_call_far), N,
4372
	II(ImplicitOps | Stack, em_pushf, pushf),
P
Paolo Bonzini 已提交
4373 4374
	II(ImplicitOps | Stack, em_popf, popf),
	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
4375
	/* 0xA0 - 0xA7 */
4376
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
4377
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
4378
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
4379
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp_r),
4380
	/* 0xA8 - 0xAF */
4381
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
4382 4383
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
4384
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
4385
	/* 0xB0 - 0xB7 */
4386
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
4387
	/* 0xB8 - 0xBF */
4388
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
4389
	/* 0xC0 - 0xC7 */
4390
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
4391 4392
	I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
	I(ImplicitOps | NearBranch, em_ret),
4393 4394
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
4395
	G(ByteOp, group11), G(0, group11),
4396
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
4397
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
4398 4399
	I(ImplicitOps | SrcImmU16, em_ret_far_imm),
	I(ImplicitOps, em_ret_far),
4400
	D(ImplicitOps), DI(SrcImmByte, intn),
4401
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
4402
	/* 0xD0 - 0xD7 */
4403 4404
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
4405
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
4406 4407
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
4408
	I(DstAcc | SrcXLat | ByteOp, em_mov),
4409
	/* 0xD8 - 0xDF */
4410
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
4411
	/* 0xE0 - 0xE7 */
4412 4413
	X3(I(SrcImmByte | NearBranch, em_loop)),
	I(SrcImmByte | NearBranch, em_jcxz),
4414 4415
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4416
	/* 0xE8 - 0xEF */
4417 4418 4419
	I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
	I(SrcImmFAddr | No64, em_jmp_far),
	D(SrcImmByte | ImplicitOps | NearBranch),
4420 4421
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4422
	/* 0xF0 - 0xF7 */
4423
	N, DI(ImplicitOps, icebp), N, N,
4424 4425
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
4426
	/* 0xF8 - 0xFF */
4427 4428
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4429 4430 4431
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

4432
static const struct opcode twobyte_table[256] = {
4433
	/* 0x00 - 0x0F */
4434
	G(0, group6), GD(0, &group7), N, N,
4435
	N, I(ImplicitOps | EmulateOnUD, em_syscall),
4436
	II(ImplicitOps | Priv, em_clts, clts), N,
4437
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4438
	N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4439
	/* 0x10 - 0x1F */
P
Paolo Bonzini 已提交
4440
	N, N, N, N, N, N, N, N,
4441 4442
	D(ImplicitOps | ModRM | SrcMem | NoAccess),
	N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
4443
	/* 0x20 - 0x2F */
4444 4445 4446 4447 4448 4449
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
						check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
						check_dr_write),
4450
	N, N, N, N,
4451 4452
	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4453
	N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4454
	N, N, N, N,
4455
	/* 0x30 - 0x3F */
4456
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4457
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4458
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4459
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4460 4461
	I(ImplicitOps | EmulateOnUD, em_sysenter),
	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
4462
	N, N,
4463 4464
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
4465
	X16(D(DstReg | SrcMem | ModRM)),
4466 4467 4468
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4469 4470 4471 4472
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4473
	/* 0x70 - 0x7F */
4474 4475 4476 4477
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4478
	/* 0x80 - 0x8F */
4479
	X16(D(SrcImm | NearBranch)),
4480
	/* 0x90 - 0x9F */
4481
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4482
	/* 0xA0 - 0xA7 */
4483
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4484 4485
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4486 4487
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4488
	/* 0xA8 - 0xAF */
4489
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4490
	II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
4491
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4492 4493
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4494
	GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
4495
	/* 0xB0 - 0xB7 */
4496
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
4497
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4498
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4499 4500
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4501
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4502 4503
	/* 0xB8 - 0xBF */
	N, N,
4504
	G(BitOp, group8),
4505
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
4506 4507
	I(DstReg | SrcMem | ModRM, em_bsf_c),
	I(DstReg | SrcMem | ModRM, em_bsr_c),
4508
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4509
	/* 0xC0 - 0xC7 */
4510
	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4511
	N, ID(0, &instr_dual_0f_c3),
4512
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4513 4514
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4515 4516 4517
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
4518 4519
	N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
	N, N, N, N, N, N, N, N,
4520 4521 4522 4523
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

4524 4525 4526 4527 4528 4529 4530 4531
static const struct instr_dual instr_dual_0f_38_f0 = {
	I(DstReg | SrcMem | Mov, em_movbe), N
};

static const struct instr_dual instr_dual_0f_38_f1 = {
	I(DstMem | SrcReg | Mov, em_movbe), N
};

4532
static const struct gprefix three_byte_0f_38_f0 = {
4533
	ID(0, &instr_dual_0f_38_f0), N, N, N
4534 4535 4536
};

static const struct gprefix three_byte_0f_38_f1 = {
4537
	ID(0, &instr_dual_0f_38_f1), N, N, N
4538 4539 4540 4541 4542 4543 4544 4545 4546
};

/*
 * Insns below are selected by the prefix which indexed by the third opcode
 * byte.
 */
static const struct opcode opcode_map_0f_38[256] = {
	/* 0x00 - 0x7f */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
B
Borislav Petkov 已提交
4547 4548 4549
	/* 0x80 - 0xef */
	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
	/* 0xf0 - 0xf1 */
4550 4551
	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
B
Borislav Petkov 已提交
4552 4553
	/* 0xf2 - 0xff */
	N, N, X4(N), X8(N)
4554 4555
};

4556 4557 4558 4559 4560
#undef D
#undef N
#undef G
#undef GD
#undef I
4561
#undef GP
4562
#undef EXT
4563
#undef MD
N
Nadav Amit 已提交
4564
#undef ID
4565

4566
#undef D2bv
4567
#undef D2bvIP
4568
#undef I2bv
4569
#undef I2bvIP
4570
#undef I6ALU
4571

4572
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4573 4574 4575
{
	unsigned size;

4576
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4589
	op->addr.mem.ea = ctxt->_eip;
4590 4591 4592
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4593
		op->val = insn_fetch(s8, ctxt);
4594 4595
		break;
	case 2:
4596
		op->val = insn_fetch(s16, ctxt);
4597 4598
		break;
	case 4:
4599
		op->val = insn_fetch(s32, ctxt);
4600
		break;
4601 4602 4603
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4622 4623 4624 4625 4626 4627 4628
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4629
		decode_register_operand(ctxt, op);
4630 4631
		break;
	case OpImmUByte:
4632
		rc = decode_imm(ctxt, op, 1, false);
4633 4634
		break;
	case OpMem:
4635
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4636 4637 4638
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
4639
		if (ctxt->d & BitOp)
4640 4641 4642
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4643
	case OpMem64:
4644
		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4645
		goto mem_common;
4646 4647 4648
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4649
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4650 4651 4652
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4671 4672 4673 4674
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4675
			register_address(ctxt, VCPU_REGS_RDI);
4676 4677
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4678
		op->count = 1;
4679 4680 4681 4682
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4683
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4684 4685
		fetch_register_operand(op);
		break;
4686
	case OpCL:
4687
		op->type = OP_IMM;
4688
		op->bytes = 1;
4689
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4690 4691 4692 4693 4694
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
4695
		op->type = OP_IMM;
4696 4697 4698 4699 4700 4701
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4702 4703 4704
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4705 4706
	case OpMem8:
		ctxt->memop.bytes = 1;
4707
		if (ctxt->memop.type == OP_REG) {
4708 4709
			ctxt->memop.addr.reg = decode_register(ctxt,
					ctxt->modrm_rm, true);
4710 4711
			fetch_register_operand(&ctxt->memop);
		}
4712
		goto mem_common;
4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4729
			register_address(ctxt, VCPU_REGS_RSI);
B
Bandan Das 已提交
4730
		op->addr.mem.seg = ctxt->seg_override;
4731
		op->val = 0;
4732
		op->count = 1;
4733
		break;
P
Paolo Bonzini 已提交
4734 4735 4736 4737
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4738
			address_mask(ctxt,
P
Paolo Bonzini 已提交
4739 4740
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
B
Bandan Das 已提交
4741
		op->addr.mem.seg = ctxt->seg_override;
P
Paolo Bonzini 已提交
4742 4743
		op->val = 0;
		break;
4744 4745 4746 4747 4748 4749 4750 4751 4752
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4753
	case OpES:
4754
		op->type = OP_IMM;
4755 4756 4757
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
4758
		op->type = OP_IMM;
4759 4760 4761
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
4762
		op->type = OP_IMM;
4763 4764 4765
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
4766
		op->type = OP_IMM;
4767 4768 4769
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
4770
		op->type = OP_IMM;
4771 4772 4773
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
4774
		op->type = OP_IMM;
4775 4776
		op->val = VCPU_SREG_GS;
		break;
4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4788
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4789 4790 4791
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4792
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4793
	bool op_prefix = false;
B
Bandan Das 已提交
4794
	bool has_seg_override = false;
4795
	struct opcode opcode;
4796

4797 4798
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4799
	ctxt->_eip = ctxt->eip;
4800 4801
	ctxt->fetch.ptr = ctxt->fetch.data;
	ctxt->fetch.end = ctxt->fetch.data + insn_len;
B
Borislav Petkov 已提交
4802
	ctxt->opcode_len = 1;
4803
	if (insn_len > 0)
4804
		memcpy(ctxt->fetch.data, insn, insn_len);
4805
	else {
4806
		rc = __do_insn_fetch_bytes(ctxt, 1);
4807 4808 4809
		if (rc != X86EMUL_CONTINUE)
			return rc;
	}
4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4827
		return EMULATION_FAILED;
4828 4829
	}

4830 4831
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4832 4833 4834

	/* Legacy prefixes. */
	for (;;) {
4835
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4836
		case 0x66:	/* operand-size override */
4837
			op_prefix = true;
4838
			/* switch between 2/4 bytes */
4839
			ctxt->op_bytes = def_op_bytes ^ 6;
4840 4841 4842 4843
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4844
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4845 4846
			else
				/* switch between 2/4 bytes */
4847
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4848 4849 4850 4851 4852
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
B
Bandan Das 已提交
4853 4854
			has_seg_override = true;
			ctxt->seg_override = (ctxt->b >> 3) & 3;
4855 4856 4857
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
B
Bandan Das 已提交
4858 4859
			has_seg_override = true;
			ctxt->seg_override = ctxt->b & 7;
4860 4861 4862 4863
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4864
			ctxt->rex_prefix = ctxt->b;
4865 4866
			continue;
		case 0xf0:	/* LOCK */
4867
			ctxt->lock_prefix = 1;
4868 4869 4870
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4871
			ctxt->rep_prefix = ctxt->b;
4872 4873 4874 4875 4876 4877 4878
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4879
		ctxt->rex_prefix = 0;
4880 4881 4882 4883 4884
	}

done_prefixes:

	/* REX prefix. */
4885 4886
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4887 4888

	/* Opcode byte(s). */
4889
	opcode = opcode_table[ctxt->b];
4890
	/* Two-byte opcode? */
4891
	if (ctxt->b == 0x0f) {
B
Borislav Petkov 已提交
4892
		ctxt->opcode_len = 2;
4893
		ctxt->b = insn_fetch(u8, ctxt);
4894
		opcode = twobyte_table[ctxt->b];
4895 4896 4897 4898 4899 4900 4901

		/* 0F_38 opcode map */
		if (ctxt->b == 0x38) {
			ctxt->opcode_len = 3;
			ctxt->b = insn_fetch(u8, ctxt);
			opcode = opcode_map_0f_38[ctxt->b];
		}
4902
	}
4903
	ctxt->d = opcode.flags;
4904

4905 4906 4907
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4908 4909
	/* vex-prefix instructions are not implemented */
	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
4910
	    (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
4911 4912 4913
		ctxt->d = NotImpl;
	}

4914 4915
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4916
		case Group:
4917
			goffset = (ctxt->modrm >> 3) & 7;
4918 4919 4920
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4921 4922
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4923 4924 4925 4926 4927
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4928
			goffset = ctxt->modrm & 7;
4929
			opcode = opcode.u.group[goffset];
4930 4931
			break;
		case Prefix:
4932
			if (ctxt->rep_prefix && op_prefix)
4933
				return EMULATION_FAILED;
4934
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4935 4936 4937 4938 4939 4940 4941
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4942 4943 4944 4945 4946 4947
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4948 4949 4950 4951 4952 4953
		case InstrDual:
			if ((ctxt->modrm >> 6) == 3)
				opcode = opcode.u.idual->mod3;
			else
				opcode = opcode.u.idual->mod012;
			break;
4954 4955 4956 4957 4958 4959
		case ModeDual:
			if (ctxt->mode == X86EMUL_MODE_PROT64)
				opcode = opcode.u.mdual->mode64;
			else
				opcode = opcode.u.mdual->mode32;
			break;
4960
		default:
4961
			return EMULATION_FAILED;
4962
		}
4963

4964
		ctxt->d &= ~(u64)GroupMask;
4965
		ctxt->d |= opcode.flags;
4966 4967
	}

4968 4969 4970 4971
	/* Unrecognised? */
	if (ctxt->d == 0)
		return EMULATION_FAILED;

4972
	ctxt->execute = opcode.u.execute;
4973

4974 4975 4976
	if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
		return EMULATION_FAILED;

4977
	if (unlikely(ctxt->d &
4978 4979
	    (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
	     No16))) {
4980 4981 4982 4983 4984 4985
		/*
		 * These are copied unconditionally here, and checked unconditionally
		 * in x86_emulate_insn.
		 */
		ctxt->check_perm = opcode.check_perm;
		ctxt->intercept = opcode.intercept;
4986

4987 4988
		if (ctxt->d & NotImpl)
			return EMULATION_FAILED;
4989

4990 4991 4992 4993 4994 4995
		if (mode == X86EMUL_MODE_PROT64) {
			if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
				ctxt->op_bytes = 8;
			else if (ctxt->d & NearBranch)
				ctxt->op_bytes = 8;
		}
4996

4997 4998 4999 5000 5001 5002 5003
		if (ctxt->d & Op3264) {
			if (mode == X86EMUL_MODE_PROT64)
				ctxt->op_bytes = 8;
			else
				ctxt->op_bytes = 4;
		}

5004 5005 5006
		if ((ctxt->d & No16) && ctxt->op_bytes == 2)
			ctxt->op_bytes = 4;

5007 5008 5009 5010 5011
		if (ctxt->d & Sse)
			ctxt->op_bytes = 16;
		else if (ctxt->d & Mmx)
			ctxt->op_bytes = 8;
	}
A
Avi Kivity 已提交
5012

5013
	/* ModRM and SIB bytes. */
5014
	if (ctxt->d & ModRM) {
5015
		rc = decode_modrm(ctxt, &ctxt->memop);
B
Bandan Das 已提交
5016 5017 5018 5019
		if (!has_seg_override) {
			has_seg_override = true;
			ctxt->seg_override = ctxt->modrm_seg;
		}
5020
	} else if (ctxt->d & MemAbs)
5021
		rc = decode_abs(ctxt, &ctxt->memop);
5022 5023 5024
	if (rc != X86EMUL_CONTINUE)
		goto done;

B
Bandan Das 已提交
5025 5026
	if (!has_seg_override)
		ctxt->seg_override = VCPU_SREG_DS;
5027

B
Bandan Das 已提交
5028
	ctxt->memop.addr.mem.seg = ctxt->seg_override;
5029 5030 5031 5032 5033

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
5034
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
5035 5036 5037
	if (rc != X86EMUL_CONTINUE)
		goto done;

5038 5039 5040 5041
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
5042
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
5043 5044 5045
	if (rc != X86EMUL_CONTINUE)
		goto done;

5046
	/* Decode and fetch the destination operand: register or memory. */
5047
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
5048

5049
	if (ctxt->rip_relative)
5050 5051
		ctxt->memopp->addr.mem.ea = address_mask(ctxt,
					ctxt->memopp->addr.mem.ea + ctxt->_eip);
5052

5053
done:
5054
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
5055 5056
}

5057 5058 5059 5060 5061
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

5062 5063 5064 5065 5066 5067 5068 5069 5070
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
5071 5072 5073
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
5074
		 ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
5075
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
5076
		    ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
5077 5078 5079 5080 5081
		return true;

	return false;
}

A
Avi Kivity 已提交
5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
5095
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

5111 5112 5113
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
5114 5115
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
5116
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
5117 5118 5119
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
	      [fastop]"+S"(fop)
	    : "c"(ctxt->src2.val));
5120
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
5121 5122
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
5123 5124
	return X86EMUL_CONTINUE;
}
5125

5126 5127
void init_decode_cache(struct x86_emulate_ctxt *ctxt)
{
B
Bandan Das 已提交
5128 5129
	memset(&ctxt->rip_relative, 0,
	       (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
5130 5131 5132 5133 5134 5135

	ctxt->io_read.pos = 0;
	ctxt->io_read.end = 0;
	ctxt->mem_read.end = 0;
}

5136
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
5137
{
5138
	const struct x86_emulate_ops *ops = ctxt->ops;
5139
	int rc = X86EMUL_CONTINUE;
5140
	int saved_dst_type = ctxt->dst.type;
5141

5142
	ctxt->mem_read.pos = 0;
5143

5144 5145
	/* LOCK prefix is allowed only with some instructions */
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
5146
		rc = emulate_ud(ctxt);
5147 5148 5149
		goto done;
	}

5150
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
5151
		rc = emulate_ud(ctxt);
5152 5153 5154
		goto done;
	}

5155 5156 5157 5158 5159 5160 5161
	if (unlikely(ctxt->d &
		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
				(ctxt->d & Undefined)) {
			rc = emulate_ud(ctxt);
			goto done;
		}
A
Avi Kivity 已提交
5162

5163 5164 5165
		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
			rc = emulate_ud(ctxt);
A
Avi Kivity 已提交
5166
			goto done;
5167
		}
A
Avi Kivity 已提交
5168

5169 5170
		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
			rc = emulate_nm(ctxt);
5171
			goto done;
5172
		}
5173

5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186
		if (ctxt->d & Mmx) {
			rc = flush_pending_x87_faults(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			/*
			 * Now that we know the fpu is exception safe, we can fetch
			 * operands from it.
			 */
			fetch_possible_mmx_operand(ctxt, &ctxt->src);
			fetch_possible_mmx_operand(ctxt, &ctxt->src2);
			if (!(ctxt->d & Mov))
				fetch_possible_mmx_operand(ctxt, &ctxt->dst);
		}
5187

5188
		if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
5189 5190 5191 5192 5193
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_PRE_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}
5194

5195 5196 5197 5198 5199 5200
		/* Instruction can only be executed in protected mode */
		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
			rc = emulate_ud(ctxt);
			goto done;
		}

5201 5202
		/* Privileged instruction can be executed only in CPL=0 */
		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
5203 5204 5205 5206
			if (ctxt->d & PrivUD)
				rc = emulate_ud(ctxt);
			else
				rc = emulate_gp(ctxt, 0);
5207
			goto done;
5208
		}
5209

5210
		/* Do instruction specific permission checks */
5211
		if (ctxt->d & CheckPerm) {
5212 5213 5214 5215 5216
			rc = ctxt->check_perm(ctxt);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

5217
		if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5218 5219 5220 5221 5222 5223 5224 5225 5226
			rc = emulator_check_intercept(ctxt, ctxt->intercept,
						      X86_ICPT_POST_EXCEPT);
			if (rc != X86EMUL_CONTINUE)
				goto done;
		}

		if (ctxt->rep_prefix && (ctxt->d & String)) {
			/* All REP prefixes have the same first termination condition */
			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
5227
				string_registers_quirk(ctxt);
5228
				ctxt->eip = ctxt->_eip;
5229
				ctxt->eflags &= ~X86_EFLAGS_RF;
5230 5231
				goto done;
			}
5232 5233 5234
		}
	}

5235 5236 5237
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
5238
		if (rc != X86EMUL_CONTINUE)
5239
			goto done;
5240
		ctxt->src.orig_val64 = ctxt->src.val64;
5241 5242
	}

5243 5244 5245
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
5246 5247 5248 5249
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

5250
	if ((ctxt->d & DstMask) == ImplicitOps)
5251 5252 5253
		goto special_insn;


5254
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
5255
		/* optimisation - avoid slow emulated read if Mov */
5256 5257
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
5258
		if (rc != X86EMUL_CONTINUE) {
5259 5260
			if (!(ctxt->d & NoWrite) &&
			    rc == X86EMUL_PROPAGATE_FAULT &&
5261 5262
			    ctxt->exception.vector == PF_VECTOR)
				ctxt->exception.error_code |= PFERR_WRITE_MASK;
5263
			goto done;
5264
		}
5265
	}
5266 5267
	/* Copy full 64-bit value for CMPXCHG8B.  */
	ctxt->dst.orig_val64 = ctxt->dst.val64;
5268

5269 5270
special_insn:

5271
	if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5272
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
5273
					      X86_ICPT_POST_MEMACCESS);
5274 5275 5276 5277
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

5278
	if (ctxt->rep_prefix && (ctxt->d & String))
5279
		ctxt->eflags |= X86_EFLAGS_RF;
5280
	else
5281
		ctxt->eflags &= ~X86_EFLAGS_RF;
5282

5283
	if (ctxt->execute) {
5284 5285 5286 5287 5288 5289 5290
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
5291
		rc = ctxt->execute(ctxt);
5292 5293 5294 5295 5296
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

B
Borislav Petkov 已提交
5297
	if (ctxt->opcode_len == 2)
A
Avi Kivity 已提交
5298
		goto twobyte_insn;
5299 5300
	else if (ctxt->opcode_len == 3)
		goto threebyte_insn;
A
Avi Kivity 已提交
5301

5302
	switch (ctxt->b) {
5303
	case 0x70 ... 0x7f: /* jcc (short) */
5304
		if (test_cc(ctxt->b, ctxt->eflags))
5305
			rc = jmp_rel(ctxt, ctxt->src.val);
5306
		break;
N
Nitin A Kamble 已提交
5307
	case 0x8d: /* lea r16/r32, m */
5308
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
5309
		break;
5310
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
5311
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
5312 5313 5314
			ctxt->dst.type = OP_NONE;
		else
			rc = em_xchg(ctxt);
5315
		break;
5316
	case 0x98: /* cbw/cwde/cdqe */
5317 5318 5319 5320
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
5321 5322
		}
		break;
5323
	case 0xcc:		/* int3 */
5324 5325
		rc = emulate_int(ctxt, 3);
		break;
5326
	case 0xcd:		/* int n */
5327
		rc = emulate_int(ctxt, ctxt->src.val);
5328 5329
		break;
	case 0xce:		/* into */
5330
		if (ctxt->eflags & X86_EFLAGS_OF)
5331
			rc = emulate_int(ctxt, 4);
5332
		break;
5333
	case 0xe9: /* jmp rel */
5334
	case 0xeb: /* jmp rel short */
5335
		rc = jmp_rel(ctxt, ctxt->src.val);
5336
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
5337
		break;
5338
	case 0xf4:              /* hlt */
5339
		ctxt->ops->halt(ctxt);
5340
		break;
5341 5342
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
5343
		ctxt->eflags ^= X86_EFLAGS_CF;
5344 5345
		break;
	case 0xf8: /* clc */
5346
		ctxt->eflags &= ~X86_EFLAGS_CF;
5347
		break;
5348
	case 0xf9: /* stc */
5349
		ctxt->eflags |= X86_EFLAGS_CF;
5350
		break;
5351
	case 0xfc: /* cld */
5352
		ctxt->eflags &= ~X86_EFLAGS_DF;
5353 5354
		break;
	case 0xfd: /* std */
5355
		ctxt->eflags |= X86_EFLAGS_DF;
5356
		break;
5357 5358
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5359
	}
5360

5361 5362 5363
	if (rc != X86EMUL_CONTINUE)
		goto done;

5364
writeback:
5365 5366 5367 5368 5369 5370
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
5371 5372 5373 5374 5375
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
5376

5377 5378 5379 5380
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
5381
	ctxt->dst.type = saved_dst_type;
5382

5383
	if ((ctxt->d & SrcMask) == SrcSI)
5384
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
5385

5386
	if ((ctxt->d & DstMask) == DstDI)
5387
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
5388

5389
	if (ctxt->rep_prefix && (ctxt->d & String)) {
5390
		unsigned int count;
5391
		struct read_cache *r = &ctxt->io_read;
5392 5393 5394 5395
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
5396
		register_address_increment(ctxt, VCPU_REGS_RCX, -count);
5397

5398 5399 5400 5401 5402
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
5403
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
5404 5405 5406 5407 5408 5409
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
5410
				ctxt->mem_read.end = 0;
5411
				writeback_registers(ctxt);
5412 5413 5414
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
5415
		}
5416
		ctxt->eflags &= ~X86_EFLAGS_RF;
5417
	}
5418

5419
	ctxt->eip = ctxt->_eip;
5420 5421

done:
5422 5423
	if (rc == X86EMUL_PROPAGATE_FAULT) {
		WARN_ON(ctxt->exception.vector > 0x1f);
5424
		ctxt->have_exception = true;
5425
	}
5426 5427 5428
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

5429 5430 5431
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

5432
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
5433 5434

twobyte_insn:
5435
	switch (ctxt->b) {
5436
	case 0x09:		/* wbinvd */
5437
		(ctxt->ops->wbinvd)(ctxt);
5438 5439
		break;
	case 0x08:		/* invd */
5440 5441
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
P
Paolo Bonzini 已提交
5442
	case 0x1f:		/* nop */
5443 5444
		break;
	case 0x20: /* mov cr, reg */
5445
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
5446
		break;
A
Avi Kivity 已提交
5447
	case 0x21: /* mov from dr to reg */
5448
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
5449 5450
		break;
	case 0x40 ... 0x4f:	/* cmov */
5451 5452
		if (test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.val = ctxt->src.val;
5453
		else if (ctxt->op_bytes != 4)
5454
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
5455
		break;
5456
	case 0x80 ... 0x8f: /* jnz rel, etc*/
5457
		if (test_cc(ctxt->b, ctxt->eflags))
5458
			rc = jmp_rel(ctxt, ctxt->src.val);
5459
		break;
5460
	case 0x90 ... 0x9f:     /* setcc r/m8 */
5461
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
5462
		break;
A
Avi Kivity 已提交
5463
	case 0xb6 ... 0xb7:	/* movzx */
5464
		ctxt->dst.bytes = ctxt->op_bytes;
5465
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
5466
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
5467 5468
		break;
	case 0xbe ... 0xbf:	/* movsx */
5469
		ctxt->dst.bytes = ctxt->op_bytes;
5470
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5471
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
5472
		break;
5473 5474
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
5475
	}
5476

5477 5478
threebyte_insn:

5479 5480 5481
	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
5482 5483 5484
	goto writeback;

cannot_emulate:
5485
	return EMULATION_FAILED;
A
Avi Kivity 已提交
5486
}
5487 5488 5489 5490 5491 5492 5493 5494 5495 5496

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}