hw.c 72.8 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

64 65 66 67 68 69
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

70 71 72 73 74 75 76 77
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

78 79 80 81 82 83 84 85 86
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
87 88 89
/********************/
/* Helper Functions */
/********************/
90

91
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
92
{
93
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
94

95
	if (!ah->curchan) /* should really check for CCK instead */
96 97 98
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
99 100 101 102 103

	if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		return usecs * ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
	else
		return usecs * ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
104 105
}

106
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
107
{
108
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
109

110
	if (conf_is_ht40(conf))
S
Sujith 已提交
111 112 113 114
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
115

S
Sujith 已提交
116
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
117 118 119
{
	int i;

S
Sujith 已提交
120 121 122
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
123 124 125 126 127
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
128

129 130 131
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
132

S
Sujith 已提交
133
	return false;
134
}
135
EXPORT_SYMBOL(ath9k_hw_wait);
136 137 138 139 140 141 142 143 144 145 146 147 148

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

149
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
150 151
			     u16 flags, u16 *low,
			     u16 *high)
152
{
153
	struct ath9k_hw_capabilities *pCap = &ah->caps;
154

S
Sujith 已提交
155 156 157 158
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
159
	}
S
Sujith 已提交
160 161 162 163 164 165
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
166 167
}

168
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
169
			   u8 phy, int kbps,
S
Sujith 已提交
170 171
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
172
{
S
Sujith 已提交
173
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
174

S
Sujith 已提交
175 176
	if (kbps == 0)
		return 0;
177

178
	switch (phy) {
S
Sujith 已提交
179
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
180
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
181
		if (shortPreamble)
S
Sujith 已提交
182 183 184 185
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
186
	case WLAN_RC_PHY_OFDM:
187
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
188 189 190 191 192 193
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
194 195
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
211
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
212
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
213 214 215
		txTime = 0;
		break;
	}
216

S
Sujith 已提交
217 218
	return txTime;
}
219
EXPORT_SYMBOL(ath9k_hw_computetxtime);
220

221
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
222 223
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
224
{
S
Sujith 已提交
225
	int8_t extoff;
226

S
Sujith 已提交
227 228 229 230
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
231 232
	}

S
Sujith 已提交
233 234 235 236 237 238 239 240 241 242
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
243

S
Sujith 已提交
244 245
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
246
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
247
	centers->ext_center =
248
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
249 250
}

S
Sujith 已提交
251 252 253 254
/******************/
/* Chip Revisions */
/******************/

255
static void ath9k_hw_read_revisions(struct ath_hw *ah)
256
{
S
Sujith 已提交
257
	u32 val;
258

S
Sujith 已提交
259
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
260

S
Sujith 已提交
261 262
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
263 264 265
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
266
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
267 268
	} else {
		if (!AR_SREV_9100(ah))
269
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
270

271
		ah->hw_version.macRev = val & AR_SREV_REVISION;
272

273
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
274
			ah->is_pciexpress = true;
S
Sujith 已提交
275
	}
276 277
}

S
Sujith 已提交
278 279 280 281
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

282
static void ath9k_hw_disablepcie(struct ath_hw *ah)
283
{
284
	if (AR_SREV_9100(ah))
S
Sujith 已提交
285
		return;
286

S
Sujith 已提交
287 288
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
289 290 291 292 293 294 295 296 297
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
298

S
Sujith 已提交
299
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
300 301 302

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);
303 304
}

305
/* This should work for all families including legacy */
306
static bool ath9k_hw_chip_test(struct ath_hw *ah)
307
{
308
	struct ath_common *common = ath9k_hw_common(ah);
309
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
310 311 312 313 314
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
315
	int i, j, loop_max;
316

317 318 319 320 321 322 323
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
324 325
		u32 addr = regAddr[i];
		u32 wrData, rdData;
326

S
Sujith 已提交
327 328 329 330 331 332
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
333 334 335 336 337
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
338 339 340 341 342 343 344 345
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
346 347 348 349 350
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
351 352
				return false;
			}
353
		}
S
Sujith 已提交
354
		REG_WRITE(ah, regAddr[i], regHold[i]);
355
	}
S
Sujith 已提交
356
	udelay(100);
357

358 359 360
	return true;
}

361
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
362 363
{
	int i;
364

365 366 367 368 369 370 371 372 373 374 375 376 377
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
378
	ah->config.enable_ani = true;
379

S
Sujith 已提交
380
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
381 382
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
383 384
	}

385 386 387 388 389
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
390
	ah->config.rx_intr_mitigation = true;
391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
409
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
410 411
}

412
static void ath9k_hw_init_defaults(struct ath_hw *ah)
413
{
414 415 416 417 418 419
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

420 421
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
422 423 424 425 426

	ah->ah_flags = 0;
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

427
	ah->atim_window = 0;
428 429 430
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
431 432 433 434
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
435
	ah->power_mode = ATH9K_PM_UNDEFINED;
436 437
}

438
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
439
{
440
	struct ath_common *common = ath9k_hw_common(ah);
441 442 443
	u32 sum;
	int i;
	u16 eeval;
444
	u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
445 446 447

	sum = 0;
	for (i = 0; i < 3; i++) {
448
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
449
		sum += eeval;
450 451
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
452
	}
S
Sujith 已提交
453
	if (sum == 0 || sum == 0xffff * 3)
454 455 456 457 458
		return -EADDRNOTAVAIL;

	return 0;
}

459
static int ath9k_hw_post_init(struct ath_hw *ah)
460
{
S
Sujith 已提交
461
	int ecode;
462

S
Sujith 已提交
463 464 465 466
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
467

468 469 470 471 472
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
473

474
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
475 476
	if (ecode != 0)
		return ecode;
477

478 479 480 481
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
482

483 484 485 486 487 488
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
489
	}
490

S
Sujith 已提交
491 492
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
493
		ath9k_hw_ani_init(ah);
494 495 496 497 498
	}

	return 0;
}

499
static void ath9k_hw_attach_ops(struct ath_hw *ah)
500
{
501 502 503 504
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
505 506
}

507 508
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
509
{
510
	struct ath_common *common = ath9k_hw_common(ah);
511
	int r = 0;
512

513 514
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
515 516

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
517 518
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
519
		return -EIO;
520 521
	}

522 523 524
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

525
	ath9k_hw_attach_ops(ah);
526

527
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
528
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
529
		return -EIO;
530 531 532 533 534 535 536 537 538 539 540 541 542
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

543
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
544 545
		ah->config.serialize_regmode);

546 547 548 549 550
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

551
	if (!ath9k_hw_macversion_supported(ah)) {
552 553 554 555
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
556
		return -EOPNOTSUPP;
557 558
	}

559
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
560 561
		ah->is_pciexpress = false;

562 563 564 565
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
566
	if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
567
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
568 569
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
570 571 572

	ath9k_hw_init_mode_regs(ah);

573 574 575 576 577 578 579 580 581
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

582
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
583
		ath9k_hw_configpcipowersave(ah, 0, 0);
584 585 586
	else
		ath9k_hw_disablepcie(ah);

587 588
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
589

590
	r = ath9k_hw_post_init(ah);
591
	if (r)
592
		return r;
593 594

	ath9k_hw_init_mode_gain_regs(ah);
595 596 597 598
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

599 600
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
601 602
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
603
		return r;
604 605
	}

606
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
607
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
608
	else
609
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
610

611 612 613
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_set_nf_limits(ah);

S
Sujith 已提交
614
	ath9k_init_nfcal_hist_buffer(ah);
615
	ah->bb_watchdog_timeout_ms = 25;
616

617 618
	common->state = ATH_HW_INITIALIZED;

619
	return 0;
620 621
}

622
int ath9k_hw_init(struct ath_hw *ah)
623
{
624 625
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
626

627 628 629 630 631 632 633 634 635
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
636 637
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
638
	case AR2427_DEVID_PCIE:
639
	case AR9300_DEVID_PCIE:
640 641 642 643 644 645 646 647 648
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}
649

650 651 652 653 654 655 656
	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}
657

658
	return 0;
659
}
660
EXPORT_SYMBOL(ath9k_hw_init);
661

662
static void ath9k_hw_init_qos(struct ath_hw *ah)
663
{
S
Sujith 已提交
664 665
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
666 667
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
668

S
Sujith 已提交
669 670 671 672 673 674 675 676 677 678
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
679 680 681

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);
682 683
}

684
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
685
			      struct ath9k_channel *chan)
686
{
687
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
688

689
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
690

691 692
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
693 694
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
695 696
	}

S
Sujith 已提交
697 698 699
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
700 701
}

702
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
703
					  enum nl80211_iftype opmode)
704
{
705
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
706 707 708 709
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
710

711 712 713 714 715 716
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
717

718 719 720 721 722 723
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
724

725 726 727 728
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
729

730
	if (opmode == NL80211_IFTYPE_AP)
731
		imr_reg |= AR_IMR_MIB;
732

S
Sujith 已提交
733 734
	ENABLE_REGWRITE_BUFFER(ah);

735
	REG_WRITE(ah, AR_IMR, imr_reg);
736 737
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
738

S
Sujith 已提交
739 740 741 742 743
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
744

S
Sujith 已提交
745 746 747
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

748 749 750 751 752 753
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
754 755
}

756
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
757
{
758 759 760
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
761 762
}

763
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
764
{
765 766 767 768 769 770 771 772 773 774
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
775
}
S
Sujith 已提交
776

777
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
778 779
{
	if (tu > 0xFFFF) {
780 781
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
782
		ah->globaltxtimeout = (u32) -1;
783 784 785
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
786
		ah->globaltxtimeout = tu;
787 788 789 790
		return true;
	}
}

791
void ath9k_hw_init_global_settings(struct ath_hw *ah)
792
{
793 794
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
795
	int slottime;
796 797
	int sifstime;

798 799
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
800

801
	if (ah->misc_mode != 0)
S
Sujith 已提交
802
		REG_WRITE(ah, AR_PCU_MISC,
803
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
804 805 806 807 808 809

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

810 811 812
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
813 814 815 816 817 818 819 820 821 822 823

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

824
	ath9k_hw_setslottime(ah, slottime);
825 826
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
827 828
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
829
}
830
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
831

S
Sujith 已提交
832
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
833
{
834 835
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
836
	if (common->state < ATH_HW_INITIALIZED)
837 838
		goto free_hw;

839
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
840 841

free_hw:
842
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
843
}
S
Sujith 已提交
844
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
845 846 847 848 849

/*******/
/* INI */
/*******/

850
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
851 852 853 854 855 856 857 858 859 860 861 862 863
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
864 865 866 867
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

868
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
869
{
870
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
871 872
	u32 regval;

S
Sujith 已提交
873 874
	ENABLE_REGWRITE_BUFFER(ah);

875 876 877
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
878 879 880 881
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		regval = REG_READ(ah, AR_AHB_MODE);
		REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
	}
S
Sujith 已提交
882

883 884 885
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
886 887 888
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

S
Sujith 已提交
889 890 891
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

892 893 894 895 896
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
897 898
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
899

S
Sujith 已提交
900
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
901

902 903 904
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
905 906 907
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

908 909 910
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
911 912
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

913 914 915 916 917 918 919 920
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

921 922 923 924
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
925
	if (AR_SREV_9285(ah)) {
926 927 928 929
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
930 931
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
932
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
933 934 935
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
936

S
Sujith 已提交
937 938 939
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

940 941
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
942 943
}

944
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
945 946 947 948 949 950
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
951
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
952 953 954
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
955
		break;
956
	case NL80211_IFTYPE_ADHOC:
957
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
958 959 960
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
961
		break;
962 963
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
964
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
965
		break;
S
Sujith 已提交
966 967 968
	}
}

969 970
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
971 972 973 974 975 976 977 978 979 980 981 982 983 984 985
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

986
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
987 988 989 990
{
	u32 rst_flags;
	u32 tmpReg;

991 992 993 994 995 996 997 998
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
999 1000
	ENABLE_REGWRITE_BUFFER(ah);

1001 1002 1003 1004 1005
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1017
			u32 val;
S
Sujith 已提交
1018
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1019 1020 1021 1022 1023 1024 1025

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1026 1027 1028 1029 1030 1031 1032
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1033
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1034 1035 1036 1037

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1038 1039
	udelay(50);

1040
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1041
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1042 1043
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1056
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1057
{
S
Sujith 已提交
1058 1059
	ENABLE_REGWRITE_BUFFER(ah);

1060 1061 1062 1063 1064
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1065 1066 1067
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1068
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1069 1070
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1071
	REG_WRITE(ah, AR_RTC_RESET, 0);
1072

S
Sujith 已提交
1073 1074 1075
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1076 1077 1078 1079
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1080 1081
		REG_WRITE(ah, AR_RC, 0);

1082
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1083 1084 1085 1086

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1087 1088
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1089 1090
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1091
		return false;
1092 1093
	}

S
Sujith 已提交
1094 1095 1096 1097 1098
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1099
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1100
{
1101 1102 1103 1104 1105
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1118 1119
}

1120
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1121
				struct ath9k_channel *chan)
1122
{
1123
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1124 1125 1126
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1127
		return false;
1128

1129
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1130
		return false;
1131

1132
	ah->chip_fullsleep = false;
S
Sujith 已提交
1133 1134
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1135

S
Sujith 已提交
1136
	return true;
1137 1138
}

1139
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1140
				    struct ath9k_channel *chan)
1141
{
1142
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1143
	struct ath_common *common = ath9k_hw_common(ah);
1144
	struct ieee80211_channel *channel = chan->chan;
1145
	u32 qnum;
1146
	int r;
1147 1148 1149

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1150 1151 1152
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1153 1154 1155 1156
			return false;
		}
	}

1157
	if (!ath9k_hw_rfbus_req(ah)) {
1158 1159
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1160 1161 1162
		return false;
	}

1163
	ath9k_hw_set_channel_regs(ah, chan);
1164

1165
	r = ath9k_hw_rf_set_freq(ah, chan);
1166 1167 1168 1169
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1170 1171
	}

1172
	ah->eep_ops->set_txpower(ah, chan,
1173
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1174 1175 1176
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1177
			     (u32) regulatory->power_limit));
1178

1179
	ath9k_hw_rfbus_done(ah);
1180

S
Sujith 已提交
1181 1182 1183
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1184
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1185 1186 1187 1188 1189 1190 1191

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1192
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1193
{
1194 1195 1196 1197 1198 1199 1200 1201
	int count = 50;
	u32 reg;

	if (AR_SREV_9285_10_OR_LATER(ah))
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1202

1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1215

1216
	return false;
J
Johannes Berg 已提交
1217
}
1218
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1219

1220
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1221
		    bool bChannelChange)
1222
{
1223
	struct ath_common *common = ath9k_hw_common(ah);
1224
	u32 saveLedState;
1225
	struct ath9k_channel *curchan = ah->curchan;
1226 1227
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1228
	u64 tsf = 0;
1229
	int i, r;
1230

1231 1232
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1233

1234 1235 1236 1237 1238 1239 1240
	if (!ah->chip_fullsleep) {
		ath9k_hw_abortpcurecv(ah);
		if (!ath9k_hw_stopdmarecv(ah))
			ath_print(common, ATH_DBG_XMIT,
				"Failed to stop receive dma\n");
	}

1241
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1242
		return -EIO;
1243

1244
	if (curchan && !ah->chip_fullsleep)
1245 1246 1247
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1248 1249 1250
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1251
	    ((chan->channelFlags & CHANNEL_ALL) ==
1252
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1253
	    !AR_SREV_9280(ah)) {
1254

L
Luis R. Rodriguez 已提交
1255
		if (ath9k_hw_channel_change(ah, chan)) {
1256
			ath9k_hw_loadnf(ah, ah->curchan);
1257
			ath9k_hw_start_nfcal(ah);
1258
			return 0;
1259 1260 1261 1262 1263 1264 1265 1266 1267
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1268 1269 1270 1271
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1272 1273 1274 1275 1276 1277
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1278
	/* Only required on the first reset */
1279 1280 1281 1282 1283 1284 1285
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1286
	if (!ath9k_hw_chip_reset(ah, chan)) {
1287
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1288
		return -EINVAL;
1289 1290
	}

1291
	/* Only required on the first reset */
1292 1293 1294 1295 1296 1297 1298 1299
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1300 1301 1302 1303
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1304 1305
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1306

S
Sujith 已提交
1307 1308 1309
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1310
	r = ath9k_hw_process_ini(ah, chan);
1311 1312
	if (r)
		return r;
1313

1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1331 1332 1333
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1334
	ath9k_hw_spur_mitigate_freq(ah, chan);
1335
	ah->eep_ops->set_board_values(ah, chan);
1336

1337 1338
	ath9k_hw_set_operating_mode(ah, ah->opmode);

S
Sujith 已提交
1339 1340
	ENABLE_REGWRITE_BUFFER(ah);

1341 1342
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1343 1344
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1345
		  | (ah->config.
1346
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1347
		  | ah->sta_id1_defaults);
1348
	ath_hw_setbssidmask(common);
1349
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1350
	ath9k_hw_write_associd(ah);
1351 1352 1353
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1354 1355 1356
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1357
	r = ath9k_hw_rf_set_freq(ah, chan);
1358 1359
	if (r)
		return r;
1360

S
Sujith 已提交
1361 1362
	ENABLE_REGWRITE_BUFFER(ah);

1363 1364 1365
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1366 1367 1368
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1369 1370
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1371 1372
		ath9k_hw_resettxqueue(ah, i);

1373
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1374
	ath9k_hw_ani_cache_ini_regs(ah);
1375 1376
	ath9k_hw_init_qos(ah);

1377
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1378
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1379

1380
	ath9k_hw_init_global_settings(ah);
1381

1382
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1383
		ar9002_hw_update_async_fifo(ah);
1384
		ar9002_hw_enable_wep_aggregation(ah);
1385 1386
	}

1387 1388 1389 1390 1391 1392 1393
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1394
	if (ah->config.rx_intr_mitigation) {
1395 1396 1397 1398
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1399 1400 1401 1402 1403
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1404 1405
	ath9k_hw_init_bb(ah, chan);

1406
	if (!ath9k_hw_init_cal(ah, chan))
1407
		return -EIO;
1408

S
Sujith 已提交
1409
	ENABLE_REGWRITE_BUFFER(ah);
1410

1411
	ath9k_hw_restore_chainmask(ah);
1412 1413
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1414 1415 1416
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1417 1418 1419
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1420 1421 1422 1423
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1424
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1425
				"CFG Byte Swap Set 0x%x\n", mask);
1426 1427 1428 1429
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1430
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1431
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1432 1433
		}
	} else {
1434 1435 1436 1437 1438 1439 1440
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1441
#ifdef __BIG_ENDIAN
1442 1443
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1444 1445 1446
#endif
	}

1447
	if (ah->btcoex_hw.enabled)
1448 1449
		ath9k_hw_btcoex_enable(ah);

1450 1451 1452
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ath9k_hw_loadnf(ah, curchan);
		ath9k_hw_start_nfcal(ah);
1453
		ar9003_hw_bb_watchdog_config(ah);
1454 1455
	}

1456
	return 0;
1457
}
1458
EXPORT_SYMBOL(ath9k_hw_reset);
1459

S
Sujith 已提交
1460 1461 1462
/************************/
/* Key Cache Management */
/************************/
1463

1464
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
1465
{
S
Sujith 已提交
1466
	u32 keyType;
1467

1468
	if (entry >= ah->caps.keycache_size) {
1469 1470
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
1471 1472 1473
		return false;
	}

S
Sujith 已提交
1474
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
1475

S
Sujith 已提交
1476 1477 1478 1479 1480 1481 1482 1483
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1484

S
Sujith 已提交
1485 1486
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1487

S
Sujith 已提交
1488 1489 1490 1491
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1492 1493 1494 1495 1496

	}

	return true;
}
1497
EXPORT_SYMBOL(ath9k_hw_keyreset);
1498

1499
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
1500
{
S
Sujith 已提交
1501
	u32 macHi, macLo;
1502
	u32 unicast_flag = AR_KEYTABLE_VALID;
1503

1504
	if (entry >= ah->caps.keycache_size) {
1505 1506
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
1507
		return false;
1508 1509
	}

S
Sujith 已提交
1510
	if (mac != NULL) {
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
		/*
		 * AR_KEYTABLE_VALID indicates that the address is a unicast
		 * address, which must match the transmitter address for
		 * decrypting frames.
		 * Not setting this bit allows the hardware to use the key
		 * for multicast frame decryption.
		 */
		if (mac[0] & 0x01)
			unicast_flag = 0;

S
Sujith 已提交
1521 1522 1523 1524 1525 1526 1527 1528
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
1529
	} else {
S
Sujith 已提交
1530
		macLo = macHi = 0;
1531
	}
S
Sujith 已提交
1532
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
1533
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | unicast_flag);
1534

S
Sujith 已提交
1535
	return true;
1536
}
1537
EXPORT_SYMBOL(ath9k_hw_keysetmac);
1538

1539
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
1540
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
1541
				 const u8 *mac)
1542
{
1543
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
1544
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1545 1546
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
1547

S
Sujith 已提交
1548
	if (entry >= pCap->keycache_size) {
1549 1550
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
1551
		return false;
1552 1553
	}

S
Sujith 已提交
1554 1555 1556 1557 1558 1559
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
1560 1561 1562
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
1563 1564 1565 1566 1567 1568 1569 1570
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
1571 1572
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
1573 1574 1575 1576
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
1577
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
1578 1579
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
1580 1581
			return false;
		}
1582
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
1583
			keyType = AR_KEYTABLE_TYPE_40;
1584
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1585 1586 1587 1588 1589 1590 1591 1592
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
1593 1594
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
1595
		return false;
1596 1597
	}

J
Jouni Malinen 已提交
1598 1599 1600 1601 1602
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
1603
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1604
		key4 &= 0xff;
1605

1606 1607 1608 1609 1610 1611 1612
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
1613 1614
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1615

1616 1617 1618 1619 1620 1621
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
1622 1623
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
1624 1625

		/* Write key[95:48] */
S
Sujith 已提交
1626 1627
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1628 1629

		/* Write key[127:96] and key type */
S
Sujith 已提交
1630 1631
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1632 1633

		/* Write MAC address for the entry */
S
Sujith 已提交
1634
		(void) ath9k_hw_keysetmac(ah, entry, mac);
1635

1636
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
1649
			u32 mic0, mic1, mic2, mic3, mic4;
1650

S
Sujith 已提交
1651 1652 1653 1654 1655
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
1656 1657

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
1658 1659
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
1660 1661

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
1662 1663
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
1664 1665

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1666 1667 1668
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
1669

S
Sujith 已提交
1670
		} else {
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
1687
			u32 mic0, mic2;
1688

S
Sujith 已提交
1689 1690
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
1691 1692

			/* Write MIC key[31:0] */
S
Sujith 已提交
1693 1694
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1695 1696

			/* Write MIC key[63:32] */
S
Sujith 已提交
1697 1698
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1699 1700

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1701 1702 1703 1704
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
1705 1706

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
1707 1708
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
1709 1710 1711 1712 1713 1714

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
1715 1716 1717
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
1718
		/* Write key[47:0] */
S
Sujith 已提交
1719 1720
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1721 1722

		/* Write key[95:48] */
S
Sujith 已提交
1723 1724
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1725 1726

		/* Write key[127:96] and key type */
S
Sujith 已提交
1727 1728
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1729

1730
		/* Write MAC address for the entry */
S
Sujith 已提交
1731 1732
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
1733 1734 1735

	return true;
}
1736
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
1737

1738
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
1739
{
1740
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
1741 1742 1743 1744 1745
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
1746
}
1747
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
1748

S
Sujith 已提交
1749 1750 1751 1752
/******************************/
/* Power Management (Chipset) */
/******************************/

1753 1754 1755 1756
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1757
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1758
{
S
Sujith 已提交
1759 1760
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1761 1762 1763 1764
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1765 1766
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1767
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1768
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1769

1770
		/* Shutdown chip. Active low */
1771
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1772 1773
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1774
	}
1775 1776 1777 1778 1779

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1780 1781
}

1782 1783 1784 1785 1786
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1787
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1788
{
S
Sujith 已提交
1789 1790
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1791
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1792

S
Sujith 已提交
1793
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1794
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1795 1796 1797
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1798 1799 1800 1801
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1802 1803
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1804 1805
		}
	}
1806 1807 1808 1809

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1810 1811
}

1812
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1813
{
S
Sujith 已提交
1814 1815
	u32 val;
	int i;
1816

1817 1818 1819 1820 1821 1822
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1823 1824 1825 1826 1827 1828 1829
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1830 1831
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1832 1833 1834 1835
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1836

S
Sujith 已提交
1837 1838 1839
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1840

S
Sujith 已提交
1841 1842 1843 1844 1845 1846 1847
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1848
		}
S
Sujith 已提交
1849
		if (i == 0) {
1850 1851 1852
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
1853
			return false;
1854 1855 1856
		}
	}

S
Sujith 已提交
1857
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1858

S
Sujith 已提交
1859
	return true;
1860 1861
}

1862
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1863
{
1864
	struct ath_common *common = ath9k_hw_common(ah);
1865
	int status = true, setChip = true;
S
Sujith 已提交
1866 1867 1868 1869 1870 1871 1872
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1873 1874 1875
	if (ah->power_mode == mode)
		return status;

1876 1877
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1878 1879 1880 1881 1882 1883 1884

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1885
		ah->chip_fullsleep = true;
S
Sujith 已提交
1886 1887 1888 1889
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1890
	default:
1891 1892
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
1893 1894
		return false;
	}
1895
	ah->power_mode = mode;
S
Sujith 已提交
1896 1897

	return status;
1898
}
1899
EXPORT_SYMBOL(ath9k_hw_setpower);
1900

S
Sujith 已提交
1901 1902 1903 1904
/*******************/
/* Beacon Handling */
/*******************/

1905
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1906 1907 1908
{
	int flags = 0;

1909
	ah->beacon_interval = beacon_period;
1910

S
Sujith 已提交
1911 1912
	ENABLE_REGWRITE_BUFFER(ah);

1913
	switch (ah->opmode) {
1914 1915
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
1916 1917 1918 1919 1920
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
1921
	case NL80211_IFTYPE_ADHOC:
1922
	case NL80211_IFTYPE_MESH_POINT:
1923 1924 1925 1926
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1927 1928
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1929
		flags |= AR_NDP_TIMER_EN;
1930
	case NL80211_IFTYPE_AP:
1931 1932 1933
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1934
				     ah->config.
1935
				     dma_beacon_response_time));
1936 1937
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1938
				     ah->config.
1939
				     sw_beacon_response_time));
1940 1941 1942
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1943
	default:
1944 1945 1946
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
1947 1948
		return;
		break;
1949 1950 1951 1952 1953 1954 1955
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

S
Sujith 已提交
1956 1957 1958
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1959 1960 1961 1962 1963 1964 1965
	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1966
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1967

1968
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1969
				    const struct ath9k_beacon_state *bs)
1970 1971
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1972
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1973
	struct ath_common *common = ath9k_hw_common(ah);
1974

S
Sujith 已提交
1975 1976
	ENABLE_REGWRITE_BUFFER(ah);

1977 1978 1979 1980 1981 1982 1983
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1984 1985 1986
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2004 2005 2006 2007
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
2008

S
Sujith 已提交
2009 2010
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2011 2012 2013
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2014

S
Sujith 已提交
2015 2016 2017
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2018

S
Sujith 已提交
2019 2020 2021 2022
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2023

S
Sujith 已提交
2024 2025
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2026

S
Sujith 已提交
2027 2028
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2029

S
Sujith 已提交
2030 2031 2032
	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2033 2034 2035
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2036

2037 2038
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2039
}
2040
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2041

S
Sujith 已提交
2042 2043 2044 2045
/*******************/
/* HW Capabilities */
/*******************/

2046
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2047
{
2048
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2049
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2050
	struct ath_common *common = ath9k_hw_common(ah);
2051
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
2052

S
Sujith 已提交
2053
	u16 capField = 0, eeval;
2054

S
Sujith 已提交
2055
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2056
	regulatory->current_rd = eeval;
2057

S
Sujith 已提交
2058
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
2059 2060
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
2061
	regulatory->current_rd_ext = eeval;
2062

S
Sujith 已提交
2063
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
2064

2065
	if (ah->opmode != NL80211_IFTYPE_AP &&
2066
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2067 2068 2069 2070 2071
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2072 2073
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
2074
	}
2075

S
Sujith 已提交
2076
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2077 2078 2079 2080 2081 2082
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
2083
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
2084

S
Sujith 已提交
2085 2086
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
2087
		if (ah->config.ht_enable) {
S
Sujith 已提交
2088 2089 2090 2091 2092 2093 2094 2095 2096
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
2097 2098 2099
		}
	}

S
Sujith 已提交
2100 2101
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
2102
		if (ah->config.ht_enable) {
S
Sujith 已提交
2103 2104 2105 2106 2107 2108 2109 2110 2111 2112
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
2113
	}
S
Sujith 已提交
2114

S
Sujith 已提交
2115
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2116 2117 2118 2119
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2120
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2121 2122 2123
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2124 2125
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
2126
		/* Use rx_chainmask from EEPROM. */
2127
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2128

2129
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
2130
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2131

S
Sujith 已提交
2132 2133
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
2134

S
Sujith 已提交
2135 2136
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
2137

S
Sujith 已提交
2138 2139 2140
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
2141

S
Sujith 已提交
2142 2143 2144
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
2145

2146
	if (ah->config.ht_enable)
S
Sujith 已提交
2147 2148 2149
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2150

S
Sujith 已提交
2151 2152 2153 2154
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
2155

S
Sujith 已提交
2156 2157 2158 2159 2160
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2161

S
Sujith 已提交
2162 2163 2164 2165 2166
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
2167

S
Sujith 已提交
2168
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
2169 2170 2171 2172 2173

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
2174

2175 2176 2177
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2178 2179
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
2180 2181 2182
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2183

S
Sujith 已提交
2184 2185 2186 2187 2188
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2189 2190
	}

S
Sujith 已提交
2191 2192
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

2193
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2194 2195 2196 2197 2198 2199
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2200 2201

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2202
	}
S
Sujith 已提交
2203
#endif
2204
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2205 2206 2207
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2208

2209
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2210 2211 2212
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2213

2214
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
2215 2216 2217 2218 2219
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2220
	} else {
S
Sujith 已提交
2221 2222 2223
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2224 2225
	}

2226 2227 2228 2229
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
2230 2231

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
2232
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
2233
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
2234
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
2235

2236
	if (AR_SREV_9280_10_OR_LATER(ah) &&
2237
	    ath9k_hw_btcoex_supported(ah)) {
2238 2239
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
2240

2241
		if (AR_SREV_9285(ah)) {
2242 2243
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
2244
		} else {
2245
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2246
		}
2247
	} else {
2248
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2249
	}
2250

2251
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2252 2253
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_LDPC |
				 ATH9K_HW_CAP_FASTCLOCK;
2254 2255 2256
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2257
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2258
		pCap->txs_len = sizeof(struct ar9003_txs);
2259 2260
		if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2261 2262
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2263 2264 2265 2266 2267
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2268
	}
2269

2270 2271 2272
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2273
	if (AR_SREV_9287_10_OR_LATER(ah) || AR_SREV_9271(ah))
2274 2275
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2276
	return 0;
2277 2278
}

S
Sujith 已提交
2279 2280 2281
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2282

2283
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2284 2285 2286 2287
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2288

S
Sujith 已提交
2289 2290 2291 2292 2293 2294
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2295

S
Sujith 已提交
2296
	gpio_shift = (gpio % 6) * 5;
2297

S
Sujith 已提交
2298 2299 2300 2301
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2302
	} else {
S
Sujith 已提交
2303 2304 2305 2306 2307
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2308 2309 2310
	}
}

2311
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2312
{
S
Sujith 已提交
2313
	u32 gpio_shift;
2314

2315
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2316

S
Sujith 已提交
2317
	gpio_shift = gpio << 1;
2318

S
Sujith 已提交
2319 2320 2321 2322
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2323
}
2324
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2325

2326
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2327
{
2328 2329 2330
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2331
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2332
		return 0xffffffff;
2333

2334 2335 2336
	if (AR_SREV_9300_20_OR_LATER(ah))
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
2337 2338
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
2339 2340
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2341 2342 2343 2344 2345
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2346
}
2347
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2348

2349
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2350
			 u32 ah_signal_type)
2351
{
S
Sujith 已提交
2352
	u32 gpio_shift;
2353

S
Sujith 已提交
2354
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2355

S
Sujith 已提交
2356
	gpio_shift = 2 * gpio;
2357

S
Sujith 已提交
2358 2359 2360 2361
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2362
}
2363
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2364

2365
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2366
{
2367 2368 2369
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2370 2371
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2372
}
2373
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2374

2375
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2376
{
S
Sujith 已提交
2377
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2378
}
2379
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2380

2381
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2382
{
S
Sujith 已提交
2383
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2384
}
2385
EXPORT_SYMBOL(ath9k_hw_setantenna);
2386

S
Sujith 已提交
2387 2388 2389 2390
/*********************/
/* General Operation */
/*********************/

2391
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2392
{
S
Sujith 已提交
2393 2394
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2395

S
Sujith 已提交
2396 2397 2398 2399
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2400

S
Sujith 已提交
2401
	return bits;
2402
}
2403
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2404

2405
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2406
{
S
Sujith 已提交
2407
	u32 phybits;
2408

S
Sujith 已提交
2409 2410
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2411 2412
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2413 2414 2415 2416 2417 2418
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2419

S
Sujith 已提交
2420 2421 2422 2423 2424 2425
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2426 2427 2428

	REGWRITE_BUFFER_FLUSH(ah);
	DISABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
2429
}
2430
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2431

2432
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2433
{
2434 2435 2436 2437 2438
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2439
}
2440
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2441

2442
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2443
{
2444
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2445
		return false;
2446

2447 2448 2449 2450 2451
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2452
}
2453
EXPORT_SYMBOL(ath9k_hw_disable);
2454

2455
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
2456
{
2457
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2458
	struct ath9k_channel *chan = ah->curchan;
2459
	struct ieee80211_channel *channel = chan->chan;
2460

2461
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2462

2463
	ah->eep_ops->set_txpower(ah, chan,
2464
				 ath9k_regd_get_ctl(regulatory, chan),
2465 2466 2467
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2468
				 (u32) regulatory->power_limit));
2469
}
2470
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2471

2472
void ath9k_hw_setopmode(struct ath_hw *ah)
2473
{
2474
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2475
}
2476
EXPORT_SYMBOL(ath9k_hw_setopmode);
2477

2478
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2479
{
S
Sujith 已提交
2480 2481
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2482
}
2483
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2484

2485
void ath9k_hw_write_associd(struct ath_hw *ah)
2486
{
2487 2488 2489 2490 2491
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2492
}
2493
EXPORT_SYMBOL(ath9k_hw_write_associd);
2494

2495 2496
#define ATH9K_MAX_TSF_READ 10

2497
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2498
{
2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2510

2511
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2512

2513
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2514
}
2515
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2516

2517
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2518 2519
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2520
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2521
}
2522
EXPORT_SYMBOL(ath9k_hw_settsf64);
2523

2524
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2525
{
2526 2527
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2528 2529
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2530

S
Sujith 已提交
2531 2532
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2533
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2534

S
Sujith 已提交
2535
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2536 2537
{
	if (setting)
2538
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2539
	else
2540
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2541
}
2542
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2543

L
Luis R. Rodriguez 已提交
2544
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2545
{
L
Luis R. Rodriguez 已提交
2546
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2547 2548
	u32 macmode;

L
Luis R. Rodriguez 已提交
2549
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2550 2551 2552
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2553

S
Sujith 已提交
2554
	REG_WRITE(ah, AR_2040_MODE, macmode);
2555
}
2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2602
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2603 2604 2605
{
	return REG_READ(ah, AR_TSF_L32);
}
2606
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2620 2621 2622
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2635
EXPORT_SYMBOL(ath_gen_timer_alloc);
2636

2637 2638 2639 2640
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2641 2642 2643 2644 2645 2646 2647 2648 2649 2650
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2651 2652 2653
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2677
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2678

2679
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2699
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2700 2701 2702 2703 2704 2705 2706 2707 2708

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2709
EXPORT_SYMBOL(ath_gen_timer_free);
2710 2711 2712 2713 2714 2715 2716 2717

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2718
	struct ath_common *common = ath9k_hw_common(ah);
2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2733 2734
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
2735 2736 2737 2738 2739 2740 2741
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2742 2743
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
2744 2745 2746
		timer->trigger(timer->arg);
	}
}
2747
EXPORT_SYMBOL(ath_gen_timer_isr);
2748

2749 2750 2751 2752 2753 2754 2755 2756 2757 2758
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2771 2772
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2773
	{ AR_SREV_VERSION_9300,         "9300" },
2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2791
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2808
static const char *ath9k_hw_rf_name(u16 rf_version)
2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);