hw.c 66.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

57 58 59 60 61 62
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

63 64 65 66 67 68 69 70
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

71 72 73 74 75 76 77 78 79
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87 88
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
89

90
	if (!ah->curchan) /* should really check for CCK instead */
91 92 93 94 95
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
96
	else
97 98 99 100 101 102
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

	common->clockrate = clockrate;
S
Sujith 已提交
103 104
}

105
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
106
{
107
	struct ath_common *common = ath9k_hw_common(ah);
108

109
	return usecs * common->clockrate;
S
Sujith 已提交
110
}
111

S
Sujith 已提交
112
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
113 114 115
{
	int i;

S
Sujith 已提交
116 117 118
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
119 120 121 122 123
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
124

J
Joe Perches 已提交
125 126 127
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
128

S
Sujith 已提交
129
	return false;
130
}
131
EXPORT_SYMBOL(ath9k_hw_wait);
132

133 134 135 136 137 138 139 140 141 142 143 144 145 146
void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

147 148 149 150 151 152 153 154 155 156 157 158
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

159
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
160 161
			     u16 flags, u16 *low,
			     u16 *high)
162
{
163
	struct ath9k_hw_capabilities *pCap = &ah->caps;
164

S
Sujith 已提交
165 166 167 168
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
169
	}
S
Sujith 已提交
170 171 172 173 174 175
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
176 177
}

178
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
179
			   u8 phy, int kbps,
S
Sujith 已提交
180 181
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
182
{
S
Sujith 已提交
183
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
184

S
Sujith 已提交
185 186
	if (kbps == 0)
		return 0;
187

188
	switch (phy) {
S
Sujith 已提交
189
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
190
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
191
		if (shortPreamble)
S
Sujith 已提交
192 193 194 195
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
196
	case WLAN_RC_PHY_OFDM:
197
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
198 199 200 201 202 203
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
204 205
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
206 207 208 209 210 211 212 213 214 215 216 217 218 219 220
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
221 222
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
223 224 225
		txTime = 0;
		break;
	}
226

S
Sujith 已提交
227 228
	return txTime;
}
229
EXPORT_SYMBOL(ath9k_hw_computetxtime);
230

231
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
232 233
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
234
{
S
Sujith 已提交
235
	int8_t extoff;
236

S
Sujith 已提交
237 238 239 240
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
241 242
	}

S
Sujith 已提交
243 244 245 246 247 248 249 250 251 252
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
253

S
Sujith 已提交
254 255
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
256
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
257
	centers->ext_center =
258
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
259 260
}

S
Sujith 已提交
261 262 263 264
/******************/
/* Chip Revisions */
/******************/

265
static void ath9k_hw_read_revisions(struct ath_hw *ah)
266
{
S
Sujith 已提交
267
	u32 val;
268

S
Sujith 已提交
269
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
270

S
Sujith 已提交
271 272
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
273 274 275
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
276
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
277 278
	} else {
		if (!AR_SREV_9100(ah))
279
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
280

281
		ah->hw_version.macRev = val & AR_SREV_REVISION;
282

283
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
284
			ah->is_pciexpress = true;
S
Sujith 已提交
285
	}
286 287
}

S
Sujith 已提交
288 289 290 291
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

292
static void ath9k_hw_disablepcie(struct ath_hw *ah)
293
{
294
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
295
		return;
296

S
Sujith 已提交
297 298 299 300 301 302 303 304 305
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
306

S
Sujith 已提交
307
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
308 309
}

310
/* This should work for all families including legacy */
311
static bool ath9k_hw_chip_test(struct ath_hw *ah)
312
{
313
	struct ath_common *common = ath9k_hw_common(ah);
314
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
315
	u32 regHold[2];
J
Joe Perches 已提交
316 317 318
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
319
	int i, j, loop_max;
320

321 322 323 324 325 326 327
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
328 329
		u32 addr = regAddr[i];
		u32 wrData, rdData;
330

S
Sujith 已提交
331 332 333 334 335 336
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
337 338 339
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
340 341 342 343 344 345 346 347
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
348 349 350
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
351 352
				return false;
			}
353
		}
S
Sujith 已提交
354
		REG_WRITE(ah, regAddr[i], regHold[i]);
355
	}
S
Sujith 已提交
356
	udelay(100);
357

358 359 360
	return true;
}

361
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
362 363
{
	int i;
364

365 366 367 368 369 370 371 372 373
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
374
	ah->config.enable_ani = true;
375

S
Sujith 已提交
376
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
377 378
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
379 380
	}

381 382 383 384 385
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

386 387 388
	/* PAPRD needs some more work to be enabled */
	ah->config.paprd_disable = 1;

S
Sujith 已提交
389
	ah->config.rx_intr_mitigation = true;
390
	ah->config.pcieSerDesWrite = true;
391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
409
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
410 411
}

412
static void ath9k_hw_init_defaults(struct ath_hw *ah)
413
{
414 415 416 417 418 419
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

420 421
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
422

423
	ah->atim_window = 0;
424 425 426
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
427 428
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
429
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
F
Felix Fietkau 已提交
430
	ah->slottime = 20;
431
	ah->globaltxtimeout = (u32) -1;
432
	ah->power_mode = ATH9K_PM_UNDEFINED;
433 434
}

435
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
436
{
437
	struct ath_common *common = ath9k_hw_common(ah);
438 439 440
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
441
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
442 443 444

	sum = 0;
	for (i = 0; i < 3; i++) {
445
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
446
		sum += eeval;
447 448
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
449
	}
S
Sujith 已提交
450
	if (sum == 0 || sum == 0xffff * 3)
451 452 453 454 455
		return -EADDRNOTAVAIL;

	return 0;
}

456
static int ath9k_hw_post_init(struct ath_hw *ah)
457
{
S
Sujith Manoharan 已提交
458
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
459
	int ecode;
460

S
Sujith Manoharan 已提交
461
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
462 463 464
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
465

466 467 468 469 470
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
471

472
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
473 474
	if (ecode != 0)
		return ecode;
475

J
Joe Perches 已提交
476 477 478 479
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		"Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
480

481 482
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
483 484
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
485
		ath9k_hw_rf_free_ext_banks(ah);
486
		return ecode;
487
	}
488

S
Sujith 已提交
489 490
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
491
		ath9k_hw_ani_init(ah);
492 493 494 495 496
	}

	return 0;
}

497
static void ath9k_hw_attach_ops(struct ath_hw *ah)
498
{
499 500 501 502
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
503 504
}

505 506
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
507
{
508
	struct ath_common *common = ath9k_hw_common(ah);
509
	int r = 0;
510

511 512
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
513

514 515
	ath9k_hw_read_revisions(ah);

516 517 518 519 520 521 522 523 524
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

525
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
526
		ath_err(common, "Couldn't reset chip\n");
527
		return -EIO;
528 529
	}

530 531 532
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

533
	ath9k_hw_attach_ops(ah);
534

535
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
536
		ath_err(common, "Couldn't wakeup chip\n");
537
		return -EIO;
538 539 540 541
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
542 543
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
544 545 546 547 548 549 550 551
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

J
Joe Perches 已提交
552
	ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
553 554
		ah->config.serialize_regmode);

555 556 557 558 559
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

560 561 562 563 564 565 566 567 568 569 570 571 572
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
	case AR_SREV_VERSION_9485:
		break;
	default:
573 574 575
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
576
		return -EOPNOTSUPP;
577 578
	}

579
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
580 581
		ah->is_pciexpress = false;

582 583 584 585
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
586
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
587
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
588 589
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
590 591 592

	ath9k_hw_init_mode_regs(ah);

593

594
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
595
		ath9k_hw_configpcipowersave(ah, 0, 0);
596 597 598
	else
		ath9k_hw_disablepcie(ah);

599 600
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
601

602
	r = ath9k_hw_post_init(ah);
603
	if (r)
604
		return r;
605 606

	ath9k_hw_init_mode_gain_regs(ah);
607 608 609 610
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

611 612
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
613
		ath_err(common, "Failed to initialize MAC address\n");
614
		return r;
615 616
	}

617
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
618
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
619
	else
620
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
621

622
	ah->bb_watchdog_timeout_ms = 25;
623

624 625
	common->state = ATH_HW_INITIALIZED;

626
	return 0;
627 628
}

629
int ath9k_hw_init(struct ath_hw *ah)
630
{
631 632
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
633

634 635 636 637 638 639 640 641 642
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
643 644
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
645
	case AR2427_DEVID_PCIE:
646
	case AR9300_DEVID_PCIE:
647
	case AR9300_DEVID_AR9485_PCIE:
648 649 650 651
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
652 653
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
654 655
		return -EOPNOTSUPP;
	}
656

657 658
	ret = __ath9k_hw_init(ah);
	if (ret) {
659 660 661
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
662 663
		return ret;
	}
664

665
	return 0;
666
}
667
EXPORT_SYMBOL(ath9k_hw_init);
668

669
static void ath9k_hw_init_qos(struct ath_hw *ah)
670
{
S
Sujith 已提交
671 672
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
673 674
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
675

S
Sujith 已提交
676 677 678 679 680 681 682 683 684 685
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
686 687

	REGWRITE_BUFFER_FLUSH(ah);
688 689
}

690 691
unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
{
692 693 694
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
695

696 697
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
		udelay(100);
698

699
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
700 701 702
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

703 704 705 706
#define DPLL2_KD_VAL            0x3D
#define DPLL2_KI_VAL            0x06
#define DPLL3_PHASE_SHIFT_VAL   0x1

707
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
708
			      struct ath9k_channel *chan)
709
{
710 711
	u32 pll;

712
	if (AR_SREV_9485(ah)) {
713
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
714 715 716 717 718 719
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, 0x19e82f01);

		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
720
		udelay(1000);
721 722 723 724 725 726 727 728 729 730 731

		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, DPLL2_KD_VAL);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, DPLL2_KI_VAL);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x142c);
732
		udelay(1000);
733
	}
734 735

	pll = ath9k_hw_compute_pll_control(ah, chan);
736

737
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
738

739 740
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
741 742
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
743 744
	}

S
Sujith 已提交
745 746 747
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
748 749
}

750
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
751
					  enum nl80211_iftype opmode)
752
{
753
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
754 755 756 757
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
758

759 760 761 762 763 764
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
765

766 767 768 769 770 771
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
772

773 774 775 776
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
777

778
	if (opmode == NL80211_IFTYPE_AP)
779
		imr_reg |= AR_IMR_MIB;
780

S
Sujith 已提交
781 782
	ENABLE_REGWRITE_BUFFER(ah);

783
	REG_WRITE(ah, AR_IMR, imr_reg);
784 785
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
786

S
Sujith 已提交
787 788 789 790 791
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
792

S
Sujith 已提交
793 794
	REGWRITE_BUFFER_FLUSH(ah);

795 796 797 798 799 800
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
801 802
}

803
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
804
{
805 806 807
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
808 809
}

810
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
811
{
812 813 814 815 816 817 818 819 820 821
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
822
}
S
Sujith 已提交
823

824
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
825 826
{
	if (tu > 0xFFFF) {
J
Joe Perches 已提交
827 828
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
			"bad global tx timeout %u\n", tu);
829
		ah->globaltxtimeout = (u32) -1;
830 831 832
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
833
		ah->globaltxtimeout = tu;
834 835 836 837
		return true;
	}
}

838
void ath9k_hw_init_global_settings(struct ath_hw *ah)
839
{
840 841
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
842
	int slottime;
843 844
	int sifstime;

J
Joe Perches 已提交
845 846
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
847

848
	if (ah->misc_mode != 0)
849
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
850 851 852 853 854 855

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

856 857 858
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
859 860 861 862 863 864 865 866 867 868 869

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

870
	ath9k_hw_setslottime(ah, ah->slottime);
871 872
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
873 874
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
875
}
876
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
877

S
Sujith 已提交
878
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
879
{
880 881
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
882
	if (common->state < ATH_HW_INITIALIZED)
883 884
		goto free_hw;

885
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
886 887

free_hw:
888
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
889
}
S
Sujith 已提交
890
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
891 892 893 894 895

/*******/
/* INI */
/*******/

896
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
897 898 899 900 901 902 903 904 905 906 907 908 909
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
910 911 912 913
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

914
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
915
{
916
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
917

S
Sujith 已提交
918 919
	ENABLE_REGWRITE_BUFFER(ah);

920 921 922
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
923 924
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
925

926 927 928
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
929
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
930

S
Sujith 已提交
931 932
	REGWRITE_BUFFER_FLUSH(ah);

933 934 935 936 937
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
938 939
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
940

S
Sujith 已提交
941
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
942

943 944 945
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
946
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
947

948 949 950
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
951 952
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

953 954 955 956 957 958 959 960
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

961 962 963 964
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
965
	if (AR_SREV_9285(ah)) {
966 967 968 969
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
970 971
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
972
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
973 974 975
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
976

S
Sujith 已提交
977 978
	REGWRITE_BUFFER_FLUSH(ah);

979 980
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
981 982
}

983
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
984
{
985 986
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
987 988

	switch (opmode) {
989
	case NL80211_IFTYPE_ADHOC:
990
	case NL80211_IFTYPE_MESH_POINT:
991
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
992
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
993
		break;
994 995 996
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
997
	case NL80211_IFTYPE_STATION:
998
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
999
		break;
1000
	default:
1001 1002
		if (!ah->is_monitoring)
			set = 0;
1003
		break;
S
Sujith 已提交
1004
	}
1005
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1006 1007
}

1008 1009
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1025
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1026 1027 1028 1029
{
	u32 rst_flags;
	u32 tmpReg;

1030
	if (AR_SREV_9100(ah)) {
1031 1032
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1033 1034 1035
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1036 1037
	ENABLE_REGWRITE_BUFFER(ah);

1038 1039 1040 1041 1042
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1054
			u32 val;
S
Sujith 已提交
1055
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1056 1057 1058 1059 1060 1061 1062

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1063 1064 1065 1066 1067 1068 1069
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1070
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1071 1072 1073

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1074 1075
	udelay(50);

1076
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1077
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1078 1079
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1092
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1093
{
S
Sujith 已提交
1094 1095
	ENABLE_REGWRITE_BUFFER(ah);

1096 1097 1098 1099 1100
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1101 1102 1103
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1104
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1105 1106
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1107
	REG_WRITE(ah, AR_RTC_RESET, 0);
1108

S
Sujith 已提交
1109 1110
	REGWRITE_BUFFER_FLUSH(ah);

1111 1112 1113 1114
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1115 1116
		REG_WRITE(ah, AR_RC, 0);

1117
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1118 1119 1120 1121

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1122 1123
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1124 1125
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC not waking up\n");
S
Sujith 已提交
1126
		return false;
1127 1128
	}

S
Sujith 已提交
1129 1130 1131
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1132
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1133
{
1134 1135 1136 1137 1138
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1151 1152
}

1153
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1154
				struct ath9k_channel *chan)
1155
{
1156
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1157 1158 1159
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1160
		return false;
1161

1162
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1163
		return false;
1164

1165
	ah->chip_fullsleep = false;
S
Sujith 已提交
1166 1167
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1168

S
Sujith 已提交
1169
	return true;
1170 1171
}

1172
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1173
				    struct ath9k_channel *chan)
1174
{
1175
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1176
	struct ath_common *common = ath9k_hw_common(ah);
1177
	struct ieee80211_channel *channel = chan->chan;
1178
	u32 qnum;
1179
	int r;
1180 1181 1182

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
J
Joe Perches 已提交
1183 1184
			ath_dbg(common, ATH_DBG_QUEUE,
				"Transmit frames pending on queue %d\n", qnum);
1185 1186 1187 1188
			return false;
		}
	}

1189
	if (!ath9k_hw_rfbus_req(ah)) {
1190
		ath_err(common, "Could not kill baseband RX\n");
1191 1192 1193
		return false;
	}

1194
	ath9k_hw_set_channel_regs(ah, chan);
1195

1196
	r = ath9k_hw_rf_set_freq(ah, chan);
1197
	if (r) {
1198
		ath_err(common, "Failed to set channel\n");
1199
		return false;
1200
	}
1201
	ath9k_hw_set_clockrate(ah);
1202

1203
	ah->eep_ops->set_txpower(ah, chan,
1204
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1205 1206 1207
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1208
			     (u32) regulatory->power_limit), false);
1209

1210
	ath9k_hw_rfbus_done(ah);
1211

S
Sujith 已提交
1212 1213 1214
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1215
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1216 1217 1218 1219

	return true;
}

1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1234
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1235
{
1236 1237 1238
	int count = 50;
	u32 reg;

1239
	if (AR_SREV_9285_12_OR_LATER(ah))
1240 1241 1242 1243
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1244

1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1257

1258
	return false;
J
Johannes Berg 已提交
1259
}
1260
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1261

1262
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1263
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1264
{
1265
	struct ath_common *common = ath9k_hw_common(ah);
1266
	u32 saveLedState;
1267
	struct ath9k_channel *curchan = ah->curchan;
1268 1269
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1270
	u64 tsf = 0;
1271
	int i, r;
1272

1273 1274
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1275

1276
	if ((common->bus_ops->ath_bus_type != ATH_USB) && !ah->chip_fullsleep) {
1277
		ath9k_hw_abortpcurecv(ah);
1278
		if (!ath9k_hw_stopdmarecv(ah)) {
J
Joe Perches 已提交
1279
			ath_dbg(common, ATH_DBG_XMIT,
1280
				"Failed to stop receive dma\n");
1281 1282
			bChannelChange = false;
		}
1283 1284
	}

1285
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1286
		return -EIO;
1287

1288
	if (curchan && !ah->chip_fullsleep)
1289 1290
		ath9k_hw_getnf(ah, curchan);

1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}

1301
	if (bChannelChange &&
1302 1303 1304
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1305
	    ((chan->channelFlags & CHANNEL_ALL) ==
1306
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1307
	    (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
1308

L
Luis R. Rodriguez 已提交
1309
		if (ath9k_hw_channel_change(ah, chan)) {
1310
			ath9k_hw_loadnf(ah, ah->curchan);
1311
			ath9k_hw_start_nfcal(ah, true);
1312 1313
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1314
			return 0;
1315 1316 1317 1318 1319 1320 1321 1322 1323
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1324
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1325 1326
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1327 1328
		tsf = ath9k_hw_gettsf64(ah);

1329 1330 1331 1332 1333 1334
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1335 1336
	ah->paprd_table_write_done = false;

1337
	/* Only required on the first reset */
1338 1339 1340 1341 1342 1343 1344
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1345
	if (!ath9k_hw_chip_reset(ah, chan)) {
1346
		ath_err(common, "Chip reset failed\n");
1347
		return -EINVAL;
1348 1349
	}

1350
	/* Only required on the first reset */
1351 1352 1353 1354 1355 1356 1357 1358
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1359
	/* Restore TSF */
1360
	if (tsf)
S
Sujith 已提交
1361 1362
		ath9k_hw_settsf64(ah, tsf);

1363
	if (AR_SREV_9280_20_OR_LATER(ah))
1364
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1365

S
Sujith 已提交
1366 1367 1368
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1369
	r = ath9k_hw_process_ini(ah, chan);
1370 1371
	if (r)
		return r;
1372

1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1401 1402 1403
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1404
	ath9k_hw_spur_mitigate_freq(ah, chan);
1405
	ah->eep_ops->set_board_values(ah, chan);
1406

S
Sujith 已提交
1407 1408
	ENABLE_REGWRITE_BUFFER(ah);

1409 1410
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1411 1412
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1413
		  | (ah->config.
1414
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1415
		  | ah->sta_id1_defaults);
1416
	ath_hw_setbssidmask(common);
1417
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1418
	ath9k_hw_write_associd(ah);
1419 1420 1421
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1422 1423
	REGWRITE_BUFFER_FLUSH(ah);

1424 1425
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1426
	r = ath9k_hw_rf_set_freq(ah, chan);
1427 1428
	if (r)
		return r;
1429

1430 1431
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1432 1433
	ENABLE_REGWRITE_BUFFER(ah);

1434 1435 1436
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1437 1438
	REGWRITE_BUFFER_FLUSH(ah);

1439 1440
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1441 1442
		ath9k_hw_resettxqueue(ah, i);

1443
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1444
	ath9k_hw_ani_cache_ini_regs(ah);
1445 1446
	ath9k_hw_init_qos(ah);

1447
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1448
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1449

1450
	ath9k_hw_init_global_settings(ah);
1451

1452
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1453
		ar9002_hw_update_async_fifo(ah);
1454
		ar9002_hw_enable_wep_aggregation(ah);
1455 1456
	}

1457
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1458 1459 1460 1461 1462

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1463
	if (ah->config.rx_intr_mitigation) {
1464 1465 1466 1467
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1468 1469 1470 1471 1472
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1473 1474
	ath9k_hw_init_bb(ah, chan);

1475
	if (!ath9k_hw_init_cal(ah, chan))
1476
		return -EIO;
1477

S
Sujith 已提交
1478
	ENABLE_REGWRITE_BUFFER(ah);
1479

1480
	ath9k_hw_restore_chainmask(ah);
1481 1482
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1483 1484
	REGWRITE_BUFFER_FLUSH(ah);

1485 1486 1487
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1488 1489 1490 1491
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
J
Joe Perches 已提交
1492
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1493
				"CFG Byte Swap Set 0x%x\n", mask);
1494 1495 1496 1497
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
J
Joe Perches 已提交
1498
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1499
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1500 1501
		}
	} else {
1502 1503 1504 1505 1506 1507 1508
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1509
#ifdef __BIG_ENDIAN
1510 1511
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1512 1513 1514
#endif
	}

1515
	if (ah->btcoex_hw.enabled)
1516 1517
		ath9k_hw_btcoex_enable(ah);

1518
	if (AR_SREV_9300_20_OR_LATER(ah))
1519
		ar9003_hw_bb_watchdog_config(ah);
1520

1521 1522
	ath9k_hw_apply_gpio_override(ah);

1523
	return 0;
1524
}
1525
EXPORT_SYMBOL(ath9k_hw_reset);
1526

S
Sujith 已提交
1527 1528 1529 1530
/******************************/
/* Power Management (Chipset) */
/******************************/

1531 1532 1533 1534
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1535
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1536
{
S
Sujith 已提交
1537 1538
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1539 1540 1541 1542
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1543 1544
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1545
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1546
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1547

1548
		/* Shutdown chip. Active low */
1549
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1550 1551
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1552
	}
1553 1554 1555 1556 1557

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1558 1559
}

1560 1561 1562 1563 1564
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1565
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1566
{
S
Sujith 已提交
1567 1568
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1569
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1570

S
Sujith 已提交
1571
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1572
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1573 1574 1575
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1576 1577 1578 1579
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1580 1581
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1582 1583
		}
	}
1584 1585 1586 1587

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1588 1589
}

1590
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1591
{
S
Sujith 已提交
1592 1593
	u32 val;
	int i;
1594

1595 1596 1597 1598 1599 1600
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1601 1602 1603 1604 1605 1606 1607
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1608 1609
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1610 1611 1612 1613
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1614

S
Sujith 已提交
1615 1616 1617
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1618

S
Sujith 已提交
1619 1620 1621 1622 1623 1624 1625
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1626
		}
S
Sujith 已提交
1627
		if (i == 0) {
1628 1629 1630
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
1631
			return false;
1632 1633 1634
		}
	}

S
Sujith 已提交
1635
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1636

S
Sujith 已提交
1637
	return true;
1638 1639
}

1640
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1641
{
1642
	struct ath_common *common = ath9k_hw_common(ah);
1643
	int status = true, setChip = true;
S
Sujith 已提交
1644 1645 1646 1647 1648 1649 1650
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1651 1652 1653
	if (ah->power_mode == mode)
		return status;

J
Joe Perches 已提交
1654 1655
	ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1656 1657 1658 1659 1660 1661 1662

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1663
		ah->chip_fullsleep = true;
S
Sujith 已提交
1664 1665 1666 1667
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1668
	default:
1669
		ath_err(common, "Unknown power mode %u\n", mode);
1670 1671
		return false;
	}
1672
	ah->power_mode = mode;
S
Sujith 已提交
1673

1674 1675 1676 1677 1678
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
1679 1680 1681

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
1682

S
Sujith 已提交
1683
	return status;
1684
}
1685
EXPORT_SYMBOL(ath9k_hw_setpower);
1686

S
Sujith 已提交
1687 1688 1689 1690
/*******************/
/* Beacon Handling */
/*******************/

1691
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1692 1693 1694
{
	int flags = 0;

S
Sujith 已提交
1695 1696
	ENABLE_REGWRITE_BUFFER(ah);

1697
	switch (ah->opmode) {
1698
	case NL80211_IFTYPE_ADHOC:
1699
	case NL80211_IFTYPE_MESH_POINT:
1700 1701
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1702 1703
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
1704
		flags |= AR_NDP_TIMER_EN;
1705
	case NL80211_IFTYPE_AP:
1706 1707 1708 1709 1710
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
1711 1712 1713
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1714
	default:
J
Joe Perches 已提交
1715 1716 1717
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
			__func__, ah->opmode);
1718 1719
		return;
		break;
1720 1721
	}

1722 1723 1724 1725
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
1726

S
Sujith 已提交
1727 1728
	REGWRITE_BUFFER_FLUSH(ah);

1729 1730
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1731
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1732

1733
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1734
				    const struct ath9k_beacon_state *bs)
1735 1736
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1737
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1738
	struct ath_common *common = ath9k_hw_common(ah);
1739

S
Sujith 已提交
1740 1741
	ENABLE_REGWRITE_BUFFER(ah);

1742 1743 1744 1745 1746 1747 1748
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1749 1750
	REGWRITE_BUFFER_FLUSH(ah);

1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

J
Joe Perches 已提交
1768 1769 1770 1771
	ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1772

S
Sujith 已提交
1773 1774
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1775 1776 1777
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1778

S
Sujith 已提交
1779 1780 1781
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1782

S
Sujith 已提交
1783 1784 1785 1786
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1787

S
Sujith 已提交
1788 1789
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1790

S
Sujith 已提交
1791 1792
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1793

S
Sujith 已提交
1794 1795
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1796 1797 1798
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1799

1800 1801
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1802
}
1803
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1804

S
Sujith 已提交
1805 1806 1807 1808
/*******************/
/* HW Capabilities */
/*******************/

1809
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1810
{
1811
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1812
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1813
	struct ath_common *common = ath9k_hw_common(ah);
1814
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1815

S
Sujith 已提交
1816
	u16 capField = 0, eeval;
1817
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
1818

S
Sujith 已提交
1819
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1820
	regulatory->current_rd = eeval;
1821

S
Sujith 已提交
1822
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1823
	if (AR_SREV_9285_12_OR_LATER(ah))
1824
		eeval |= AR9285_RDEXT_DEFAULT;
1825
	regulatory->current_rd_ext = eeval;
1826

S
Sujith 已提交
1827
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1828

1829
	if (ah->opmode != NL80211_IFTYPE_AP &&
1830
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1831 1832 1833 1834 1835
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
J
Joe Perches 已提交
1836 1837
		ath_dbg(common, ATH_DBG_REGULATORY,
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1838
	}
1839

S
Sujith 已提交
1840
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1841
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
1842 1843
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
1844 1845 1846
		return -EINVAL;
	}

1847 1848
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
1849

1850 1851
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
1852

S
Sujith 已提交
1853
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1854 1855 1856 1857
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1858
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1859 1860 1861
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1862
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
1863 1864
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
1865
	else
1866
		/* Use rx_chainmask from EEPROM. */
1867
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1868

1869
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1870

1871 1872 1873 1874
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

S
Sujith 已提交
1875 1876
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
1877

S
Sujith 已提交
1878 1879
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
1880

1881 1882
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

1883
	if (ah->config.ht_enable)
S
Sujith 已提交
1884 1885 1886
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1887

S
Sujith 已提交
1888 1889 1890 1891 1892
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
1893

S
Sujith 已提交
1894 1895 1896 1897 1898
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
1899

1900 1901 1902 1903
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
1904

1905 1906
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
1907 1908
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
1909
	else if (AR_SREV_9285_12_OR_LATER(ah))
1910
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
1911
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
1912 1913 1914
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
1915

S
Sujith 已提交
1916 1917 1918 1919 1920
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
1921 1922
	}

S
Sujith 已提交
1923 1924
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

1925
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1926 1927 1928 1929 1930 1931
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
1932 1933

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1934
	}
S
Sujith 已提交
1935
#endif
1936
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
1937 1938 1939
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
1940

1941
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
1942 1943 1944
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1945

1946
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
1947 1948 1949 1950 1951
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
1952
	} else {
S
Sujith 已提交
1953 1954 1955
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
1956 1957
	}

1958 1959 1960 1961
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
1962

1963
	if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
1964 1965
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
1966

1967
		if (AR_SREV_9285(ah)) {
1968 1969
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
1970
		} else {
1971
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
1972
		}
1973
	} else {
1974
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
1975
	}
1976

1977
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1978 1979 1980 1981
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
		if (!AR_SREV_9485(ah))
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

1982 1983 1984
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
1985
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
1986
		pCap->txs_len = sizeof(struct ar9003_txs);
1987 1988
		if (!ah->config.paprd_disable &&
		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
1989
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
1990 1991
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
1992 1993 1994 1995 1996
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
1997
	}
1998

1999 2000 2001
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2002 2003 2004
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2005
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2006 2007
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2008 2009 2010 2011 2012 2013 2014
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
2015 2016 2017 2018 2019 2020
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


2021

2022 2023 2024 2025 2026
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2039
	return 0;
2040 2041
}

S
Sujith 已提交
2042 2043 2044
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2045

2046
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2047 2048 2049 2050
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2051

S
Sujith 已提交
2052 2053 2054 2055 2056 2057
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2058

S
Sujith 已提交
2059
	gpio_shift = (gpio % 6) * 5;
2060

S
Sujith 已提交
2061 2062 2063 2064
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2065
	} else {
S
Sujith 已提交
2066 2067 2068 2069 2070
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2071 2072 2073
	}
}

2074
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2075
{
S
Sujith 已提交
2076
	u32 gpio_shift;
2077

2078
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2079

S
Sujith 已提交
2080 2081 2082 2083 2084 2085 2086
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2087

S
Sujith 已提交
2088
	gpio_shift = gpio << 1;
S
Sujith 已提交
2089 2090 2091 2092
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2093
}
2094
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2095

2096
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2097
{
2098 2099 2100
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2101
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2102
		return 0xffffffff;
2103

S
Sujith 已提交
2104 2105 2106 2107 2108
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2109 2110
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2111
	else if (AR_SREV_9271(ah))
2112
		return MS_REG_READ(AR9271, gpio) != 0;
2113
	else if (AR_SREV_9287_11_OR_LATER(ah))
2114
		return MS_REG_READ(AR9287, gpio) != 0;
2115
	else if (AR_SREV_9285_12_OR_LATER(ah))
2116
		return MS_REG_READ(AR9285, gpio) != 0;
2117
	else if (AR_SREV_9280_20_OR_LATER(ah))
2118 2119 2120
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2121
}
2122
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2123

2124
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2125
			 u32 ah_signal_type)
2126
{
S
Sujith 已提交
2127
	u32 gpio_shift;
2128

S
Sujith 已提交
2129 2130 2131 2132 2133 2134 2135
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2136

S
Sujith 已提交
2137
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2138 2139 2140 2141 2142
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2143
}
2144
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2145

2146
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2147
{
S
Sujith 已提交
2148 2149 2150 2151 2152 2153 2154
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2155 2156 2157
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2158 2159
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2160
}
2161
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2162

2163
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2164
{
S
Sujith 已提交
2165
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2166
}
2167
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2168

2169
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2170
{
S
Sujith 已提交
2171
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2172
}
2173
EXPORT_SYMBOL(ath9k_hw_setantenna);
2174

S
Sujith 已提交
2175 2176 2177 2178
/*********************/
/* General Operation */
/*********************/

2179
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2180
{
S
Sujith 已提交
2181 2182
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2183

S
Sujith 已提交
2184 2185 2186 2187
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2188

S
Sujith 已提交
2189
	return bits;
2190
}
2191
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2192

2193
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2194
{
S
Sujith 已提交
2195
	u32 phybits;
2196

S
Sujith 已提交
2197 2198
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2199 2200
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2201 2202 2203 2204 2205 2206
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2207

S
Sujith 已提交
2208
	if (phybits)
2209
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2210
	else
2211
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2212 2213

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2214
}
2215
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2216

2217
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2218
{
2219 2220 2221 2222 2223
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2224
}
2225
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2226

2227
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2228
{
2229
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2230
		return false;
2231

2232 2233 2234 2235 2236
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2237
}
2238
EXPORT_SYMBOL(ath9k_hw_disable);
2239

2240
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2241
{
2242
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2243
	struct ath9k_channel *chan = ah->curchan;
2244
	struct ieee80211_channel *channel = chan->chan;
2245

2246
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2247

2248
	ah->eep_ops->set_txpower(ah, chan,
2249
				 ath9k_regd_get_ctl(regulatory, chan),
2250 2251 2252
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2253
				 (u32) regulatory->power_limit), test);
2254
}
2255
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2256

2257
void ath9k_hw_setopmode(struct ath_hw *ah)
2258
{
2259
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2260
}
2261
EXPORT_SYMBOL(ath9k_hw_setopmode);
2262

2263
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2264
{
S
Sujith 已提交
2265 2266
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2267
}
2268
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2269

2270
void ath9k_hw_write_associd(struct ath_hw *ah)
2271
{
2272 2273 2274 2275 2276
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2277
}
2278
EXPORT_SYMBOL(ath9k_hw_write_associd);
2279

2280 2281
#define ATH9K_MAX_TSF_READ 10

2282
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2283
{
2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2295

2296
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2297

2298
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2299
}
2300
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2301

2302
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2303 2304
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2305
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2306
}
2307
EXPORT_SYMBOL(ath9k_hw_settsf64);
2308

2309
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2310
{
2311 2312
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
J
Joe Perches 已提交
2313 2314
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2315

S
Sujith 已提交
2316 2317
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2318
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2319

S
Sujith 已提交
2320
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2321 2322
{
	if (setting)
2323
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2324
	else
2325
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2326
}
2327
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2328

L
Luis R. Rodriguez 已提交
2329
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2330
{
L
Luis R. Rodriguez 已提交
2331
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2332 2333
	u32 macmode;

L
Luis R. Rodriguez 已提交
2334
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2335 2336 2337
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2338

S
Sujith 已提交
2339
	REG_WRITE(ah, AR_2040_MODE, macmode);
2340
}
2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2387
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2388 2389 2390
{
	return REG_READ(ah, AR_TSF_L32);
}
2391
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2405 2406 2407
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2420
EXPORT_SYMBOL(ath_gen_timer_alloc);
2421

2422 2423 2424 2425
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2426 2427 2428 2429 2430 2431 2432 2433 2434 2435
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

J
Joe Perches 已提交
2436 2437 2438
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2462
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2463

2464
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2484
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2485 2486 2487 2488 2489 2490 2491 2492 2493

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2494
EXPORT_SYMBOL(ath_gen_timer_free);
2495 2496 2497 2498 2499 2500 2501 2502

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2503
	struct ath_common *common = ath9k_hw_common(ah);
2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2518 2519
		ath_dbg(common, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
2520 2521 2522 2523 2524 2525 2526
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2527 2528
		ath_dbg(common, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
2529 2530 2531
		timer->trigger(timer->arg);
	}
}
2532
EXPORT_SYMBOL(ath_gen_timer_isr);
2533

2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2556 2557
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2558
	{ AR_SREV_VERSION_9300,         "9300" },
2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2576
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2593
static const char *ath9k_hw_rf_name(u16 rf_version)
2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2605 2606 2607 2608 2609 2610

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2611
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);