i915_drv.h 55.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/dma-resv.h>
47
#include <linux/shmem_fs.h>
48
#include <linux/stackdepot.h>
49
#include <linux/xarray.h>
50 51 52 53

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
54
#include <drm/drm_auth.h>
55
#include <drm/drm_cache.h>
56
#include <drm/drm_util.h>
57
#include <drm/drm_dsc.h>
58
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
59
#include <drm/drm_connector.h>
60
#include <drm/i915_mei_hdcp_interface.h>
61 62 63

#include "i915_params.h"
#include "i915_reg.h"
64
#include "i915_utils.h"
65

66 67 68 69
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
#include "display/intel_dpll_mgr.h"
70
#include "display/intel_dsb.h"
71
#include "display/intel_frontbuffer.h"
72
#include "display/intel_global_state.h"
73
#include "display/intel_gmbus.h"
74 75
#include "display/intel_opregion.h"

76
#include "gem/i915_gem_context_types.h"
77
#include "gem/i915_gem_shrinker.h"
78 79
#include "gem/i915_gem_stolen.h"

80 81
#include "gt/intel_lrc.h"
#include "gt/intel_engine.h"
82
#include "gt/intel_gt_types.h"
83
#include "gt/intel_workarounds.h"
84
#include "gt/uc/intel_uc.h"
85

86
#include "intel_device_info.h"
87
#include "intel_pch.h"
88
#include "intel_runtime_pm.h"
89
#include "intel_memory_region.h"
90
#include "intel_uncore.h"
91
#include "intel_wakeref.h"
92
#include "intel_wopcm.h"
93

94
#include "i915_gem.h"
95
#include "i915_gem_gtt.h"
96
#include "i915_gpu_error.h"
97
#include "i915_perf_types.h"
98
#include "i915_request.h"
99
#include "i915_scheduler.h"
100
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
101
#include "i915_vma.h"
102
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
103

104 105
#include "intel_region_lmem.h"

L
Linus Torvalds 已提交
106 107 108 109 110
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
111 112
#define DRIVER_DATE		"20200430"
#define DRIVER_TIMESTAMP	1588234401
L
Linus Torvalds 已提交
113

114 115
struct drm_i915_gem_object;

116 117 118 119 120 121 122
/*
 * The code assumes that the hpd_pins below have consecutive values and
 * starting with HPD_PORT_A, the HPD pin associated with any port can be
 * retrieved by adding the corresponding port (or phy) enum value to
 * HPD_PORT_A in most cases. For example:
 * HPD_PORT_C = HPD_PORT_A + PHY_C - PHY_A
 */
123 124 125 126 127 128
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
129
	HPD_PORT_A,
130 131 132
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
133
	HPD_PORT_E,
134
	HPD_PORT_F,
135 136 137 138
	HPD_PORT_G,
	HPD_PORT_H,
	HPD_PORT_I,

139 140 141
	HPD_NUM_PINS
};

142 143 144
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

145 146
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
147

148
struct i915_hotplug {
149
	struct delayed_work hotplug_work;
150

151 152
	const u32 *hpd, *pch_hpd;

153 154 155 156 157 158 159 160 161 162
	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
163
	u32 retry_bits;
164 165 166 167 168 169
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

170 171 172
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
173
	unsigned int hpd_storm_threshold;
174 175
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
176

177 178 179 180 181 182 183 184 185 186
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

187 188 189 190 191 192
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
193

194
struct drm_i915_private;
195
struct i915_mm_struct;
196
struct i915_mmu_object;
197

198 199
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
200 201 202 203 204

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
205 206 207 208 209

	struct {
		spinlock_t lock;
		struct list_head request_list;
	} mm;
210

211
	struct xarray context_xa;
212
	struct xarray vm_xa;
213

214
	unsigned int bsd_engine;
215

216 217 218 219 220 221 222
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
223
 */
224 225 226 227 228 229 230
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
231 232
};

L
Linus Torvalds 已提交
233 234 235
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
236 237
 * 1.2: Add Power Management
 * 1.3: Add vblank support
238
 * 1.4: Fix cmdbuffer path, add heap destroy
239
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
240 241
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
242 243
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
244
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
245 246
#define DRIVER_PATCHLEVEL	0

247 248 249
struct intel_overlay;
struct intel_overlay_error_state;

250
struct sdvo_device_mapping {
C
Chris Wilson 已提交
251
	u8 initialized;
252 253 254
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
255
	u8 i2c_pin;
256
	u8 ddc_pin;
257 258
};

259
struct intel_connector;
260
struct intel_encoder;
261
struct intel_atomic_state;
262
struct intel_cdclk_config;
263 264
struct intel_cdclk_state;
struct intel_cdclk_vals;
265
struct intel_initial_plane_config;
266
struct intel_crtc;
267 268
struct intel_limit;
struct dpll;
269

270
struct drm_i915_display_funcs {
271
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
272
			  struct intel_cdclk_config *cdclk_config);
273
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
274
			  const struct intel_cdclk_config *cdclk_config,
275
			  enum pipe pipe);
276 277
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
278 279
	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
280
	void (*initial_watermarks)(struct intel_atomic_state *state,
281
				   struct intel_crtc *crtc);
282
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
283
					 struct intel_crtc *crtc);
284
	void (*optimize_watermarks)(struct intel_atomic_state *state,
285
				    struct intel_crtc *crtc);
286
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
287
	void (*update_wm)(struct intel_crtc *crtc);
288
	int (*modeset_calc_cdclk)(struct intel_cdclk_state *state);
289
	u8 (*calc_voltage_level)(int cdclk);
290 291 292
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
293
				struct intel_crtc_state *);
294 295
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
296 297
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
298 299 300 301
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
302
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
303
	void (*commit_modeset_disables)(struct intel_atomic_state *state);
304 305 306 307 308 309
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
310 311
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
312
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
313
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
314 315 316 317 318
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
319

320
	int (*color_check)(struct intel_crtc_state *crtc_state);
321 322 323 324 325 326 327 328 329 330 331 332 333
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
334
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
335
	void (*read_luts)(struct intel_crtc_state *crtc_state);
336 337
};

338
struct intel_csr {
339
	struct work_struct work;
340
	const char *fw_path;
341 342 343 344 345 346
	u32 required_version;
	u32 max_fw_size; /* bytes */
	u32 *dmc_payload;
	u32 dmc_fw_size; /* dwords */
	u32 version;
	u32 mmio_count;
347 348
	i915_reg_t mmioaddr[20];
	u32 mmiodata[20];
349
	u32 dc_state;
350
	u32 target_dc_state;
351
	u32 allowed_dc_mask;
352
	intel_wakeref_t wakeref;
353 354
};

355 356
enum i915_cache_level {
	I915_CACHE_NONE = 0,
357 358 359 360 361
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
362
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
363 364
};

365 366
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

367
struct intel_fbc {
P
Paulo Zanoni 已提交
368 369 370
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
371
	unsigned threshold;
372 373
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
374
	struct intel_crtc *crtc;
375

376
	struct drm_mm_node compressed_fb;
377 378
	struct drm_mm_node *compressed_llb;

379 380
	bool false_color;

381
	bool active;
382
	bool activated;
383
	bool flip_pending;
384

385 386 387
	bool underrun_detected;
	struct work_struct underrun_work;

388 389 390 391 392
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
393 394 395
	struct intel_fbc_state_cache {
		struct {
			unsigned int mode_flags;
396
			u32 hsw_bdw_pixel_rate;
397 398 399 400 401 402 403
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
404 405 406 407 408 409 410 411
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
412 413

			int y;
414

415
			u16 pixel_blend_mode;
416 417 418
		} plane;

		struct {
419
			const struct drm_format_info *format;
420
			unsigned int stride;
421
			u64 modifier;
422
		} fb;
423
		u16 gen9_wa_cfb_stride;
424
		s8 fence_id;
425 426
	} state_cache;

427 428 429 430 431 432 433
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
434 435 436
	struct intel_fbc_reg_params {
		struct {
			enum pipe pipe;
437
			enum i9xx_plane_id i9xx_plane;
438 439 440 441
			unsigned int fence_y_offset;
		} crtc;

		struct {
442
			const struct drm_format_info *format;
443 444 445 446
			unsigned int stride;
		} fb;

		int cfb_size;
447
		u16 gen9_wa_cfb_stride;
448
		s8 fence_id;
449
		bool plane_visible;
450 451
	} params;

452
	const char *no_fbc_reason;
453 454
};

455
/*
456 457 458 459 460 461 462 463 464 465 466 467 468 469
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
470 471
};

472
struct intel_dp;
473 474 475 476 477 478 479 480 481
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
482
struct i915_psr {
483
	struct mutex lock;
484 485 486 487 488

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
489
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
490 491 492
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
493
	bool sink_support;
494
	bool enabled;
495
	struct intel_dp *dp;
496
	enum pipe pipe;
497
	enum transcoder transcoder;
498
	bool active;
499
	struct work_struct work;
500
	unsigned busy_frontbuffer_bits;
501
	bool sink_psr2_support;
502
	bool link_standby;
503
	bool colorimetry_support;
504
	bool psr2_enabled;
505
	u8 sink_sync_latency;
506 507
	ktime_t last_entry_attempt;
	ktime_t last_exit;
508
	bool sink_not_reliable;
509
	bool irq_aux_error;
510
	u16 su_x_granularity;
511 512
	bool dc3co_enabled;
	u32 dc3co_exit_delay;
513
	struct delayed_work dc3co_work;
514
	bool force_mode_changed;
515
	struct drm_dp_vsc_sdp vsc;
516
};
517

518
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
519
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
520
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
521
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
522
#define QUIRK_INCREASE_T12_DELAY (1<<6)
523
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
524

525
struct intel_fbdev;
526
struct intel_fbc_work;
527

528 529
struct intel_gmbus {
	struct i2c_adapter adapter;
530
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
531
	u32 force_bit;
532
	u32 reg0;
533
	i915_reg_t gpio_reg;
534
	struct i2c_algo_bit_data bit_algo;
535 536 537
	struct drm_i915_private *dev_priv;
};

538
struct i915_suspend_saved_registers {
539
	u32 saveDSPARB;
J
Jesse Barnes 已提交
540
	u32 saveFBC_CONTROL;
541 542
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
543 544
	u32 saveSWF0[16];
	u32 saveSWF1[16];
545
	u32 saveSWF3[3];
546
	u32 savePCH_PORT_HOTPLUG;
547
	u16 saveGCDGMBUS;
548
};
549

550
struct vlv_s0ix_state;
551

552
#define MAX_L3_SLICES 2
553
struct intel_l3_parity {
554
	u32 *remap_info[MAX_L3_SLICES];
555
	struct work_struct error_work;
556
	int which_slice;
557 558
};

559 560 561
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
562 563 564 565
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

566 567 568
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

569
	/**
570
	 * List of objects which are purgeable.
571
	 */
572 573
	struct list_head purge_list;

574
	/**
575
	 * List of objects which have allocated pages and are shrinkable.
576
	 */
577
	struct list_head shrink_list;
578

579 580 581 582 583
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
584 585 586 587 588
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
589

590 591 592
	/**
	 * Small stash of WC pages
	 */
593
	struct pagestash wc_stash;
594

M
Matthew Auld 已提交
595 596 597 598 599
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

600 601
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

602
	struct notifier_block oom_notifier;
603
	struct notifier_block vmap_notifier;
604
	struct shrinker shrinker;
605

606 607 608 609 610 611 612
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

613 614 615
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
616 617
};

618 619
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

620 621 622 623 624 625 626 627 628
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

629 630 631
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

632
struct ddi_vbt_port_info {
633 634 635
	/* Non-NULL if port present. */
	const struct child_device_config *child;

636 637
	int max_tmds_clock;

638
	/* This is an index in the HDMI/DVI DDI buffer translation table. */
639
	u8 hdmi_level_shift;
640
	u8 hdmi_level_shift_set:1;
641

642 643 644 645 646 647
	u8 supports_dvi:1;
	u8 supports_hdmi:1;
	u8 supports_dp:1;
	u8 supports_edp:1;
	u8 supports_typec_usb:1;
	u8 supports_tbt:1;
648

649 650
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
651

652 653
	u8 dp_boost_level;
	u8 hdmi_boost_level;
654
	int dp_max_link_rate;		/* 0 for not limited by VBT */
655 656
};

R
Rodrigo Vivi 已提交
657 658 659 660 661
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
662 663
};

664 665 666 667 668 669 670 671 672
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
673
	unsigned int int_lvds_support:1;
674 675
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
676
	unsigned int panel_type:4;
677 678
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
679
	enum drm_panel_orientation orientation;
680

681 682
	enum drrs_support_type drrs_type;

683 684 685 686 687
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
688
		bool low_vswing;
689 690 691 692
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
	} edp;
693

R
Rodrigo Vivi 已提交
694
	struct {
695
		bool enable;
R
Rodrigo Vivi 已提交
696 697 698 699
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
700 701
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
702
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
703 704
	} psr;

705 706
	struct {
		u16 pwm_freq_hz;
707
		bool present;
708
		bool active_low_pwm;
709
		u8 min_brightness;	/* min_brightness/255 of max */
710
		u8 controller;		/* brightness controller number */
711
		enum intel_backlight_type type;
712 713
	} backlight;

714 715 716
	/* MIPI DSI */
	struct {
		u16 panel_id;
717 718
		struct mipi_config *config;
		struct mipi_pps_data *pps;
719 720
		u16 bl_ports;
		u16 cabc_ports;
721 722 723
		u8 seq_version;
		u32 size;
		u8 *data;
724
		const u8 *sequence[MIPI_SEQ_MAX];
725
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
726
		enum drm_panel_orientation orientation;
727 728
	} dsi;

729 730
	int crt_ddc_pin;

731
	struct list_head display_devices;
732 733

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
734
	struct sdvo_device_mapping sdvo_mappings[2];
735 736
};

737 738 739 740 741
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

742
struct ilk_wm_values {
743 744 745
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
746 747 748 749
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

750
struct g4x_pipe_wm {
751 752
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
753
};
754

755
struct g4x_sr_wm {
756 757 758
	u16 plane;
	u16 cursor;
	u16 fbc;
759 760 761
};

struct vlv_wm_ddl_values {
762
	u8 plane[I915_MAX_PLANES];
763
};
764

765
struct vlv_wm_values {
766 767
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
768
	struct vlv_wm_ddl_values ddl[3];
769
	u8 level;
770
	bool cxsr;
771 772
};

773 774 775 776 777 778 779 780 781
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

782
struct skl_ddb_entry {
783
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
784 785
};

786
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
787
{
788
	return entry->end - entry->start;
789 790
}

791 792 793 794 795 796 797 798 799
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

800
struct i915_frontbuffer_tracking {
801
	spinlock_t lock;
802 803 804 805 806 807 808 809 810

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

811
struct i915_virtual_gpu {
812
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
813
	bool active;
814
	u32 caps;
815 816
};

817
struct intel_cdclk_config {
818
	unsigned int cdclk, vco, ref, bypass;
819
	u8 voltage_level;
820 821
};

822 823 824 825
struct i915_selftest_stash {
	atomic_t counter;
};

826
struct drm_i915_private {
827 828
	struct drm_device drm;

829
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
830
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
831
	struct intel_driver_caps caps;
832

833 834 835
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
836
	 * backed by stolen memory. Note that stolen_usable_size tells us
837 838 839 840
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
841 842 843 844
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
845

846 847 848 849 850 851 852 853 854
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
855
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
856

857
	struct intel_uncore uncore;
858
	struct intel_uncore_mmio_debug mmio_debug;
859

860 861
	struct i915_virtual_gpu vgpu;

862
	struct intel_gvt *gvt;
863

864 865
	struct intel_wopcm wopcm;

866 867
	struct intel_csr csr;

868
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
869

870 871 872 873 874
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
875 876
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
877
	 */
878
	u32 gpio_mmio_base;
879

880 881
	u32 hsw_psr_mmio_adjust;

882
	/* MMIO base address for MIPI regs */
883
	u32 mipi_mmio_base;
884

885
	u32 pps_mmio_base;
886

887 888
	wait_queue_head_t gmbus_wait_queue;

889
	struct pci_dev *bridge_dev;
890 891

	struct rb_root uabi_engines;
892 893 894 895 896 897

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

898 899
	bool display_irqs_enabled;

900 901 902
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
903 904
	/* Sideband mailbox protection */
	struct mutex sb_lock;
905
	struct pm_qos_request sb_qos;
906 907

	/** Cached value of IMR to avoid reads in updating the bitfield */
908 909 910 911
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
912
	u32 pipestat_irq_mask[I915_MAX_PIPES];
913

914
	struct i915_hotplug hotplug;
915
	struct intel_fbc fbc;
916
	struct i915_drrs drrs;
917
	struct intel_opregion opregion;
918
	struct intel_vbt_data vbt;
919

920 921
	bool preserve_bios_swizzle;

922 923 924
	/* overlay */
	struct intel_overlay *overlay;

925
	/* backlight registers and fields in struct intel_panel */
926
	struct mutex backlight_lock;
927

V
Ville Syrjälä 已提交
928 929 930
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

931
	unsigned int fsb_freq, mem_freq, is_ddr3;
932
	unsigned int skl_preferred_vco_freq;
933
	unsigned int max_cdclk_freq;
934

M
Mika Kahola 已提交
935
	unsigned int max_dotclk_freq;
936
	unsigned int hpll_freq;
937
	unsigned int fdi_pll_freq;
938
	unsigned int czclk_freq;
939

940
	struct {
941 942
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
943

944 945
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
946 947

		struct intel_global_obj obj;
948
	} cdclk;
949

950 951 952 953 954 955 956
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
957 958
	struct workqueue_struct *wq;

959 960
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
961 962
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
963

964 965 966 967 968
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
969
	unsigned short pch_id;
970 971 972

	unsigned long quirks;

973
	struct drm_atomic_state *modeset_restore_state;
974
	struct drm_modeset_acquire_ctx reset_ctx;
975

976
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
977

978
	struct i915_gem_mm mm;
979 980
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
981 982 983

	/* Kernel Modesetting */

984 985
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
986

987 988 989 990 991
	/**
	 * dpll and cdclk state is protected by connection_mutex
	 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms plls
	 * share registers.
992
	 */
993 994 995 996 997 998
	struct {
		struct mutex lock;

		int num_shared_dpll;
		struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
		const struct intel_dpll_mgr *mgr;
999 1000 1001 1002 1003

		struct {
			int nssc;
			int ssc;
		} ref_clks;
1004
	} dpll;
1005

1006 1007
	struct list_head global_obj_list;

1008
	/*
1009 1010
	 * For reading active_pipes holding any crtc lock is
	 * sufficient, for writing must hold all of them.
1011
	 */
1012
	u8 active_pipes;
1013

1014
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1015

1016
	struct i915_wa_list gt_wa_list;
1017

1018 1019
	struct i915_frontbuffer_tracking fb_tracking;

1020 1021 1022 1023 1024
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1025
	bool mchbar_need_disable;
1026

1027 1028
	struct intel_l3_parity l3_parity;

1029 1030 1031 1032 1033
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
1034

1035
	struct i915_power_domains power_domains;
1036

R
Rodrigo Vivi 已提交
1037
	struct i915_psr psr;
1038

1039
	struct i915_gpu_error gpu_error;
1040

1041 1042
	struct drm_i915_gem_object *vlv_pctx;

1043 1044
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1045
	struct work_struct fbdev_suspend_work;
1046 1047

	struct drm_property *broadcast_rgb_property;
1048
	struct drm_property *force_audio_property;
1049

I
Imre Deak 已提交
1050
	/* hda/i915 audio component */
1051
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1052
	bool audio_component_registered;
1053 1054 1055 1056 1057
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1058
	int audio_power_refcount;
1059
	u32 audio_freq_cntrl;
I
Imre Deak 已提交
1060

1061
	u32 fdi_rx_config;
1062

1063
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1064
	u32 chv_phy_control;
1065 1066 1067 1068 1069 1070
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1071
	u32 bxt_phy_grc;
1072

1073
	u32 suspend_count;
1074
	bool power_domains_suspended;
1075
	struct i915_suspend_saved_registers regfile;
1076
	struct vlv_s0ix_state *vlv_s0ix_state;
1077

1078
	enum {
1079 1080 1081 1082 1083
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1084

1085 1086
	u32 sagv_block_time_us;

1087 1088 1089 1090 1091 1092 1093
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1094
		u16 pri_latency[5];
1095
		/* sprite */
1096
		u16 spr_latency[5];
1097
		/* cursor */
1098
		u16 cur_latency[5];
1099 1100 1101 1102 1103
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1104
		u16 skl_latency[8];
1105 1106

		/* current hardware state */
1107 1108
		union {
			struct ilk_wm_values hw;
1109
			struct vlv_wm_values vlv;
1110
			struct g4x_wm_values g4x;
1111
		};
1112

1113
		u8 max_level;
1114 1115 1116 1117

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1118
		 * crtc_state->wm.need_postvbl_update.
1119 1120
		 */
		struct mutex wm_mutex;
1121 1122 1123 1124 1125 1126 1127

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
1128 1129
	} wm;

1130
	u8 enabled_dbuf_slices_mask; /* GEN11 has configurable 2 slices */
1131

1132 1133
	struct dram_info {
		bool valid;
1134
		bool is_16gb_dimm;
1135
		u8 num_channels;
1136
		u8 ranks;
1137
		u32 bandwidth_kbps;
1138
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1139 1140 1141 1142 1143 1144 1145
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
			INTEL_DRAM_LPDDR4
		} type;
1146 1147
	} dram_info;

1148
	struct intel_bw_info {
1149 1150
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
1151 1152
		u8 num_qgv_points;
		u8 num_planes;
1153 1154
	} max_bw[6];

1155
	struct intel_global_obj bw_obj;
1156

1157
	struct intel_runtime_pm runtime_pm;
1158

1159
	struct i915_perf perf;
1160

1161
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1162
	struct intel_gt gt;
1163 1164

	struct {
1165 1166 1167 1168 1169 1170 1171
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;

			struct llist_head free_list;
			struct work_struct free_work;
		} contexts;
1172 1173 1174 1175 1176 1177 1178 1179 1180 1181

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
1182
	} gem;
1183

1184 1185
	u8 pch_ssc_use;

1186 1187
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1188

1189 1190 1191
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1192 1193
	bool ipc_enabled;

1194 1195
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1196

1197 1198 1199 1200 1201 1202
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1203 1204
	struct i915_pmu pmu;

1205 1206 1207 1208 1209 1210
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1211 1212
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

1213 1214 1215 1216
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1217
};
L
Linus Torvalds 已提交
1218

1219 1220
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1221
	return container_of(dev, struct drm_i915_private, drm);
1222 1223
}

1224
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1225
{
1226 1227 1228 1229 1230 1231
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1232 1233
}

1234
/* Simple iterator over all initialised engines */
1235 1236 1237 1238 1239
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1240 1241

/* Iterator over subset of engines selected by mask */
1242 1243
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
	for ((tmp__) = (mask__) & INTEL_INFO((gt__)->i915)->engine_mask; \
1244
	     (tmp__) ? \
1245
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1246
	     0;)
1247

1248 1249 1250 1251 1252 1253 1254 1255
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1256
#define I915_GTT_OFFSET_NONE ((u32)-1)
1257

1258 1259
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1260
 * considered to be the frontbuffer for the given plane interface-wise. This
1261 1262 1263 1264 1265
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1266
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1267 1268 1269 1270 1271
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1272
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1273
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1274
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1275 1276
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1277

1278
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1279
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1280
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1281

1282
#define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
1283
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1284

1285
#define REVID_FOREVER		0xff
1286
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
1287

1288 1289 1290
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
1291
	GENMASK((e) - 1, (s) - 1))
1292

R
Rodrigo Vivi 已提交
1293
/* Returns true if Gen is in inclusive range [Start, End] */
1294
#define IS_GEN_RANGE(dev_priv, s, e) \
1295
	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1296

1297 1298
#define IS_GEN(dev_priv, n) \
	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1299
	 INTEL_INFO(dev_priv)->gen == (n))
1300

1301 1302
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1303 1304 1305 1306 1307 1308 1309 1310
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

	return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1372

1373
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1374
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1375

T
Tvrtko Ursulin 已提交
1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1388
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1389 1390
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1391 1392 1393
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
T
Tvrtko Ursulin 已提交
1394
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1395
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1396
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
1407
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1408
#define IS_ELKHARTLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
1409
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1410 1411
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1412 1413 1414 1415
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1416
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1417
				 INTEL_INFO(dev_priv)->gt == 3)
1418 1419
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1420
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1421
				 INTEL_INFO(dev_priv)->gt == 3)
1422
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1423
				 INTEL_INFO(dev_priv)->gt == 1)
1424
/* ULX machines are also considered ULT. */
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1435
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1436
				 INTEL_INFO(dev_priv)->gt == 2)
1437
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1438
				 INTEL_INFO(dev_priv)->gt == 3)
1439
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1440
				 INTEL_INFO(dev_priv)->gt == 4)
1441
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1442
				 INTEL_INFO(dev_priv)->gt == 2)
1443
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1444
				 INTEL_INFO(dev_priv)->gt == 3)
1445 1446
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1447 1448
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1449
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1450
				 INTEL_INFO(dev_priv)->gt == 2)
1451
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1452
				 INTEL_INFO(dev_priv)->gt == 3)
1453 1454 1455 1456
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1457

1458 1459 1460 1461 1462 1463
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
1464 1465
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
1466

1467 1468
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

1469
#define BXT_REVID_A0		0x0
1470
#define BXT_REVID_A1		0x1
1471
#define BXT_REVID_B0		0x3
1472
#define BXT_REVID_B_LAST	0x8
1473
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
1474

1475 1476
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
1477

M
Mika Kuoppala 已提交
1478 1479
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
1480 1481 1482
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
1483

1484 1485
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
1486

1487 1488
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1
1489 1490
#define GLK_REVID_A2		0x2
#define GLK_REVID_B0		0x3
1491 1492 1493 1494

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

1495 1496
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
1497
#define CNL_REVID_C0		0x2
1498 1499 1500 1501

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

1502 1503 1504 1505 1506 1507 1508 1509 1510
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

1511 1512 1513 1514 1515
#define EHL_REVID_A0            0x0

#define IS_EHL_REVID(p, since, until) \
	(IS_ELKHARTLAKE(p) && IS_REVID(p, since, until))

M
Mika Kuoppala 已提交
1516
#define TGL_REVID_A0		0x0
1517 1518
#define TGL_REVID_B0		0x1
#define TGL_REVID_C0		0x2
M
Mika Kuoppala 已提交
1519 1520 1521 1522

#define IS_TGL_REVID(p, since, until) \
	(IS_TIGERLAKE(p) && IS_REVID(p, since, until))

1523
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
1524 1525
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
1526

1527
#define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
1528

1529 1530 1531 1532
#define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({		\
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
	(INTEL_INFO(dev_priv)->engine_mask &				\
1533
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1534 1535 1536 1537 1538 1539
})
#define VDBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)

1540 1541 1542 1543 1544 1545
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
#define CMDPARSER_USES_GGTT(dev_priv) IS_GEN(dev_priv, 7)

1546 1547
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1548
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1549
#define HAS_SECURE_BATCHES(dev_priv) (INTEL_GEN(dev_priv) < 6)
1550 1551
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
1552

1553
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1554

1555
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1556
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1557
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1558
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1559
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
1560
		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
1561 1562 1563

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1564
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1565 1566 1567 1568 1569
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1570 1571
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1572
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1573
})
1574

1575
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1576
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1577
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1578

1579
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1580
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1581

1582 1583 1584
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
	(IS_BROADWELL(dev_priv) || IS_GEN(dev_priv, 9))

1585
/* WaRsDisableCoarsePowerGating:skl,cnl */
1586 1587 1588 1589
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
	(IS_CANNONLAKE(dev_priv) ||					\
	 IS_SKL_GT3(dev_priv) ||					\
	 IS_SKL_GT4(dev_priv))
1590

1591
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
1592 1593 1594
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1595

1596 1597 1598
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1599
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
1600 1601
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
1602 1603
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1604

1605
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
1606
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
R
Rodrigo Vivi 已提交
1607
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
1608

1609
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1610

1611
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
1612

1613 1614 1615
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1616
#define HAS_TRANSCODER(dev_priv, trans)	 ((INTEL_INFO(dev_priv)->cpu_transcoder_mask & BIT(trans)) != 0)
1617

1618 1619
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1620
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1621

1622 1623
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1624
#define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
1625

1626 1627
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1628

1629
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1630

1631
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1632
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1633

1634
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1635

1636
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1637

1638 1639
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1640

R
Rodrigo Vivi 已提交
1641
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1642

1643
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
1644

1645
/* DPF == dynamic parity feature */
1646
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1647 1648
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1649

1650
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1651
#define GEN9_FREQ_SCALER 3
1652

1653
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1654

1655
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1656

1657 1658 1659
/* Only valid when HAS_DISPLAY() is true */
#define INTEL_DISPLAY_ENABLED(dev_priv) (WARN_ON(!HAS_DISPLAY(dev_priv)), !i915_modparams.disable_display)

1660
static inline bool intel_vtd_active(void)
1661 1662
{
#ifdef CONFIG_INTEL_IOMMU
1663
	if (intel_iommu_gfx_mapped)
1664 1665 1666 1667 1668
		return true;
#endif
	return false;
}

1669 1670 1671 1672 1673
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

1674 1675 1676
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1677
	return IS_BROXTON(dev_priv) && intel_vtd_active();
1678 1679
}

1680
/* i915_drv.c */
1681 1682
extern const struct dev_pm_ops i915_pm_ops;

1683
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
1684
void i915_driver_remove(struct drm_i915_private *i915);
1685 1686 1687

int i915_resume_switcheroo(struct drm_i915_private *i915);
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1688

1689 1690 1691
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1692
/* i915_gem.c */
1693 1694
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1695
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1696
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1697
int i915_gem_freeze(struct drm_i915_private *dev_priv);
1698 1699
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

M
Matthew Auld 已提交
1700 1701
struct intel_memory_region *i915_gem_shmem_setup(struct drm_i915_private *i915);

1702 1703
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1704 1705
	/*
	 * A single pass should suffice to release all the freed objects (along
1706 1707 1708 1709 1710
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1711 1712
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
1713
		rcu_barrier();
1714
	}
1715 1716
}

1717 1718 1719 1720 1721 1722 1723 1724 1725 1726
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1727
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1728 1729
	 *
	 */
1730
	int pass = 3;
1731
	do {
1732
		flush_workqueue(i915->wq);
1733
		rcu_barrier();
1734
		i915_gem_drain_freed_objects(i915);
1735
	} while (--pass);
1736
	drain_workqueue(i915->wq);
1737 1738
}

C
Chris Wilson 已提交
1739
struct i915_vma * __must_check
1740 1741
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1742
			 u64 size,
1743 1744
			 u64 alignment,
			 u64 flags);
1745

1746 1747 1748
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1749
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1750
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1751

1752 1753
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1754 1755 1756
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1757

1758
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1759

M
Mika Kuoppala 已提交
1760 1761
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1762
	return atomic_read(&error->reset_count);
1763
}
1764

1765
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
1766
					  const struct intel_engine_cs *engine)
1767
{
1768
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1769 1770
}

1771
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1772 1773
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1774
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1775
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1776
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1777
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1778
void i915_gem_resume(struct drm_i915_private *dev_priv);
1779

1780
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1781
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1782

1783 1784 1785
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1786 1787 1788
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1789
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1790

1791 1792 1793
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
1794
	return xa_load(&file_priv->context_xa, id);
1795 1796
}

1797 1798 1799 1800 1801
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

1802 1803 1804 1805 1806
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1807 1808 1809 1810

	return ctx;
}

1811
/* i915_gem_evict.c */
1812
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1813
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1814
					  unsigned long color,
1815
					  u64 start, u64 end,
1816
					  unsigned flags);
1817 1818 1819
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
1820
int i915_gem_evict_vm(struct i915_address_space *vm);
1821

1822 1823 1824
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1825
				phys_addr_t size);
1826

1827
/* i915_gem_tiling.c */
1828
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1829
{
1830
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1831

1832
	return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1833
		i915_gem_object_is_tiled(obj);
1834 1835
}

1836 1837 1838 1839 1840
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

1841
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1842

1843
/* i915_cmd_parser.c */
1844
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1845
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1846
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1847
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1848 1849 1850
			    struct i915_vma *batch,
			    u32 batch_offset,
			    u32 batch_length,
1851 1852 1853
			    struct i915_vma *shadow,
			    bool trampoline);
#define I915_CMD_PARSER_TRAMPOLINE_SIZE 8
1854

1855 1856 1857 1858
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1859
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1860 1861
}

B
Ben Widawsky 已提交
1862 1863
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1864

1865 1866
#define __I915_REG_OP(op__, dev_priv__, ...) \
	intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
1867

1868 1869
#define I915_READ(reg__)	 __I915_REG_OP(read, dev_priv, (reg__))
#define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
1870

1871
#define POSTING_READ(reg__)	__I915_REG_OP(posting_read, dev_priv, (reg__))
1872

1873
/* These are untraced mmio-accessors that are only valid to be used inside
1874
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
1875
 * controlled.
1876
 *
1877
 * Think twice, and think again, before using these.
1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
1898
 */
1899 1900
#define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
1901

1902 1903 1904 1905
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);
1906 1907 1908
int remap_io_sg(struct vm_area_struct *vma,
		unsigned long addr, unsigned long size,
		struct scatterlist *sgl, resource_size_t iobase);
1909

1910 1911 1912 1913 1914 1915 1916 1917
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

1918 1919 1920 1921 1922 1923
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935
static inline u64 i915_cs_timestamp_ns_to_ticks(struct drm_i915_private *i915, u64 val)
{
	return DIV_ROUND_UP_ULL(val * RUNTIME_INFO(i915)->cs_timestamp_frequency_hz,
				1000000000);
}

static inline u64 i915_cs_timestamp_ticks_to_ns(struct drm_i915_private *i915, u64 val)
{
	return div_u64(val * 1000000000,
		       RUNTIME_INFO(i915)->cs_timestamp_frequency_hz);
}

L
Linus Torvalds 已提交
1936
#endif