intel_dp.c 165.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32
#include <linux/notifier.h>
#include <linux/reboot.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36 37
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

44 45 46 47 48 49
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

50
struct dp_link_dpll {
51
	int clock;
52 53 54 55
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
56
	{ 162000,
57
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58
	{ 270000,
59 60 61 62
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
63
	{ 162000,
64
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65
	{ 270000,
66 67 68
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

69
static const struct dp_link_dpll vlv_dpll[] = {
70
	{ 162000,
C
Chon Ming Lee 已提交
71
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
72
	{ 270000,
73 74 75
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

76 77 78 79 80 81 82 83 84 85
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
86
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
87
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
89
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
91 92
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
93

94 95
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
96
static const int skl_rates[] = { 162000, 216000, 270000,
97 98
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
99

100 101 102 103 104 105 106 107 108
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
109 110 111
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
112 113
}

114
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
115
{
116 117 118
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
119 120
}

121 122
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
123
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
124 125
}

C
Chris Wilson 已提交
126
static void intel_dp_link_down(struct intel_dp *intel_dp);
127
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
128
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
129
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
130 131
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
132
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
133

134 135
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
136
{
137
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
138 139 140 141

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
142
	case DP_LINK_BW_5_4:
143
		break;
144
	default:
145 146
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
147 148 149 150 151 152
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

153 154 155 156 157
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

158
	source_max = intel_dig_port->max_lanes;
159
	sink_max = intel_dp->max_sink_lane_count;
160 161 162 163

	return min(source_max, sink_max);
}

164
int
165
intel_dp_link_required(int pixel_clock, int bpp)
166
{
167 168
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
169 170
}

171
int
172 173
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
174 175 176 177 178 179 180
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
181 182
}

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

206 207 208 209 210 211 212 213 214 215
static int
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
{
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
	}

	*sink_rates = default_rates;

216
	return (intel_dp->max_sink_link_bw >> 3) + 1;
217 218 219 220 221 222 223 224 225
}

static int
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	int size;

226
	if (IS_GEN9_LP(dev_priv)) {
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
		*source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
	} else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
		*source_rates = skl_rates;
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
	}

	/* This depends on the fact that 5.4 is last value in the array */
	if (!intel_dp_source_supports_hbr2(intel_dp))
		size--;

	return size;
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	source_len = intel_dp_source_rates(intel_dp, &source_rates);

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
			       common_rates);
}

281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318
static int intel_dp_link_rate_index(struct intel_dp *intel_dp,
				    int *common_rates, int link_rate)
{
	int common_len;
	int index;

	common_len = intel_dp_common_rates(intel_dp, common_rates);
	for (index = 0; index < common_len; index++) {
		if (link_rate == common_rates[common_len - index - 1])
			return common_len - index - 1;
	}

	return -1;
}

int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
	int common_rates[DP_MAX_SUPPORTED_RATES];
	int link_rate_index;

	link_rate_index = intel_dp_link_rate_index(intel_dp,
						   common_rates,
						   link_rate);
	if (link_rate_index > 0) {
		intel_dp->max_sink_link_bw = drm_dp_link_rate_to_bw_code(common_rates[link_rate_index - 1]);
		intel_dp->max_sink_lane_count = lane_count;
	} else if (lane_count > 1) {
		intel_dp->max_sink_link_bw = intel_dp_max_link_bw(intel_dp);
		intel_dp->max_sink_lane_count = lane_count >> 1;
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

319
static enum drm_mode_status
320 321 322
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
323
	struct intel_dp *intel_dp = intel_attached_dp(connector);
324 325
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
326 327
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
328 329 330
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
331

332 333
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
334 335
			return MODE_PANEL;

336
		if (mode->vdisplay > fixed_mode->vdisplay)
337
			return MODE_PANEL;
338 339

		target_clock = fixed_mode->clock;
340 341
	}

342
	max_link_clock = intel_dp_max_link_rate(intel_dp);
343
	max_lanes = intel_dp_max_lane_count(intel_dp);
344 345 346 347

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

348
	if (mode_rate > max_rate || target_clock > max_dotclk)
349
		return MODE_CLOCK_HIGH;
350 351 352 353

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

354 355 356
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

357 358 359
	return MODE_OK;
}

360
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
361 362 363 364 365 366 367 368 369 370 371
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

372
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
373 374 375 376 377 378 379 380
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

381 382
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
383
				    struct intel_dp *intel_dp);
384 385
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
386 387
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd);
388 389
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
390

391 392 393 394 395
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
396
	struct drm_i915_private *dev_priv = to_i915(dev);
397 398 399 400 401 402
	enum intel_display_power_domain power_domain;

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
403
	power_domain = intel_display_port_aux_power_domain(encoder);
404 405 406 407 408 409 410 411 412 413
	intel_display_power_get(dev_priv, power_domain);

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
414
	struct drm_i915_private *dev_priv = to_i915(dev);
415 416 417 418
	enum intel_display_power_domain power_domain;

	mutex_unlock(&dev_priv->pps_mutex);

419
	power_domain = intel_display_port_aux_power_domain(encoder);
420 421 422
	intel_display_power_put(dev_priv, power_domain);
}

423 424 425 426
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
427
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
428
	enum pipe pipe = intel_dp->pps_pipe;
429 430 431
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

450
	if (IS_CHERRYVIEW(dev_priv))
451 452 453 454
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

455 456 457 458 459 460
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
461
	if (!pll_enabled) {
462
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
463 464
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

465
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
466 467 468 469 470
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
471
	}
472

473 474 475 476 477 478 479 480 481 482 483 484 485 486
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
487

488
	if (!pll_enabled) {
489
		vlv_force_pll_off(dev_priv, pipe);
490 491 492 493

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
494 495
}

496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

534 535 536 537 538
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
539
	struct drm_i915_private *dev_priv = to_i915(dev);
540
	enum pipe pipe;
541

V
Ville Syrjälä 已提交
542
	lockdep_assert_held(&dev_priv->pps_mutex);
543

544 545 546
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

547 548 549
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

550 551 552
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

553
	pipe = vlv_find_free_pps(dev_priv);
554 555 556 557 558

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
559
	if (WARN_ON(pipe == INVALID_PIPE))
560
		pipe = PIPE_A;
561

562 563
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
564 565 566 567 568 569

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
570
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
571
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
572

573 574 575 576 577
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
578 579 580 581

	return intel_dp->pps_pipe;
}

582 583 584 585 586
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
587
	struct drm_i915_private *dev_priv = to_i915(dev);
588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
608
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
609 610 611 612

	return 0;
}

613 614 615 616 617 618
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
619
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
620 621 622 623 624
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
625
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
626 627 628 629 630 631 632
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
633

634
static enum pipe
635 636 637
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
638 639
{
	enum pipe pipe;
640 641

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
642
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
643
			PANEL_PORT_SELECT_MASK;
644 645 646 647

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

648 649 650
		if (!pipe_check(dev_priv, pipe))
			continue;

651
		return pipe;
652 653
	}

654 655 656 657 658 659 660 661
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
662
	struct drm_i915_private *dev_priv = to_i915(dev);
663 664 665 666 667
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
668 669 670 671 672 673 674 675 676 677 678
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
679 680 681 682 683 684

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
685 686
	}

687 688 689
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

690
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
691
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
692 693
}

694
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
695
{
696
	struct drm_device *dev = &dev_priv->drm;
697 698
	struct intel_encoder *encoder;

699
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
700
		    !IS_GEN9_LP(dev_priv)))
701 702 703 704 705 706 707 708 709 710 711 712
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

713
	for_each_intel_encoder(dev, encoder) {
714 715
		struct intel_dp *intel_dp;

716 717
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
718 719 720
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
721 722 723 724 725 726

		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

727
		if (IS_GEN9_LP(dev_priv))
728 729 730
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
731
	}
732 733
}

734 735 736 737 738 739 740 741 742 743 744 745
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
746 747
	int pps_idx = 0;

748 749
	memset(regs, 0, sizeof(*regs));

750
	if (IS_GEN9_LP(dev_priv))
751 752 753
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
754

755 756 757 758
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
759
	if (!IS_GEN9_LP(dev_priv))
760
		regs->pp_div = PP_DIVISOR(pps_idx);
761 762
}

763 764
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
765
{
766
	struct pps_registers regs;
767

768 769 770 771
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
772 773
}

774 775
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
776
{
777
	struct pps_registers regs;
778

779 780 781 782
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
783 784
}

785 786 787 788 789 790 791 792
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
793
	struct drm_i915_private *dev_priv = to_i915(dev);
794 795 796 797

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

798
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
799

800
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
801
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
802
		i915_reg_t pp_ctrl_reg, pp_div_reg;
803
		u32 pp_div;
V
Ville Syrjälä 已提交
804

805 806
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
807 808 809 810 811 812 813 814 815
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

816
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
817

818 819 820
	return 0;
}

821
static bool edp_have_panel_power(struct intel_dp *intel_dp)
822
{
823
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
824
	struct drm_i915_private *dev_priv = to_i915(dev);
825

V
Ville Syrjälä 已提交
826 827
	lockdep_assert_held(&dev_priv->pps_mutex);

828
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
829 830 831
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

832
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
833 834
}

835
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
836
{
837
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
838
	struct drm_i915_private *dev_priv = to_i915(dev);
839

V
Ville Syrjälä 已提交
840 841
	lockdep_assert_held(&dev_priv->pps_mutex);

842
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
843 844 845
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

846
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
847 848
}

849 850 851
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
852
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
853
	struct drm_i915_private *dev_priv = to_i915(dev);
854

855 856
	if (!is_edp(intel_dp))
		return;
857

858
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
859 860
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
861 862
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
863 864 865
	}
}

866 867 868 869 870
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
871
	struct drm_i915_private *dev_priv = to_i915(dev);
872
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
873 874 875
	uint32_t status;
	bool done;

876
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
877
	if (has_aux_irq)
878
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
879
					  msecs_to_jiffies_timeout(10));
880
	else
881
		done = wait_for(C, 10) == 0;
882 883 884 885 886 887 888 889
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

890
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
891
{
892
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
893
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
894

895 896 897
	if (index)
		return 0;

898 899
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
900
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
901
	 */
902
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
903 904 905 906 907
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
908
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
909 910 911 912

	if (index)
		return 0;

913 914 915 916 917
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
918
	if (intel_dig_port->port == PORT_A)
919
		return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
920 921
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
922 923 924 925 926
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
927
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
928

929
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
930
		/* Workaround for non-ULT HSW */
931 932 933 934 935
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
936
	}
937 938

	return ilk_get_aux_clock_divider(intel_dp, index);
939 940
}

941 942 943 944 945 946 947 948 949 950
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

951 952 953 954
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
955 956
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
957 958
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
959 960
	uint32_t precharge, timeout;

961
	if (IS_GEN6(dev_priv))
962 963 964 965
		precharge = 3;
	else
		precharge = 5;

966
	if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
967 968 969 970 971
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
972
	       DP_AUX_CH_CTL_DONE |
973
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
974
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
975
	       timeout |
976
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
977 978
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
979
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
980 981
}

982 983 984 985 986 987 988 989 990 991 992 993
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
994
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
995 996 997
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

998 999
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1000
		const uint8_t *send, int send_bytes,
1001 1002 1003
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1004 1005
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1006
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
1007
	uint32_t aux_clock_divider;
1008 1009
	int i, ret, recv_bytes;
	uint32_t status;
1010
	int try, clock = 0;
1011
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1012 1013
	bool vdd;

1014
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1015

1016 1017 1018 1019 1020 1021
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1022
	vdd = edp_panel_vdd_on(intel_dp);
1023 1024 1025 1026 1027 1028 1029 1030

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1031

1032 1033
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1034
		status = I915_READ_NOTRACE(ch_ctl);
1035 1036 1037 1038 1039 1040
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1041 1042 1043 1044 1045 1046 1047 1048 1049
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1050 1051
		ret = -EBUSY;
		goto out;
1052 1053
	}

1054 1055 1056 1057 1058 1059
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1060
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1061 1062 1063 1064
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1065

1066 1067 1068 1069
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1070
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1071 1072
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1073 1074

			/* Send the command and wait for it to complete */
1075
			I915_WRITE(ch_ctl, send_ctl);
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1086
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1087
				continue;
1088 1089 1090 1091 1092 1093 1094 1095

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1096
				continue;
1097
			}
1098
			if (status & DP_AUX_CH_CTL_DONE)
1099
				goto done;
1100
		}
1101 1102 1103
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1104
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1105 1106
		ret = -EBUSY;
		goto out;
1107 1108
	}

1109
done:
1110 1111 1112
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1113
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1114
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1115 1116
		ret = -EIO;
		goto out;
1117
	}
1118 1119 1120

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1121
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1122
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1123 1124
		ret = -ETIMEDOUT;
		goto out;
1125 1126 1127 1128 1129
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1151 1152
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1153

1154
	for (i = 0; i < recv_bytes; i += 4)
1155
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1156
				    recv + i, recv_bytes - i);
1157

1158 1159 1160 1161
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1162 1163 1164
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1165
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1166

1167
	return ret;
1168 1169
}

1170 1171
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1172 1173
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1174
{
1175 1176 1177
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1178 1179
	int ret;

1180 1181 1182
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1183 1184
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1185

1186 1187 1188
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1189
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1190
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1191
		rxsize = 2; /* 0 or 1 data bytes */
1192

1193 1194
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1195

1196 1197
		WARN_ON(!msg->buffer != !msg->size);

1198 1199
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1200

1201 1202 1203
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1204

1205 1206 1207 1208 1209 1210 1211
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1212 1213
		}
		break;
1214

1215 1216
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1217
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1218
		rxsize = msg->size + 1;
1219

1220 1221
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1222

1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1234
		}
1235 1236 1237 1238 1239
		break;

	default:
		ret = -EINVAL;
		break;
1240
	}
1241

1242
	return ret;
1243 1244
}

1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1283
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1284
				  enum port port)
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1297
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1298
				   enum port port, int index)
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1311
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1312
				  enum port port)
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1327
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1328
				   enum port port, int index)
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1343
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1344
				  enum port port)
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1358
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1359
				   enum port port, int index)
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1373
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1374
				    enum port port)
1375 1376 1377 1378 1379 1380 1381 1382 1383
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1384
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1385
				     enum port port, int index)
1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1398 1399
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1400 1401 1402 1403 1404 1405 1406
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1407
static void
1408 1409 1410 1411 1412
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1413
static void
1414
intel_dp_aux_init(struct intel_dp *intel_dp)
1415
{
1416 1417
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1418

1419
	intel_aux_reg_init(intel_dp);
1420
	drm_dp_aux_init(&intel_dp->aux);
1421

1422
	/* Failure to allocate our preferred name is not critical */
1423
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1424
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1425 1426
}

1427
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1428
{
1429
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1430
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1431

1432 1433
	if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
	    IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1434 1435 1436 1437 1438
		return true;
	else
		return false;
}

1439 1440
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1441
		   struct intel_crtc_state *pipe_config)
1442 1443
{
	struct drm_device *dev = encoder->base.dev;
1444
	struct drm_i915_private *dev_priv = to_i915(dev);
1445 1446
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1447

1448
	if (IS_G4X(dev_priv)) {
1449 1450
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1451
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1452 1453
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1454
	} else if (IS_CHERRYVIEW(dev_priv)) {
1455 1456
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1457
	} else if (IS_VALLEYVIEW(dev_priv)) {
1458 1459
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1460
	}
1461 1462 1463

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1464
			if (pipe_config->port_clock == divisor[i].clock) {
1465 1466 1467 1468 1469
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1470 1471 1472
	}
}

1473 1474 1475 1476 1477 1478 1479 1480
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1481
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1492 1493
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1494 1495 1496 1497 1498
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1499
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1500 1501 1502 1503 1504 1505 1506
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1507 1508 1509
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1510 1511
}

1512
bool
1513
__intel_dp_read_desc(struct intel_dp *intel_dp, struct intel_dp_desc *desc)
1514
{
1515 1516
	u32 base = drm_dp_is_branch(intel_dp->dpcd) ? DP_BRANCH_OUI :
						      DP_SINK_OUI;
1517

1518 1519
	return drm_dp_dpcd_read(&intel_dp->aux, base, desc, sizeof(*desc)) ==
	       sizeof(*desc);
1520 1521
}

1522
bool intel_dp_read_desc(struct intel_dp *intel_dp)
1523
{
1524 1525 1526 1527
	struct intel_dp_desc *desc = &intel_dp->desc;
	bool oui_sup = intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] &
		       DP_OUI_SUPPORT;
	int dev_id_len;
1528

1529 1530
	if (!__intel_dp_read_desc(intel_dp, desc))
		return false;
1531

1532 1533 1534 1535 1536 1537 1538
	dev_id_len = strnlen(desc->device_id, sizeof(desc->device_id));
	DRM_DEBUG_KMS("DP %s: OUI %*phD%s dev-ID %*pE HW-rev %d.%d SW-rev %d.%d\n",
		      drm_dp_is_branch(intel_dp->dpcd) ? "branch" : "sink",
		      (int)sizeof(desc->oui), desc->oui, oui_sup ? "" : "(NS)",
		      dev_id_len, desc->device_id,
		      desc->hw_rev >> 4, desc->hw_rev & 0xf,
		      desc->sw_major_rev, desc->sw_minor_rev);
1539

1540
	return true;
1541 1542
}

1543
static int rate_to_index(int find, const int *rates)
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1554 1555 1556 1557 1558 1559
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1560
	len = intel_dp_common_rates(intel_dp, rates);
1561 1562 1563
	if (WARN_ON(len <= 0))
		return 162000;

1564
	return rates[len - 1];
1565 1566
}

1567 1568
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1569
	return rate_to_index(rate, intel_dp->sink_rates);
1570 1571
}

1572 1573
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1585 1586
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

	return bpp;
}

P
Paulo Zanoni 已提交
1599
bool
1600
intel_dp_compute_config(struct intel_encoder *encoder,
1601 1602
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1603
{
1604
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1605
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1606
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1607
	enum port port = dp_to_dig_port(intel_dp)->port;
1608
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1609
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1610
	int lane_count, clock;
1611
	int min_lane_count = 1;
1612
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1613
	/* Conveniently, the link BW constants become indices with a shift...*/
1614
	int min_clock = 0;
1615
	int max_clock;
1616
	int bpp, mode_rate;
1617
	int link_avail, link_clock;
1618 1619
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1620
	uint8_t link_bw, rate_select;
1621

1622
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1623 1624

	/* No common link rates between source and sink */
1625
	WARN_ON(common_len <= 0);
1626

1627
	max_clock = common_len - 1;
1628

1629
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1630 1631
		pipe_config->has_pch_encoder = true;

1632
	pipe_config->has_drrs = false;
1633
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1634

1635 1636 1637
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1638

1639
		if (INTEL_GEN(dev_priv) >= 9) {
1640
			int ret;
1641
			ret = skl_update_scaler_crtc(pipe_config);
1642 1643 1644 1645
			if (ret)
				return ret;
		}

1646
		if (HAS_GMCH_DISPLAY(dev_priv))
1647 1648 1649
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1650 1651
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1652 1653
	}

1654
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1655 1656
		return false;

1657
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1658
		      "max bw %d pixel clock %iKHz\n",
1659
		      max_lane_count, common_rates[max_clock],
1660
		      adjusted_mode->crtc_clock);
1661

1662 1663
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1664
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1665
	if (is_edp(intel_dp)) {
1666 1667 1668

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1669
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1670
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1671 1672
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1673 1674
		}

1675 1676 1677 1678 1679 1680 1681 1682 1683
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1684
	}
1685

1686
	for (; bpp >= 6*3; bpp -= 2*3) {
1687 1688
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1689

1690
		for (clock = min_clock; clock <= max_clock; clock++) {
1691 1692 1693 1694
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1695
				link_clock = common_rates[clock];
1696 1697 1698 1699 1700 1701 1702 1703 1704
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1705

1706
	return false;
1707

1708
found:
1709 1710 1711 1712 1713 1714
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1715
		pipe_config->limited_color_range =
1716 1717 1718
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1719 1720 1721
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1722 1723
	}

1724
	pipe_config->lane_count = lane_count;
1725

1726
	pipe_config->pipe_bpp = bpp;
1727
	pipe_config->port_clock = common_rates[clock];
1728

1729 1730 1731 1732 1733
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1734
		      pipe_config->port_clock, bpp);
1735 1736
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1737

1738
	intel_link_compute_m_n(bpp, lane_count,
1739 1740
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1741
			       &pipe_config->dp_m_n);
1742

1743
	if (intel_connector->panel.downclock_mode != NULL &&
1744
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1745
			pipe_config->has_drrs = true;
1746 1747 1748 1749 1750 1751
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
	if (is_edp(intel_dp) &&
	    (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1763
			vco = 8640000;
1764 1765
			break;
		default:
1766
			vco = 8100000;
1767 1768 1769 1770 1771 1772
			break;
		}

		to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
	}

1773
	if (!HAS_DDI(dev_priv))
1774
		intel_dp_set_clock(encoder, pipe_config);
1775

1776
	return true;
1777 1778
}

1779
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1780 1781
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1782
{
1783 1784 1785
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1786 1787
}

1788 1789
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1790
{
1791
	struct drm_device *dev = encoder->base.dev;
1792
	struct drm_i915_private *dev_priv = to_i915(dev);
1793
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1794
	enum port port = dp_to_dig_port(intel_dp)->port;
1795
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1796
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1797

1798 1799 1800 1801
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1802

1803
	/*
K
Keith Packard 已提交
1804
	 * There are four kinds of DP registers:
1805 1806
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1807 1808
	 * 	SNB CPU
	 *	IVB CPU
1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1819

1820 1821 1822 1823
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1824

1825 1826
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1827
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1828

1829
	/* Split out the IBX/CPU vs CPT settings */
1830

1831
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1832 1833 1834 1835 1836 1837
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1838
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1839 1840
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1841
		intel_dp->DP |= crtc->pipe << 29;
1842
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1843 1844
		u32 trans_dp;

1845
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1846 1847 1848 1849 1850 1851 1852

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1853
	} else {
1854
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1855
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1856 1857 1858 1859 1860 1861 1862

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1863
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1864 1865
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1866
		if (IS_CHERRYVIEW(dev_priv))
1867
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1868 1869
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1870
	}
1871 1872
}

1873 1874
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1875

1876 1877
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1878

1879 1880
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1881

I
Imre Deak 已提交
1882 1883 1884
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1885
static void wait_panel_status(struct intel_dp *intel_dp,
1886 1887
				       u32 mask,
				       u32 value)
1888
{
1889
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1890
	struct drm_i915_private *dev_priv = to_i915(dev);
1891
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1892

V
Ville Syrjälä 已提交
1893 1894
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1895 1896
	intel_pps_verify_state(dev_priv, intel_dp);

1897 1898
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1899

1900
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1901 1902 1903
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1904

1905 1906 1907
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1908
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1909 1910
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1911 1912

	DRM_DEBUG_KMS("Wait complete\n");
1913
}
1914

1915
static void wait_panel_on(struct intel_dp *intel_dp)
1916 1917
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1918
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1919 1920
}

1921
static void wait_panel_off(struct intel_dp *intel_dp)
1922 1923
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1924
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1925 1926
}

1927
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1928
{
1929 1930 1931
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1932
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1933

1934 1935 1936 1937 1938
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1939 1940
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1941 1942 1943
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1944

1945
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1946 1947
}

1948
static void wait_backlight_on(struct intel_dp *intel_dp)
1949 1950 1951 1952 1953
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1954
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1955 1956 1957 1958
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1959

1960 1961 1962 1963
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1964
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1965
{
1966
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1967
	struct drm_i915_private *dev_priv = to_i915(dev);
1968
	u32 control;
1969

V
Ville Syrjälä 已提交
1970 1971
	lockdep_assert_held(&dev_priv->pps_mutex);

1972
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1973 1974
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
1975 1976 1977
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1978
	return control;
1979 1980
}

1981 1982 1983 1984 1985
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
1986
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
1987
{
1988
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1989 1990
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1991
	struct drm_i915_private *dev_priv = to_i915(dev);
1992
	enum intel_display_power_domain power_domain;
1993
	u32 pp;
1994
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1995
	bool need_to_disable = !intel_dp->want_panel_vdd;
1996

V
Ville Syrjälä 已提交
1997 1998
	lockdep_assert_held(&dev_priv->pps_mutex);

1999
	if (!is_edp(intel_dp))
2000
		return false;
2001

2002
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2003
	intel_dp->want_panel_vdd = true;
2004

2005
	if (edp_have_panel_vdd(intel_dp))
2006
		return need_to_disable;
2007

2008
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2009
	intel_display_power_get(dev_priv, power_domain);
2010

V
Ville Syrjälä 已提交
2011 2012
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
2013

2014 2015
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2016

2017
	pp = ironlake_get_pp_control(intel_dp);
2018
	pp |= EDP_FORCE_VDD;
2019

2020 2021
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2022 2023 2024 2025 2026

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2027 2028 2029
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2030
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2031 2032
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
2033 2034
		msleep(intel_dp->panel_power_up_delay);
	}
2035 2036 2037 2038

	return need_to_disable;
}

2039 2040 2041 2042 2043 2044 2045
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2046
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2047
{
2048
	bool vdd;
2049

2050 2051 2052
	if (!is_edp(intel_dp))
		return;

2053
	pps_lock(intel_dp);
2054
	vdd = edp_panel_vdd_on(intel_dp);
2055
	pps_unlock(intel_dp);
2056

R
Rob Clark 已提交
2057
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
2058
	     port_name(dp_to_dig_port(intel_dp)->port));
2059 2060
}

2061
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2062
{
2063
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2064
	struct drm_i915_private *dev_priv = to_i915(dev);
2065 2066 2067 2068
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
2069
	u32 pp;
2070
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2071

V
Ville Syrjälä 已提交
2072
	lockdep_assert_held(&dev_priv->pps_mutex);
2073

2074
	WARN_ON(intel_dp->want_panel_vdd);
2075

2076
	if (!edp_have_panel_vdd(intel_dp))
2077
		return;
2078

V
Ville Syrjälä 已提交
2079 2080
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2081

2082 2083
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2084

2085 2086
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2087

2088 2089
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2090

2091 2092 2093
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2094

2095
	if ((pp & PANEL_POWER_ON) == 0)
2096
		intel_dp->panel_power_off_time = ktime_get_boottime();
2097

2098
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2099
	intel_display_power_put(dev_priv, power_domain);
2100
}
2101

2102
static void edp_panel_vdd_work(struct work_struct *__work)
2103 2104 2105 2106
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2107
	pps_lock(intel_dp);
2108 2109
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2110
	pps_unlock(intel_dp);
2111 2112
}

2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2126 2127 2128 2129 2130
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2131
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2132
{
2133
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2134 2135 2136

	lockdep_assert_held(&dev_priv->pps_mutex);

2137 2138
	if (!is_edp(intel_dp))
		return;
2139

R
Rob Clark 已提交
2140
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2141
	     port_name(dp_to_dig_port(intel_dp)->port));
2142

2143 2144
	intel_dp->want_panel_vdd = false;

2145
	if (sync)
2146
		edp_panel_vdd_off_sync(intel_dp);
2147 2148
	else
		edp_panel_vdd_schedule_off(intel_dp);
2149 2150
}

2151
static void edp_panel_on(struct intel_dp *intel_dp)
2152
{
2153
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2154
	struct drm_i915_private *dev_priv = to_i915(dev);
2155
	u32 pp;
2156
	i915_reg_t pp_ctrl_reg;
2157

2158 2159
	lockdep_assert_held(&dev_priv->pps_mutex);

2160
	if (!is_edp(intel_dp))
2161
		return;
2162

V
Ville Syrjälä 已提交
2163 2164
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2165

2166 2167 2168
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2169
		return;
2170

2171
	wait_panel_power_cycle(intel_dp);
2172

2173
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2174
	pp = ironlake_get_pp_control(intel_dp);
2175
	if (IS_GEN5(dev_priv)) {
2176 2177
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2178 2179
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2180
	}
2181

2182
	pp |= PANEL_POWER_ON;
2183
	if (!IS_GEN5(dev_priv))
2184 2185
		pp |= PANEL_POWER_RESET;

2186 2187
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2188

2189
	wait_panel_on(intel_dp);
2190
	intel_dp->last_power_on = jiffies;
2191

2192
	if (IS_GEN5(dev_priv)) {
2193
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2194 2195
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2196
	}
2197
}
V
Ville Syrjälä 已提交
2198

2199 2200 2201 2202 2203 2204 2205
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2206
	pps_unlock(intel_dp);
2207 2208
}

2209 2210

static void edp_panel_off(struct intel_dp *intel_dp)
2211
{
2212 2213
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
2214
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2215
	struct drm_i915_private *dev_priv = to_i915(dev);
2216
	enum intel_display_power_domain power_domain;
2217
	u32 pp;
2218
	i915_reg_t pp_ctrl_reg;
2219

2220 2221
	lockdep_assert_held(&dev_priv->pps_mutex);

2222 2223
	if (!is_edp(intel_dp))
		return;
2224

V
Ville Syrjälä 已提交
2225 2226
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2227

V
Ville Syrjälä 已提交
2228 2229
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2230

2231
	pp = ironlake_get_pp_control(intel_dp);
2232 2233
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2234
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2235
		EDP_BLC_ENABLE);
2236

2237
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2238

2239 2240
	intel_dp->want_panel_vdd = false;

2241 2242
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2243

2244
	intel_dp->panel_power_off_time = ktime_get_boottime();
2245
	wait_panel_off(intel_dp);
2246 2247

	/* We got a reference when we enabled the VDD. */
2248
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
2249
	intel_display_power_put(dev_priv, power_domain);
2250
}
V
Ville Syrjälä 已提交
2251

2252 2253 2254 2255
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2256

2257 2258
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2259
	pps_unlock(intel_dp);
2260 2261
}

2262 2263
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2264
{
2265 2266
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2267
	struct drm_i915_private *dev_priv = to_i915(dev);
2268
	u32 pp;
2269
	i915_reg_t pp_ctrl_reg;
2270

2271 2272 2273 2274 2275 2276
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2277
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2278

2279
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2280

2281
	pp = ironlake_get_pp_control(intel_dp);
2282
	pp |= EDP_BLC_ENABLE;
2283

2284
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2285 2286 2287

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2288

2289
	pps_unlock(intel_dp);
2290 2291
}

2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2306
{
2307
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2308
	struct drm_i915_private *dev_priv = to_i915(dev);
2309
	u32 pp;
2310
	i915_reg_t pp_ctrl_reg;
2311

2312 2313 2314
	if (!is_edp(intel_dp))
		return;

2315
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2316

2317
	pp = ironlake_get_pp_control(intel_dp);
2318
	pp &= ~EDP_BLC_ENABLE;
2319

2320
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2321 2322 2323

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2324

2325
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2326 2327

	intel_dp->last_backlight_off = jiffies;
2328
	edp_wait_backlight_off(intel_dp);
2329
}
2330

2331 2332 2333 2334 2335 2336 2337
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2338

2339
	_intel_edp_backlight_off(intel_dp);
2340
	intel_panel_disable_backlight(intel_dp->attached_connector);
2341
}
2342

2343 2344 2345 2346 2347 2348 2349 2350
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2351 2352
	bool is_enabled;

2353
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2354
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2355
	pps_unlock(intel_dp);
2356 2357 2358 2359

	if (is_enabled == enable)
		return;

2360 2361
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2362 2363 2364 2365 2366 2367 2368

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2369 2370 2371 2372 2373 2374 2375 2376 2377
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2378
			onoff(state), onoff(cur_state));
2379 2380 2381 2382 2383 2384 2385 2386 2387
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2388
			onoff(state), onoff(cur_state));
2389 2390 2391 2392
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2393 2394
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2395
{
2396
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2397
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2398

2399 2400 2401
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2402

2403
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2404
		      pipe_config->port_clock);
2405 2406 2407

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2408
	if (pipe_config->port_clock == 162000)
2409 2410 2411 2412 2413 2414 2415 2416
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2417 2418 2419 2420 2421 2422 2423
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2424
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2425

2426
	intel_dp->DP |= DP_PLL_ENABLE;
2427

2428
	I915_WRITE(DP_A, intel_dp->DP);
2429 2430
	POSTING_READ(DP_A);
	udelay(200);
2431 2432
}

2433
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2434
{
2435
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2436 2437
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2438

2439 2440 2441
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2442

2443 2444
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2445
	intel_dp->DP &= ~DP_PLL_ENABLE;
2446

2447
	I915_WRITE(DP_A, intel_dp->DP);
2448
	POSTING_READ(DP_A);
2449 2450 2451
	udelay(200);
}

2452
/* If the sink supports it, try to set the power state appropriately */
2453
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2454 2455 2456 2457 2458 2459 2460 2461
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2462 2463
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2464
	} else {
2465 2466
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2467 2468 2469 2470 2471
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2472 2473
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2474 2475 2476 2477
			if (ret == 1)
				break;
			msleep(1);
		}
2478 2479 2480

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2481
	}
2482 2483 2484 2485

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2486 2487
}

2488 2489
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2490
{
2491
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2492
	enum port port = dp_to_dig_port(intel_dp)->port;
2493
	struct drm_device *dev = encoder->base.dev;
2494
	struct drm_i915_private *dev_priv = to_i915(dev);
2495 2496
	enum intel_display_power_domain power_domain;
	u32 tmp;
2497
	bool ret;
2498 2499

	power_domain = intel_display_port_power_domain(encoder);
2500
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
2501 2502
		return false;

2503 2504
	ret = false;

2505
	tmp = I915_READ(intel_dp->output_reg);
2506 2507

	if (!(tmp & DP_PORT_EN))
2508
		goto out;
2509

2510
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2511
		*pipe = PORT_TO_PIPE_CPT(tmp);
2512
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2513
		enum pipe p;
2514

2515 2516 2517 2518
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2519 2520 2521
				ret = true;

				goto out;
2522 2523 2524
			}
		}

2525
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2526
			      i915_mmio_reg_offset(intel_dp->output_reg));
2527
	} else if (IS_CHERRYVIEW(dev_priv)) {
2528 2529 2530
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2531
	}
2532

2533 2534 2535 2536 2537 2538
	ret = true;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
2539
}
2540

2541
static void intel_dp_get_config(struct intel_encoder *encoder,
2542
				struct intel_crtc_state *pipe_config)
2543 2544 2545
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2546
	struct drm_device *dev = encoder->base.dev;
2547
	struct drm_i915_private *dev_priv = to_i915(dev);
2548 2549
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2550

2551
	tmp = I915_READ(intel_dp->output_reg);
2552 2553

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2554

2555
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2556 2557 2558
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2559 2560 2561
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2562

2563
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2564 2565 2566 2567
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2568
		if (tmp & DP_SYNC_HS_HIGH)
2569 2570 2571
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2572

2573
		if (tmp & DP_SYNC_VS_HIGH)
2574 2575 2576 2577
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2578

2579
	pipe_config->base.adjusted_mode.flags |= flags;
2580

2581
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2582 2583
		pipe_config->limited_color_range = true;

2584 2585 2586
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2587 2588
	intel_dp_get_m_n(crtc, pipe_config);

2589
	if (port == PORT_A) {
2590
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2591 2592 2593 2594
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2595

2596 2597 2598
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2599

2600 2601
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2616 2617
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2618
	}
2619 2620
}

2621 2622 2623
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2624
{
2625
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2626
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2627

2628
	if (old_crtc_state->has_audio)
2629
		intel_audio_codec_disable(encoder);
2630

2631
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2632 2633
		intel_psr_disable(intel_dp);

2634 2635
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2636
	intel_edp_panel_vdd_on(intel_dp);
2637
	intel_edp_backlight_off(intel_dp);
2638
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2639
	intel_edp_panel_off(intel_dp);
2640

2641
	/* disable the port before the pipe on g4x */
2642
	if (INTEL_GEN(dev_priv) < 5)
2643
		intel_dp_link_down(intel_dp);
2644 2645
}

2646 2647 2648
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2649
{
2650
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2651
	enum port port = dp_to_dig_port(intel_dp)->port;
2652

2653
	intel_dp_link_down(intel_dp);
2654 2655

	/* Only ilk+ has port A */
2656 2657
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2658 2659
}

2660 2661 2662
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2663 2664 2665 2666
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2667 2668
}

2669 2670 2671
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2672 2673 2674
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2675
	struct drm_i915_private *dev_priv = to_i915(dev);
2676

2677 2678 2679 2680 2681 2682
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2683

V
Ville Syrjälä 已提交
2684
	mutex_unlock(&dev_priv->sb_lock);
2685 2686
}

2687 2688 2689 2690 2691 2692 2693
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2694
	struct drm_i915_private *dev_priv = to_i915(dev);
2695 2696
	enum port port = intel_dig_port->port;

2697 2698 2699 2700
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2701
	if (HAS_DDI(dev_priv)) {
2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2727
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2728
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2742
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2743 2744 2745 2746 2747
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2748
		if (IS_CHERRYVIEW(dev_priv))
2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2764
			if (IS_CHERRYVIEW(dev_priv)) {
2765 2766
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2767
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2768 2769 2770 2771 2772 2773 2774
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2775 2776
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2777 2778
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2779
	struct drm_i915_private *dev_priv = to_i915(dev);
2780 2781 2782

	/* enable with pattern 1 (as per spec) */

2783
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2784 2785 2786 2787 2788 2789 2790 2791

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2792
	if (old_crtc_state->has_audio)
2793
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2794 2795 2796

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2797 2798
}

2799
static void intel_enable_dp(struct intel_encoder *encoder,
2800 2801
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state)
2802
{
2803 2804
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2805
	struct drm_i915_private *dev_priv = to_i915(dev);
2806
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2807
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2808
	enum pipe pipe = crtc->pipe;
2809

2810 2811
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2812

2813 2814
	pps_lock(intel_dp);

2815
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2816 2817
		vlv_init_panel_power_sequencer(intel_dp);

2818
	intel_dp_enable_port(intel_dp, pipe_config);
2819 2820 2821 2822 2823 2824 2825

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2826
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2827 2828
		unsigned int lane_mask = 0x0;

2829
		if (IS_CHERRYVIEW(dev_priv))
2830
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2831

2832 2833
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2834
	}
2835

2836
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2837
	intel_dp_start_link_train(intel_dp);
2838
	intel_dp_stop_link_train(intel_dp);
2839

2840
	if (pipe_config->has_audio) {
2841
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2842
				 pipe_name(pipe));
2843
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2844
	}
2845
}
2846

2847 2848 2849
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2850
{
2851 2852
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2853
	intel_enable_dp(encoder, pipe_config, conn_state);
2854
	intel_edp_backlight_on(intel_dp);
2855
}
2856

2857 2858 2859
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2860
{
2861 2862
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2863
	intel_edp_backlight_on(intel_dp);
2864
	intel_psr_enable(intel_dp);
2865 2866
}

2867 2868 2869
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2870 2871
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2872
	enum port port = dp_to_dig_port(intel_dp)->port;
2873

2874
	intel_dp_prepare(encoder, pipe_config);
2875

2876
	/* Only ilk+ has port A */
2877
	if (port == PORT_A)
2878
		ironlake_edp_pll_on(intel_dp, pipe_config);
2879 2880
}

2881 2882 2883
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2884
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2885
	enum pipe pipe = intel_dp->pps_pipe;
2886
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2887

2888 2889
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2909 2910 2911
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2912
	struct drm_i915_private *dev_priv = to_i915(dev);
2913 2914 2915 2916
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2917 2918 2919
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2920
	for_each_intel_encoder(dev, encoder) {
2921
		struct intel_dp *intel_dp;
2922
		enum port port;
2923

2924 2925
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
2926 2927 2928
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2929
		port = dp_to_dig_port(intel_dp)->port;
2930

2931 2932 2933 2934
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

2935 2936 2937 2938
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2939
			      pipe_name(pipe), port_name(port));
2940 2941

		/* make sure vdd is off before we steal it */
2942
		vlv_detach_power_sequencer(intel_dp);
2943 2944 2945 2946 2947 2948 2949 2950
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2951
	struct drm_i915_private *dev_priv = to_i915(dev);
2952 2953 2954 2955
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2956
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
2957

2958 2959 2960 2961 2962 2963 2964
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
2965
		vlv_detach_power_sequencer(intel_dp);
2966
	}
2967 2968 2969 2970 2971 2972 2973

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

2974 2975 2976 2977 2978
	intel_dp->active_pipe = crtc->pipe;

	if (!is_edp(intel_dp))
		return;

2979 2980 2981 2982 2983 2984 2985
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2986
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
2987
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
2988 2989
}

2990 2991 2992
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2993
{
2994
	vlv_phy_pre_encoder_enable(encoder);
2995

2996
	intel_enable_dp(encoder, pipe_config, conn_state);
2997 2998
}

2999 3000 3001
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3002
{
3003
	intel_dp_prepare(encoder, pipe_config);
3004

3005
	vlv_phy_pre_pll_enable(encoder);
3006 3007
}

3008 3009 3010
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3011
{
3012
	chv_phy_pre_encoder_enable(encoder);
3013

3014
	intel_enable_dp(encoder, pipe_config, conn_state);
3015 3016

	/* Second common lane will stay alive on its own now */
3017
	chv_phy_release_cl2_override(encoder);
3018 3019
}

3020 3021 3022
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3023
{
3024
	intel_dp_prepare(encoder, pipe_config);
3025

3026
	chv_phy_pre_pll_enable(encoder);
3027 3028
}

3029 3030 3031
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
3032
{
3033
	chv_phy_post_pll_disable(encoder);
3034 3035
}

3036 3037 3038 3039
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3040
bool
3041
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3042
{
3043 3044
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3045 3046
}

3047
/* These are source-specific values. */
3048
uint8_t
K
Keith Packard 已提交
3049
intel_dp_voltage_max(struct intel_dp *intel_dp)
3050
{
3051
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3052
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3053

3054
	if (IS_GEN9_LP(dev_priv))
3055
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3056
	else if (INTEL_GEN(dev_priv) >= 9) {
3057
		if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
3058
			return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3059
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3060
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3061
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3062
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3063
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3064
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3065
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3066
	else
3067
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3068 3069
}

3070
uint8_t
K
Keith Packard 已提交
3071 3072
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3073
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3074
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3075

3076
	if (INTEL_GEN(dev_priv) >= 9) {
3077 3078 3079 3080 3081 3082 3083
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3084 3085
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3086 3087 3088
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3089
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3090
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3091 3092 3093 3094 3095 3096 3097
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3098
		default:
3099
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3100
		}
3101
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3102
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3103 3104 3105 3106 3107 3108 3109
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3110
		default:
3111
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3112
		}
3113
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3114
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3115 3116 3117 3118 3119
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3120
		default:
3121
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3122 3123 3124
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3125 3126 3127 3128 3129 3130 3131
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3132
		default:
3133
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3134
		}
3135 3136 3137
	}
}

3138
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3139
{
3140
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3141 3142 3143 3144 3145
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3146
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3147 3148
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3149
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3150 3151 3152
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3153
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3154 3155 3156
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3157
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3158 3159 3160
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3161
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3162 3163 3164 3165 3166 3167 3168
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3169
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3170 3171
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3172
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3173 3174 3175
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3176
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3177 3178 3179
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3180
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3181 3182 3183 3184 3185 3186 3187
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3188
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3189 3190
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3191
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3192 3193 3194
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3195
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3196 3197 3198 3199 3200 3201 3202
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3203
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3204 3205
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3206
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3218 3219
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3220 3221 3222 3223

	return 0;
}

3224
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3225
{
3226 3227 3228
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3229 3230 3231
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3232
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3233
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3234
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3235 3236 3237
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3238
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3239 3240 3241
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3242
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3243 3244 3245
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3246
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3247 3248
			deemph_reg_value = 128;
			margin_reg_value = 154;
3249
			uniq_trans_scale = true;
3250 3251 3252 3253 3254
			break;
		default:
			return 0;
		}
		break;
3255
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3256
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3257
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3258 3259 3260
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3261
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3262 3263 3264
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3265
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3266 3267 3268 3269 3270 3271 3272
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3273
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3274
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3275
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3276 3277 3278
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3279
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3280 3281 3282 3283 3284 3285 3286
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3287
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3288
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3289
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3301 3302
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3303 3304 3305 3306

	return 0;
}

3307
static uint32_t
3308
gen4_signal_levels(uint8_t train_set)
3309
{
3310
	uint32_t	signal_levels = 0;
3311

3312
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3313
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3314 3315 3316
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3317
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3318 3319
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3320
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3321 3322
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3323
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3324 3325 3326
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3327
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3328
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3329 3330 3331
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3332
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3333 3334
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3335
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3336 3337
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3338
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3339 3340 3341 3342 3343 3344
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3345 3346
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3347
gen6_edp_signal_levels(uint8_t train_set)
3348
{
3349 3350 3351
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3352 3353
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3354
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3355
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3356
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3357 3358
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3359
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3360 3361
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3362
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3363 3364
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3365
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3366
	default:
3367 3368 3369
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3370 3371 3372
	}
}

K
Keith Packard 已提交
3373 3374
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3375
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3376 3377 3378 3379
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3380
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3381
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3382
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3383
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3384
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3385 3386
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3387
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3388
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3389
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3390 3391
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3392
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3393
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3394
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3395 3396 3397 3398 3399 3400 3401 3402 3403
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3404
void
3405
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3406 3407
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3408
	enum port port = intel_dig_port->port;
3409
	struct drm_device *dev = intel_dig_port->base.base.dev;
3410
	struct drm_i915_private *dev_priv = to_i915(dev);
3411
	uint32_t signal_levels, mask = 0;
3412 3413
	uint8_t train_set = intel_dp->train_set[0];

3414
	if (HAS_DDI(dev_priv)) {
3415 3416
		signal_levels = ddi_signal_levels(intel_dp);

3417
		if (IS_BROXTON(dev_priv))
3418 3419 3420
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3421
	} else if (IS_CHERRYVIEW(dev_priv)) {
3422
		signal_levels = chv_signal_levels(intel_dp);
3423
	} else if (IS_VALLEYVIEW(dev_priv)) {
3424
		signal_levels = vlv_signal_levels(intel_dp);
3425
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3426
		signal_levels = gen7_edp_signal_levels(train_set);
3427
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3428
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3429
		signal_levels = gen6_edp_signal_levels(train_set);
3430 3431
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3432
		signal_levels = gen4_signal_levels(train_set);
3433 3434 3435
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3436 3437 3438 3439 3440 3441 3442 3443
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3444

3445
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3446 3447 3448

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3449 3450
}

3451
void
3452 3453
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3454
{
3455
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3456 3457
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3458

3459
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3460

3461
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3462
	POSTING_READ(intel_dp->output_reg);
3463 3464
}

3465
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3466 3467 3468
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3469
	struct drm_i915_private *dev_priv = to_i915(dev);
3470 3471 3472
	enum port port = intel_dig_port->port;
	uint32_t val;

3473
	if (!HAS_DDI(dev_priv))
3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3491 3492 3493 3494
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3495 3496 3497
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3498
static void
C
Chris Wilson 已提交
3499
intel_dp_link_down(struct intel_dp *intel_dp)
3500
{
3501
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3502
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3503
	enum port port = intel_dig_port->port;
3504
	struct drm_device *dev = intel_dig_port->base.base.dev;
3505
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3506
	uint32_t DP = intel_dp->DP;
3507

3508
	if (WARN_ON(HAS_DDI(dev_priv)))
3509 3510
		return;

3511
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3512 3513
		return;

3514
	DRM_DEBUG_KMS("\n");
3515

3516
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3517
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3518
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3519
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3520
	} else {
3521
		if (IS_CHERRYVIEW(dev_priv))
3522 3523 3524
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3525
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3526
	}
3527
	I915_WRITE(intel_dp->output_reg, DP);
3528
	POSTING_READ(intel_dp->output_reg);
3529

3530 3531 3532 3533 3534 3535 3536 3537 3538
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3539
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3540 3541 3542 3543 3544 3545 3546
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3547 3548 3549 3550 3551 3552 3553
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3554
		I915_WRITE(intel_dp->output_reg, DP);
3555
		POSTING_READ(intel_dp->output_reg);
3556

3557
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3558 3559
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3560 3561
	}

3562
	msleep(intel_dp->panel_power_down_delay);
3563 3564

	intel_dp->DP = DP;
3565 3566 3567 3568 3569 3570

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3571 3572
}

3573
bool
3574
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3575
{
3576 3577
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3578
		return false; /* aux transfer failed */
3579

3580
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3581

3582 3583
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3584

3585 3586 3587 3588 3589
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3590

3591 3592
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3593

3594
	if (!intel_dp_read_dpcd(intel_dp))
3595 3596
		return false;

3597 3598
	intel_dp_read_desc(intel_dp);

3599 3600 3601
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3602

3603 3604 3605 3606 3607 3608 3609 3610
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3611

3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3625 3626
	}

3627 3628 3629
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3630 3631
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3632 3633
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3634

3635
	/* Intermediate frequency support */
3636
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3637
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3638 3639
		int i;

3640 3641
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3642

3643 3644
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3645 3646 3647 3648

			if (val == 0)
				break;

3649 3650 3651 3652 3653 3654
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3655
			intel_dp->sink_rates[i] = (val * 200) / 10;
3656
		}
3657
		intel_dp->num_sink_rates = i;
3658
	}
3659

3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3690

3691
	if (!drm_dp_is_branch(intel_dp->dpcd))
3692 3693 3694 3695 3696
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3697 3698 3699
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3700 3701 3702
		return false; /* downstream port status fetch failed */

	return true;
3703 3704
}

3705
static bool
3706
intel_dp_can_mst(struct intel_dp *intel_dp)
3707 3708 3709
{
	u8 buf[1];

3710 3711 3712
	if (!i915.enable_dp_mst)
		return false;

3713 3714 3715 3716 3717 3718
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3719 3720
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
		return false;
3721

3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742
	return buf[0] & DP_MST_CAP;
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3743 3744
}

3745
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3746
{
3747
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3748
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3749
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3750
	u8 buf;
3751
	int ret = 0;
3752 3753
	int count = 0;
	int attempts = 10;
3754

3755 3756
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3757 3758
		ret = -EIO;
		goto out;
3759 3760
	}

3761
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3762
			       buf & ~DP_TEST_SINK_START) < 0) {
3763
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3764 3765 3766
		ret = -EIO;
		goto out;
	}
3767

3768
	do {
3769
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3770 3771 3772 3773 3774 3775 3776 3777 3778 3779

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3780
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3781 3782 3783
		ret = -ETIMEDOUT;
	}

3784
 out:
3785
	hsw_enable_ips(intel_crtc);
3786
	return ret;
3787 3788 3789 3790 3791
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3792
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3793 3794
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3795 3796
	int ret;

3797 3798 3799 3800 3801 3802 3803 3804 3805
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3806 3807 3808 3809 3810 3811
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3812
	hsw_disable_ips(intel_crtc);
3813

3814
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3815 3816 3817
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3818 3819
	}

3820
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3821 3822 3823 3824 3825 3826
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3827
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3828 3829
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3830
	int count, ret;
3831 3832 3833 3834 3835 3836
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3837
	do {
3838
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3839

3840
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3841 3842
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3843
			goto stop;
3844
		}
3845
		count = buf & DP_TEST_COUNT_MASK;
3846

3847
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3848 3849

	if (attempts == 0) {
3850 3851 3852 3853 3854 3855 3856 3857
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3858
	}
3859

3860
stop:
3861
	intel_dp_sink_crc_stop(intel_dp);
3862
	return ret;
3863 3864
}

3865 3866 3867
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3868
	return drm_dp_dpcd_read(&intel_dp->aux,
3869 3870
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3871 3872
}

3873 3874 3875 3876 3877
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3878
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3879 3880 3881 3882 3883 3884 3885 3886
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_ACK;
	return test_result;
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3900
{
3901
	uint8_t test_result = DP_TEST_NAK;
3902 3903 3904 3905
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
3906
	    connector->edid_corrupt ||
3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
3920
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
3921
	} else {
3922 3923 3924 3925 3926 3927 3928
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

3929 3930
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
3931
					&block->checksum,
D
Dan Carpenter 已提交
3932
					1))
3933 3934 3935
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3936
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_STANDARD;
3937 3938 3939
	}

	/* Set test active flag here so userspace doesn't interrupt things */
3940
	intel_dp->compliance.test_active = 1;
3941

3942 3943 3944 3945
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3946
{
3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
	uint8_t rxdata = 0;
	int status = 0;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

	switch (rxdata) {
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3966
		intel_dp->compliance.test_type = DP_TEST_LINK_TRAINING;
3967 3968 3969 3970
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3971
		intel_dp->compliance.test_type = DP_TEST_LINK_VIDEO_PATTERN;
3972 3973 3974 3975
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
3976
		intel_dp->compliance.test_type = DP_TEST_LINK_EDID_READ;
3977 3978 3979 3980
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3981
		intel_dp->compliance.test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
		break;
	}

update_status:
	status = drm_dp_dpcd_write(&intel_dp->aux,
				   DP_TEST_RESPONSE,
				   &response, 1);
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
3995 3996
}

3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4012
			if (intel_dp->active_mst_links &&
4013
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4014 4015 4016 4017 4018
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4019
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4035
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4071
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4072 4073 4074 4075 4076 4077 4078

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4099
	/* FIXME: we need to synchronize this sort of stuff with hardware
4100 4101
	 * readout. Currently fast link training doesn't work on boot-up. */
	if (!intel_dp->lane_count)
4102 4103
		return;

4104
	/* if link training is requested we should perform it always */
4105
	if ((intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) ||
4106 4107 4108
	    (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4109 4110

		intel_dp_retrain_link(intel_dp);
4111 4112 4113
	}
}

4114 4115 4116 4117 4118 4119 4120
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4121 4122 4123 4124 4125
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4126
 */
4127
static bool
4128
intel_dp_short_pulse(struct intel_dp *intel_dp)
4129
{
4130
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4131
	u8 sink_irq_vector = 0;
4132 4133
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4134

4135 4136 4137 4138
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4139
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4140

4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4152 4153
	}

4154 4155
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4156 4157
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4158
		/* Clear interrupt source */
4159 4160 4161
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4162 4163

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4164
			DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
4165 4166 4167 4168
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4169 4170 4171
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4172 4173

	return true;
4174 4175
}

4176
/* XXX this is probably wrong for multiple downstream ports */
4177
static enum drm_connector_status
4178
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4179
{
4180 4181 4182 4183 4184 4185
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4186 4187 4188
	if (is_edp(intel_dp))
		return connector_status_connected;

4189
	/* if there's no downstream port, we're done */
4190
	if (!drm_dp_is_branch(dpcd))
4191
		return connector_status_connected;
4192 4193

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4194 4195
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4196

4197 4198
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4199 4200
	}

4201 4202 4203
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4204
	/* If no HPD, poke DDC gently */
4205
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4206
		return connector_status_connected;
4207 4208

	/* Well we tried, say unknown for unreliable port types */
4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4221 4222 4223

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4224
	return connector_status_disconnected;
4225 4226
}

4227 4228 4229 4230
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4231
	struct drm_i915_private *dev_priv = to_i915(dev);
4232 4233
	enum drm_connector_status status;

4234
	status = intel_panel_detect(dev_priv);
4235 4236 4237 4238 4239 4240
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4241 4242
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4243
{
4244
	u32 bit;
4245

4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4283 4284 4285
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4286 4287 4288
	default:
		MISSING_CASE(port->port);
		return false;
4289
	}
4290

4291
	return I915_READ(SDEISR) & bit;
4292 4293
}

4294
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4295
				       struct intel_digital_port *port)
4296
{
4297
	u32 bit;
4298

4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4317 4318
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4319 4320 4321 4322 4323
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4324
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4325 4326
		break;
	case PORT_C:
4327
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4328 4329
		break;
	case PORT_D:
4330
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4331 4332 4333 4334
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4335 4336
	}

4337
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4338 4339
}

4340
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4341
				       struct intel_digital_port *intel_dig_port)
4342
{
4343 4344
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4345 4346
	u32 bit;

4347 4348
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4349 4350 4351 4352 4353 4354 4355 4356 4357 4358
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4359
		MISSING_CASE(port);
4360 4361 4362 4363 4364 4365
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4366 4367 4368 4369 4370 4371 4372
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4373
static bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
4374 4375
					 struct intel_digital_port *port)
{
4376
	if (HAS_PCH_IBX(dev_priv))
4377
		return ibx_digital_port_connected(dev_priv, port);
4378
	else if (HAS_PCH_SPLIT(dev_priv))
4379
		return cpt_digital_port_connected(dev_priv, port);
4380
	else if (IS_GEN9_LP(dev_priv))
4381
		return bxt_digital_port_connected(dev_priv, port);
4382 4383
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4384 4385 4386 4387
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4388
static struct edid *
4389
intel_dp_get_edid(struct intel_dp *intel_dp)
4390
{
4391
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4392

4393 4394 4395 4396
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4397 4398
			return NULL;

J
Jani Nikula 已提交
4399
		return drm_edid_duplicate(intel_connector->edid);
4400 4401 4402 4403
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4404

4405 4406 4407 4408 4409
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4410

4411
	intel_dp_unset_edid(intel_dp);
4412 4413 4414 4415 4416 4417 4418
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4419 4420
}

4421 4422
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4423
{
4424
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4425

4426 4427
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4428

4429 4430
	intel_dp->has_audio = false;
}
4431

4432
static enum drm_connector_status
4433
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4434
{
4435
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4436
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4437 4438
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4439
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4440
	enum drm_connector_status status;
4441
	enum intel_display_power_domain power_domain;
4442
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4443

4444 4445
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(to_i915(dev), power_domain);
Z
Zhenyu Wang 已提交
4446

4447 4448 4449
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4450 4451 4452
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4453
	else
4454 4455
		status = connector_status_disconnected;

4456
	if (status == connector_status_disconnected) {
4457
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4458

4459 4460 4461 4462 4463 4464 4465 4466 4467
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4468
		goto out;
4469
	}
Z
Zhenyu Wang 已提交
4470

4471
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4472
		intel_encoder->type = INTEL_OUTPUT_DP;
4473

4474 4475 4476 4477
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

4478 4479 4480 4481 4482 4483
	/* Set the max lane count for sink */
	intel_dp->max_sink_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);

	/* Set the max link BW for sink */
	intel_dp->max_sink_link_bw = intel_dp_max_link_bw(intel_dp);

4484 4485
	intel_dp_print_rates(intel_dp);

4486
	intel_dp_read_desc(intel_dp);
4487

4488 4489 4490
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4491 4492 4493 4494 4495
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4496 4497
		status = connector_status_disconnected;
		goto out;
4498 4499 4500 4501 4502 4503 4504 4505 4506 4507
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4508 4509
	}

4510 4511 4512 4513 4514 4515 4516 4517
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4518
	intel_dp_set_edid(intel_dp);
4519 4520
	if (is_edp(intel_dp) || intel_connector->detect_edid)
		status = connector_status_connected;
4521
	intel_dp->detect_done = true;
4522

4523 4524
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4525 4526
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4538
out:
4539
	if (status != connector_status_connected && !intel_dp->is_mst)
4540
		intel_dp_unset_edid(intel_dp);
4541

4542
	intel_display_power_put(to_i915(dev), power_domain);
4543
	return status;
4544 4545 4546 4547 4548 4549
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4550
	enum drm_connector_status status = connector->status;
4551 4552 4553 4554

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4555 4556
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4557
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4558 4559

	intel_dp->detect_done = false;
4560

4561
	return status;
4562 4563
}

4564 4565
static void
intel_dp_force(struct drm_connector *connector)
4566
{
4567
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4568
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4569
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4570
	enum intel_display_power_domain power_domain;
4571

4572 4573 4574
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4575

4576 4577
	if (connector->status != connector_status_connected)
		return;
4578

4579 4580
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
4581 4582 4583

	intel_dp_set_edid(intel_dp);

4584
	intel_display_power_put(dev_priv, power_domain);
4585 4586

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4587
		intel_encoder->type = INTEL_OUTPUT_DP;
4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4601

4602
	/* if eDP has no EDID, fall back to fixed mode */
4603 4604
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4605
		struct drm_display_mode *mode;
4606 4607

		mode = drm_mode_duplicate(connector->dev,
4608
					  intel_connector->panel.fixed_mode);
4609
		if (mode) {
4610 4611 4612 4613
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4614

4615
	return 0;
4616 4617
}

4618 4619 4620 4621
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4622
	struct edid *edid;
4623

4624 4625
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4626
		has_audio = drm_detect_monitor_audio(edid);
4627

4628 4629 4630
	return has_audio;
}

4631 4632 4633 4634 4635
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4636
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4637
	struct intel_connector *intel_connector = to_intel_connector(connector);
4638 4639
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4640 4641
	int ret;

4642
	ret = drm_object_property_set_value(&connector->base, property, val);
4643 4644 4645
	if (ret)
		return ret;

4646
	if (property == dev_priv->force_audio_property) {
4647 4648 4649 4650
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4651 4652
			return 0;

4653
		intel_dp->force_audio = i;
4654

4655
		if (i == HDMI_AUDIO_AUTO)
4656 4657
			has_audio = intel_dp_detect_audio(connector);
		else
4658
			has_audio = (i == HDMI_AUDIO_ON);
4659 4660

		if (has_audio == intel_dp->has_audio)
4661 4662
			return 0;

4663
		intel_dp->has_audio = has_audio;
4664 4665 4666
		goto done;
	}

4667
	if (property == dev_priv->broadcast_rgb_property) {
4668
		bool old_auto = intel_dp->color_range_auto;
4669
		bool old_range = intel_dp->limited_color_range;
4670

4671 4672 4673 4674 4675 4676
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4677
			intel_dp->limited_color_range = false;
4678 4679 4680
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4681
			intel_dp->limited_color_range = true;
4682 4683 4684 4685
			break;
		default:
			return -EINVAL;
		}
4686 4687

		if (old_auto == intel_dp->color_range_auto &&
4688
		    old_range == intel_dp->limited_color_range)
4689 4690
			return 0;

4691 4692 4693
		goto done;
	}

4694 4695 4696 4697 4698 4699
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4700 4701 4702 4703 4704
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4705 4706 4707 4708 4709 4710 4711 4712 4713 4714

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4715 4716 4717
	return -EINVAL;

done:
4718 4719
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4720 4721 4722 4723

	return 0;
}

4724 4725 4726 4727
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4728 4729 4730 4731 4732
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4733 4734 4735 4736 4737 4738 4739 4740 4741 4742

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4743 4744 4745 4746 4747 4748 4749
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4750
static void
4751
intel_dp_connector_destroy(struct drm_connector *connector)
4752
{
4753
	struct intel_connector *intel_connector = to_intel_connector(connector);
4754

4755
	kfree(intel_connector->detect_edid);
4756

4757 4758 4759
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4760 4761 4762
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4763
		intel_panel_fini(&intel_connector->panel);
4764

4765
	drm_connector_cleanup(connector);
4766
	kfree(connector);
4767 4768
}

P
Paulo Zanoni 已提交
4769
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4770
{
4771 4772
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4773

4774
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4775 4776
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4777 4778 4779 4780
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4781
		pps_lock(intel_dp);
4782
		edp_panel_vdd_off_sync(intel_dp);
4783 4784
		pps_unlock(intel_dp);

4785 4786 4787 4788
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4789
	}
4790 4791 4792

	intel_dp_aux_fini(intel_dp);

4793
	drm_encoder_cleanup(encoder);
4794
	kfree(intel_dig_port);
4795 4796
}

4797
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4798 4799 4800 4801 4802 4803
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4804 4805 4806 4807
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4808
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4809
	pps_lock(intel_dp);
4810
	edp_panel_vdd_off_sync(intel_dp);
4811
	pps_unlock(intel_dp);
4812 4813
}

4814 4815 4816 4817
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4818
	struct drm_i915_private *dev_priv = to_i915(dev);
4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832
	enum intel_display_power_domain power_domain;

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4833
	power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
4834 4835 4836 4837 4838
	intel_display_power_get(dev_priv, power_domain);

	edp_panel_vdd_schedule_off(intel_dp);
}

4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

4852
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4853
{
4854
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4855 4856
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4857 4858 4859

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
4860

4861
	if (lspcon->active)
4862 4863
		lspcon_resume(lspcon);

4864 4865
	pps_lock(intel_dp);

4866 4867 4868 4869 4870 4871 4872 4873
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

	if (is_edp(intel_dp)) {
		/* Reinit the power sequencer, in case BIOS did something with it. */
		intel_dp_pps_init(encoder->dev, intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
4874 4875

	pps_unlock(intel_dp);
4876 4877
}

4878
static const struct drm_connector_funcs intel_dp_connector_funcs = {
4879
	.dpms = drm_atomic_helper_connector_dpms,
4880
	.detect = intel_dp_detect,
4881
	.force = intel_dp_force,
4882
	.fill_modes = drm_helper_probe_single_connector_modes,
4883
	.set_property = intel_dp_set_property,
4884
	.atomic_get_property = intel_connector_atomic_get_property,
4885
	.late_register = intel_dp_connector_register,
4886
	.early_unregister = intel_dp_connector_unregister,
4887
	.destroy = intel_dp_connector_destroy,
4888
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
4889
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
4890 4891 4892 4893 4894 4895 4896 4897
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
4898
	.reset = intel_dp_encoder_reset,
4899
	.destroy = intel_dp_encoder_destroy,
4900 4901
};

4902
enum irqreturn
4903 4904 4905
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4906
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4907
	struct drm_device *dev = intel_dig_port->base.base.dev;
4908
	struct drm_i915_private *dev_priv = to_i915(dev);
4909
	enum intel_display_power_domain power_domain;
4910
	enum irqreturn ret = IRQ_NONE;
4911

4912 4913
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
4914
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
4915

4916 4917 4918 4919 4920 4921 4922 4923 4924
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
4925
		return IRQ_HANDLED;
4926 4927
	}

4928 4929
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
4930
		      long_hpd ? "long" : "short");
4931

4932 4933 4934 4935 4936
	if (long_hpd) {
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

4937
	power_domain = intel_display_port_aux_power_domain(intel_encoder);
4938 4939
	intel_display_power_get(dev_priv, power_domain);

4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
4953
		}
4954
	}
4955

4956 4957 4958 4959
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
4960
		}
4961
	}
4962 4963 4964

	ret = IRQ_HANDLED;

4965 4966 4967 4968
put_power:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4969 4970
}

4971
/* check the VBT to see whether the eDP is on another port */
4972
bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port)
4973
{
4974 4975 4976 4977
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
4978
	if (INTEL_GEN(dev_priv) < 5)
4979 4980
		return false;

4981
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
4982 4983
		return true;

4984
	return intel_bios_is_port_edp(dev_priv, port);
4985 4986
}

4987
void
4988 4989
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
4990 4991
	struct intel_connector *intel_connector = to_intel_connector(connector);

4992
	intel_attach_force_audio_property(connector);
4993
	intel_attach_broadcast_rgb_property(connector);
4994
	intel_dp->color_range_auto = true;
4995 4996 4997

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
4998 4999
		drm_object_attach_property(
			&connector->base,
5000
			connector->dev->mode_config.scaling_mode_property,
5001 5002
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5003
	}
5004 5005
}

5006 5007
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5008
	intel_dp->panel_power_off_time = ktime_get_boottime();
5009 5010 5011 5012
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5013
static void
5014 5015
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
5016
{
5017
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5018
	struct pps_registers regs;
5019

5020
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5021 5022 5023

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5024
	pp_ctl = ironlake_get_pp_control(intel_dp);
5025

5026 5027
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5028
	if (!IS_GEN9_LP(dev_priv)) {
5029 5030
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5031
	}
5032 5033

	/* Pull timing values out of registers */
5034 5035
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5036

5037 5038
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5039

5040 5041
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5042

5043 5044
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5045

5046
	if (IS_GEN9_LP(dev_priv)) {
5047 5048 5049
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
5050
			seq->t11_t12 = (tmp - 1) * 1000;
5051
		else
5052
			seq->t11_t12 = 0;
5053
	} else {
5054
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5055
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5056
	}
5057 5058
}

I
Imre Deak 已提交
5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5084 5085 5086 5087
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
5088
	struct drm_i915_private *dev_priv = to_i915(dev);
5089 5090 5091 5092 5093 5094 5095 5096 5097 5098
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5099

I
Imre Deak 已提交
5100
	intel_pps_dump_state("cur", &cur);
5101

5102
	vbt = dev_priv->vbt.edp.pps;
5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5116
	intel_pps_dump_state("vbt", &vbt);
5117 5118 5119

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5120
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5121 5122 5123 5124 5125 5126 5127 5128 5129
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5130
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5131 5132 5133 5134 5135 5136 5137
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5138 5139 5140 5141 5142 5143
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5144 5145 5146 5147 5148 5149 5150 5151 5152 5153

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5154 5155 5156 5157
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5158 5159
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd)
5160
{
5161
	struct drm_i915_private *dev_priv = to_i915(dev);
5162
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5163
	int div = dev_priv->rawclk_freq / 1000;
5164
	struct pps_registers regs;
5165
	enum port port = dp_to_dig_port(intel_dp)->port;
5166
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5167

V
Ville Syrjälä 已提交
5168
	lockdep_assert_held(&dev_priv->pps_mutex);
5169

5170
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5171

5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5197
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5198 5199
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5200
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5201 5202
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5203
	if (IS_GEN9_LP(dev_priv)) {
5204
		pp_div = I915_READ(regs.pp_ctrl);
5205 5206 5207 5208 5209 5210 5211 5212
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5213 5214 5215

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5216
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5217
		port_sel = PANEL_PORT_SELECT_VLV(port);
5218
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5219
		if (port == PORT_A)
5220
			port_sel = PANEL_PORT_SELECT_DPA;
5221
		else
5222
			port_sel = PANEL_PORT_SELECT_DPD;
5223 5224
	}

5225 5226
	pp_on |= port_sel;

5227 5228
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5229
	if (IS_GEN9_LP(dev_priv))
5230
		I915_WRITE(regs.pp_ctrl, pp_div);
5231
	else
5232
		I915_WRITE(regs.pp_div, pp_div);
5233 5234

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5235 5236
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5237
		      IS_GEN9_LP(dev_priv) ?
5238 5239
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5240 5241
}

5242 5243 5244
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5245 5246 5247
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5248 5249 5250
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
5251
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
5252 5253 5254
	}
}

5255 5256
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5257
 * @dev_priv: i915 device
5258
 * @crtc_state: a pointer to the active intel_crtc_state
5259 5260 5261 5262 5263 5264 5265 5266 5267
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5268 5269 5270
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5271 5272
{
	struct intel_encoder *encoder;
5273 5274
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5275
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5276
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5277 5278 5279 5280 5281 5282

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5283 5284
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5285 5286 5287
		return;
	}

5288
	/*
5289 5290
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5291
	 */
5292

5293 5294
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5295
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5296 5297 5298 5299 5300 5301

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5302
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5303 5304 5305 5306
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5307 5308
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5309 5310
		index = DRRS_LOW_RR;

5311
	if (index == dev_priv->drrs.refresh_rate_type) {
5312 5313 5314 5315 5316
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5317
	if (!crtc_state->base.active) {
5318 5319 5320 5321
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5322
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5334 5335
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5336
		u32 val;
5337

5338
		val = I915_READ(reg);
5339
		if (index > DRRS_HIGH_RR) {
5340
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5341 5342 5343
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5344
		} else {
5345
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5346 5347 5348
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5349 5350 5351 5352
		}
		I915_WRITE(reg, val);
	}

5353 5354 5355 5356 5357
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5358 5359 5360
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5361
 * @crtc_state: A pointer to the active crtc state.
5362 5363 5364
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5365 5366
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5367 5368
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5369
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5370

5371
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5390 5391 5392
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5393
 * @old_crtc_state: Pointer to old crtc_state.
5394 5395
 *
 */
5396 5397
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5398 5399
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5400
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5401

5402
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5403 5404 5405 5406 5407 5408 5409 5410 5411
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5412 5413
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5414 5415 5416 5417 5418 5419 5420

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5434
	/*
5435 5436
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5437 5438
	 */

5439 5440
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5441

5442 5443 5444 5445 5446 5447
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5448

5449 5450
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5451 5452
}

5453
/**
5454
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5455
 * @dev_priv: i915 device
5456 5457
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5458 5459
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5460 5461 5462
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5463 5464
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5465 5466 5467 5468
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5469
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5470 5471
		return;

5472
	cancel_delayed_work(&dev_priv->drrs.work);
5473

5474
	mutex_lock(&dev_priv->drrs.mutex);
5475 5476 5477 5478 5479
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5480 5481 5482
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5483 5484 5485
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5486
	/* invalidate means busy screen hence upclock */
5487
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5488 5489
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5490 5491 5492 5493

	mutex_unlock(&dev_priv->drrs.mutex);
}

5494
/**
5495
 * intel_edp_drrs_flush - Restart Idleness DRRS
5496
 * @dev_priv: i915 device
5497 5498
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5499 5500 5501 5502
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5503 5504 5505
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5506 5507
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5508 5509 5510 5511
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5512
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5513 5514
		return;

5515
	cancel_delayed_work(&dev_priv->drrs.work);
5516

5517
	mutex_lock(&dev_priv->drrs.mutex);
5518 5519 5520 5521 5522
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5523 5524
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5525 5526

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5527 5528
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5529
	/* flush means busy screen hence upclock */
5530
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5531 5532
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5533 5534 5535 5536 5537 5538

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5539 5540 5541 5542 5543
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5567 5568 5569 5570 5571 5572 5573 5574
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5594
static struct drm_display_mode *
5595 5596
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5597 5598
{
	struct drm_connector *connector = &intel_connector->base;
5599
	struct drm_device *dev = connector->dev;
5600
	struct drm_i915_private *dev_priv = to_i915(dev);
5601 5602
	struct drm_display_mode *downclock_mode = NULL;

5603 5604 5605
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5606
	if (INTEL_GEN(dev_priv) <= 6) {
5607 5608 5609 5610 5611
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5612
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5613 5614 5615 5616
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
5617
					(dev_priv, fixed_mode, connector);
5618 5619

	if (!downclock_mode) {
5620
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5621 5622 5623
		return NULL;
	}

5624
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5625

5626
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5627
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5628 5629 5630
	return downclock_mode;
}

5631
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5632
				     struct intel_connector *intel_connector)
5633 5634 5635
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5636 5637
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5638
	struct drm_i915_private *dev_priv = to_i915(dev);
5639
	struct drm_display_mode *fixed_mode = NULL;
5640
	struct drm_display_mode *downclock_mode = NULL;
5641 5642 5643
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5644
	enum pipe pipe = INVALID_PIPE;
5645 5646 5647 5648

	if (!is_edp(intel_dp))
		return true;

5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5662
	pps_lock(intel_dp);
5663 5664

	intel_dp_init_panel_power_timestamps(intel_dp);
5665
	intel_dp_pps_init(dev, intel_dp);
5666
	intel_edp_panel_vdd_sanitize(intel_dp);
5667

5668
	pps_unlock(intel_dp);
5669

5670
	/* Cache DPCD and EDID for edp. */
5671
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5672

5673
	if (!has_dpcd) {
5674 5675
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5676
		goto out_vdd_off;
5677 5678
	}

5679
	mutex_lock(&dev->mode_config.mutex);
5680
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5699 5700
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5701 5702 5703 5704 5705 5706 5707 5708
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5709
		if (fixed_mode) {
5710
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5711 5712 5713
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5714
	}
5715
	mutex_unlock(&dev->mode_config.mutex);
5716

5717
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5718 5719
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5720 5721 5722 5723 5724 5725

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5726
		pipe = vlv_active_pipe(intel_dp);
5727 5728 5729 5730 5731 5732 5733 5734 5735

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5736 5737
	}

5738
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5739
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5740
	intel_panel_setup_backlight(connector, pipe);
5741 5742

	return true;
5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5755 5756
}

5757
bool
5758 5759
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5760
{
5761 5762 5763 5764
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5765
	struct drm_i915_private *dev_priv = to_i915(dev);
5766
	enum port port = intel_dig_port->port;
5767
	int type;
5768

5769 5770 5771 5772 5773
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5774
	intel_dp->pps_pipe = INVALID_PIPE;
5775
	intel_dp->active_pipe = INVALID_PIPE;
5776

5777
	/* intel_dp vfuncs */
5778
	if (INTEL_GEN(dev_priv) >= 9)
5779
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5780
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5781
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5782
	else if (HAS_PCH_SPLIT(dev_priv))
5783 5784
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5785
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5786

5787
	if (INTEL_GEN(dev_priv) >= 9)
5788 5789
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5790
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5791

5792
	if (HAS_DDI(dev_priv))
5793 5794
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5795 5796
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5797
	intel_dp->attached_connector = intel_connector;
5798

5799
	if (intel_dp_is_edp(dev_priv, port))
5800
		type = DRM_MODE_CONNECTOR_eDP;
5801 5802
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5803

5804 5805 5806
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

5807 5808 5809 5810 5811 5812 5813 5814
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5815
	/* eDP only on port B and/or C on vlv/chv */
5816
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
5817
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5818 5819
		return false;

5820 5821 5822 5823
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5824
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5825 5826 5827 5828 5829
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

5830
	intel_dp_aux_init(intel_dp);
5831

5832
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
5833
			  edp_panel_vdd_work);
5834

5835
	intel_connector_attach_encoder(intel_connector, intel_encoder);
5836

5837
	if (HAS_DDI(dev_priv))
5838 5839 5840 5841
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

5842
	/* Set up the hotplug pin. */
5843 5844
	switch (port) {
	case PORT_A:
5845
		intel_encoder->hpd_pin = HPD_PORT_A;
5846 5847
		break;
	case PORT_B:
5848
		intel_encoder->hpd_pin = HPD_PORT_B;
5849
		if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
5850
			intel_encoder->hpd_pin = HPD_PORT_A;
5851 5852
		break;
	case PORT_C:
5853
		intel_encoder->hpd_pin = HPD_PORT_C;
5854 5855
		break;
	case PORT_D:
5856
		intel_encoder->hpd_pin = HPD_PORT_D;
5857
		break;
X
Xiong Zhang 已提交
5858 5859 5860
	case PORT_E:
		intel_encoder->hpd_pin = HPD_PORT_E;
		break;
5861
	default:
5862
		BUG();
5863 5864
	}

5865
	/* init MST on ports that can support it */
5866
	if (HAS_DP_MST(dev_priv) && !is_edp(intel_dp) &&
5867 5868 5869
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
5870

5871
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
5872 5873 5874
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
5875
	}
5876

5877 5878
	intel_dp_add_properties(intel_dp, connector);

5879 5880 5881 5882
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
5883
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
5884 5885 5886
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
5887 5888

	return true;
5889 5890 5891 5892 5893

fail:
	drm_connector_cleanup(connector);

	return false;
5894
}
5895

5896
bool intel_dp_init(struct drm_i915_private *dev_priv,
5897 5898
		   i915_reg_t output_reg,
		   enum port port)
5899 5900 5901 5902 5903 5904
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

5905
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
5906
	if (!intel_dig_port)
5907
		return false;
5908

5909
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
5910 5911
	if (!intel_connector)
		goto err_connector_alloc;
5912 5913 5914 5915

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

5916 5917 5918
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
5919
		goto err_encoder_init;
5920

5921
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
5922 5923
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
5924
	intel_encoder->get_config = intel_dp_get_config;
5925
	intel_encoder->suspend = intel_dp_encoder_suspend;
5926
	if (IS_CHERRYVIEW(dev_priv)) {
5927
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
5928 5929
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5930
		intel_encoder->post_disable = chv_post_disable_dp;
5931
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
5932
	} else if (IS_VALLEYVIEW(dev_priv)) {
5933
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
5934 5935
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
5936
		intel_encoder->post_disable = vlv_post_disable_dp;
5937
	} else {
5938 5939
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
5940
		if (INTEL_GEN(dev_priv) >= 5)
5941
			intel_encoder->post_disable = ilk_post_disable_dp;
5942
	}
5943

5944
	intel_dig_port->port = port;
5945
	intel_dig_port->dp.output_reg = output_reg;
5946
	intel_dig_port->max_lanes = 4;
5947

5948
	intel_encoder->type = INTEL_OUTPUT_DP;
5949
	if (IS_CHERRYVIEW(dev_priv)) {
5950 5951 5952 5953 5954 5955 5956
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
5957
	intel_encoder->cloneable = 0;
5958
	intel_encoder->port = port;
5959

5960
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5961
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
5962

S
Sudip Mukherjee 已提交
5963 5964 5965
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

5966
	return true;
S
Sudip Mukherjee 已提交
5967 5968 5969

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
5970
err_encoder_init:
S
Sudip Mukherjee 已提交
5971 5972 5973
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
5974
	return false;
5975
}
5976 5977 5978

void intel_dp_mst_suspend(struct drm_device *dev)
{
5979
	struct drm_i915_private *dev_priv = to_i915(dev);
5980 5981 5982 5983
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
5984
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5985 5986

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
5987 5988
			continue;

5989 5990
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5991 5992 5993 5994 5995
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
5996
	struct drm_i915_private *dev_priv = to_i915(dev);
5997 5998 5999
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6000
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6001
		int ret;
6002

6003 6004
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6005

6006 6007 6008
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6009 6010
	}
}