intel_dp.c 169.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38 39
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
40
#include "intel_drv.h"
41
#include <drm/i915_drm.h>
42 43 44 45
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

46 47 48 49 50 51
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

52
struct dp_link_dpll {
53
	int clock;
54 55 56 57
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
58
	{ 162000,
59
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
60
	{ 270000,
61 62 63 64
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
65
	{ 162000,
66
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
67
	{ 270000,
68 69 70
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

71
static const struct dp_link_dpll vlv_dpll[] = {
72
	{ 162000,
C
Chon Ming Lee 已提交
73
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
74
	{ 270000,
75 76 77
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

78 79 80 81 82 83 84 85 86 87
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
88
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
89
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
90
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
91
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
92
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
93 94
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
95

96 97
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
98
static const int skl_rates[] = { 162000, 216000, 270000,
99 100
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
101

102 103 104 105 106 107 108 109 110
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
111 112 113
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
114 115
}

116
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
117
{
118 119 120
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
121 122
}

123 124
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
125
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
126 127
}

C
Chris Wilson 已提交
128
static void intel_dp_link_down(struct intel_dp *intel_dp);
129
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
130
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
131
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
132 133
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
134
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
135

136 137
static int
intel_dp_max_link_bw(struct intel_dp  *intel_dp)
138
{
139
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
140 141 142 143

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
144
	case DP_LINK_BW_5_4:
145
		break;
146
	default:
147 148
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
149 150 151 152 153 154
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

155 156 157 158 159
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

160
	source_max = intel_dig_port->max_lanes;
161
	sink_max = intel_dp->max_sink_lane_count;
162 163 164 165

	return min(source_max, sink_max);
}

166
int
167
intel_dp_link_required(int pixel_clock, int bpp)
168
{
169 170
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
171 172
}

173
int
174 175
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
176 177 178 179 180 181 182
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
183 184
}

185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

208 209 210 211 212 213 214 215 216 217
static int
intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
{
	if (intel_dp->num_sink_rates) {
		*sink_rates = intel_dp->sink_rates;
		return intel_dp->num_sink_rates;
	}

	*sink_rates = default_rates;

218
	return (intel_dp->max_sink_link_bw >> 3) + 1;
219 220 221 222 223 224 225 226 227
}

static int
intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	int size;

228
	if (IS_GEN9_LP(dev_priv)) {
229 230
		*source_rates = bxt_rates;
		size = ARRAY_SIZE(bxt_rates);
231
	} else if (IS_GEN9_BC(dev_priv)) {
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
		*source_rates = skl_rates;
		size = ARRAY_SIZE(skl_rates);
	} else {
		*source_rates = default_rates;
		size = ARRAY_SIZE(default_rates);
	}

	/* This depends on the fact that 5.4 is last value in the array */
	if (!intel_dp_source_supports_hbr2(intel_dp))
		size--;

	return size;
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

static int intel_dp_common_rates(struct intel_dp *intel_dp,
				 int *common_rates)
{
	const int *source_rates, *sink_rates;
	int source_len, sink_len;

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	source_len = intel_dp_source_rates(intel_dp, &source_rates);

	return intersect_rates(source_rates, source_len,
			       sink_rates, sink_len,
			       common_rates);
}

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
static int intel_dp_link_rate_index(struct intel_dp *intel_dp,
				    int *common_rates, int link_rate)
{
	int common_len;
	int index;

	common_len = intel_dp_common_rates(intel_dp, common_rates);
	for (index = 0; index < common_len; index++) {
		if (link_rate == common_rates[common_len - index - 1])
			return common_len - index - 1;
	}

	return -1;
}

int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
	int common_rates[DP_MAX_SUPPORTED_RATES];
	int link_rate_index;

	link_rate_index = intel_dp_link_rate_index(intel_dp,
						   common_rates,
						   link_rate);
	if (link_rate_index > 0) {
		intel_dp->max_sink_link_bw = drm_dp_link_rate_to_bw_code(common_rates[link_rate_index - 1]);
		intel_dp->max_sink_lane_count = lane_count;
	} else if (lane_count > 1) {
		intel_dp->max_sink_link_bw = intel_dp_max_link_bw(intel_dp);
		intel_dp->max_sink_lane_count = lane_count >> 1;
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

321
static enum drm_mode_status
322 323 324
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
325
	struct intel_dp *intel_dp = intel_attached_dp(connector);
326 327
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
328 329
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
330 331 332
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
333

334 335
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
336 337
			return MODE_PANEL;

338
		if (mode->vdisplay > fixed_mode->vdisplay)
339
			return MODE_PANEL;
340 341

		target_clock = fixed_mode->clock;
342 343
	}

344
	max_link_clock = intel_dp_max_link_rate(intel_dp);
345
	max_lanes = intel_dp_max_lane_count(intel_dp);
346 347 348 349

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

350
	if (mode_rate > max_rate || target_clock > max_dotclk)
351
		return MODE_CLOCK_HIGH;
352 353 354 355

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

356 357 358
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

359 360 361
	return MODE_OK;
}

362
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
363 364 365 366 367 368 369 370 371 372 373
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

374
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
375 376 377 378 379 380 381 382
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

383 384
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
385
				    struct intel_dp *intel_dp);
386 387
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
388 389
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd);
390 391
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
392

393 394 395 396 397
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
398
	struct drm_i915_private *dev_priv = to_i915(dev);
399 400 401 402 403

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
404
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
405 406 407 408 409 410 411 412 413

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
414
	struct drm_i915_private *dev_priv = to_i915(dev);
415 416 417

	mutex_unlock(&dev_priv->pps_mutex);

418
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
419 420
}

421 422 423 424
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
425
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
426
	enum pipe pipe = intel_dp->pps_pipe;
427 428 429
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

448
	if (IS_CHERRYVIEW(dev_priv))
449 450 451 452
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

453 454 455 456 457 458
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
459
	if (!pll_enabled) {
460
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
461 462
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

463
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
464 465 466 467 468
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
469
	}
470

471 472 473 474 475 476 477 478 479 480 481 482 483 484
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
485

486
	if (!pll_enabled) {
487
		vlv_force_pll_off(dev_priv, pipe);
488 489 490 491

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
492 493
}

494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

532 533 534 535 536
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
537
	struct drm_i915_private *dev_priv = to_i915(dev);
538
	enum pipe pipe;
539

V
Ville Syrjälä 已提交
540
	lockdep_assert_held(&dev_priv->pps_mutex);
541

542 543 544
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

545 546 547
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

548 549 550
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

551
	pipe = vlv_find_free_pps(dev_priv);
552 553 554 555 556

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
557
	if (WARN_ON(pipe == INVALID_PIPE))
558
		pipe = PIPE_A;
559

560 561
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
562 563 564 565 566 567

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
568
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
569
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
570

571 572 573 574 575
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
576 577 578 579

	return intel_dp->pps_pipe;
}

580 581 582 583 584
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
585
	struct drm_i915_private *dev_priv = to_i915(dev);
586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
606
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
607 608 609 610

	return 0;
}

611 612 613 614 615 616
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
617
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
618 619 620 621 622
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
623
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
624 625 626 627 628 629 630
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
631

632
static enum pipe
633 634 635
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
636 637
{
	enum pipe pipe;
638 639

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
640
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
641
			PANEL_PORT_SELECT_MASK;
642 643 644 645

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

646 647 648
		if (!pipe_check(dev_priv, pipe))
			continue;

649
		return pipe;
650 651
	}

652 653 654 655 656 657 658 659
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
660
	struct drm_i915_private *dev_priv = to_i915(dev);
661 662 663 664 665
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
666 667 668 669 670 671 672 673 674 675 676
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
677 678 679 680 681 682

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
683 684
	}

685 686 687
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

688
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
689
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
690 691
}

692
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
693
{
694
	struct drm_device *dev = &dev_priv->drm;
695 696
	struct intel_encoder *encoder;

697
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
698
		    !IS_GEN9_LP(dev_priv)))
699 700 701 702 703 704 705 706 707 708 709 710
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

711
	for_each_intel_encoder(dev, encoder) {
712 713
		struct intel_dp *intel_dp;

714 715
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
716 717 718
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
719 720 721 722 723 724

		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

725
		if (IS_GEN9_LP(dev_priv))
726 727 728
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
729
	}
730 731
}

732 733 734 735 736 737 738 739 740 741 742 743
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
744 745
	int pps_idx = 0;

746 747
	memset(regs, 0, sizeof(*regs));

748
	if (IS_GEN9_LP(dev_priv))
749 750 751
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
752

753 754 755 756
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
757
	if (!IS_GEN9_LP(dev_priv))
758
		regs->pp_div = PP_DIVISOR(pps_idx);
759 760
}

761 762
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
763
{
764
	struct pps_registers regs;
765

766 767 768 769
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
770 771
}

772 773
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
774
{
775
	struct pps_registers regs;
776

777 778 779 780
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
781 782
}

783 784 785 786 787 788 789 790
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
791
	struct drm_i915_private *dev_priv = to_i915(dev);
792 793 794 795

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

796
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
797

798
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
799
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
800
		i915_reg_t pp_ctrl_reg, pp_div_reg;
801
		u32 pp_div;
V
Ville Syrjälä 已提交
802

803 804
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
805 806 807 808 809 810 811 812 813
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

814
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
815

816 817 818
	return 0;
}

819
static bool edp_have_panel_power(struct intel_dp *intel_dp)
820
{
821
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
822
	struct drm_i915_private *dev_priv = to_i915(dev);
823

V
Ville Syrjälä 已提交
824 825
	lockdep_assert_held(&dev_priv->pps_mutex);

826
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
827 828 829
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

830
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
831 832
}

833
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
834
{
835
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
836
	struct drm_i915_private *dev_priv = to_i915(dev);
837

V
Ville Syrjälä 已提交
838 839
	lockdep_assert_held(&dev_priv->pps_mutex);

840
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
841 842 843
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

844
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
845 846
}

847 848 849
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
850
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
851
	struct drm_i915_private *dev_priv = to_i915(dev);
852

853 854
	if (!is_edp(intel_dp))
		return;
855

856
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
857 858
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
859 860
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
861 862 863
	}
}

864 865 866 867 868
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
869
	struct drm_i915_private *dev_priv = to_i915(dev);
870
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
871 872 873
	uint32_t status;
	bool done;

874
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
875
	if (has_aux_irq)
876
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
877
					  msecs_to_jiffies_timeout(10));
878
	else
879
		done = wait_for(C, 10) == 0;
880 881 882 883 884 885 886 887
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

888
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
889
{
890
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
891
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
892

893 894 895
	if (index)
		return 0;

896 897
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
898
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
899
	 */
900
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
901 902 903 904 905
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
906
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
907 908 909 910

	if (index)
		return 0;

911 912 913 914 915
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
916
	if (intel_dig_port->port == PORT_A)
917
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
918 919
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
920 921 922 923 924
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
925
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
926

927
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
928
		/* Workaround for non-ULT HSW */
929 930 931 932 933
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
934
	}
935 936

	return ilk_get_aux_clock_divider(intel_dp, index);
937 938
}

939 940 941 942 943 944 945 946 947 948
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

949 950 951 952
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
953 954
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
955 956
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
957 958
	uint32_t precharge, timeout;

959
	if (IS_GEN6(dev_priv))
960 961 962 963
		precharge = 3;
	else
		precharge = 5;

964
	if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
965 966 967 968 969
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
970
	       DP_AUX_CH_CTL_DONE |
971
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
972
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
973
	       timeout |
974
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
975 976
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
977
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
978 979
}

980 981 982 983 984 985 986 987 988 989 990 991
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
992
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
993 994 995
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

996 997
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
998
		const uint8_t *send, int send_bytes,
999 1000 1001
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1002 1003
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1004
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
1005
	uint32_t aux_clock_divider;
1006 1007
	int i, ret, recv_bytes;
	uint32_t status;
1008
	int try, clock = 0;
1009
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1010 1011
	bool vdd;

1012
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1013

1014 1015 1016 1017 1018 1019
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1020
	vdd = edp_panel_vdd_on(intel_dp);
1021 1022 1023 1024 1025 1026 1027 1028

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1029

1030 1031
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1032
		status = I915_READ_NOTRACE(ch_ctl);
1033 1034 1035 1036 1037 1038
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1039 1040 1041 1042 1043 1044 1045 1046 1047
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1048 1049
		ret = -EBUSY;
		goto out;
1050 1051
	}

1052 1053 1054 1055 1056 1057
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1058
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1059 1060 1061 1062
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1063

1064 1065 1066 1067
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1068
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1069 1070
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1071 1072

			/* Send the command and wait for it to complete */
1073
			I915_WRITE(ch_ctl, send_ctl);
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1084
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1085
				continue;
1086 1087 1088 1089 1090 1091 1092 1093

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1094
				continue;
1095
			}
1096
			if (status & DP_AUX_CH_CTL_DONE)
1097
				goto done;
1098
		}
1099 1100 1101
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1102
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1103 1104
		ret = -EBUSY;
		goto out;
1105 1106
	}

1107
done:
1108 1109 1110
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1111
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1112
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1113 1114
		ret = -EIO;
		goto out;
1115
	}
1116 1117 1118

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1119
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1120
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1121 1122
		ret = -ETIMEDOUT;
		goto out;
1123 1124 1125 1126 1127
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1149 1150
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1151

1152
	for (i = 0; i < recv_bytes; i += 4)
1153
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1154
				    recv + i, recv_bytes - i);
1155

1156 1157 1158 1159
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1160 1161 1162
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1163
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1164

1165
	return ret;
1166 1167
}

1168 1169
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1170 1171
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1172
{
1173 1174 1175
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1176 1177
	int ret;

1178 1179 1180
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1181 1182
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1183

1184 1185 1186
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1187
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1188
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1189
		rxsize = 2; /* 0 or 1 data bytes */
1190

1191 1192
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1193

1194 1195
		WARN_ON(!msg->buffer != !msg->size);

1196 1197
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1198

1199 1200 1201
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1202

1203 1204 1205 1206 1207 1208 1209
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1210 1211
		}
		break;
1212

1213 1214
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1215
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1216
		rxsize = msg->size + 1;
1217

1218 1219
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1220

1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1232
		}
1233 1234 1235 1236 1237
		break;

	default:
		ret = -EINVAL;
		break;
1238
	}
1239

1240
	return ret;
1241 1242
}

1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1281
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1282
				  enum port port)
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1295
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1296
				   enum port port, int index)
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1309
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1310
				  enum port port)
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1325
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1326
				   enum port port, int index)
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1341
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1342
				  enum port port)
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1356
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1357
				   enum port port, int index)
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1371
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1372
				    enum port port)
1373 1374 1375 1376 1377 1378 1379 1380 1381
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1382
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1383
				     enum port port, int index)
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1396 1397
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1398 1399 1400 1401 1402 1403 1404
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1405
static void
1406 1407 1408 1409 1410
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1411
static void
1412
intel_dp_aux_init(struct intel_dp *intel_dp)
1413
{
1414 1415
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1416

1417
	intel_aux_reg_init(intel_dp);
1418
	drm_dp_aux_init(&intel_dp->aux);
1419

1420
	/* Failure to allocate our preferred name is not critical */
1421
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1422
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1423 1424
}

1425
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1426
{
1427
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1428
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1429

1430 1431
	if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
	    IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1432 1433 1434 1435 1436
		return true;
	else
		return false;
}

1437 1438
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1439
		   struct intel_crtc_state *pipe_config)
1440 1441
{
	struct drm_device *dev = encoder->base.dev;
1442
	struct drm_i915_private *dev_priv = to_i915(dev);
1443 1444
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1445

1446
	if (IS_G4X(dev_priv)) {
1447 1448
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1449
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1450 1451
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1452
	} else if (IS_CHERRYVIEW(dev_priv)) {
1453 1454
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1455
	} else if (IS_VALLEYVIEW(dev_priv)) {
1456 1457
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1458
	}
1459 1460 1461

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1462
			if (pipe_config->port_clock == divisor[i].clock) {
1463 1464 1465 1466 1467
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1468 1469 1470
	}
}

1471 1472 1473 1474 1475 1476 1477 1478
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1479
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	const int *source_rates, *sink_rates;
1490 1491
	int source_len, sink_len, common_len;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1492 1493 1494 1495 1496
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1497
	source_len = intel_dp_source_rates(intel_dp, &source_rates);
1498 1499 1500 1501 1502 1503 1504
	snprintf_int_array(str, sizeof(str), source_rates, source_len);
	DRM_DEBUG_KMS("source rates: %s\n", str);

	sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
	snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1505 1506 1507
	common_len = intel_dp_common_rates(intel_dp, common_rates);
	snprintf_int_array(str, sizeof(str), common_rates, common_len);
	DRM_DEBUG_KMS("common rates: %s\n", str);
1508 1509
}

1510
bool
1511
__intel_dp_read_desc(struct intel_dp *intel_dp, struct intel_dp_desc *desc)
1512
{
1513 1514
	u32 base = drm_dp_is_branch(intel_dp->dpcd) ? DP_BRANCH_OUI :
						      DP_SINK_OUI;
1515

1516 1517
	return drm_dp_dpcd_read(&intel_dp->aux, base, desc, sizeof(*desc)) ==
	       sizeof(*desc);
1518 1519
}

1520
bool intel_dp_read_desc(struct intel_dp *intel_dp)
1521
{
1522 1523 1524 1525
	struct intel_dp_desc *desc = &intel_dp->desc;
	bool oui_sup = intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] &
		       DP_OUI_SUPPORT;
	int dev_id_len;
1526

1527 1528
	if (!__intel_dp_read_desc(intel_dp, desc))
		return false;
1529

1530 1531 1532 1533 1534 1535 1536
	dev_id_len = strnlen(desc->device_id, sizeof(desc->device_id));
	DRM_DEBUG_KMS("DP %s: OUI %*phD%s dev-ID %*pE HW-rev %d.%d SW-rev %d.%d\n",
		      drm_dp_is_branch(intel_dp->dpcd) ? "branch" : "sink",
		      (int)sizeof(desc->oui), desc->oui, oui_sup ? "" : "(NS)",
		      dev_id_len, desc->device_id,
		      desc->hw_rev >> 4, desc->hw_rev & 0xf,
		      desc->sw_major_rev, desc->sw_minor_rev);
1537

1538
	return true;
1539 1540
}

1541
static int rate_to_index(int find, const int *rates)
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
{
	int i = 0;

	for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
		if (find == rates[i])
			break;

	return i;
}

1552 1553 1554 1555 1556 1557
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int rates[DP_MAX_SUPPORTED_RATES] = {};
	int len;

1558
	len = intel_dp_common_rates(intel_dp, rates);
1559 1560 1561
	if (WARN_ON(len <= 0))
		return 162000;

1562
	return rates[len - 1];
1563 1564
}

1565 1566
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1567
	return rate_to_index(rate, intel_dp->sink_rates);
1568 1569
}

1570 1571
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
{
	if (intel_dp->num_sink_rates) {
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1583 1584
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1585 1586 1587 1588 1589 1590 1591 1592 1593
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1594 1595 1596 1597 1598 1599 1600
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1601 1602 1603
	return bpp;
}

P
Paulo Zanoni 已提交
1604
bool
1605
intel_dp_compute_config(struct intel_encoder *encoder,
1606 1607
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1608
{
1609
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1610
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1611
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1612
	enum port port = dp_to_dig_port(intel_dp)->port;
1613
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1614
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1615
	int lane_count, clock;
1616
	int min_lane_count = 1;
1617
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1618
	/* Conveniently, the link BW constants become indices with a shift...*/
1619
	int min_clock = 0;
1620
	int max_clock;
1621
	int link_rate_index;
1622
	int bpp, mode_rate;
1623
	int link_avail, link_clock;
1624 1625
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int common_len;
1626
	uint8_t link_bw, rate_select;
1627

1628
	common_len = intel_dp_common_rates(intel_dp, common_rates);
1629 1630

	/* No common link rates between source and sink */
1631
	WARN_ON(common_len <= 0);
1632

1633
	max_clock = common_len - 1;
1634

1635
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1636 1637
		pipe_config->has_pch_encoder = true;

1638
	pipe_config->has_drrs = false;
1639
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1640

1641 1642 1643
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1644

1645
		if (INTEL_GEN(dev_priv) >= 9) {
1646
			int ret;
1647
			ret = skl_update_scaler_crtc(pipe_config);
1648 1649 1650 1651
			if (ret)
				return ret;
		}

1652
		if (HAS_GMCH_DISPLAY(dev_priv))
1653 1654 1655
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1656 1657
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1658 1659
	}

1660
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1661 1662
		return false;

1663 1664 1665 1666 1667 1668 1669 1670 1671
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		link_rate_index = intel_dp_link_rate_index(intel_dp,
							   common_rates,
							   intel_dp->compliance.test_link_rate);
		if (link_rate_index >= 0)
			min_clock = max_clock = link_rate_index;
		min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
	}
1672
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1673
		      "max bw %d pixel clock %iKHz\n",
1674
		      max_lane_count, common_rates[max_clock],
1675
		      adjusted_mode->crtc_clock);
1676

1677 1678
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1679
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1680
	if (is_edp(intel_dp)) {
1681 1682 1683

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1684
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1685
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1686 1687
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1688 1689
		}

1690 1691 1692 1693 1694 1695 1696 1697 1698
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1699
	}
1700

1701
	for (; bpp >= 6*3; bpp -= 2*3) {
1702 1703
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1704

1705
		for (clock = min_clock; clock <= max_clock; clock++) {
1706 1707 1708 1709
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1710
				link_clock = common_rates[clock];
1711 1712 1713 1714 1715 1716 1717 1718 1719
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1720

1721
	return false;
1722

1723
found:
1724 1725 1726 1727 1728 1729
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1730
		pipe_config->limited_color_range =
1731 1732 1733
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1734 1735 1736
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1737 1738
	}

1739
	pipe_config->lane_count = lane_count;
1740

1741
	pipe_config->pipe_bpp = bpp;
1742
	pipe_config->port_clock = common_rates[clock];
1743

1744 1745 1746 1747 1748
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1749
		      pipe_config->port_clock, bpp);
1750 1751
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1752

1753
	intel_link_compute_m_n(bpp, lane_count,
1754 1755
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1756
			       &pipe_config->dp_m_n);
1757

1758
	if (intel_connector->panel.downclock_mode != NULL &&
1759
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1760
			pipe_config->has_drrs = true;
1761 1762 1763 1764 1765 1766
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1767 1768 1769 1770
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1771
	if (is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1772 1773 1774 1775 1776
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1777
			vco = 8640000;
1778 1779
			break;
		default:
1780
			vco = 8100000;
1781 1782 1783
			break;
		}

1784
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1785 1786
	}

1787
	if (!HAS_DDI(dev_priv))
1788
		intel_dp_set_clock(encoder, pipe_config);
1789

1790
	return true;
1791 1792
}

1793
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1794 1795
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1796
{
1797 1798 1799
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1800 1801
}

1802 1803
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1804
{
1805
	struct drm_device *dev = encoder->base.dev;
1806
	struct drm_i915_private *dev_priv = to_i915(dev);
1807
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1808
	enum port port = dp_to_dig_port(intel_dp)->port;
1809
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1810
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1811

1812 1813 1814 1815
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1816

1817
	/*
K
Keith Packard 已提交
1818
	 * There are four kinds of DP registers:
1819 1820
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1821 1822
	 * 	SNB CPU
	 *	IVB CPU
1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1833

1834 1835 1836 1837
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1838

1839 1840
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1841
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1842

1843
	/* Split out the IBX/CPU vs CPT settings */
1844

1845
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1846 1847 1848 1849 1850 1851
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1852
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1853 1854
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1855
		intel_dp->DP |= crtc->pipe << 29;
1856
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1857 1858
		u32 trans_dp;

1859
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1860 1861 1862 1863 1864 1865 1866

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1867
	} else {
1868
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1869
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1870 1871 1872 1873 1874 1875 1876

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1877
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1878 1879
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1880
		if (IS_CHERRYVIEW(dev_priv))
1881
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1882 1883
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1884
	}
1885 1886
}

1887 1888
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1889

1890 1891
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1892

1893 1894
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1895

I
Imre Deak 已提交
1896 1897 1898
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1899
static void wait_panel_status(struct intel_dp *intel_dp,
1900 1901
				       u32 mask,
				       u32 value)
1902
{
1903
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1904
	struct drm_i915_private *dev_priv = to_i915(dev);
1905
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1906

V
Ville Syrjälä 已提交
1907 1908
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1909 1910
	intel_pps_verify_state(dev_priv, intel_dp);

1911 1912
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1913

1914
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1915 1916 1917
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1918

1919 1920 1921
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1922
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1923 1924
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1925 1926

	DRM_DEBUG_KMS("Wait complete\n");
1927
}
1928

1929
static void wait_panel_on(struct intel_dp *intel_dp)
1930 1931
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1932
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1933 1934
}

1935
static void wait_panel_off(struct intel_dp *intel_dp)
1936 1937
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1938
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1939 1940
}

1941
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1942
{
1943 1944 1945
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1946
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1947

1948 1949 1950 1951 1952
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1953 1954
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1955 1956 1957
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1958

1959
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1960 1961
}

1962
static void wait_backlight_on(struct intel_dp *intel_dp)
1963 1964 1965 1966 1967
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1968
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1969 1970 1971 1972
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1973

1974 1975 1976 1977
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1978
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1979
{
1980
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1981
	struct drm_i915_private *dev_priv = to_i915(dev);
1982
	u32 control;
1983

V
Ville Syrjälä 已提交
1984 1985
	lockdep_assert_held(&dev_priv->pps_mutex);

1986
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1987 1988
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
1989 1990 1991
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
1992
	return control;
1993 1994
}

1995 1996 1997 1998 1999
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2000
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2001
{
2002
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2003
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2004
	struct drm_i915_private *dev_priv = to_i915(dev);
2005
	u32 pp;
2006
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2007
	bool need_to_disable = !intel_dp->want_panel_vdd;
2008

V
Ville Syrjälä 已提交
2009 2010
	lockdep_assert_held(&dev_priv->pps_mutex);

2011
	if (!is_edp(intel_dp))
2012
		return false;
2013

2014
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2015
	intel_dp->want_panel_vdd = true;
2016

2017
	if (edp_have_panel_vdd(intel_dp))
2018
		return need_to_disable;
2019

2020
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2021

V
Ville Syrjälä 已提交
2022 2023
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
2024

2025 2026
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2027

2028
	pp = ironlake_get_pp_control(intel_dp);
2029
	pp |= EDP_FORCE_VDD;
2030

2031 2032
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2033 2034 2035 2036 2037

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2038 2039 2040
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2041
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2042 2043
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
2044 2045
		msleep(intel_dp->panel_power_up_delay);
	}
2046 2047 2048 2049

	return need_to_disable;
}

2050 2051 2052 2053 2054 2055 2056
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2057
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2058
{
2059
	bool vdd;
2060

2061 2062 2063
	if (!is_edp(intel_dp))
		return;

2064
	pps_lock(intel_dp);
2065
	vdd = edp_panel_vdd_on(intel_dp);
2066
	pps_unlock(intel_dp);
2067

R
Rob Clark 已提交
2068
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
2069
	     port_name(dp_to_dig_port(intel_dp)->port));
2070 2071
}

2072
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2073
{
2074
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2075
	struct drm_i915_private *dev_priv = to_i915(dev);
2076 2077
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2078
	u32 pp;
2079
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2080

V
Ville Syrjälä 已提交
2081
	lockdep_assert_held(&dev_priv->pps_mutex);
2082

2083
	WARN_ON(intel_dp->want_panel_vdd);
2084

2085
	if (!edp_have_panel_vdd(intel_dp))
2086
		return;
2087

V
Ville Syrjälä 已提交
2088 2089
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2090

2091 2092
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2093

2094 2095
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2096

2097 2098
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2099

2100 2101 2102
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2103

2104
	if ((pp & PANEL_POWER_ON) == 0)
2105
		intel_dp->panel_power_off_time = ktime_get_boottime();
2106

2107
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2108
}
2109

2110
static void edp_panel_vdd_work(struct work_struct *__work)
2111 2112 2113 2114
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2115
	pps_lock(intel_dp);
2116 2117
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2118
	pps_unlock(intel_dp);
2119 2120
}

2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2134 2135 2136 2137 2138
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2139
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2140
{
2141
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2142 2143 2144

	lockdep_assert_held(&dev_priv->pps_mutex);

2145 2146
	if (!is_edp(intel_dp))
		return;
2147

R
Rob Clark 已提交
2148
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2149
	     port_name(dp_to_dig_port(intel_dp)->port));
2150

2151 2152
	intel_dp->want_panel_vdd = false;

2153
	if (sync)
2154
		edp_panel_vdd_off_sync(intel_dp);
2155 2156
	else
		edp_panel_vdd_schedule_off(intel_dp);
2157 2158
}

2159
static void edp_panel_on(struct intel_dp *intel_dp)
2160
{
2161
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2162
	struct drm_i915_private *dev_priv = to_i915(dev);
2163
	u32 pp;
2164
	i915_reg_t pp_ctrl_reg;
2165

2166 2167
	lockdep_assert_held(&dev_priv->pps_mutex);

2168
	if (!is_edp(intel_dp))
2169
		return;
2170

V
Ville Syrjälä 已提交
2171 2172
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2173

2174 2175 2176
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2177
		return;
2178

2179
	wait_panel_power_cycle(intel_dp);
2180

2181
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2182
	pp = ironlake_get_pp_control(intel_dp);
2183
	if (IS_GEN5(dev_priv)) {
2184 2185
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2186 2187
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2188
	}
2189

2190
	pp |= PANEL_POWER_ON;
2191
	if (!IS_GEN5(dev_priv))
2192 2193
		pp |= PANEL_POWER_RESET;

2194 2195
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2196

2197
	wait_panel_on(intel_dp);
2198
	intel_dp->last_power_on = jiffies;
2199

2200
	if (IS_GEN5(dev_priv)) {
2201
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2202 2203
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2204
	}
2205
}
V
Ville Syrjälä 已提交
2206

2207 2208 2209 2210 2211 2212 2213
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2214
	pps_unlock(intel_dp);
2215 2216
}

2217 2218

static void edp_panel_off(struct intel_dp *intel_dp)
2219
{
2220
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2221
	struct drm_i915_private *dev_priv = to_i915(dev);
2222
	u32 pp;
2223
	i915_reg_t pp_ctrl_reg;
2224

2225 2226
	lockdep_assert_held(&dev_priv->pps_mutex);

2227 2228
	if (!is_edp(intel_dp))
		return;
2229

V
Ville Syrjälä 已提交
2230 2231
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2232

V
Ville Syrjälä 已提交
2233 2234
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2235

2236
	pp = ironlake_get_pp_control(intel_dp);
2237 2238
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2239
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2240
		EDP_BLC_ENABLE);
2241

2242
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2243

2244 2245
	intel_dp->want_panel_vdd = false;

2246 2247
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2248

2249
	intel_dp->panel_power_off_time = ktime_get_boottime();
2250
	wait_panel_off(intel_dp);
2251 2252

	/* We got a reference when we enabled the VDD. */
2253
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2254
}
V
Ville Syrjälä 已提交
2255

2256 2257 2258 2259
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2260

2261 2262
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2263
	pps_unlock(intel_dp);
2264 2265
}

2266 2267
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2268
{
2269 2270
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2271
	struct drm_i915_private *dev_priv = to_i915(dev);
2272
	u32 pp;
2273
	i915_reg_t pp_ctrl_reg;
2274

2275 2276 2277 2278 2279 2280
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2281
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2282

2283
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2284

2285
	pp = ironlake_get_pp_control(intel_dp);
2286
	pp |= EDP_BLC_ENABLE;
2287

2288
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2289 2290 2291

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2292

2293
	pps_unlock(intel_dp);
2294 2295
}

2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2310
{
2311
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2312
	struct drm_i915_private *dev_priv = to_i915(dev);
2313
	u32 pp;
2314
	i915_reg_t pp_ctrl_reg;
2315

2316 2317 2318
	if (!is_edp(intel_dp))
		return;

2319
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2320

2321
	pp = ironlake_get_pp_control(intel_dp);
2322
	pp &= ~EDP_BLC_ENABLE;
2323

2324
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2325 2326 2327

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2328

2329
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2330 2331

	intel_dp->last_backlight_off = jiffies;
2332
	edp_wait_backlight_off(intel_dp);
2333
}
2334

2335 2336 2337 2338 2339 2340 2341
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2342

2343
	_intel_edp_backlight_off(intel_dp);
2344
	intel_panel_disable_backlight(intel_dp->attached_connector);
2345
}
2346

2347 2348 2349 2350 2351 2352 2353 2354
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2355 2356
	bool is_enabled;

2357
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2358
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2359
	pps_unlock(intel_dp);
2360 2361 2362 2363

	if (is_enabled == enable)
		return;

2364 2365
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2366 2367 2368 2369 2370 2371 2372

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2373 2374 2375 2376 2377 2378 2379 2380 2381
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2382
			onoff(state), onoff(cur_state));
2383 2384 2385 2386 2387 2388 2389 2390 2391
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2392
			onoff(state), onoff(cur_state));
2393 2394 2395 2396
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2397 2398
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2399
{
2400
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2401
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2402

2403 2404 2405
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2406

2407
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2408
		      pipe_config->port_clock);
2409 2410 2411

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2412
	if (pipe_config->port_clock == 162000)
2413 2414 2415 2416 2417 2418 2419 2420
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2421 2422 2423 2424 2425 2426 2427
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2428
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2429

2430
	intel_dp->DP |= DP_PLL_ENABLE;
2431

2432
	I915_WRITE(DP_A, intel_dp->DP);
2433 2434
	POSTING_READ(DP_A);
	udelay(200);
2435 2436
}

2437
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2438
{
2439
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2440 2441
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2442

2443 2444 2445
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2446

2447 2448
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2449
	intel_dp->DP &= ~DP_PLL_ENABLE;
2450

2451
	I915_WRITE(DP_A, intel_dp->DP);
2452
	POSTING_READ(DP_A);
2453 2454 2455
	udelay(200);
}

2456
/* If the sink supports it, try to set the power state appropriately */
2457
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2458 2459 2460 2461 2462 2463 2464 2465
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2466 2467
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2468
	} else {
2469 2470
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2471 2472 2473 2474 2475
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2476 2477
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2478 2479 2480 2481
			if (ret == 1)
				break;
			msleep(1);
		}
2482 2483 2484

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2485
	}
2486 2487 2488 2489

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2490 2491
}

2492 2493
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2494
{
2495
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2496
	enum port port = dp_to_dig_port(intel_dp)->port;
2497
	struct drm_device *dev = encoder->base.dev;
2498
	struct drm_i915_private *dev_priv = to_i915(dev);
2499
	u32 tmp;
2500
	bool ret;
2501

2502 2503
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2504 2505
		return false;

2506 2507
	ret = false;

2508
	tmp = I915_READ(intel_dp->output_reg);
2509 2510

	if (!(tmp & DP_PORT_EN))
2511
		goto out;
2512

2513
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2514
		*pipe = PORT_TO_PIPE_CPT(tmp);
2515
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2516
		enum pipe p;
2517

2518 2519 2520 2521
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2522 2523 2524
				ret = true;

				goto out;
2525 2526 2527
			}
		}

2528
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2529
			      i915_mmio_reg_offset(intel_dp->output_reg));
2530
	} else if (IS_CHERRYVIEW(dev_priv)) {
2531 2532 2533
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2534
	}
2535

2536 2537 2538
	ret = true;

out:
2539
	intel_display_power_put(dev_priv, encoder->power_domain);
2540 2541

	return ret;
2542
}
2543

2544
static void intel_dp_get_config(struct intel_encoder *encoder,
2545
				struct intel_crtc_state *pipe_config)
2546 2547 2548
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2549
	struct drm_device *dev = encoder->base.dev;
2550
	struct drm_i915_private *dev_priv = to_i915(dev);
2551 2552
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2553

2554
	tmp = I915_READ(intel_dp->output_reg);
2555 2556

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2557

2558
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2559 2560 2561
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2562 2563 2564
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2565

2566
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2567 2568 2569 2570
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2571
		if (tmp & DP_SYNC_HS_HIGH)
2572 2573 2574
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2575

2576
		if (tmp & DP_SYNC_VS_HIGH)
2577 2578 2579 2580
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2581

2582
	pipe_config->base.adjusted_mode.flags |= flags;
2583

2584
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2585 2586
		pipe_config->limited_color_range = true;

2587 2588 2589
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2590 2591
	intel_dp_get_m_n(crtc, pipe_config);

2592
	if (port == PORT_A) {
2593
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2594 2595 2596 2597
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2598

2599 2600 2601
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2602

2603 2604
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2619 2620
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2621
	}
2622 2623
}

2624 2625 2626
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2627
{
2628
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2629
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2630

2631
	if (old_crtc_state->has_audio)
2632
		intel_audio_codec_disable(encoder);
2633

2634
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2635 2636
		intel_psr_disable(intel_dp);

2637 2638
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2639
	intel_edp_panel_vdd_on(intel_dp);
2640
	intel_edp_backlight_off(intel_dp);
2641
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2642
	intel_edp_panel_off(intel_dp);
2643

2644
	/* disable the port before the pipe on g4x */
2645
	if (INTEL_GEN(dev_priv) < 5)
2646
		intel_dp_link_down(intel_dp);
2647 2648
}

2649 2650 2651
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2652
{
2653
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2654
	enum port port = dp_to_dig_port(intel_dp)->port;
2655

2656
	intel_dp_link_down(intel_dp);
2657 2658

	/* Only ilk+ has port A */
2659 2660
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2661 2662
}

2663 2664 2665
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2666 2667 2668 2669
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2670 2671
}

2672 2673 2674
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2675 2676 2677
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2678
	struct drm_i915_private *dev_priv = to_i915(dev);
2679

2680 2681 2682 2683 2684 2685
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2686

V
Ville Syrjälä 已提交
2687
	mutex_unlock(&dev_priv->sb_lock);
2688 2689
}

2690 2691 2692 2693 2694 2695 2696
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2697
	struct drm_i915_private *dev_priv = to_i915(dev);
2698 2699
	enum port port = intel_dig_port->port;

2700 2701 2702 2703
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2704
	if (HAS_DDI(dev_priv)) {
2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2730
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2731
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2745
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2746 2747 2748 2749 2750
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2751
		if (IS_CHERRYVIEW(dev_priv))
2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2767
			if (IS_CHERRYVIEW(dev_priv)) {
2768 2769
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2770
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2771 2772 2773 2774 2775 2776 2777
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2778 2779
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2780 2781
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2782
	struct drm_i915_private *dev_priv = to_i915(dev);
2783 2784 2785

	/* enable with pattern 1 (as per spec) */

2786
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2787 2788 2789 2790 2791 2792 2793 2794

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2795
	if (old_crtc_state->has_audio)
2796
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2797 2798 2799

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2800 2801
}

2802
static void intel_enable_dp(struct intel_encoder *encoder,
2803 2804
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state)
2805
{
2806 2807
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2808
	struct drm_i915_private *dev_priv = to_i915(dev);
2809
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2810
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2811
	enum pipe pipe = crtc->pipe;
2812

2813 2814
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2815

2816 2817
	pps_lock(intel_dp);

2818
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2819 2820
		vlv_init_panel_power_sequencer(intel_dp);

2821
	intel_dp_enable_port(intel_dp, pipe_config);
2822 2823 2824 2825 2826 2827 2828

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2829
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2830 2831
		unsigned int lane_mask = 0x0;

2832
		if (IS_CHERRYVIEW(dev_priv))
2833
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2834

2835 2836
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2837
	}
2838

2839
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2840
	intel_dp_start_link_train(intel_dp);
2841
	intel_dp_stop_link_train(intel_dp);
2842

2843
	if (pipe_config->has_audio) {
2844
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2845
				 pipe_name(pipe));
2846
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2847
	}
2848
}
2849

2850 2851 2852
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2853
{
2854 2855
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2856
	intel_enable_dp(encoder, pipe_config, conn_state);
2857
	intel_edp_backlight_on(intel_dp);
2858
}
2859

2860 2861 2862
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2863
{
2864 2865
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2866
	intel_edp_backlight_on(intel_dp);
2867
	intel_psr_enable(intel_dp);
2868 2869
}

2870 2871 2872
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2873 2874
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2875
	enum port port = dp_to_dig_port(intel_dp)->port;
2876

2877
	intel_dp_prepare(encoder, pipe_config);
2878

2879
	/* Only ilk+ has port A */
2880
	if (port == PORT_A)
2881
		ironlake_edp_pll_on(intel_dp, pipe_config);
2882 2883
}

2884 2885 2886
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2887
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2888
	enum pipe pipe = intel_dp->pps_pipe;
2889
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2890

2891 2892
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

2893 2894 2895
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2915 2916 2917
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2918
	struct drm_i915_private *dev_priv = to_i915(dev);
2919 2920 2921 2922
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2923
	for_each_intel_encoder(dev, encoder) {
2924
		struct intel_dp *intel_dp;
2925
		enum port port;
2926

2927 2928
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
2929 2930 2931
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2932
		port = dp_to_dig_port(intel_dp)->port;
2933

2934 2935 2936 2937
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

2938 2939 2940 2941
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2942
			      pipe_name(pipe), port_name(port));
2943 2944

		/* make sure vdd is off before we steal it */
2945
		vlv_detach_power_sequencer(intel_dp);
2946 2947 2948 2949 2950 2951 2952 2953
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2954
	struct drm_i915_private *dev_priv = to_i915(dev);
2955 2956 2957 2958
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2959
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
2960

2961 2962 2963 2964 2965 2966 2967
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
2968
		vlv_detach_power_sequencer(intel_dp);
2969
	}
2970 2971 2972 2973 2974 2975 2976

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

2977 2978 2979 2980 2981
	intel_dp->active_pipe = crtc->pipe;

	if (!is_edp(intel_dp))
		return;

2982 2983 2984 2985 2986 2987 2988
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
2989
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
2990
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
2991 2992
}

2993 2994 2995
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2996
{
2997
	vlv_phy_pre_encoder_enable(encoder);
2998

2999
	intel_enable_dp(encoder, pipe_config, conn_state);
3000 3001
}

3002 3003 3004
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3005
{
3006
	intel_dp_prepare(encoder, pipe_config);
3007

3008
	vlv_phy_pre_pll_enable(encoder);
3009 3010
}

3011 3012 3013
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3014
{
3015
	chv_phy_pre_encoder_enable(encoder);
3016

3017
	intel_enable_dp(encoder, pipe_config, conn_state);
3018 3019

	/* Second common lane will stay alive on its own now */
3020
	chv_phy_release_cl2_override(encoder);
3021 3022
}

3023 3024 3025
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3026
{
3027
	intel_dp_prepare(encoder, pipe_config);
3028

3029
	chv_phy_pre_pll_enable(encoder);
3030 3031
}

3032 3033 3034
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
3035
{
3036
	chv_phy_post_pll_disable(encoder);
3037 3038
}

3039 3040 3041 3042
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3043
bool
3044
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3045
{
3046 3047
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3048 3049
}

3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
{
	uint8_t psr_caps = 0;

	drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps);
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

	drm_dp_dpcd_readb(&intel_dp->aux,
			DP_DPRX_FEATURE_ENUMERATION_LIST,
			&dprx);
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

3068
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
3069 3070 3071 3072 3073 3074 3075
{
	uint8_t alpm_caps = 0;

	drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP, &alpm_caps);
	return alpm_caps & DP_ALPM_CAP;
}

3076
/* These are source-specific values. */
3077
uint8_t
K
Keith Packard 已提交
3078
intel_dp_voltage_max(struct intel_dp *intel_dp)
3079
{
3080
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3081
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3082

3083
	if (IS_GEN9_LP(dev_priv))
3084
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3085
	else if (INTEL_GEN(dev_priv) >= 9) {
3086 3087
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3088
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3089
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3090
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3091
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3092
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3093
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3094
	else
3095
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3096 3097
}

3098
uint8_t
K
Keith Packard 已提交
3099 3100
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3101
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3102
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3103

3104
	if (INTEL_GEN(dev_priv) >= 9) {
3105 3106 3107 3108 3109 3110 3111
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3112 3113
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3114 3115 3116
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3117
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3118
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3119 3120 3121 3122 3123 3124 3125
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3126
		default:
3127
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3128
		}
3129
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3130
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3131 3132 3133 3134 3135 3136 3137
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3138
		default:
3139
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3140
		}
3141
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3142
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3143 3144 3145 3146 3147
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3148
		default:
3149
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3150 3151 3152
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3153 3154 3155 3156 3157 3158 3159
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3160
		default:
3161
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3162
		}
3163 3164 3165
	}
}

3166
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3167
{
3168
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3169 3170 3171 3172 3173
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3174
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3175 3176
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3177
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3178 3179 3180
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3181
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3182 3183 3184
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3185
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3186 3187 3188
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3189
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3190 3191 3192 3193 3194 3195 3196
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3197
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3198 3199
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3200
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3201 3202 3203
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3204
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3205 3206 3207
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3208
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3209 3210 3211 3212 3213 3214 3215
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3216
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3217 3218
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3219
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3220 3221 3222
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3223
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3224 3225 3226 3227 3228 3229 3230
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3231
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3232 3233
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3234
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3246 3247
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3248 3249 3250 3251

	return 0;
}

3252
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3253
{
3254 3255 3256
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3257 3258 3259
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3260
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3261
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3262
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3263 3264 3265
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3266
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3267 3268 3269
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3270
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3271 3272 3273
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3274
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3275 3276
			deemph_reg_value = 128;
			margin_reg_value = 154;
3277
			uniq_trans_scale = true;
3278 3279 3280 3281 3282
			break;
		default:
			return 0;
		}
		break;
3283
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3284
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3285
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3286 3287 3288
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3289
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3290 3291 3292
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3293
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3294 3295 3296 3297 3298 3299 3300
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3301
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3302
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3303
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3304 3305 3306
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3307
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3308 3309 3310 3311 3312 3313 3314
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3315
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3316
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3317
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3329 3330
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3331 3332 3333 3334

	return 0;
}

3335
static uint32_t
3336
gen4_signal_levels(uint8_t train_set)
3337
{
3338
	uint32_t	signal_levels = 0;
3339

3340
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3341
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3342 3343 3344
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3345
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3346 3347
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3348
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3349 3350
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3351
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3352 3353 3354
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3355
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3356
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3357 3358 3359
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3360
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3361 3362
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3363
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3364 3365
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3366
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3367 3368 3369 3370 3371 3372
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3373 3374
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3375
gen6_edp_signal_levels(uint8_t train_set)
3376
{
3377 3378 3379
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3380 3381
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3382
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3383
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3384
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3385 3386
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3387
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3388 3389
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3390
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3391 3392
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3393
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3394
	default:
3395 3396 3397
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3398 3399 3400
	}
}

K
Keith Packard 已提交
3401 3402
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3403
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3404 3405 3406 3407
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3408
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3409
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3410
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3411
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3412
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3413 3414
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3415
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3416
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3417
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3418 3419
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3420
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3421
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3422
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3423 3424 3425 3426 3427 3428 3429 3430 3431
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3432
void
3433
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3434 3435
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3436
	enum port port = intel_dig_port->port;
3437
	struct drm_device *dev = intel_dig_port->base.base.dev;
3438
	struct drm_i915_private *dev_priv = to_i915(dev);
3439
	uint32_t signal_levels, mask = 0;
3440 3441
	uint8_t train_set = intel_dp->train_set[0];

3442
	if (HAS_DDI(dev_priv)) {
3443 3444
		signal_levels = ddi_signal_levels(intel_dp);

3445
		if (IS_GEN9_LP(dev_priv))
3446 3447 3448
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3449
	} else if (IS_CHERRYVIEW(dev_priv)) {
3450
		signal_levels = chv_signal_levels(intel_dp);
3451
	} else if (IS_VALLEYVIEW(dev_priv)) {
3452
		signal_levels = vlv_signal_levels(intel_dp);
3453
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3454
		signal_levels = gen7_edp_signal_levels(train_set);
3455
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3456
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3457
		signal_levels = gen6_edp_signal_levels(train_set);
3458 3459
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3460
		signal_levels = gen4_signal_levels(train_set);
3461 3462 3463
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3464 3465 3466 3467 3468 3469 3470 3471
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3472

3473
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3474 3475 3476

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3477 3478
}

3479
void
3480 3481
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3482
{
3483
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3484 3485
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3486

3487
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3488

3489
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3490
	POSTING_READ(intel_dp->output_reg);
3491 3492
}

3493
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3494 3495 3496
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3497
	struct drm_i915_private *dev_priv = to_i915(dev);
3498 3499 3500
	enum port port = intel_dig_port->port;
	uint32_t val;

3501
	if (!HAS_DDI(dev_priv))
3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3519 3520 3521 3522
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3523 3524 3525
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3526
static void
C
Chris Wilson 已提交
3527
intel_dp_link_down(struct intel_dp *intel_dp)
3528
{
3529
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3530
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3531
	enum port port = intel_dig_port->port;
3532
	struct drm_device *dev = intel_dig_port->base.base.dev;
3533
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3534
	uint32_t DP = intel_dp->DP;
3535

3536
	if (WARN_ON(HAS_DDI(dev_priv)))
3537 3538
		return;

3539
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3540 3541
		return;

3542
	DRM_DEBUG_KMS("\n");
3543

3544
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3545
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3546
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3547
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3548
	} else {
3549
		if (IS_CHERRYVIEW(dev_priv))
3550 3551 3552
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3553
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3554
	}
3555
	I915_WRITE(intel_dp->output_reg, DP);
3556
	POSTING_READ(intel_dp->output_reg);
3557

3558 3559 3560 3561 3562 3563 3564 3565 3566
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3567
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3568 3569 3570 3571 3572 3573 3574
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3575 3576 3577 3578 3579 3580 3581
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3582
		I915_WRITE(intel_dp->output_reg, DP);
3583
		POSTING_READ(intel_dp->output_reg);
3584

3585
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3586 3587
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3588 3589
	}

3590
	msleep(intel_dp->panel_power_down_delay);
3591 3592

	intel_dp->DP = DP;
3593 3594 3595 3596 3597 3598

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3599 3600
}

3601
bool
3602
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3603
{
3604 3605
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3606
		return false; /* aux transfer failed */
3607

3608
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3609

3610 3611
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3612

3613 3614 3615 3616 3617
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3618

3619 3620
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3621

3622
	if (!intel_dp_read_dpcd(intel_dp))
3623 3624
		return false;

3625 3626
	intel_dp_read_desc(intel_dp);

3627 3628 3629
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3630

3631 3632 3633 3634 3635 3636 3637 3638
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3639

3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3653 3654 3655 3656 3657 3658

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.y_cord_support =
				intel_dp_get_y_cord_status(intel_dp);
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
3659 3660
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
3661 3662
		}

3663 3664
	}

3665 3666 3667
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3668 3669
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3670 3671
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3672

3673
	/* Intermediate frequency support */
3674
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3675
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3676 3677
		int i;

3678 3679
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3680

3681 3682
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3683 3684 3685 3686

			if (val == 0)
				break;

3687 3688 3689 3690 3691 3692
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3693
			intel_dp->sink_rates[i] = (val * 200) / 10;
3694
		}
3695
		intel_dp->num_sink_rates = i;
3696
	}
3697

3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3728

3729
	if (!drm_dp_is_branch(intel_dp->dpcd))
3730 3731 3732 3733 3734
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3735 3736 3737
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3738 3739 3740
		return false; /* downstream port status fetch failed */

	return true;
3741 3742
}

3743
static bool
3744
intel_dp_can_mst(struct intel_dp *intel_dp)
3745 3746 3747
{
	u8 buf[1];

3748 3749 3750
	if (!i915.enable_dp_mst)
		return false;

3751 3752 3753 3754 3755 3756
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3757 3758
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
		return false;
3759

3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780
	return buf[0] & DP_MST_CAP;
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3781 3782
}

3783
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3784
{
3785
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3786
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3787
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3788
	u8 buf;
3789
	int ret = 0;
3790 3791
	int count = 0;
	int attempts = 10;
3792

3793 3794
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3795 3796
		ret = -EIO;
		goto out;
3797 3798
	}

3799
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3800
			       buf & ~DP_TEST_SINK_START) < 0) {
3801
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3802 3803 3804
		ret = -EIO;
		goto out;
	}
3805

3806
	do {
3807
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3808 3809 3810 3811 3812 3813 3814 3815 3816 3817

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3818
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3819 3820 3821
		ret = -ETIMEDOUT;
	}

3822
 out:
3823
	hsw_enable_ips(intel_crtc);
3824
	return ret;
3825 3826 3827 3828 3829
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3830
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3831 3832
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3833 3834
	int ret;

3835 3836 3837 3838 3839 3840 3841 3842 3843
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3844 3845 3846 3847 3848 3849
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3850
	hsw_disable_ips(intel_crtc);
3851

3852
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3853 3854 3855
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3856 3857
	}

3858
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3859 3860 3861 3862 3863 3864
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3865
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3866 3867
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3868
	int count, ret;
3869 3870 3871 3872 3873 3874
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3875
	do {
3876
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3877

3878
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3879 3880
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3881
			goto stop;
3882
		}
3883
		count = buf & DP_TEST_COUNT_MASK;
3884

3885
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3886 3887

	if (attempts == 0) {
3888 3889 3890 3891 3892 3893 3894 3895
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3896
	}
3897

3898
stop:
3899
	intel_dp_sink_crc_stop(intel_dp);
3900
	return ret;
3901 3902
}

3903 3904 3905
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3906
	return drm_dp_dpcd_read(&intel_dp->aux,
3907 3908
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3909 3910
}

3911 3912 3913 3914 3915
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3916
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3917 3918 3919 3920 3921 3922 3923 3924
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3925 3926
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966
	int status = 0;
	int min_lane_count = 1;
	int common_rates[DP_MAX_SUPPORTED_RATES] = {};
	int link_rate_index, test_link_rate;
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;
	/* Validate the requested lane count */
	if (test_lane_count < min_lane_count ||
	    test_lane_count > intel_dp->max_sink_lane_count)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	/* Validate the requested link rate */
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
	link_rate_index = intel_dp_link_rate_index(intel_dp,
						   common_rates,
						   test_link_rate);
	if (link_rate_index < 0)
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
3967 3968 3969 3970
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027
	uint8_t test_pattern;
	uint16_t test_misc;
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_PATTERN,
				  &test_pattern, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_MISC0,
				  &test_misc, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4028 4029 4030
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4031
{
4032
	uint8_t test_result = DP_TEST_ACK;
4033 4034 4035 4036
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4037
	    connector->edid_corrupt ||
4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4051
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4052
	} else {
4053 4054 4055 4056 4057 4058 4059
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4060 4061
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
4062
					&block->checksum,
D
Dan Carpenter 已提交
4063
					1))
4064 4065 4066
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4067
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4068 4069 4070
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4071
	intel_dp->compliance.test_active = 1;
4072

4073 4074 4075 4076
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4077
{
4078 4079 4080 4081 4082 4083 4084
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4085 4086
	uint8_t request = 0;
	int status;
4087

4088
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4089 4090 4091 4092 4093
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4094
	switch (request) {
4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4112
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4113 4114 4115
		break;
	}

4116 4117 4118
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4119
update_status:
4120
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4121 4122
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4123 4124
}

4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4140
			if (intel_dp->active_mst_links &&
4141
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4142 4143 4144 4145 4146
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4147
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4163
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4199
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4200 4201 4202 4203 4204 4205 4206

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4227
	/* FIXME: we need to synchronize this sort of stuff with hardware
4228 4229
	 * readout. Currently fast link training doesn't work on boot-up. */
	if (!intel_dp->lane_count)
4230 4231
		return;

4232 4233
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4234 4235
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4236 4237

		intel_dp_retrain_link(intel_dp);
4238 4239 4240
	}
}

4241 4242 4243 4244 4245 4246 4247
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4248 4249 4250 4251 4252
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4253
 */
4254
static bool
4255
intel_dp_short_pulse(struct intel_dp *intel_dp)
4256
{
4257
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4258
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4259
	u8 sink_irq_vector = 0;
4260 4261
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4262

4263 4264 4265 4266
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4267
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4268

4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4280 4281
	}

4282 4283
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4284 4285
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4286
		/* Clear interrupt source */
4287 4288 4289
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4290 4291

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4292
			intel_dp_handle_test_request(intel_dp);
4293 4294 4295 4296
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4297 4298 4299
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4300 4301 4302 4303 4304
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
		drm_kms_helper_hotplug_event(intel_encoder->base.dev);
	}
4305 4306

	return true;
4307 4308
}

4309
/* XXX this is probably wrong for multiple downstream ports */
4310
static enum drm_connector_status
4311
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4312
{
4313
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4314 4315 4316
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4317 4318 4319
	if (lspcon->active)
		lspcon_resume(lspcon);

4320 4321 4322
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4323 4324 4325
	if (is_edp(intel_dp))
		return connector_status_connected;

4326
	/* if there's no downstream port, we're done */
4327
	if (!drm_dp_is_branch(dpcd))
4328
		return connector_status_connected;
4329 4330

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4331 4332
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4333

4334 4335
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4336 4337
	}

4338 4339 4340
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4341
	/* If no HPD, poke DDC gently */
4342
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4343
		return connector_status_connected;
4344 4345

	/* Well we tried, say unknown for unreliable port types */
4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4358 4359 4360

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4361
	return connector_status_disconnected;
4362 4363
}

4364 4365 4366 4367
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4368
	struct drm_i915_private *dev_priv = to_i915(dev);
4369 4370
	enum drm_connector_status status;

4371
	status = intel_panel_detect(dev_priv);
4372 4373 4374 4375 4376 4377
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4378 4379
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4380
{
4381
	u32 bit;
4382

4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4420 4421 4422
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4423 4424 4425
	default:
		MISSING_CASE(port->port);
		return false;
4426
	}
4427

4428
	return I915_READ(SDEISR) & bit;
4429 4430
}

4431
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4432
				       struct intel_digital_port *port)
4433
{
4434
	u32 bit;
4435

4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4454 4455
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4456 4457 4458 4459 4460
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4461
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4462 4463
		break;
	case PORT_C:
4464
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4465 4466
		break;
	case PORT_D:
4467
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4468 4469 4470 4471
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4472 4473
	}

4474
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4475 4476
}

4477
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4478
				       struct intel_digital_port *intel_dig_port)
4479
{
4480 4481
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4482 4483
	u32 bit;

4484 4485
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4486 4487 4488 4489 4490 4491 4492 4493 4494 4495
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4496
		MISSING_CASE(port);
4497 4498 4499 4500 4501 4502
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4503 4504 4505 4506 4507 4508 4509
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4510 4511
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port)
4512
{
4513
	if (HAS_PCH_IBX(dev_priv))
4514
		return ibx_digital_port_connected(dev_priv, port);
4515
	else if (HAS_PCH_SPLIT(dev_priv))
4516
		return cpt_digital_port_connected(dev_priv, port);
4517
	else if (IS_GEN9_LP(dev_priv))
4518
		return bxt_digital_port_connected(dev_priv, port);
4519 4520
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4521 4522 4523 4524
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4525
static struct edid *
4526
intel_dp_get_edid(struct intel_dp *intel_dp)
4527
{
4528
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4529

4530 4531 4532 4533
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4534 4535
			return NULL;

J
Jani Nikula 已提交
4536
		return drm_edid_duplicate(intel_connector->edid);
4537 4538 4539 4540
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4541

4542 4543 4544 4545 4546
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4547

4548
	intel_dp_unset_edid(intel_dp);
4549 4550 4551 4552 4553 4554 4555
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4556 4557
}

4558 4559
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4560
{
4561
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4562

4563 4564
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4565

4566 4567
	intel_dp->has_audio = false;
}
4568

4569
static enum drm_connector_status
4570
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4571
{
4572
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4573
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4574 4575
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4576
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4577
	enum drm_connector_status status;
4578
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4579

4580
	intel_display_power_get(to_i915(dev), intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4581

4582 4583 4584
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4585 4586 4587
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4588
	else
4589 4590
		status = connector_status_disconnected;

4591
	if (status == connector_status_disconnected) {
4592
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4593

4594 4595 4596 4597 4598 4599 4600 4601 4602
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4603
		goto out;
4604
	}
Z
Zhenyu Wang 已提交
4605

4606
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4607
		intel_encoder->type = INTEL_OUTPUT_DP;
4608

4609 4610 4611 4612
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

4613 4614 4615
	if (intel_dp->reset_link_params) {
		/* Set the max lane count for sink */
		intel_dp->max_sink_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
4616

4617 4618 4619 4620 4621
		/* Set the max link BW for sink */
		intel_dp->max_sink_link_bw = intel_dp_max_link_bw(intel_dp);

		intel_dp->reset_link_params = false;
	}
4622

4623 4624
	intel_dp_print_rates(intel_dp);

4625
	intel_dp_read_desc(intel_dp);
4626

4627 4628 4629
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4630 4631 4632 4633 4634
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4635 4636
		status = connector_status_disconnected;
		goto out;
4637 4638 4639 4640 4641 4642 4643 4644 4645 4646
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4647 4648
	}

4649 4650 4651 4652 4653 4654 4655 4656
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4657
	intel_dp_set_edid(intel_dp);
4658 4659
	if (is_edp(intel_dp) || intel_connector->detect_edid)
		status = connector_status_connected;
4660
	intel_dp->detect_done = true;
4661

4662 4663
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4664 4665
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4677
out:
4678
	if (status != connector_status_connected && !intel_dp->is_mst)
4679
		intel_dp_unset_edid(intel_dp);
4680

4681
	intel_display_power_put(to_i915(dev), intel_dp->aux_power_domain);
4682
	return status;
4683 4684 4685 4686 4687 4688
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4689
	enum drm_connector_status status = connector->status;
4690 4691 4692 4693

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4694 4695
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4696
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4697 4698

	intel_dp->detect_done = false;
4699

4700
	return status;
4701 4702
}

4703 4704
static void
intel_dp_force(struct drm_connector *connector)
4705
{
4706
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4707
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4708
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4709

4710 4711 4712
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4713

4714 4715
	if (connector->status != connector_status_connected)
		return;
4716

4717
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4718 4719 4720

	intel_dp_set_edid(intel_dp);

4721
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4722 4723

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4724
		intel_encoder->type = INTEL_OUTPUT_DP;
4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4738

4739
	/* if eDP has no EDID, fall back to fixed mode */
4740 4741
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4742
		struct drm_display_mode *mode;
4743 4744

		mode = drm_mode_duplicate(connector->dev,
4745
					  intel_connector->panel.fixed_mode);
4746
		if (mode) {
4747 4748 4749 4750
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4751

4752
	return 0;
4753 4754
}

4755 4756 4757 4758
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4759
	struct edid *edid;
4760

4761 4762
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4763
		has_audio = drm_detect_monitor_audio(edid);
4764

4765 4766 4767
	return has_audio;
}

4768 4769 4770 4771 4772
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4773
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4774
	struct intel_connector *intel_connector = to_intel_connector(connector);
4775 4776
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4777 4778
	int ret;

4779
	ret = drm_object_property_set_value(&connector->base, property, val);
4780 4781 4782
	if (ret)
		return ret;

4783
	if (property == dev_priv->force_audio_property) {
4784 4785 4786 4787
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4788 4789
			return 0;

4790
		intel_dp->force_audio = i;
4791

4792
		if (i == HDMI_AUDIO_AUTO)
4793 4794
			has_audio = intel_dp_detect_audio(connector);
		else
4795
			has_audio = (i == HDMI_AUDIO_ON);
4796 4797

		if (has_audio == intel_dp->has_audio)
4798 4799
			return 0;

4800
		intel_dp->has_audio = has_audio;
4801 4802 4803
		goto done;
	}

4804
	if (property == dev_priv->broadcast_rgb_property) {
4805
		bool old_auto = intel_dp->color_range_auto;
4806
		bool old_range = intel_dp->limited_color_range;
4807

4808 4809 4810 4811 4812 4813
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4814
			intel_dp->limited_color_range = false;
4815 4816 4817
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4818
			intel_dp->limited_color_range = true;
4819 4820 4821 4822
			break;
		default:
			return -EINVAL;
		}
4823 4824

		if (old_auto == intel_dp->color_range_auto &&
4825
		    old_range == intel_dp->limited_color_range)
4826 4827
			return 0;

4828 4829 4830
		goto done;
	}

4831 4832 4833 4834 4835 4836
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4837 4838 4839 4840 4841
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4842 4843 4844 4845 4846 4847 4848 4849 4850 4851

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4852 4853 4854
	return -EINVAL;

done:
4855 4856
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4857 4858 4859 4860

	return 0;
}

4861 4862 4863 4864
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4865 4866 4867 4868 4869
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4870 4871 4872 4873 4874 4875 4876 4877 4878 4879

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4880 4881 4882 4883 4884 4885 4886
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4887
static void
4888
intel_dp_connector_destroy(struct drm_connector *connector)
4889
{
4890
	struct intel_connector *intel_connector = to_intel_connector(connector);
4891

4892
	kfree(intel_connector->detect_edid);
4893

4894 4895 4896
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4897 4898 4899
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4900
		intel_panel_fini(&intel_connector->panel);
4901

4902
	drm_connector_cleanup(connector);
4903
	kfree(connector);
4904 4905
}

P
Paulo Zanoni 已提交
4906
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4907
{
4908 4909
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4910

4911
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4912 4913
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4914 4915 4916 4917
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4918
		pps_lock(intel_dp);
4919
		edp_panel_vdd_off_sync(intel_dp);
4920 4921
		pps_unlock(intel_dp);

4922 4923 4924 4925
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4926
	}
4927 4928 4929

	intel_dp_aux_fini(intel_dp);

4930
	drm_encoder_cleanup(encoder);
4931
	kfree(intel_dig_port);
4932 4933
}

4934
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4935 4936 4937 4938 4939 4940
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4941 4942 4943 4944
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4945
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4946
	pps_lock(intel_dp);
4947
	edp_panel_vdd_off_sync(intel_dp);
4948
	pps_unlock(intel_dp);
4949 4950
}

4951 4952 4953 4954
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4955
	struct drm_i915_private *dev_priv = to_i915(dev);
4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4969
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4970 4971 4972 4973

	edp_panel_vdd_schedule_off(intel_dp);
}

4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

4987
void intel_dp_encoder_reset(struct drm_encoder *encoder)
4988
{
4989
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4990 4991
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4992 4993 4994

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
4995

4996
	if (lspcon->active)
4997 4998
		lspcon_resume(lspcon);

4999 5000
	intel_dp->reset_link_params = true;

5001 5002
	pps_lock(intel_dp);

5003 5004 5005 5006 5007 5008 5009 5010
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

	if (is_edp(intel_dp)) {
		/* Reinit the power sequencer, in case BIOS did something with it. */
		intel_dp_pps_init(encoder->dev, intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5011 5012

	pps_unlock(intel_dp);
5013 5014
}

5015
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5016
	.dpms = drm_atomic_helper_connector_dpms,
5017
	.detect = intel_dp_detect,
5018
	.force = intel_dp_force,
5019
	.fill_modes = drm_helper_probe_single_connector_modes,
5020
	.set_property = intel_dp_set_property,
5021
	.atomic_get_property = intel_connector_atomic_get_property,
5022
	.late_register = intel_dp_connector_register,
5023
	.early_unregister = intel_dp_connector_unregister,
5024
	.destroy = intel_dp_connector_destroy,
5025
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5026
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
5027 5028 5029 5030 5031 5032 5033 5034
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5035
	.reset = intel_dp_encoder_reset,
5036
	.destroy = intel_dp_encoder_destroy,
5037 5038
};

5039
enum irqreturn
5040 5041 5042
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5043
	struct drm_device *dev = intel_dig_port->base.base.dev;
5044
	struct drm_i915_private *dev_priv = to_i915(dev);
5045
	enum irqreturn ret = IRQ_NONE;
5046

5047 5048
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
5049
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
5050

5051 5052 5053 5054 5055 5056 5057 5058 5059
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
5060
		return IRQ_HANDLED;
5061 5062
	}

5063 5064
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
5065
		      long_hpd ? "long" : "short");
5066

5067
	if (long_hpd) {
5068
		intel_dp->reset_link_params = true;
5069 5070 5071 5072
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5073
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5074

5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5088
		}
5089
	}
5090

5091 5092 5093 5094
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
5095
		}
5096
	}
5097 5098 5099

	ret = IRQ_HANDLED;

5100
put_power:
5101
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5102 5103

	return ret;
5104 5105
}

5106
/* check the VBT to see whether the eDP is on another port */
5107
bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port)
5108
{
5109 5110 5111 5112
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5113
	if (INTEL_GEN(dev_priv) < 5)
5114 5115
		return false;

5116
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5117 5118
		return true;

5119
	return intel_bios_is_port_edp(dev_priv, port);
5120 5121
}

5122
void
5123 5124
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5125 5126
	struct intel_connector *intel_connector = to_intel_connector(connector);

5127
	intel_attach_force_audio_property(connector);
5128
	intel_attach_broadcast_rgb_property(connector);
5129
	intel_dp->color_range_auto = true;
5130 5131 5132

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5133 5134
		drm_object_attach_property(
			&connector->base,
5135
			connector->dev->mode_config.scaling_mode_property,
5136 5137
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5138
	}
5139 5140
}

5141 5142
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5143
	intel_dp->panel_power_off_time = ktime_get_boottime();
5144 5145 5146 5147
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5148
static void
5149 5150
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
5151
{
5152
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5153
	struct pps_registers regs;
5154

5155
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5156 5157 5158

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5159
	pp_ctl = ironlake_get_pp_control(intel_dp);
5160

5161 5162
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5163
	if (!IS_GEN9_LP(dev_priv)) {
5164 5165
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5166
	}
5167 5168

	/* Pull timing values out of registers */
5169 5170
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5171

5172 5173
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5174

5175 5176
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5177

5178 5179
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5180

5181
	if (IS_GEN9_LP(dev_priv)) {
5182 5183 5184
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
5185
			seq->t11_t12 = (tmp - 1) * 1000;
5186
		else
5187
			seq->t11_t12 = 0;
5188
	} else {
5189
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5190
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5191
	}
5192 5193
}

I
Imre Deak 已提交
5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5219 5220 5221 5222
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
5223
	struct drm_i915_private *dev_priv = to_i915(dev);
5224 5225 5226 5227 5228 5229 5230 5231 5232 5233
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5234

I
Imre Deak 已提交
5235
	intel_pps_dump_state("cur", &cur);
5236

5237
	vbt = dev_priv->vbt.edp.pps;
5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5251
	intel_pps_dump_state("vbt", &vbt);
5252 5253 5254

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5255
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5256 5257 5258 5259 5260 5261 5262 5263 5264
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5265
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5266 5267 5268 5269 5270 5271 5272
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5273 5274 5275 5276 5277 5278
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5279 5280 5281 5282 5283 5284 5285 5286 5287 5288

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5289 5290 5291 5292
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5293 5294
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd)
5295
{
5296
	struct drm_i915_private *dev_priv = to_i915(dev);
5297
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5298
	int div = dev_priv->rawclk_freq / 1000;
5299
	struct pps_registers regs;
5300
	enum port port = dp_to_dig_port(intel_dp)->port;
5301
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5302

V
Ville Syrjälä 已提交
5303
	lockdep_assert_held(&dev_priv->pps_mutex);
5304

5305
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5306

5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5332
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5333 5334
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5335
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5336 5337
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5338
	if (IS_GEN9_LP(dev_priv)) {
5339
		pp_div = I915_READ(regs.pp_ctrl);
5340 5341 5342 5343 5344 5345 5346 5347
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5348 5349 5350

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5351
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5352
		port_sel = PANEL_PORT_SELECT_VLV(port);
5353
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5354
		if (port == PORT_A)
5355
			port_sel = PANEL_PORT_SELECT_DPA;
5356
		else
5357
			port_sel = PANEL_PORT_SELECT_DPD;
5358 5359
	}

5360 5361
	pp_on |= port_sel;

5362 5363
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5364
	if (IS_GEN9_LP(dev_priv))
5365
		I915_WRITE(regs.pp_ctrl, pp_div);
5366
	else
5367
		I915_WRITE(regs.pp_div, pp_div);
5368 5369

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5370 5371
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5372
		      IS_GEN9_LP(dev_priv) ?
5373 5374
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5375 5376
}

5377 5378 5379
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5380 5381 5382
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5383 5384 5385
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
5386
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
5387 5388 5389
	}
}

5390 5391
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5392
 * @dev_priv: i915 device
5393
 * @crtc_state: a pointer to the active intel_crtc_state
5394 5395 5396 5397 5398 5399 5400 5401 5402
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5403 5404 5405
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5406 5407
{
	struct intel_encoder *encoder;
5408 5409
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5410
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5411
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5412 5413 5414 5415 5416 5417

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5418 5419
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5420 5421 5422
		return;
	}

5423
	/*
5424 5425
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5426
	 */
5427

5428 5429
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5430
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5431 5432 5433 5434 5435 5436

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5437
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5438 5439 5440 5441
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5442 5443
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5444 5445
		index = DRRS_LOW_RR;

5446
	if (index == dev_priv->drrs.refresh_rate_type) {
5447 5448 5449 5450 5451
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5452
	if (!crtc_state->base.active) {
5453 5454 5455 5456
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5457
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5469 5470
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5471
		u32 val;
5472

5473
		val = I915_READ(reg);
5474
		if (index > DRRS_HIGH_RR) {
5475
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5476 5477 5478
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5479
		} else {
5480
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5481 5482 5483
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5484 5485 5486 5487
		}
		I915_WRITE(reg, val);
	}

5488 5489 5490 5491 5492
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5493 5494 5495
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5496
 * @crtc_state: A pointer to the active crtc state.
5497 5498 5499
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5500 5501
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5502 5503
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5504
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5505

5506
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5525 5526 5527
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5528
 * @old_crtc_state: Pointer to old crtc_state.
5529 5530
 *
 */
5531 5532
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5533 5534
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5535
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5536

5537
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5538 5539 5540 5541 5542 5543 5544 5545 5546
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5547 5548
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5549 5550 5551 5552 5553 5554 5555

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5569
	/*
5570 5571
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5572 5573
	 */

5574 5575
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5576

5577 5578 5579 5580 5581 5582
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5583

5584 5585
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5586 5587
}

5588
/**
5589
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5590
 * @dev_priv: i915 device
5591 5592
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5593 5594
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5595 5596 5597
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5598 5599
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5600 5601 5602 5603
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5604
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5605 5606
		return;

5607
	cancel_delayed_work(&dev_priv->drrs.work);
5608

5609
	mutex_lock(&dev_priv->drrs.mutex);
5610 5611 5612 5613 5614
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5615 5616 5617
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5618 5619 5620
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5621
	/* invalidate means busy screen hence upclock */
5622
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5623 5624
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5625 5626 5627 5628

	mutex_unlock(&dev_priv->drrs.mutex);
}

5629
/**
5630
 * intel_edp_drrs_flush - Restart Idleness DRRS
5631
 * @dev_priv: i915 device
5632 5633
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5634 5635 5636 5637
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5638 5639 5640
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5641 5642
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5643 5644 5645 5646
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5647
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5648 5649
		return;

5650
	cancel_delayed_work(&dev_priv->drrs.work);
5651

5652
	mutex_lock(&dev_priv->drrs.mutex);
5653 5654 5655 5656 5657
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5658 5659
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5660 5661

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5662 5663
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5664
	/* flush means busy screen hence upclock */
5665
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5666 5667
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5668 5669 5670 5671 5672 5673

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5674 5675 5676 5677 5678
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5702 5703 5704 5705 5706 5707 5708 5709
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5729
static struct drm_display_mode *
5730 5731
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5732 5733
{
	struct drm_connector *connector = &intel_connector->base;
5734
	struct drm_device *dev = connector->dev;
5735
	struct drm_i915_private *dev_priv = to_i915(dev);
5736 5737
	struct drm_display_mode *downclock_mode = NULL;

5738 5739 5740
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5741
	if (INTEL_GEN(dev_priv) <= 6) {
5742 5743 5744 5745 5746
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5747
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5748 5749 5750 5751
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
5752
					(dev_priv, fixed_mode, connector);
5753 5754

	if (!downclock_mode) {
5755
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5756 5757 5758
		return NULL;
	}

5759
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5760

5761
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5762
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5763 5764 5765
	return downclock_mode;
}

5766
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5767
				     struct intel_connector *intel_connector)
5768 5769 5770
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5771 5772
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5773
	struct drm_i915_private *dev_priv = to_i915(dev);
5774
	struct drm_display_mode *fixed_mode = NULL;
5775
	struct drm_display_mode *downclock_mode = NULL;
5776 5777 5778
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5779
	enum pipe pipe = INVALID_PIPE;
5780 5781 5782 5783

	if (!is_edp(intel_dp))
		return true;

5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5797
	pps_lock(intel_dp);
5798 5799

	intel_dp_init_panel_power_timestamps(intel_dp);
5800
	intel_dp_pps_init(dev, intel_dp);
5801
	intel_edp_panel_vdd_sanitize(intel_dp);
5802

5803
	pps_unlock(intel_dp);
5804

5805
	/* Cache DPCD and EDID for edp. */
5806
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5807

5808
	if (!has_dpcd) {
5809 5810
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5811
		goto out_vdd_off;
5812 5813
	}

5814
	mutex_lock(&dev->mode_config.mutex);
5815
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5816 5817 5818 5819 5820 5821 5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5834 5835
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5836 5837 5838 5839 5840 5841 5842 5843
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5844
		if (fixed_mode) {
5845
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5846 5847 5848
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5849
	}
5850
	mutex_unlock(&dev->mode_config.mutex);
5851

5852
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5853 5854
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5855 5856 5857 5858 5859 5860

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5861
		pipe = vlv_active_pipe(intel_dp);
5862 5863 5864 5865 5866 5867 5868 5869 5870

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5871 5872
	}

5873
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5874
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5875
	intel_panel_setup_backlight(connector, pipe);
5876 5877

	return true;
5878 5879 5880 5881 5882 5883 5884 5885 5886 5887 5888 5889

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5890 5891
}

5892
/* Set up the hotplug pin and aux power domain. */
5893 5894 5895 5896
static void
intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
{
	struct intel_encoder *encoder = &intel_dig_port->base;
5897
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5898 5899 5900 5901

	switch (intel_dig_port->port) {
	case PORT_A:
		encoder->hpd_pin = HPD_PORT_A;
5902
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
5903 5904 5905
		break;
	case PORT_B:
		encoder->hpd_pin = HPD_PORT_B;
5906
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
5907 5908 5909
		break;
	case PORT_C:
		encoder->hpd_pin = HPD_PORT_C;
5910
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
5911 5912 5913
		break;
	case PORT_D:
		encoder->hpd_pin = HPD_PORT_D;
5914
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5915 5916 5917
		break;
	case PORT_E:
		encoder->hpd_pin = HPD_PORT_E;
5918 5919 5920

		/* FIXME: Check VBT for actual wiring of PORT E */
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5921 5922 5923 5924 5925 5926
		break;
	default:
		MISSING_CASE(intel_dig_port->port);
	}
}

5927
bool
5928 5929
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5930
{
5931 5932 5933 5934
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5935
	struct drm_i915_private *dev_priv = to_i915(dev);
5936
	enum port port = intel_dig_port->port;
5937
	int type;
5938

5939 5940 5941 5942 5943
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5944
	intel_dp->reset_link_params = true;
5945
	intel_dp->pps_pipe = INVALID_PIPE;
5946
	intel_dp->active_pipe = INVALID_PIPE;
5947

5948
	/* intel_dp vfuncs */
5949
	if (INTEL_GEN(dev_priv) >= 9)
5950
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5951
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5952
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5953
	else if (HAS_PCH_SPLIT(dev_priv))
5954 5955
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5956
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5957

5958
	if (INTEL_GEN(dev_priv) >= 9)
5959 5960
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5961
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5962

5963
	if (HAS_DDI(dev_priv))
5964 5965
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5966 5967
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5968
	intel_dp->attached_connector = intel_connector;
5969

5970
	if (intel_dp_is_edp(dev_priv, port))
5971
		type = DRM_MODE_CONNECTOR_eDP;
5972 5973
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
5974

5975 5976 5977
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

5978 5979 5980 5981 5982 5983 5984 5985
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

5986
	/* eDP only on port B and/or C on vlv/chv */
5987
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
5988
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
5989 5990
		return false;

5991 5992 5993 5994
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

5995
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
5996 5997 5998 5999 6000
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

6001 6002
	intel_dp_init_connector_port_info(intel_dig_port);

6003
	intel_dp_aux_init(intel_dp);
6004

6005
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6006
			  edp_panel_vdd_work);
6007

6008
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6009

6010
	if (HAS_DDI(dev_priv))
6011 6012 6013 6014
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6015
	/* init MST on ports that can support it */
6016
	if (HAS_DP_MST(dev_priv) && !is_edp(intel_dp) &&
6017 6018 6019
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6020

6021
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6022 6023 6024
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6025
	}
6026

6027 6028
	intel_dp_add_properties(intel_dp, connector);

6029 6030 6031 6032
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6033
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6034 6035 6036
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6037 6038

	return true;
6039 6040 6041 6042 6043

fail:
	drm_connector_cleanup(connector);

	return false;
6044
}
6045

6046
bool intel_dp_init(struct drm_i915_private *dev_priv,
6047 6048
		   i915_reg_t output_reg,
		   enum port port)
6049 6050 6051 6052 6053 6054
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6055
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6056
	if (!intel_dig_port)
6057
		return false;
6058

6059
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6060 6061
	if (!intel_connector)
		goto err_connector_alloc;
6062 6063 6064 6065

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6066 6067 6068
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6069
		goto err_encoder_init;
6070

6071
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6072 6073
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6074
	intel_encoder->get_config = intel_dp_get_config;
6075
	intel_encoder->suspend = intel_dp_encoder_suspend;
6076
	if (IS_CHERRYVIEW(dev_priv)) {
6077
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6078 6079
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6080
		intel_encoder->post_disable = chv_post_disable_dp;
6081
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6082
	} else if (IS_VALLEYVIEW(dev_priv)) {
6083
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6084 6085
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6086
		intel_encoder->post_disable = vlv_post_disable_dp;
6087
	} else {
6088 6089
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6090
		if (INTEL_GEN(dev_priv) >= 5)
6091
			intel_encoder->post_disable = ilk_post_disable_dp;
6092
	}
6093

6094
	intel_dig_port->port = port;
6095
	intel_dig_port->dp.output_reg = output_reg;
6096
	intel_dig_port->max_lanes = 4;
6097

6098
	intel_encoder->type = INTEL_OUTPUT_DP;
6099
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6100
	if (IS_CHERRYVIEW(dev_priv)) {
6101 6102 6103 6104 6105 6106 6107
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6108
	intel_encoder->cloneable = 0;
6109
	intel_encoder->port = port;
6110

6111
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6112
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6113

S
Sudip Mukherjee 已提交
6114 6115 6116
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6117
	return true;
S
Sudip Mukherjee 已提交
6118 6119 6120

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6121
err_encoder_init:
S
Sudip Mukherjee 已提交
6122 6123 6124
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6125
	return false;
6126
}
6127 6128 6129

void intel_dp_mst_suspend(struct drm_device *dev)
{
6130
	struct drm_i915_private *dev_priv = to_i915(dev);
6131 6132 6133 6134
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6135
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6136 6137

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6138 6139
			continue;

6140 6141
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6142 6143 6144 6145 6146
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6147
	struct drm_i915_private *dev_priv = to_i915(dev);
6148 6149 6150
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6151
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6152
		int ret;
6153

6154 6155
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6156

6157 6158 6159
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6160 6161
	}
}