intel_ddi.c 139.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28
#include <drm/drm_scdc_helper.h>
29

30
#include "i915_drv.h"
31
#include "intel_audio.h"
32
#include "intel_backlight.h"
33
#include "intel_combo_phy.h"
34
#include "intel_connector.h"
35
#include "intel_crtc.h"
36
#include "intel_ddi.h"
37
#include "intel_ddi_buf_trans.h"
38
#include "intel_de.h"
39
#include "intel_display_types.h"
40
#include "intel_dp.h"
41
#include "intel_dp_link_training.h"
42
#include "intel_dp_mst.h"
43
#include "intel_dpio_phy.h"
44
#include "intel_drrs.h"
45
#include "intel_dsi.h"
46
#include "intel_fdi.h"
47
#include "intel_fifo_underrun.h"
48
#include "intel_gmbus.h"
49
#include "intel_hdcp.h"
50
#include "intel_hdmi.h"
51
#include "intel_hotplug.h"
52
#include "intel_lspcon.h"
53
#include "intel_pps.h"
54
#include "intel_psr.h"
55
#include "intel_snps_phy.h"
56
#include "intel_sprite.h"
57
#include "intel_tc.h"
58
#include "intel_vdsc.h"
59
#include "intel_vrr.h"
60
#include "skl_scaler.h"
61
#include "skl_universal_plane.h"
62

63 64 65 66 67 68 69 70 71 72 73 74 75
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

76 77
static int intel_ddi_hdmi_level(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
78
{
79
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
80
	int n_entries, level, default_entry;
81

82 83
	n_entries = intel_ddi_hdmi_num_entries(encoder, crtc_state, &default_entry);
	if (n_entries == 0)
84
		return 0;
85 86
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
87 88
		level = default_entry;

89
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
90
		level = n_entries - 1;
91

92
	return level;
93 94
}

95 96 97 98 99
static bool has_buf_trans_select(struct drm_i915_private *i915)
{
	return DISPLAY_VER(i915) < 10 && !IS_BROXTON(i915);
}

V
Ville Syrjälä 已提交
100 101 102 103 104
static bool has_iboost(struct drm_i915_private *i915)
{
	return DISPLAY_VER(i915) == 9 && !IS_BROXTON(i915);
}

105 106
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
107 108
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
109
 */
110 111
void hsw_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
112
{
113
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
114
	u32 iboost_bit = 0;
115
	int i, n_entries;
116
	enum port port = encoder->port;
117
	const struct intel_ddi_buf_trans *trans;
118

119 120
	trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
121
		return;
122

123
	/* If we're boosting the current, set bit 31 of trans1 */
V
Ville Syrjälä 已提交
124
	if (has_iboost(dev_priv) &&
125
	    intel_bios_encoder_dp_boost_level(encoder->devdata))
126
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
127

128
	for (i = 0; i < n_entries; i++) {
129
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
130
			       trans->entries[i].hsw.trans1 | iboost_bit);
131
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
132
			       trans->entries[i].hsw.trans2);
133
	}
134 135 136 137 138 139 140
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
141
static void hsw_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
142
					 const struct intel_crtc_state *crtc_state)
143 144
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
145
	int level = intel_ddi_hdmi_level(encoder, crtc_state);
146
	u32 iboost_bit = 0;
147
	int n_entries;
148
	enum port port = encoder->port;
149
	const struct intel_ddi_buf_trans *trans;
150

151 152
	trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
153
		return;
154
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
155
		level = n_entries - 1;
156

157
	/* If we're boosting the current, set bit 31 of trans1 */
V
Ville Syrjälä 已提交
158
	if (has_iboost(dev_priv) &&
159
	    intel_bios_encoder_hdmi_boost_level(encoder->devdata))
160
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
161

162
	/* Entry 9 is for HDMI: */
163
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
164
		       trans->entries[level].hsw.trans1 | iboost_bit);
165
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
166
		       trans->entries[level].hsw.trans2);
167 168
}

169 170
void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
			     enum port port)
171
{
172 173 174
	if (IS_BROXTON(dev_priv)) {
		udelay(16);
		return;
175
	}
176 177 178 179 180

	if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			 DDI_BUF_IS_IDLE), 8))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n",
			port_name(port));
181
}
182

183 184 185
static void intel_wait_ddi_buf_active(struct drm_i915_private *dev_priv,
				      enum port port)
{
186 187
	int ret;

188
	/* Wait > 518 usecs for DDI_BUF_CTL to be non idle */
189
	if (DISPLAY_VER(dev_priv) < 10) {
190 191 192 193
		usleep_range(518, 1000);
		return;
	}

194 195 196 197
	ret = _wait_for(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			  DDI_BUF_IS_IDLE), IS_DG2(dev_priv) ? 1200 : 500, 10, 10);

	if (ret)
198 199 200 201
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n",
			port_name(port));
}

202
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
203
{
204
	switch (pll->info->id) {
205 206 207 208 209 210 211 212 213 214 215 216 217
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
218
		MISSING_CASE(pll->info->id);
219 220 221 222
		return PORT_CLK_SEL_NONE;
	}
}

223
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
224
				  const struct intel_crtc_state *crtc_state)
225
{
226 227
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
228 229 230 231
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
232 233 234 235
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
236 237
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
238 239 240 241 242 243 244 245 246 247 248 249
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
250
			return DDI_CLK_SEL_NONE;
251
		}
252 253 254 255
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
256 257
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
258 259 260 261
		return DDI_CLK_SEL_MG;
	}
}

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
static u32 ddi_buf_phy_link_rate(int port_clock)
{
	switch (port_clock) {
	case 162000:
		return DDI_BUF_PHY_LINK_RATE(0);
	case 216000:
		return DDI_BUF_PHY_LINK_RATE(4);
	case 243000:
		return DDI_BUF_PHY_LINK_RATE(5);
	case 270000:
		return DDI_BUF_PHY_LINK_RATE(1);
	case 324000:
		return DDI_BUF_PHY_LINK_RATE(6);
	case 432000:
		return DDI_BUF_PHY_LINK_RATE(7);
	case 540000:
		return DDI_BUF_PHY_LINK_RATE(2);
	case 810000:
		return DDI_BUF_PHY_LINK_RATE(3);
	default:
		MISSING_CASE(port_clock);
		return DDI_BUF_PHY_LINK_RATE(0);
	}
}

287 288
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
289
{
290
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
291
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
292
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
293
	enum phy phy = intel_port_to_phy(i915, encoder->port);
294

295
	/* DDI_BUF_CTL_ENABLE will be set by intel_ddi_prepare_link_retrain() later */
296
	intel_dp->DP = dig_port->saved_port_bits |
297 298
		DDI_PORT_WIDTH(crtc_state->lane_count) |
		DDI_BUF_TRANS_SELECT(0);
299

300 301
	if (IS_ALDERLAKE_P(i915) && intel_phy_is_tc(i915, phy)) {
		intel_dp->DP |= ddi_buf_phy_link_rate(crtc_state->port_clock);
302
		if (!intel_tc_port_in_tbt_alt_mode(dig_port))
303 304
			intel_dp->DP |= DDI_BUF_CTL_TC_PHY_OWNERSHIP;
	}
305 306
}

307 308 309
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
310
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

329 330 331 332 333 334 335
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

	if (pipe_config->has_pch_encoder)
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->fdi_m_n);
336
	else if (intel_crtc_has_dp_encoder(pipe_config))
337 338
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
339 340
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
341 342 343
	else
		dotclock = pipe_config->port_clock;

344 345
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
346 347
		dotclock *= 2;

348 349 350
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

351
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
352
}
353

354 355
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
356
{
357
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
358
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
359
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
360
	u32 temp;
361

362 363
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
364

365
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
366

367
	temp = DP_MSA_MISC_SYNC_CLOCK;
368

369 370
	switch (crtc_state->pipe_bpp) {
	case 18:
371
		temp |= DP_MSA_MISC_6_BPC;
372 373
		break;
	case 24:
374
		temp |= DP_MSA_MISC_8_BPC;
375 376
		break;
	case 30:
377
		temp |= DP_MSA_MISC_10_BPC;
378 379
		break;
	case 36:
380
		temp |= DP_MSA_MISC_12_BPC;
381 382 383 384
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
385
	}
386

387
	/* nonsense combination */
388 389
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
390 391

	if (crtc_state->limited_color_range)
392
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
393

394 395 396
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
397
	 * colorspace information.
398 399
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
400
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
401

402 403 404
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
405 406
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
407
	 */
408
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
409
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
410

411
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
412 413
}

414 415 416 417 418 419 420 421
static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
{
	if (master_transcoder == TRANSCODER_EDP)
		return 0;
	else
		return master_transcoder + 1;
}

422 423 424 425 426 427 428 429 430 431 432 433 434 435
static void
intel_ddi_config_transcoder_dp2(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
	u32 val = 0;

	if (intel_dp_is_uhbr(crtc_state))
		val = TRANS_DP2_128B132B_CHANNEL_CODING;

	intel_de_write(i915, TRANS_DP2_CTL(cpu_transcoder), val);
}

436 437 438 439 440 441 442
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
443 444
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
445
{
446
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
447 448
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
449
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
450
	enum port port = encoder->port;
451
	u32 temp;
452

453 454
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
455
	if (DISPLAY_VER(dev_priv) >= 12)
456 457 458
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
459

460
	switch (crtc_state->pipe_bpp) {
461
	case 18:
462
		temp |= TRANS_DDI_BPC_6;
463 464
		break;
	case 24:
465
		temp |= TRANS_DDI_BPC_8;
466 467
		break;
	case 30:
468
		temp |= TRANS_DDI_BPC_10;
469 470
		break;
	case 36:
471
		temp |= TRANS_DDI_BPC_12;
472 473
		break;
	default:
474
		BUG();
475
	}
476

477
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
478
		temp |= TRANS_DDI_PVSYNC;
479
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
480
		temp |= TRANS_DDI_PHSYNC;
481

482 483 484
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
485 486 487 488
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
489
			if (crtc_state->pch_pfit.force_thru)
490 491 492
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
493 494 495 496 497 498 499 500 501 502 503 504 505
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

506
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
507
		if (crtc_state->has_hdmi_sink)
508
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
509
		else
510
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
511 512

		if (crtc_state->hdmi_scrambling)
513
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
514 515
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
516
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
517
		temp |= TRANS_DDI_MODE_SELECT_FDI_OR_128B132B;
518
		temp |= (crtc_state->fdi_lanes - 1) << 1;
519
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
520 521 522 523
		if (intel_dp_is_uhbr(crtc_state))
			temp |= TRANS_DDI_MODE_SELECT_FDI_OR_128B132B;
		else
			temp |= TRANS_DDI_MODE_SELECT_DP_MST;
524
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
525

526
		if (DISPLAY_VER(dev_priv) >= 12) {
527 528 529
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
530 531
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
532 533
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
534
	} else {
535 536
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
537 538
	}

539
	if (IS_DISPLAY_VER(dev_priv, 8, 10) &&
540 541 542 543 544 545 546 547
	    crtc_state->master_transcoder != INVALID_TRANSCODER) {
		u8 master_select =
			bdw_trans_port_sync_master_select(crtc_state->master_transcoder);

		temp |= TRANS_DDI_PORT_SYNC_ENABLE |
			TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
	}

548 549 550
	return temp;
}

551 552
void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
553
{
554
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
555 556
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
557

558
	if (DISPLAY_VER(dev_priv) >= 11) {
559 560 561 562
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
563 564
			u8 master_select =
				bdw_trans_port_sync_master_select(master_transcoder);
565

566
			ctl2 |= PORT_SYNC_MODE_ENABLE |
567
				PORT_SYNC_MODE_MASTER_SELECT(master_select);
568 569 570 571 572 573
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

574 575 576
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
		       intel_ddi_transcoder_func_reg_val_get(encoder,
							     crtc_state));
577 578 579 580 581 582 583
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
584 585
intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
586
{
587
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
588 589
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
590
	u32 ctl;
591

592
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
593 594
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
595
}
596

597
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
598
{
599
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
600 601
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
602
	u32 ctl;
603

604
	if (DISPLAY_VER(dev_priv) >= 11)
605 606 607 608
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
609

610 611
	drm_WARN_ON(crtc->base.dev, ctl & TRANS_DDI_HDCP_SIGNALLING);

612
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
613

614
	if (IS_DISPLAY_VER(dev_priv, 8, 10))
615 616 617
		ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
			 TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);

618
	if (DISPLAY_VER(dev_priv) >= 12) {
619
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
620
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
621 622
				 TRANS_DDI_MODE_SELECT_MASK);
		}
623
	} else {
624
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
625
	}
626

627
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
628 629 630

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
631 632
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
633 634 635
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
636 637
}

638 639 640
int intel_ddi_toggle_hdcp_bits(struct intel_encoder *intel_encoder,
			       enum transcoder cpu_transcoder,
			       bool enable, u32 hdcp_mask)
S
Sean Paul 已提交
641 642 643
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
644
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
645
	int ret = 0;
646
	u32 tmp;
S
Sean Paul 已提交
647

648 649
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
650
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
651 652
		return -ENXIO;

653
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
S
Sean Paul 已提交
654
	if (enable)
655
		tmp |= hdcp_mask;
S
Sean Paul 已提交
656
	else
657
		tmp &= ~hdcp_mask;
658
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), tmp);
659
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
660 661 662
	return ret;
}

663 664 665
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
666
	struct drm_i915_private *dev_priv = to_i915(dev);
667
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
668
	int type = intel_connector->base.connector_type;
669
	enum port port = encoder->port;
670
	enum transcoder cpu_transcoder;
671 672
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
673
	u32 tmp;
674
	bool ret;
675

676 677 678
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
679 680
		return false;

681
	if (!encoder->get_hw_state(encoder, &pipe)) {
682 683 684
		ret = false;
		goto out;
	}
685

686
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
687 688
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
689
		cpu_transcoder = (enum transcoder) pipe;
690

691
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
692 693 694 695

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
696 697
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
698 699

	case TRANS_DDI_MODE_SELECT_DP_SST:
700 701 702 703
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

704 705 706
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
707 708
		ret = false;
		break;
709

710
	case TRANS_DDI_MODE_SELECT_FDI_OR_128B132B:
711 712 713 714 715 716
		if (HAS_DP20(dev_priv))
			/* 128b/132b */
			ret = false;
		else
			/* FDI */
			ret = type == DRM_MODE_CONNECTOR_VGA;
717
		break;
718 719

	default:
720 721
		ret = false;
		break;
722
	}
723 724

out:
725
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
726 727

	return ret;
728 729
}

730 731
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
732 733
{
	struct drm_device *dev = encoder->base.dev;
734
	struct drm_i915_private *dev_priv = to_i915(dev);
735
	enum port port = encoder->port;
736
	intel_wakeref_t wakeref;
737
	enum pipe p;
738
	u32 tmp;
739 740 741 742
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
743

744 745 746
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
747
		return;
748

749
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
750
	if (!(tmp & DDI_BUF_CTL_ENABLE))
751
		goto out;
752

753
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
754 755
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
756

757
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
758 759
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
760
			fallthrough;
761 762
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
763
			*pipe_mask = BIT(PIPE_A);
764 765
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
766
			*pipe_mask = BIT(PIPE_B);
767 768
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
769
			*pipe_mask = BIT(PIPE_C);
770 771 772
			break;
		}

773 774
		goto out;
	}
775

776
	mst_pipe_mask = 0;
777
	for_each_pipe(dev_priv, p) {
778
		enum transcoder cpu_transcoder = (enum transcoder)p;
779
		unsigned int port_mask, ddi_select;
780 781 782 783 784 785
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
786

787
		if (DISPLAY_VER(dev_priv) >= 12) {
788 789 790 791 792 793
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
794

795 796
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
797 798
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
799

800
		if ((tmp & port_mask) != ddi_select)
801
			continue;
802

803 804 805
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) == TRANS_DDI_MODE_SELECT_DP_MST ||
		    (HAS_DP20(dev_priv) &&
		     (tmp & TRANS_DDI_MODE_SELECT_MASK) == TRANS_DDI_MODE_SELECT_FDI_OR_128B132B))
806
			mst_pipe_mask |= BIT(p);
807

808
		*pipe_mask |= BIT(p);
809 810
	}

811
	if (!*pipe_mask)
812 813 814
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
815 816

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
817 818 819 820
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
821 822 823 824
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
825 826 827 828
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
829 830
	else
		*is_dp_mst = mst_pipe_mask;
831

832
out:
833
	if (*pipe_mask && (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))) {
834
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
835 836
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
837
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
838 839 840
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
841 842
	}

843
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
844
}
845

846 847 848 849 850 851 852 853 854 855 856 857 858 859
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
860 861
}

862
static enum intel_display_power_domain
I
Imre Deak 已提交
863
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
864
{
865
	/* ICL+ HW requires corresponding AUX IOs to be powered up for PSR with
866 867 868 869 870 871 872 873 874 875 876
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
877
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
878
					      intel_aux_power_domain(dig_port);
879 880
}

881 882
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
883
{
884
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
885
	struct intel_digital_port *dig_port;
886
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
887

888 889
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
890 891
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
892
	 */
893 894
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
895
		return;
896

897
	dig_port = enc_to_dig_port(encoder);
898

899
	if (!intel_tc_port_in_tbt_alt_mode(dig_port)) {
900 901 902 903
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
904

905 906 907 908 909
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
910 911 912 913 914 915
	    intel_phy_is_tc(dev_priv, phy)) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
916 917
}

918 919
void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
920
{
921
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
922
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
923
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
924 925
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	u32 val;
926

927
	if (cpu_transcoder != TRANSCODER_EDP) {
928 929 930 931
		if (DISPLAY_VER(dev_priv) >= 13)
			val = TGL_TRANS_CLK_SEL_PORT(phy);
		else if (DISPLAY_VER(dev_priv) >= 12)
			val = TGL_TRANS_CLK_SEL_PORT(encoder->port);
932
		else
933 934 935
			val = TRANS_CLK_SEL_PORT(encoder->port);

		intel_de_write(dev_priv, TRANS_CLK_SEL(cpu_transcoder), val);
936
	}
937 938
}

939
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
940
{
941
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
942
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
943

944
	if (cpu_transcoder != TRANSCODER_EDP) {
945
		if (DISPLAY_VER(dev_priv) >= 12)
946 947 948
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
949
		else
950 951 952
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
953
	}
954 955
}

956
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
957
				enum port port, u8 iboost)
958
{
959 960
	u32 tmp;

961
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
962 963 964 965 966
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
967
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
968 969
}

970
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
971 972
			       const struct intel_crtc_state *crtc_state,
			       int level)
973
{
974
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
975
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
976
	u8 iboost;
977

978
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
979
		iboost = intel_bios_encoder_hdmi_boost_level(encoder->devdata);
980
	else
981
		iboost = intel_bios_encoder_dp_boost_level(encoder->devdata);
982

983
	if (iboost == 0) {
984
		const struct intel_ddi_buf_trans *trans;
985 986
		int n_entries;

987 988
		trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
989
			return;
990
		if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
991 992
			level = n_entries - 1;

993
		iboost = trans->entries[level].hsw.i_boost;
994 995 996 997
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
998
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
999 1000 1001
		return;
	}

1002
	_skl_ddi_set_iboost(dev_priv, encoder->port, iboost);
1003

1004
	if (encoder->port == PORT_A && dig_port->max_lanes == 4)
1005
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
1006 1007
}

1008 1009
static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
1010
{
1011
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1012 1013 1014
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int n_entries;

1015
	encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1016

1017
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
1018
		n_entries = 1;
1019 1020
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
1021 1022 1023 1024 1025 1026
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

1027 1028 1029 1030 1031
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
1032
static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
1033
{
1034
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
1035 1036
}

1037
static void icl_ddi_combo_vswing_program(struct intel_encoder *encoder,
1038
					 const struct intel_crtc_state *crtc_state)
1039
{
1040
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1041
	int level = intel_ddi_level(encoder, crtc_state);
1042
	const struct intel_ddi_buf_trans *trans;
1043
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1044 1045
	int n_entries, ln;
	u32 val;
1046

1047 1048
	trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
1049 1050
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1051 1052
		level = n_entries - 1;

1053
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP)) {
1054 1055 1056
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		val = EDP4K2K_MODE_OVRD_EN | EDP4K2K_MODE_OVRD_OPTIMIZED;
1057
		intel_dp->hobl_active = is_hobl_buf_trans(trans);
1058 1059 1060 1061
		intel_de_rmw(dev_priv, ICL_PORT_CL_DW10(phy), val,
			     intel_dp->hobl_active ? val : 0);
	}

1062
	/* Set PORT_TX_DW5 */
1063
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1064 1065 1066
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
1067
	val |= RTERM_SELECT(0x6);
1068
	val |= TAP3_DISABLE;
1069
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1070 1071

	/* Program PORT_TX_DW2 */
1072
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW2_LN0(phy));
1073 1074
	val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
		 RCOMP_SCALAR_MASK);
1075 1076
	val |= SWING_SEL_UPPER(trans->entries[level].icl.dw2_swing_sel);
	val |= SWING_SEL_LOWER(trans->entries[level].icl.dw2_swing_sel);
1077
	/* Program Rcomp scalar for every table entry */
1078
	val |= RCOMP_SCALAR(0x98);
1079
	intel_de_write(dev_priv, ICL_PORT_TX_DW2_GRP(phy), val);
1080 1081 1082 1083

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
	for (ln = 0; ln <= 3; ln++) {
1084
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
1085 1086
		val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
			 CURSOR_COEFF_MASK);
1087 1088 1089
		val |= POST_CURSOR_1(trans->entries[level].icl.dw4_post_cursor_1);
		val |= POST_CURSOR_2(trans->entries[level].icl.dw4_post_cursor_2);
		val |= CURSOR_COEFF(trans->entries[level].icl.dw4_cursor_coeff);
1090
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
1091
	}
1092 1093

	/* Program PORT_TX_DW7 */
1094
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW7_LN0(phy));
1095
	val &= ~N_SCALAR_MASK;
1096
	val |= N_SCALAR(trans->entries[level].icl.dw7_n_scalar);
1097
	intel_de_write(dev_priv, ICL_PORT_TX_DW7_GRP(phy), val);
1098 1099
}

1100 1101
static void icl_combo_phy_set_signal_levels(struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
1102 1103
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1104
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1105
	int width, rate, ln;
1106 1107
	u32 val;

1108 1109
	width = crtc_state->lane_count;
	rate = crtc_state->port_clock;
1110 1111 1112 1113 1114 1115

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
1116
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN0(phy));
1117
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1118 1119 1120
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
1121
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
1122 1123 1124 1125 1126 1127 1128 1129 1130

	/* 2. Program loadgen select */
	/*
	 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
	for (ln = 0; ln <= 3; ln++) {
1131
		val = intel_de_read(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy));
1132 1133 1134 1135 1136 1137
		val &= ~LOADGEN_SELECT;

		if ((rate <= 600000 && width == 4 && ln >= 1) ||
		    (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
			val |= LOADGEN_SELECT;
		}
1138
		intel_de_write(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy), val);
1139 1140 1141
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
1142
	val = intel_de_read(dev_priv, ICL_PORT_CL_DW5(phy));
1143
	val |= SUS_CLOCK_CONFIG;
1144
	intel_de_write(dev_priv, ICL_PORT_CL_DW5(phy), val);
1145 1146

	/* 4. Clear training enable to change swing values */
1147
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1148
	val &= ~TX_TRAINING_EN;
1149
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1150 1151

	/* 5. Program swing and de-emphasis */
1152
	icl_ddi_combo_vswing_program(encoder, crtc_state);
1153 1154

	/* 6. Set training enable to trigger update */
1155
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN0(phy));
1156
	val |= TX_TRAINING_EN;
1157
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1158 1159
}

1160 1161
static void icl_mg_phy_set_signal_levels(struct intel_encoder *encoder,
					 const struct intel_crtc_state *crtc_state)
1162 1163
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1164
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
1165
	int level = intel_ddi_level(encoder, crtc_state);
1166
	const struct intel_ddi_buf_trans *trans;
1167 1168
	int n_entries, ln;
	u32 val;
1169

1170
	if (intel_tc_port_in_tbt_alt_mode(enc_to_dig_port(encoder)))
1171 1172
		return;

1173 1174
	trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
1175 1176
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1177
		level = n_entries - 1;
1178 1179 1180

	/* Set MG_TX_LINK_PARAMS cri_use_fs32 to 0. */
	for (ln = 0; ln < 2; ln++) {
1181
		val = intel_de_read(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port));
1182
		val &= ~CRI_USE_FS32;
1183
		intel_de_write(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port), val);
1184

1185
		val = intel_de_read(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port));
1186
		val &= ~CRI_USE_FS32;
1187
		intel_de_write(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port), val);
1188 1189 1190 1191
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1192
		val = intel_de_read(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port));
1193 1194
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
1195
			trans->entries[level].mg.cri_txdeemph_override_17_12);
1196
		intel_de_write(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port), val);
1197

1198
		val = intel_de_read(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port));
1199 1200
		val &= ~CRI_TXDEEMPH_OVERRIDE_17_12_MASK;
		val |= CRI_TXDEEMPH_OVERRIDE_17_12(
1201
			trans->entries[level].mg.cri_txdeemph_override_17_12);
1202
		intel_de_write(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port), val);
1203 1204 1205 1206
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1207
		val = intel_de_read(dev_priv, MG_TX1_DRVCTRL(ln, tc_port));
1208 1209 1210
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
1211
			trans->entries[level].mg.cri_txdeemph_override_5_0) |
1212
			CRI_TXDEEMPH_OVERRIDE_11_6(
1213
				trans->entries[level].mg.cri_txdeemph_override_11_6) |
1214
			CRI_TXDEEMPH_OVERRIDE_EN;
1215
		intel_de_write(dev_priv, MG_TX1_DRVCTRL(ln, tc_port), val);
1216

1217
		val = intel_de_read(dev_priv, MG_TX2_DRVCTRL(ln, tc_port));
1218 1219 1220
		val &= ~(CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			 CRI_TXDEEMPH_OVERRIDE_5_0_MASK);
		val |= CRI_TXDEEMPH_OVERRIDE_5_0(
1221
			trans->entries[level].mg.cri_txdeemph_override_5_0) |
1222
			CRI_TXDEEMPH_OVERRIDE_11_6(
1223
				trans->entries[level].mg.cri_txdeemph_override_11_6) |
1224
			CRI_TXDEEMPH_OVERRIDE_EN;
1225
		intel_de_write(dev_priv, MG_TX2_DRVCTRL(ln, tc_port), val);
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
1236
		val = intel_de_read(dev_priv, MG_CLKHUB(ln, tc_port));
1237
		if (crtc_state->port_clock < 300000)
1238 1239 1240
			val |= CFG_LOW_RATE_LKREN_EN;
		else
			val &= ~CFG_LOW_RATE_LKREN_EN;
1241
		intel_de_write(dev_priv, MG_CLKHUB(ln, tc_port), val);
1242 1243 1244 1245
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
1246
		val = intel_de_read(dev_priv, MG_TX1_DCC(ln, tc_port));
1247
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
1248
		if (crtc_state->port_clock <= 500000) {
1249 1250 1251 1252 1253
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
1254
		intel_de_write(dev_priv, MG_TX1_DCC(ln, tc_port), val);
1255

1256
		val = intel_de_read(dev_priv, MG_TX2_DCC(ln, tc_port));
1257
		val &= ~CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK;
1258
		if (crtc_state->port_clock <= 500000) {
1259 1260 1261 1262 1263
			val &= ~CFG_AMI_CK_DIV_OVERRIDE_EN;
		} else {
			val |= CFG_AMI_CK_DIV_OVERRIDE_EN |
				CFG_AMI_CK_DIV_OVERRIDE_VAL(1);
		}
1264
		intel_de_write(dev_priv, MG_TX2_DCC(ln, tc_port), val);
1265 1266 1267 1268
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1269 1270
		val = intel_de_read(dev_priv,
				    MG_TX1_PISO_READLOAD(ln, tc_port));
1271
		val |= CRI_CALCINIT;
1272 1273
		intel_de_write(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			       val);
1274

1275 1276
		val = intel_de_read(dev_priv,
				    MG_TX2_PISO_READLOAD(ln, tc_port));
1277
		val |= CRI_CALCINIT;
1278 1279
		intel_de_write(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			       val);
1280 1281 1282
	}
}

1283 1284
static void tgl_dkl_phy_set_signal_levels(struct intel_encoder *encoder,
					  const struct intel_crtc_state *crtc_state)
1285 1286 1287
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
1288
	int level = intel_ddi_level(encoder, crtc_state);
1289
	const struct intel_ddi_buf_trans *trans;
1290 1291
	u32 val, dpcnt_mask, dpcnt_val;
	int n_entries, ln;
1292

1293
	if (intel_tc_port_in_tbt_alt_mode(enc_to_dig_port(encoder)))
1294 1295
		return;

1296 1297
	trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
1298 1299
		return;
	if (drm_WARN_ON_ONCE(&dev_priv->drm, level >= n_entries))
1300 1301 1302 1303 1304
		level = n_entries - 1;

	dpcnt_mask = (DKL_TX_PRESHOOT_COEFF_MASK |
		      DKL_TX_DE_EMPAHSIS_COEFF_MASK |
		      DKL_TX_VSWING_CONTROL_MASK);
1305 1306 1307
	dpcnt_val = DKL_TX_VSWING_CONTROL(trans->entries[level].dkl.dkl_vswing_control);
	dpcnt_val |= DKL_TX_DE_EMPHASIS_COEFF(trans->entries[level].dkl.dkl_de_emphasis_control);
	dpcnt_val |= DKL_TX_PRESHOOT_COEFF(trans->entries[level].dkl.dkl_preshoot_control);
1308 1309

	for (ln = 0; ln < 2; ln++) {
1310 1311
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
1312

1313
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
1314

1315
		/* All the registers are RMW */
1316
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL0(tc_port));
1317 1318
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
1319
		intel_de_write(dev_priv, DKL_TX_DPCNTL0(tc_port), val);
1320

1321
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL1(tc_port));
1322 1323
		val &= ~dpcnt_mask;
		val |= dpcnt_val;
1324
		intel_de_write(dev_priv, DKL_TX_DPCNTL1(tc_port), val);
1325

1326
		val = intel_de_read(dev_priv, DKL_TX_DPCNTL2(tc_port));
1327
		val &= ~DKL_TX_DP20BITMODE;
1328
		intel_de_write(dev_priv, DKL_TX_DPCNTL2(tc_port), val);
1329 1330 1331 1332 1333 1334 1335 1336

		if ((intel_crtc_has_dp_encoder(crtc_state) &&
		     crtc_state->port_clock == 162000) ||
		    (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
		     crtc_state->port_clock == 594000))
			val |= DKL_TX_LOADGEN_SHARING_PMD_DISABLE;
		else
			val &= ~DKL_TX_LOADGEN_SHARING_PMD_DISABLE;
1337 1338 1339
	}
}

1340 1341
static int translate_signal_level(struct intel_dp *intel_dp,
				  u8 signal_levels)
1342
{
1343
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1344
	int i;
1345

1346 1347 1348
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
1349 1350
	}

1351 1352 1353
	drm_WARN(&i915->drm, 1,
		 "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
		 signal_levels);
1354 1355

	return 0;
1356 1357
}

1358
static int intel_ddi_dp_level(struct intel_dp *intel_dp)
1359
{
1360
	u8 train_set = intel_dp->train_set[0];
1361 1362
	u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					DP_TRAIN_PRE_EMPHASIS_MASK);
1363

1364
	return translate_signal_level(intel_dp, signal_levels);
1365 1366
}

1367 1368
int intel_ddi_level(struct intel_encoder *encoder,
		    const struct intel_crtc_state *crtc_state)
1369 1370 1371 1372 1373 1374 1375
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return intel_ddi_hdmi_level(encoder, crtc_state);
	else
		return intel_ddi_dp_level(enc_to_intel_dp(encoder));
}

1376
static void
1377
hsw_set_signal_levels(struct intel_encoder *encoder,
1378
		      const struct intel_crtc_state *crtc_state)
1379 1380
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1381 1382
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	int level = intel_ddi_level(encoder, crtc_state);
1383 1384 1385
	enum port port = encoder->port;
	u32 signal_levels;

1386 1387 1388 1389 1390 1391 1392
	if (has_iboost(dev_priv))
		skl_ddi_set_iboost(encoder, crtc_state, level);

	/* HDMI ignores the rest */
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return;

1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
	signal_levels = DDI_BUF_TRANS_SELECT(level);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~DDI_BUF_EMP_MASK;
	intel_dp->DP |= signal_levels;

	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
1403 1404
}

1405
static void _icl_ddi_enable_clock(struct drm_i915_private *i915, i915_reg_t reg,
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
				  u32 clk_sel_mask, u32 clk_sel, u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, clk_sel_mask, clk_sel);

	/*
	 * "This step and the step before must be
	 *  done with separate register writes."
	 */
	intel_de_rmw(i915, reg, clk_off, 0);

	mutex_unlock(&i915->dpll.lock);
}

1421
static void _icl_ddi_disable_clock(struct drm_i915_private *i915, i915_reg_t reg,
1422 1423 1424 1425 1426 1427 1428 1429 1430
				   u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, 0, clk_off);

	mutex_unlock(&i915->dpll.lock);
}

1431
static bool _icl_ddi_is_clock_enabled(struct drm_i915_private *i915, i915_reg_t reg,
1432 1433 1434 1435 1436
				      u32 clk_off)
{
	return !(intel_de_read(i915, reg) & clk_off);
}

1437
static struct intel_shared_dpll *
1438
_icl_ddi_get_pll(struct drm_i915_private *i915, i915_reg_t reg,
1439 1440 1441 1442 1443 1444 1445 1446 1447
		 u32 clk_sel_mask, u32 clk_sel_shift)
{
	enum intel_dpll_id id;

	id = (intel_de_read(i915, reg) & clk_sel_mask) >> clk_sel_shift;

	return intel_get_shared_dpll_by_id(i915, id);
}

1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
static void adls_ddi_enable_clock(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

1458
	_icl_ddi_enable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
			      ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
			      pll->info->id << ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void adls_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1469
	_icl_ddi_disable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
1470 1471 1472
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1473 1474 1475 1476 1477
static bool adls_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1478
	return _icl_ddi_is_clock_enabled(i915, ADLS_DPCLKA_CFGCR(phy),
1479 1480 1481
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1482 1483 1484 1485 1486
static struct intel_shared_dpll *adls_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1487
	return _icl_ddi_get_pll(i915, ADLS_DPCLKA_CFGCR(phy),
1488 1489 1490 1491
				ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
				ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy));
}

1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
static void rkl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

1502
	_icl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void rkl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1513
	_icl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
1514 1515 1516
			       RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1517 1518 1519 1520 1521
static bool rkl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1522
	return _icl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
1523 1524 1525
					 RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1526 1527 1528 1529 1530
static struct intel_shared_dpll *rkl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1531
	return _icl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
1532 1533 1534 1535
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1536 1537
static void dg1_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
1538
{
1539
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1540
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1541
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1542

1543
	if (drm_WARN_ON(&i915->drm, !pll))
1544 1545
		return;

1546 1547 1548 1549
	/*
	 * If we fail this, something went very wrong: first 2 PLLs should be
	 * used by first 2 phys and last 2 PLLs by last phys
	 */
1550
	if (drm_WARN_ON(&i915->drm,
1551 1552 1553 1554
			(pll->info->id < DPLL_ID_DG1_DPLL2 && phy >= PHY_C) ||
			(pll->info->id >= DPLL_ID_DG1_DPLL2 && phy < PHY_C)))
		return;

1555
	_icl_ddi_enable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1556 1557 1558
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1559 1560
}

1561 1562
static void dg1_ddi_disable_clock(struct intel_encoder *encoder)
{
1563 1564
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1565

1566
	_icl_ddi_disable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1567
			       DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1568 1569
}

1570 1571 1572 1573 1574
static bool dg1_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1575
	return _icl_ddi_is_clock_enabled(i915, DG1_DPCLKA_CFGCR0(phy),
1576 1577 1578
					 DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1579 1580 1581 1582
static struct intel_shared_dpll *dg1_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1583 1584
	enum intel_dpll_id id;
	u32 val;
1585

1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
	val = intel_de_read(i915, DG1_DPCLKA_CFGCR0(phy));
	val &= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
	val >>= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy);
	id = val;

	/*
	 * _DG1_DPCLKA0_CFGCR0 maps between DPLL 0 and 1 with one bit for phy A
	 * and B while _DG1_DPCLKA1_CFGCR0 maps between DPLL 2 and 3 with one
	 * bit for phy C and D.
	 */
	if (phy >= PHY_C)
		id += DPLL_ID_DG1_DPLL2;

	return intel_get_shared_dpll_by_id(i915, id);
1600 1601
}

1602 1603
static void icl_ddi_combo_enable_clock(struct intel_encoder *encoder,
				       const struct intel_crtc_state *crtc_state)
1604
{
1605
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1606
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1607
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1608

1609
	if (drm_WARN_ON(&i915->drm, !pll))
1610 1611
		return;

1612
	_icl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
1613 1614 1615
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1616 1617
}

1618
static void icl_ddi_combo_disable_clock(struct intel_encoder *encoder)
1619
{
1620 1621
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1622

1623
	_icl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
1624
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1625 1626
}

1627 1628 1629 1630 1631
static bool icl_ddi_combo_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1632
	return _icl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
1633 1634 1635
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1636 1637 1638 1639 1640
struct intel_shared_dpll *icl_ddi_combo_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1641
	return _icl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
1642 1643 1644 1645
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1646 1647
static void jsl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
1648
{
1649 1650
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1651
	enum port port = encoder->port;
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	/*
	 * "For DDIC and DDID, program DDI_CLK_SEL to map the MG clock to the port.
	 *  MG does not exist, but the programming is required to ungate DDIC and DDID."
	 */
	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_MG);

	icl_ddi_combo_enable_clock(encoder, crtc_state);
}

static void jsl_ddi_tc_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	icl_ddi_combo_disable_clock(encoder);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
}

1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
static bool jsl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	return icl_ddi_combo_is_clock_enabled(encoder);
}

1689 1690 1691 1692
static void icl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1693
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1694 1695
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
1696

1697
	if (drm_WARN_ON(&i915->drm, !pll))
1698 1699
		return;

1700 1701
	intel_de_write(i915, DDI_CLK_SEL(port),
		       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
1702

1703
	mutex_lock(&i915->dpll.lock);
1704

1705 1706 1707 1708
	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port), 0);

	mutex_unlock(&i915->dpll.lock);
1709 1710
}

1711
static void icl_ddi_tc_disable_clock(struct intel_encoder *encoder)
1712
{
1713 1714
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
1715
	enum port port = encoder->port;
1716

1717 1718 1719 1720 1721 1722 1723 1724
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     0, ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));

	mutex_unlock(&i915->dpll.lock);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
1725 1726
}

1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
static bool icl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	tmp = intel_de_read(i915, ICL_DPCLKA_CFGCR0);

	return !(tmp & ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));
}

1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
static struct intel_shared_dpll *icl_ddi_tc_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	switch (tmp & DDI_CLK_SEL_MASK) {
	case DDI_CLK_SEL_TBT_162:
	case DDI_CLK_SEL_TBT_270:
	case DDI_CLK_SEL_TBT_540:
	case DDI_CLK_SEL_TBT_810:
		id = DPLL_ID_ICL_TBTPLL;
		break;
	case DDI_CLK_SEL_MG:
		id = icl_tc_port_to_pll_id(tc_port);
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case DDI_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

static struct intel_shared_dpll *bxt_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum intel_dpll_id id;

	switch (encoder->port) {
	case PORT_A:
		id = DPLL_ID_SKL_DPLL0;
		break;
	case PORT_B:
		id = DPLL_ID_SKL_DPLL1;
		break;
	case PORT_C:
		id = DPLL_ID_SKL_DPLL2;
		break;
	default:
		MISSING_CASE(encoder->port);
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
static void skl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	mutex_lock(&i915->dpll.lock);

1809 1810 1811 1812 1813
	intel_de_rmw(i915, DPLL_CTRL2,
		     DPLL_CTRL2_DDI_CLK_OFF(port) |
		     DPLL_CTRL2_DDI_CLK_SEL_MASK(port),
		     DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
		     DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
1814 1815 1816 1817 1818 1819 1820 1821 1822

	mutex_unlock(&i915->dpll.lock);
}

static void skl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

1823 1824
	mutex_lock(&i915->dpll.lock);

1825 1826
	intel_de_rmw(i915, DPLL_CTRL2,
		     0, DPLL_CTRL2_DDI_CLK_OFF(port));
1827 1828

	mutex_unlock(&i915->dpll.lock);
1829 1830
}

1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
static bool skl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	return !(intel_de_read(i915, DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_OFF(port));
}

1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
static struct intel_shared_dpll *skl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DPLL_CTRL2);

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	if ((tmp & DPLL_CTRL2_DDI_SEL_OVERRIDE(port)) == 0)
		return NULL;

	id = (tmp & DPLL_CTRL2_DDI_CLK_SEL_MASK(port)) >>
		DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port);

	return intel_get_shared_dpll_by_id(i915, id);
}

1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
void hsw_ddi_enable_clock(struct intel_encoder *encoder,
			  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	intel_de_write(i915, PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
}

void hsw_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	intel_de_write(i915, PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
}

1886 1887 1888 1889 1890 1891 1892 1893
bool hsw_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return intel_de_read(i915, PORT_CLK_SEL(port)) != PORT_CLK_SEL_NONE;
}

1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
static struct intel_shared_dpll *hsw_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, PORT_CLK_SEL(port));

	switch (tmp & PORT_CLK_SEL_MASK) {
	case PORT_CLK_SEL_WRPLL1:
		id = DPLL_ID_WRPLL1;
		break;
	case PORT_CLK_SEL_WRPLL2:
		id = DPLL_ID_WRPLL2;
		break;
	case PORT_CLK_SEL_SPLL:
		id = DPLL_ID_SPLL;
		break;
	case PORT_CLK_SEL_LCPLL_810:
		id = DPLL_ID_LCPLL_810;
		break;
	case PORT_CLK_SEL_LCPLL_1350:
		id = DPLL_ID_LCPLL_1350;
		break;
	case PORT_CLK_SEL_LCPLL_2700:
		id = DPLL_ID_LCPLL_2700;
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case PORT_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
void intel_ddi_enable_clock(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	if (encoder->enable_clock)
		encoder->enable_clock(encoder, crtc_state);
}

static void intel_ddi_disable_clock(struct intel_encoder *encoder)
{
	if (encoder->disable_clock)
		encoder->disable_clock(encoder);
}

1945
void intel_ddi_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
1946
{
1947
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
	u32 port_mask;
	bool ddi_clk_needed;

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
1967
		if (drm_WARN_ON(&i915->drm, is_mst))
1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
			return;
	}

	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;

	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;

		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
1982
		for_each_intel_encoder(&i915->drm, other_encoder) {
1983 1984 1985
			if (other_encoder == encoder)
				continue;

1986
			if (drm_WARN_ON(&i915->drm,
1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
					port_mask & BIT(other_encoder->port)))
				return;
		}
		/*
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
		 */
		ddi_clk_needed = false;
	}

1997
	if (ddi_clk_needed || !encoder->is_clock_enabled ||
1998 1999 2000 2001 2002 2003 2004 2005
	    !encoder->is_clock_enabled(encoder))
		return;

	drm_notice(&i915->drm,
		   "[ENCODER:%d:%s] is disabled/in DSI mode with an ungated DDI clock, gate it\n",
		   encoder->base.base.id, encoder->base.name);

	encoder->disable_clock(encoder);
2006 2007
}

2008
static void
2009
icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
2010
		       const struct intel_crtc_state *crtc_state)
2011
{
2012 2013
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
2014
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
2015 2016
	u32 ln0, ln1, pin_assignment;
	u8 width;
2017

2018
	if (!intel_phy_is_tc(dev_priv, phy) ||
2019
	    intel_tc_port_in_tbt_alt_mode(dig_port))
2020 2021
		return;

2022
	if (DISPLAY_VER(dev_priv) >= 12) {
2023 2024 2025 2026 2027 2028
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
2029
	} else {
2030 2031
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
2032
	}
2033

2034
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2035
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2036

2037
	/* DPPATC */
2038
	pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
2039
	width = crtc_state->lane_count;
2040

2041 2042
	switch (pin_assignment) {
	case 0x0:
2043
		drm_WARN_ON(&dev_priv->drm,
2044
			    !intel_tc_port_in_legacy_mode(dig_port));
2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
2067 2068
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
2069 2070 2071
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2072 2073
		}
		break;
2074 2075 2076 2077 2078 2079 2080 2081 2082
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
2083 2084
		break;
	default:
2085
		MISSING_CASE(pin_assignment);
2086 2087
	}

2088
	if (DISPLAY_VER(dev_priv) >= 12) {
2089 2090 2091 2092 2093 2094
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
2095
	} else {
2096 2097
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
2098
	}
2099 2100
}

2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
static enum transcoder
tgl_dp_tp_transcoder(const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		return crtc_state->mst_master_transcoder;
	else
		return crtc_state->cpu_transcoder;
}

i915_reg_t dp_tp_ctl_reg(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2115
	if (DISPLAY_VER(dev_priv) >= 12)
2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
		return TGL_DP_TP_CTL(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_CTL(encoder->port);
}

i915_reg_t dp_tp_status_reg(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2126
	if (DISPLAY_VER(dev_priv) >= 12)
2127 2128 2129 2130 2131
		return TGL_DP_TP_STATUS(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_STATUS(encoder->port);
}

2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
static void intel_dp_sink_set_msa_timing_par_ignore_state(struct intel_dp *intel_dp,
							  const struct intel_crtc_state *crtc_state,
							  bool enable)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	if (!crtc_state->vrr.enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_DOWNSPREAD_CTRL,
			       enable ? DP_MSA_TIMING_PAR_IGNORE_EN : 0) <= 0)
		drm_dbg_kms(&i915->drm,
V
Ville Syrjälä 已提交
2144 2145
			    "Failed to %s MSA_TIMING_PAR_IGNORE in the sink\n",
			    enabledisable(enable));
2146 2147
}

2148 2149 2150
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
2151 2152
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2153 2154 2155 2156
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
2157 2158
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
2159 2160
}

2161 2162 2163 2164
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2165
	struct intel_dp *intel_dp;
2166 2167 2168 2169 2170
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2171
	intel_dp = enc_to_intel_dp(encoder);
2172
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2173
	val |= DP_TP_CTL_FEC_ENABLE;
2174
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2175 2176
}

A
Anusha Srivatsa 已提交
2177 2178 2179 2180
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2181
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
2182 2183 2184 2185 2186
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2187
	intel_dp = enc_to_intel_dp(encoder);
2188
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2189
	val &= ~DP_TP_CTL_FEC_ENABLE;
2190 2191
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2192 2193
}

2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210
static void intel_ddi_power_up_lanes(struct intel_encoder *encoder,
				     const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (intel_phy_is_combo(i915, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(i915, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}
}

2211 2212 2213 2214 2215 2216 2217 2218 2219
/* Splitter enable for eDP MSO is limited to certain pipes. */
static u8 intel_ddi_splitter_pipe_mask(struct drm_i915_private *i915)
{
	if (IS_ALDERLAKE_P(i915))
		return BIT(PIPE_A) | BIT(PIPE_B);
	else
		return BIT(PIPE_A);
}

2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236
static void intel_ddi_mso_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *pipe_config)
{
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1;

	if (!HAS_MSO(i915))
		return;

	dss1 = intel_de_read(i915, ICL_PIPE_DSS_CTL1(pipe));

	pipe_config->splitter.enable = dss1 & SPLITTER_ENABLE;
	if (!pipe_config->splitter.enable)
		return;

2237
	if (drm_WARN_ON(&i915->drm, !(intel_ddi_splitter_pipe_mask(i915) & BIT(pipe)))) {
2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
		pipe_config->splitter.enable = false;
		return;
	}

	switch (dss1 & SPLITTER_CONFIGURATION_MASK) {
	default:
		drm_WARN(&i915->drm, true,
			 "Invalid splitter configuration, dss1=0x%08x\n", dss1);
		fallthrough;
	case SPLITTER_CONFIGURATION_2_SEGMENT:
		pipe_config->splitter.link_count = 2;
		break;
	case SPLITTER_CONFIGURATION_4_SEGMENT:
		pipe_config->splitter.link_count = 4;
		break;
	}

	pipe_config->splitter.pixel_overlap = REG_FIELD_GET(OVERLAP_PIXELS_MASK, dss1);
}

2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
static void intel_ddi_mso_configure(const struct intel_crtc_state *crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1 = 0;

	if (!HAS_MSO(i915))
		return;

	if (crtc_state->splitter.enable) {
		dss1 |= SPLITTER_ENABLE;
		dss1 |= OVERLAP_PIXELS(crtc_state->splitter.pixel_overlap);
		if (crtc_state->splitter.link_count == 2)
			dss1 |= SPLITTER_CONFIGURATION_2_SEGMENT;
		else
			dss1 |= SPLITTER_CONFIGURATION_4_SEGMENT;
	}

	intel_de_rmw(i915, ICL_PIPE_DSS_CTL1(pipe),
		     SPLITTER_ENABLE | SPLITTER_CONFIGURATION_MASK |
		     OVERLAP_PIXELS_MASK, dss1);
}

2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
static void dg2_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);

	intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
				 crtc_state->lane_count);

2295 2296 2297 2298 2299 2300
	/*
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);

2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */

	/* 2. Enable Panel Power if PPS is required */
	intel_pps_on(intel_dp);

	/*
	 * 3. Enable the port PLL.
	 */
	intel_ddi_enable_clock(encoder, crtc_state);

	/* 4. Enable IO power */
2317
	if (!intel_tc_port_in_tbt_alt_mode(dig_port))
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);

	/*
	 * 5. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 5.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
	 */
	intel_ddi_enable_pipe_clock(encoder, crtc_state);

2337 2338
	/* 5.b Configure transcoder for DP 2.0 128b/132b */
	intel_ddi_config_transcoder_dp2(encoder, crtc_state);
2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354

	/*
	 * 5.c Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
	intel_ddi_config_transcoder_func(encoder, crtc_state);

	/*
	 * 5.d Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 5.e Configure voltage swing and related IO settings */
2355
	encoder->set_signal_levels(encoder, crtc_state);
2356 2357 2358 2359

	if (!is_mst)
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);

2360
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2361 2362 2363 2364 2365 2366 2367
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2368 2369
	intel_dp_check_frl_training(intel_dp);
	intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388

	/*
	 * 5.h Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 5.i If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
	intel_dp_start_link_train(intel_dp, crtc_state);

	/* 5.j Set DP_TP_CTL link training to Normal */
	if (!is_trans_port_sync_mode(crtc_state))
		intel_dp_stop_link_train(intel_dp, crtc_state);

	/* 5.k Configure and enable FEC if needed */
	intel_ddi_enable_fec(encoder, crtc_state);
	intel_dsc_enable(encoder, crtc_state);
}

2389 2390
static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2391 2392 2393
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
2394
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2395
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2396
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2397 2398
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);

2399 2400 2401
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2402

2403 2404 2405 2406 2407 2408
	/*
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);

2409 2410 2411 2412 2413 2414
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
2415

2416
	/* 2. Enable Panel Power if PPS is required */
2417
	intel_pps_on(intel_dp);
2418 2419

	/*
2420 2421 2422 2423
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
2424
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
2425 2426
	 */

2427 2428 2429 2430
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
2431
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
2432 2433
	 * configure the PLL to port mapping here.
	 */
2434
	intel_ddi_enable_clock(encoder, crtc_state);
2435

2436
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
2437
	if (!intel_tc_port_in_tbt_alt_mode(dig_port)) {
2438 2439 2440 2441
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2442

2443
	/* 6. Program DP_MODE */
2444
	icl_program_mg_dp_mode(dig_port, crtc_state);
2445 2446

	/*
2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
2459
	 */
2460
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2461

2462 2463 2464 2465
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
2466
	intel_ddi_config_transcoder_func(encoder, crtc_state);
2467

2468 2469 2470 2471 2472 2473 2474 2475 2476
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
2477
	encoder->set_signal_levels(encoder, crtc_state);
2478

2479 2480 2481 2482
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
2483
	intel_ddi_power_up_lanes(encoder, crtc_state);
2484

2485 2486 2487 2488 2489
	/*
	 * 7.g Program CoG/MSO configuration bits in DSS_CTL1 if selected.
	 */
	intel_ddi_mso_configure(crtc_state);

2490
	if (!is_mst)
2491
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2492

2493
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2494 2495 2496 2497 2498 2499 2500
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2501

2502
	intel_dp_check_frl_training(intel_dp);
2503
	intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
2504

2505 2506 2507 2508 2509 2510 2511
	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
2512
	intel_dp_start_link_train(intel_dp, crtc_state);
2513

2514
	/* 7.k Set DP_TP_CTL link training to Normal */
2515
	if (!is_trans_port_sync_mode(crtc_state))
2516
		intel_dp_stop_link_train(intel_dp, crtc_state);
2517

2518
	/* 7.l Configure and enable FEC if needed */
2519
	intel_ddi_enable_fec(encoder, crtc_state);
2520 2521
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
2522 2523
}

2524 2525
static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2526 2527
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
2528
{
2529
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2530
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2531
	enum port port = encoder->port;
2532
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2533
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
2534

2535
	if (DISPLAY_VER(dev_priv) < 11)
2536 2537
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
2538
	else
2539
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
2540

2541 2542 2543
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2544

2545 2546 2547 2548 2549 2550
	/*
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);

2551
	intel_pps_on(intel_dp);
2552

2553
	intel_ddi_enable_clock(encoder, crtc_state);
2554

2555
	if (!intel_tc_port_in_tbt_alt_mode(dig_port)) {
2556 2557 2558 2559
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2560

2561
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
2562

2563
	if (has_buf_trans_select(dev_priv))
2564
		hsw_prepare_dp_ddi_buffers(encoder, crtc_state);
2565

2566 2567
	encoder->set_signal_levels(encoder, crtc_state);

2568
	intel_ddi_power_up_lanes(encoder, crtc_state);
2569

2570
	if (!is_mst)
2571
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2572
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2573 2574
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
2575
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2576
	intel_dp_start_link_train(intel_dp, crtc_state);
2577
	if ((port != PORT_A || DISPLAY_VER(dev_priv) >= 9) &&
2578
	    !is_trans_port_sync_mode(crtc_state))
2579
		intel_dp_stop_link_train(intel_dp, crtc_state);
2580

2581 2582
	intel_ddi_enable_fec(encoder, crtc_state);

2583
	if (!is_mst)
2584
		intel_ddi_enable_pipe_clock(encoder, crtc_state);
2585

2586 2587
	if (!crtc_state->bigjoiner)
		intel_dsc_enable(encoder, crtc_state);
2588
}
2589

2590 2591
static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
2592 2593 2594 2595 2596
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2597 2598 2599
	if (IS_DG2(dev_priv))
		dg2_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
	else if (DISPLAY_VER(dev_priv) >= 12)
2600
		tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2601
	else
2602
		hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2603

2604 2605 2606
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
2607
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
2608
		intel_ddi_set_dp_msa(crtc_state, conn_state);
2609

2610 2611
		intel_dp_set_m_n(crtc_state, M1_N1);
	}
2612 2613
}

2614 2615
static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2616
				      const struct intel_crtc_state *crtc_state,
2617
				      const struct drm_connector_state *conn_state)
2618
{
2619 2620
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2621
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2622

2623
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
2624
	intel_ddi_enable_clock(encoder, crtc_state);
2625

2626 2627 2628
	drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
	dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
							   dig_port->ddi_io_power_domain);
2629

2630
	icl_program_mg_dp_mode(dig_port, crtc_state);
2631

2632
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2633

2634 2635 2636
	dig_port->set_infoframes(encoder,
				 crtc_state->has_infoframe,
				 crtc_state, conn_state);
2637
}
2638

2639 2640
static void intel_ddi_pre_enable(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
2641
				 const struct intel_crtc_state *crtc_state,
2642
				 const struct drm_connector_state *conn_state)
2643
{
2644
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2645 2646
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
2647

2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

2661
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
2662 2663 2664

	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

2665
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
2666 2667
		intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
					  conn_state);
2668
	} else {
2669
		struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2670

2671 2672
		intel_ddi_pre_enable_dp(state, encoder, crtc_state,
					conn_state);
2673

2674
		/* FIXME precompute everything properly */
2675
		/* FIXME how do we turn infoframes off again? */
2676
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
2677 2678 2679 2680
			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
	}
2681 2682
}

A
Anusha Srivatsa 已提交
2683 2684
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2685 2686
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2687
	enum port port = encoder->port;
2688 2689 2690
	bool wait = false;
	u32 val;

2691
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
2692 2693
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
2694
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
2695 2696 2697
		wait = true;
	}

2698
	if (intel_crtc_has_dp_encoder(crtc_state)) {
2699
		val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2700 2701
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2702
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2703
	}
2704

A
Anusha Srivatsa 已提交
2705 2706 2707
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

2708 2709 2710 2711
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

2712 2713
static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2714 2715
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
2716
{
2717
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2718
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2719
	struct intel_dp *intel_dp = &dig_port->dp;
2720 2721
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
2722

2723 2724 2725
	if (!is_mst)
		intel_dp_set_infoframes(encoder, false,
					old_crtc_state, old_conn_state);
2726

2727 2728 2729 2730
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
2731
	intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
2732

2733
	if (DISPLAY_VER(dev_priv) >= 12) {
2734 2735 2736 2737
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

2738 2739
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
2740 2741
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
2742 2743 2744
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
2745 2746 2747 2748 2749
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
2750

A
Anusha Srivatsa 已提交
2751
	intel_disable_ddi_buf(encoder, old_crtc_state);
2752

2753 2754 2755 2756 2757
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
2758
	if (DISPLAY_VER(dev_priv) >= 12)
2759 2760
		intel_ddi_disable_pipe_clock(old_crtc_state);

2761 2762
	intel_pps_vdd_on(intel_dp);
	intel_pps_off(intel_dp);
2763

2764
	if (!intel_tc_port_in_tbt_alt_mode(dig_port))
2765 2766 2767
		intel_display_power_put(dev_priv,
					dig_port->ddi_io_power_domain,
					fetch_and_zero(&dig_port->ddi_io_wakeref));
2768

2769
	intel_ddi_disable_clock(encoder);
2770
}
2771

2772 2773
static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
					struct intel_encoder *encoder,
2774 2775 2776 2777
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2778
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2779
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2780

2781
	dig_port->set_infoframes(encoder, false,
2782 2783
				 old_crtc_state, old_conn_state);

2784 2785
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
2786
	intel_disable_ddi_buf(encoder, old_crtc_state);
2787

2788 2789 2790
	intel_display_power_put(dev_priv,
				dig_port->ddi_io_power_domain,
				fetch_and_zero(&dig_port->ddi_io_wakeref));
2791

2792
	intel_ddi_disable_clock(encoder);
2793 2794 2795 2796

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

2797 2798
static void intel_ddi_post_disable(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
2799 2800 2801
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
2802
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2803
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2804 2805
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
2806

2807 2808
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
2809

2810
		intel_disable_transcoder(old_crtc_state);
2811

2812 2813
		intel_vrr_disable(old_crtc_state);

2814
		intel_ddi_disable_transcoder_func(old_crtc_state);
2815

2816
		intel_dsc_disable(old_crtc_state);
2817

2818
		if (DISPLAY_VER(dev_priv) >= 9)
2819 2820 2821 2822
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
2823

2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837
	if (old_crtc_state->bigjoiner_linked_crtc) {
		struct intel_atomic_state *state =
			to_intel_atomic_state(old_crtc_state->uapi.state);
		struct intel_crtc *slave =
			old_crtc_state->bigjoiner_linked_crtc;
		const struct intel_crtc_state *old_slave_crtc_state =
			intel_atomic_get_old_crtc_state(state, slave);

		intel_crtc_vblank_off(old_slave_crtc_state);

		intel_dsc_disable(old_slave_crtc_state);
		skl_scaler_disable(old_slave_crtc_state);
	}

2838
	/*
2839 2840 2841 2842 2843 2844 2845 2846 2847 2848
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
2849
	 */
2850 2851

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2852 2853
		intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
					    old_conn_state);
2854
	else
2855 2856
		intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
					  old_conn_state);
2857

2858
	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
2859 2860 2861
		intel_display_power_put(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port),
					fetch_and_zero(&dig_port->aux_wakeref));
2862 2863 2864

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
2865 2866
}

2867 2868
void intel_ddi_fdi_post_disable(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
2869 2870
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state)
2871
{
2872
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2873
	u32 val;
2874 2875 2876 2877 2878 2879 2880

	/*
	 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
	 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
	 * step 13 is the correct place for it. Step 18 is where it was
	 * originally before the BUN.
	 */
2881
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
2882
	val &= ~FDI_RX_ENABLE;
2883
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
2884

A
Anusha Srivatsa 已提交
2885
	intel_disable_ddi_buf(encoder, old_crtc_state);
2886
	intel_ddi_disable_clock(encoder);
2887

2888
	val = intel_de_read(dev_priv, FDI_RX_MISC(PIPE_A));
2889 2890
	val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
	val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
2891
	intel_de_write(dev_priv, FDI_RX_MISC(PIPE_A), val);
2892

2893
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
2894
	val &= ~FDI_PCDCLK;
2895
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
2896

2897
	val = intel_de_read(dev_priv, FDI_RX_CTL(PIPE_A));
2898
	val &= ~FDI_RX_PLL_ENABLE;
2899
	intel_de_write(dev_priv, FDI_RX_CTL(PIPE_A), val);
2900 2901
}

2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928
static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
					    struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
{
	const struct drm_connector_state *conn_state;
	struct drm_connector *conn;
	int i;

	if (!crtc_state->sync_mode_slaves_mask)
		return;

	for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
		struct intel_encoder *slave_encoder =
			to_intel_encoder(conn_state->best_encoder);
		struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *slave_crtc_state;

		if (!slave_crtc)
			continue;

		slave_crtc_state =
			intel_atomic_get_new_crtc_state(state, slave_crtc);

		if (slave_crtc_state->master_transcoder !=
		    crtc_state->cpu_transcoder)
			continue;

2929 2930
		intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder),
					 slave_crtc_state);
2931 2932 2933 2934
	}

	usleep_range(200, 400);

2935 2936
	intel_dp_stop_link_train(enc_to_intel_dp(encoder),
				 crtc_state);
2937 2938
}

2939 2940
static void intel_enable_ddi_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
2941 2942
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
2943
{
2944
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2945
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2946
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2947
	enum port port = encoder->port;
2948

2949
	if (port == PORT_A && DISPLAY_VER(dev_priv) < 9)
2950
		intel_dp_stop_link_train(intel_dp, crtc_state);
2951

2952
	intel_edp_backlight_on(crtc_state, conn_state);
2953 2954 2955 2956

	if (!dig_port->lspcon.active || dig_port->dp.has_hdmi_sink)
		intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);

2957
	intel_drrs_enable(intel_dp, crtc_state);
2958

2959 2960
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
2961 2962

	trans_port_sync_stop_link_train(state, encoder, crtc_state);
2963 2964
}

2965 2966 2967 2968
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
2969 2970 2971 2972 2973 2974
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
2975 2976
	};

2977
	drm_WARN_ON(&dev_priv->drm, DISPLAY_VER(dev_priv) < 9);
2978

2979
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
2980 2981
		port = PORT_A;

2982
	return CHICKEN_TRANS(trans[port]);
2983 2984
}

2985 2986
static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2987 2988 2989 2990
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2991
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2992
	struct drm_connector *connector = conn_state->connector;
2993
	enum port port = encoder->port;
2994

2995 2996 2997
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
2998 2999 3000
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3001

3002
	if (has_buf_trans_select(dev_priv))
3003
		hsw_prepare_hdmi_ddi_buffers(encoder, crtc_state);
3004

3005
	encoder->set_signal_levels(encoder, crtc_state);
3006

3007
	/* Display WA #1143: skl,kbl,cfl */
3008
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv)) {
3009 3010 3011 3012 3013 3014
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
3015
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
3016 3017
		u32 val;

3018
		val = intel_de_read(dev_priv, reg);
3019 3020 3021 3022 3023 3024 3025 3026

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

3027 3028
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
3029 3030 3031 3032 3033 3034 3035 3036 3037 3038

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

3039
		intel_de_write(dev_priv, reg, val);
3040 3041
	}

3042 3043
	intel_ddi_power_up_lanes(encoder, crtc_state);

3044 3045 3046
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
3047 3048 3049
	 *
	 * On ADL_P the PHY link rate and lane count must be programmed but
	 * these are both 0 for HDMI.
3050
	 */
3051 3052
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
3053

3054 3055 3056 3057
	if (crtc_state->has_audio)
		intel_audio_codec_enable(encoder, crtc_state, conn_state);
}

3058 3059
static void intel_enable_ddi(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
3060 3061 3062
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
3063
	drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
3064

3065 3066
	if (!crtc_state->bigjoiner_slave)
		intel_ddi_enable_transcoder_func(encoder, crtc_state);
3067

3068 3069
	intel_vrr_enable(encoder, crtc_state);

3070
	intel_enable_transcoder(crtc_state);
3071 3072 3073

	intel_crtc_vblank_on(crtc_state);

3074
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
3075
		intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
3076
	else
3077
		intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
3078 3079 3080 3081

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
3082
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
3083
				  crtc_state,
3084
				  (u8)conn_state->hdcp_content_type);
3085 3086
}

3087 3088
static void intel_disable_ddi_dp(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
3089 3090
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
3091
{
3092
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3093

3094 3095
	intel_dp->link_trained = false;

3096
	intel_edp_backlight_off(old_conn_state);
3097 3098 3099
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
3100 3101 3102
	/* Disable Ignore_MSA bit in DP Sink */
	intel_dp_sink_set_msa_timing_par_ignore_state(intel_dp, old_crtc_state,
						      false);
3103
}
S
Shashank Sharma 已提交
3104

3105 3106
static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
3107 3108 3109
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
3110
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3111 3112 3113 3114
	struct drm_connector *connector = old_conn_state->connector;

	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
3115 3116 3117
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
3118 3119
}

3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134
static void intel_pre_disable_ddi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
				  const struct intel_crtc_state *old_crtc_state,
				  const struct drm_connector_state *old_conn_state)
{
	struct intel_dp *intel_dp;

	if (old_crtc_state->has_audio)
		intel_audio_codec_disable(encoder, old_crtc_state,
					  old_conn_state);

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
		return;

	intel_dp = enc_to_intel_dp(encoder);
3135
	intel_drrs_disable(intel_dp, old_crtc_state);
3136 3137 3138
	intel_psr_disable(intel_dp, old_crtc_state);
}

3139 3140
static void intel_disable_ddi(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
3141 3142 3143
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
3144 3145
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

3146
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
3147 3148
		intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
				       old_conn_state);
3149
	else
3150 3151
		intel_disable_ddi_dp(state, encoder, old_crtc_state,
				     old_conn_state);
3152
}
P
Paulo Zanoni 已提交
3153

3154 3155
static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
				     struct intel_encoder *encoder,
3156 3157 3158
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
3159
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3160

3161
	intel_ddi_set_dp_msa(crtc_state, conn_state);
3162

3163
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
3164
	intel_drrs_update(intel_dp, crtc_state);
3165

3166
	intel_backlight_update(state, encoder, crtc_state, conn_state);
3167 3168
}

3169 3170 3171 3172
void intel_ddi_update_pipe(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state)
3173
{
3174

3175 3176
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
	    !intel_encoder_is_mst(encoder))
3177 3178
		intel_ddi_update_pipe_dp(state, encoder, crtc_state,
					 conn_state);
3179

3180
	intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
3181 3182
}

3183 3184 3185 3186 3187 3188 3189 3190 3191
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

3192
	drm_WARN_ON(state->base.dev, crtc && crtc->active);
3193

3194 3195
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
3196
	if (crtc_state && crtc_state->hw.active)
3197 3198 3199 3200 3201 3202 3203 3204
		intel_update_active_dpll(state, crtc, encoder);
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
3205
	intel_tc_port_put_link(enc_to_dig_port(encoder));
3206 3207
}

I
Imre Deak 已提交
3208
static void
3209 3210
intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
I
Imre Deak 已提交
3211 3212
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
3213
{
I
Imre Deak 已提交
3214
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3215
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3216 3217
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
3218

3219 3220 3221
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

3222 3223 3224 3225 3226 3227
	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
I
Imre Deak 已提交
3228

3229
	if (is_tc_port && !intel_tc_port_in_tbt_alt_mode(dig_port))
3230 3231 3232 3233 3234
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
3235
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
I
Imre Deak 已提交
3236 3237 3238 3239
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

3240 3241
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state)
3242
{
3243 3244 3245
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
3246
	u32 dp_tp_ctl, ddi_buf_ctl;
3247
	bool wait = false;
3248

3249
	dp_tp_ctl = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3250 3251

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
3252
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3253
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
3254 3255
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
3256 3257 3258
			wait = true;
		}

3259 3260
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
3261 3262
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
		intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3263 3264 3265 3266 3267

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

3268
	dp_tp_ctl = DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1;
3269
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3270
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
3271
	} else {
3272
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
3273
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3274
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
3275
	}
3276 3277
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3278 3279

	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
3280 3281
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3282

3283
	intel_wait_ddi_buf_active(dev_priv, port);
3284
}
P
Paulo Zanoni 已提交
3285

3286
static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
3287
				     const struct intel_crtc_state *crtc_state,
3288 3289
				     u8 dp_train_pat)
{
3290 3291
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3292 3293
	u32 temp;

3294
	temp = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3295 3296

	temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3297
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
	case DP_TRAINING_PATTERN_DISABLE:
		temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
		break;
	case DP_TRAINING_PATTERN_1:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		break;
	case DP_TRAINING_PATTERN_2:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
		break;
	case DP_TRAINING_PATTERN_3:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
		break;
	case DP_TRAINING_PATTERN_4:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
		break;
	}

3315
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), temp);
3316 3317
}

3318 3319
static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp,
					  const struct intel_crtc_state *crtc_state)
3320 3321 3322 3323 3324 3325
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

3326
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3327 3328
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3329
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
3330 3331 3332 3333 3334 3335 3336 3337

	/*
	 * Until TGL on PORT_A we can have only eDP in SST mode. There the only
	 * reason we need to set idle transmission mode is to work around a HW
	 * issue where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
3338
	if (port == PORT_A && DISPLAY_VER(dev_priv) < 12)
3339 3340
		return;

3341 3342
	if (intel_de_wait_for_set(dev_priv,
				  dp_tp_status_reg(encoder, crtc_state),
3343 3344 3345 3346 3347
				  DP_TP_STATUS_IDLE_DONE, 1))
		drm_err(&dev_priv->drm,
			"Timed out waiting for DP idle patterns\n");
}

3348 3349
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
3350
{
3351 3352
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
3353

3354
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO_MMIO))
3355 3356
		return false;

3357
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
3358
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
3359 3360
}

3361 3362 3363
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
3364
	if (DISPLAY_VER(dev_priv) >= 12 && crtc_state->port_clock > 594000)
3365
		crtc_state->min_voltage_level = 2;
3366
	else if (IS_JSL_EHL(dev_priv) && crtc_state->port_clock > 594000)
3367
		crtc_state->min_voltage_level = 3;
3368
	else if (DISPLAY_VER(dev_priv) >= 11 && crtc_state->port_clock > 594000)
3369
		crtc_state->min_voltage_level = 1;
3370 3371
}

3372 3373
static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
						     enum transcoder cpu_transcoder)
3374
{
3375 3376
	u32 master_select;

3377
	if (DISPLAY_VER(dev_priv) >= 11) {
3378
		u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
3379

3380 3381
		if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
			return INVALID_TRANSCODER;
3382

3383 3384 3385
		master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
	} else {
		u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3386

3387 3388 3389 3390 3391
		if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
			return INVALID_TRANSCODER;

		master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
	}
3392 3393 3394 3395 3396 3397 3398

	if (master_select == 0)
		return TRANSCODER_EDP;
	else
		return master_select - 1;
}

3399
static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
3400 3401 3402 3403 3404 3405 3406
{
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
	u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
	enum transcoder cpu_transcoder;

	crtc_state->master_transcoder =
3407
		bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		enum intel_display_power_domain power_domain;
		intel_wakeref_t trans_wakeref;

		power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   power_domain);

		if (!trans_wakeref)
			continue;

3420
		if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431
		    crtc_state->cpu_transcoder)
			crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);

		intel_display_power_put(dev_priv, power_domain, trans_wakeref);
	}

	drm_WARN_ON(&dev_priv->drm,
		    crtc_state->master_transcoder != INVALID_TRANSCODER &&
		    crtc_state->sync_mode_slaves_mask);
}

3432 3433
static void intel_ddi_read_func_ctl(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config)
3434
{
3435
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
V
Ville Syrjälä 已提交
3436
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3437
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
3438
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3439 3440
	u32 temp, flags = 0;

3441
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3442 3443 3444 3445 3446 3447 3448 3449 3450
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

3451
	pipe_config->hw.adjusted_mode.flags |= flags;
3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
3469 3470 3471

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
3472
		pipe_config->has_hdmi_sink = true;
3473

3474 3475 3476 3477
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
3478
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
3479

3480
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
3481 3482 3483
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
3484
		fallthrough;
3485
	case TRANS_DDI_MODE_SELECT_DVI:
3486
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
3487 3488
		pipe_config->lane_count = 4;
		break;
3489
	case TRANS_DDI_MODE_SELECT_DP_SST:
3490 3491 3492 3493 3494 3495
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
V
Ville Syrjälä 已提交
3496
		intel_dp_get_m_n(crtc, pipe_config);
3497

3498
		if (DISPLAY_VER(dev_priv) >= 11) {
3499
			i915_reg_t dp_tp_ctl = dp_tp_ctl_reg(encoder, pipe_config);
3500 3501

			pipe_config->fec_enable =
3502
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
3503

3504 3505 3506 3507
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
3508 3509
		}

3510 3511 3512 3513 3514 3515
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
			pipe_config->infoframes.enable |=
				intel_lspcon_infoframes_enabled(encoder, pipe_config);
		else
			pipe_config->infoframes.enable |=
				intel_hdmi_infoframes_enabled(encoder, pipe_config);
3516
		break;
3517 3518 3519 3520 3521 3522 3523
	case TRANS_DDI_MODE_SELECT_FDI_OR_128B132B:
		if (!HAS_DP20(dev_priv)) {
			/* FDI */
			pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
			break;
		}
		fallthrough; /* 128b/132b */
3524
	case TRANS_DDI_MODE_SELECT_DP_MST:
3525
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
3526 3527
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
3528

3529
		if (DISPLAY_VER(dev_priv) >= 12)
3530 3531 3532
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

V
Ville Syrjälä 已提交
3533
		intel_dp_get_m_n(crtc, pipe_config);
3534 3535 3536

		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);
3537 3538 3539 3540
		break;
	default:
		break;
	}
3541 3542
}

3543 3544
static void intel_ddi_get_config(struct intel_encoder *encoder,
				 struct intel_crtc_state *pipe_config)
3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;

	/* XXX: DSI transcoder paranoia */
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
		return;

	if (pipe_config->bigjoiner_slave) {
		/* read out pipe settings from master */
		enum transcoder save = pipe_config->cpu_transcoder;

		/* Our own transcoder needs to be disabled when reading it in intel_ddi_read_func_ctl() */
		WARN_ON(pipe_config->output_types);
		pipe_config->cpu_transcoder = (enum transcoder)pipe_config->bigjoiner_linked_crtc->pipe;
		intel_ddi_read_func_ctl(encoder, pipe_config);
		pipe_config->cpu_transcoder = save;
	} else {
		intel_ddi_read_func_ctl(encoder, pipe_config);
	}
3565

3566 3567
	intel_ddi_mso_get_config(encoder, pipe_config);

3568
	pipe_config->has_audio =
3569
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
3570

3571 3572
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
3586 3587 3588
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
3589
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3590
	}
3591

3592
	if (!pipe_config->bigjoiner_slave)
3593
		ddi_dotclock_get(pipe_config);
3594

3595
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3596 3597
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
3598 3599

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
3612 3613 3614
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
3615

3616
	if (DISPLAY_VER(dev_priv) >= 8)
3617
		bdw_get_trans_port_sync_config(pipe_config);
3618 3619

	intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
3620
	intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
3621 3622

	intel_psr_get_config(encoder, pipe_config);
3623 3624
}

3625 3626 3627 3628 3629 3630 3631 3632 3633
void intel_ddi_get_clock(struct intel_encoder *encoder,
			 struct intel_crtc_state *crtc_state,
			 struct intel_shared_dpll *pll)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	struct icl_port_dpll *port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];
	bool pll_active;

3634 3635 3636
	if (drm_WARN_ON(&i915->drm, !pll))
		return;

3637 3638 3639 3640 3641 3642 3643 3644 3645 3646
	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
						     &crtc_state->dpll_hw_state);
}

3647 3648 3649 3650 3651 3652 3653 3654 3655
static void dg2_ddi_get_config(struct intel_encoder *encoder,
				struct intel_crtc_state *crtc_state)
{
	intel_mpllb_readout_hw_state(encoder, &crtc_state->mpllb_state);
	crtc_state->port_clock = intel_mpllb_calc_port_clock(encoder, &crtc_state->mpllb_state);

	intel_ddi_get_config(encoder, crtc_state);
}

3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683
static void adls_ddi_get_config(struct intel_encoder *encoder,
				struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, adls_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void rkl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, rkl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void dg1_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, dg1_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void icl_ddi_combo_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, icl_ddi_combo_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3684 3685 3686
static void icl_ddi_tc_get_clock(struct intel_encoder *encoder,
				 struct intel_crtc_state *crtc_state,
				 struct intel_shared_dpll *pll)
3687 3688 3689 3690 3691 3692
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id;
	struct icl_port_dpll *port_dpll;
	bool pll_active;

3693 3694
	if (drm_WARN_ON(&i915->drm, !pll))
		return;
3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713

	if (intel_get_shared_dpll_id(i915, pll) == DPLL_ID_ICL_TBTPLL)
		port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	else
		port_dpll_id = ICL_PORT_DPLL_MG_PHY;

	port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];

	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	if (intel_get_shared_dpll_id(i915, crtc_state->shared_dpll) == DPLL_ID_ICL_TBTPLL)
		crtc_state->port_clock = icl_calc_tbt_pll_link(i915, encoder->port);
	else
		crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
							     &crtc_state->dpll_hw_state);
3714
}
3715

3716 3717 3718 3719
static void icl_ddi_tc_get_config(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state)
{
	icl_ddi_tc_get_clock(encoder, crtc_state, icl_ddi_tc_get_pll(encoder));
3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743
	intel_ddi_get_config(encoder, crtc_state);
}

static void bxt_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, bxt_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void skl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, skl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

void hsw_ddi_get_config(struct intel_encoder *encoder,
			struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, hsw_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3744 3745 3746
static void intel_ddi_sync_state(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
3747 3748 3749 3750 3751 3752 3753
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (intel_phy_is_tc(i915, phy))
		intel_tc_port_sanitize(enc_to_dig_port(encoder));

	if (crtc_state && intel_crtc_has_dp_encoder(crtc_state))
3754 3755 3756
		intel_dp_sync_state(encoder, crtc_state);
}

3757 3758 3759 3760 3761 3762 3763 3764 3765
static bool intel_ddi_initial_fastset_check(struct intel_encoder *encoder,
					    struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		return intel_dp_initial_fastset_check(encoder, crtc_state);

	return true;
}

3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

3784 3785 3786
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
3787
{
3788
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3789
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3790
	enum port port = encoder->port;
3791
	int ret;
P
Paulo Zanoni 已提交
3792

3793
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
3794 3795
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

3796
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
3797
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
3798
	} else {
3799
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
3800 3801
	}

3802 3803
	if (ret)
		return ret;
3804

3805 3806 3807 3808 3809 3810
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

3811
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3812
		pipe_config->lane_lat_optim_mask =
3813
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
3814

3815 3816
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

3817
	return 0;
P
Paulo Zanoni 已提交
3818 3819
}

3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
		m_n_1->gmch_m == m_n_2->gmch_m &&
		m_n_1->gmch_n == m_n_2->gmch_n &&
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

3865 3866 3867 3868
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
3869
	if (DISPLAY_VER(dev_priv) < 9)
3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
3901
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3902 3903 3904
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

3905 3906 3907
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

3931 3932
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
3933
	struct drm_i915_private *i915 = to_i915(encoder->dev);
3934
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
3935
	enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
3936 3937

	intel_dp_encoder_flush_work(encoder);
3938 3939
	if (intel_phy_is_tc(i915, phy))
		intel_tc_port_flush_work(dig_port);
3940
	intel_display_power_flush_work(i915);
3941 3942

	drm_encoder_cleanup(encoder);
3943 3944
	if (dig_port)
		kfree(dig_port->hdcp_port_data.streams);
3945 3946 3947
	kfree(dig_port);
}

3948 3949 3950 3951 3952 3953 3954 3955 3956
static void intel_ddi_encoder_reset(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(encoder));

	intel_dp->reset_link_params = true;

	intel_pps_encoder_reset(intel_dp);
}

P
Paulo Zanoni 已提交
3957
static const struct drm_encoder_funcs intel_ddi_funcs = {
3958
	.reset = intel_ddi_encoder_reset,
3959
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
3960 3961
};

3962
static struct intel_connector *
3963
intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
3964 3965
{
	struct intel_connector *connector;
3966
	enum port port = dig_port->base.port;
3967

3968
	connector = intel_connector_alloc();
3969 3970 3971
	if (!connector)
		return NULL;

3972 3973 3974 3975
	dig_port->dp.output_reg = DDI_BUF_CTL(port);
	dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
	dig_port->dp.set_link_train = intel_ddi_set_link_train;
	dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
3976

3977 3978
	dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
	dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
3979

3980
	if (!intel_dp_init_connector(dig_port, connector)) {
3981 3982 3983 3984 3985 3986 3987
		kfree(connector);
		return NULL;
	}

	return connector;
}

3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

4007
	crtc_state->connectors_changed = true;
4008 4009

	ret = drm_atomic_commit(state);
4010
out:
4011 4012 4013 4014 4015 4016 4017 4018 4019
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4020
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

4050 4051
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
4052

4053
	if (!crtc_state->hw.active)
4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
4066 4067
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

4089 4090
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
4091
		  struct intel_connector *connector)
4092
{
4093
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
4094
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4095
	struct intel_dp *intel_dp = &dig_port->dp;
4096 4097
	enum phy phy = intel_port_to_phy(i915, encoder->port);
	bool is_tc = intel_phy_is_tc(i915, phy);
4098
	struct drm_modeset_acquire_ctx ctx;
4099
	enum intel_hotplug_state state;
4100 4101
	int ret;

4102 4103 4104 4105 4106 4107 4108
	if (intel_dp->compliance.test_active &&
	    intel_dp->compliance.test_type == DP_TEST_LINK_PHY_TEST_PATTERN) {
		intel_dp_phy_test(encoder);
		/* just do the PHY test and nothing else */
		return INTEL_HOTPLUG_UNCHANGED;
	}

4109
	state = intel_encoder_hotplug(encoder, connector);
4110 4111 4112 4113

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
4114 4115 4116 4117
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4129 4130
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4131

4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
4147 4148 4149 4150 4151 4152
	 *
	 * Type-c connectors which get their HPD signal deasserted then
	 * reasserted, without unplugging/replugging the sink from the
	 * connector, introduce a delay until the AUX channel communication
	 * becomes functional. Retry the detection for 5 seconds on type-c
	 * connectors to account for this delay.
4153
	 */
4154 4155
	if (state == INTEL_HOTPLUG_UNCHANGED &&
	    connector->hotplug_retries < (is_tc ? 5 : 1) &&
4156 4157 4158
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4159
	return state;
4160 4161
}

4162 4163 4164
static bool lpt_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4165
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
4166 4167 4168 4169 4170 4171 4172

	return intel_de_read(dev_priv, SDEISR) & bit;
}

static bool hsw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4173
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4174

4175
	return intel_de_read(dev_priv, DEISR) & bit;
4176 4177 4178 4179 4180
}

static bool bdw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4181
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4182 4183 4184 4185

	return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
}

4186
static struct intel_connector *
4187
intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
4188 4189
{
	struct intel_connector *connector;
4190
	enum port port = dig_port->base.port;
4191

4192
	connector = intel_connector_alloc();
4193 4194 4195
	if (!connector)
		return NULL;

4196 4197
	dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(dig_port, connector);
4198 4199 4200 4201

	return connector;
}

4202
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
4203
{
4204
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4205

4206
	if (dig_port->base.port != PORT_A)
4207 4208
		return false;

4209
	if (dig_port->saved_port_bits & DDI_A_4_LANES)
4210 4211 4212 4213 4214
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
4215
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4216 4217 4218 4219 4220
		return true;

	return false;
}

4221
static int
4222
intel_ddi_max_lanes(struct intel_digital_port *dig_port)
4223
{
4224 4225
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
4226 4227
	int max_lanes = 4;

4228
	if (DISPLAY_VER(dev_priv) >= 11)
4229 4230 4231
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
4232
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
4244
	if (intel_ddi_a_force_4_lanes(dig_port)) {
4245 4246
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
4247
		dig_port->saved_port_bits |= DDI_A_4_LANES;
4248 4249 4250 4251 4252 4253
		max_lanes = 4;
	}

	return max_lanes;
}

M
Matt Roper 已提交
4254 4255 4256
static bool hti_uses_phy(struct drm_i915_private *i915, enum phy phy)
{
	return i915->hti_state & HDPORT_ENABLED &&
4257
	       i915->hti_state & HDPORT_DDI_USED(phy);
M
Matt Roper 已提交
4258 4259
}

4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270
static enum hpd_pin xelpd_hpd_pin(struct drm_i915_private *dev_priv,
				  enum port port)
{
	if (port >= PORT_D_XELPD)
		return HPD_PORT_D + port - PORT_D_XELPD;
	else if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
	else
		return HPD_PORT_A + port - PORT_A;
}

4271 4272 4273
static enum hpd_pin dg1_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4274 4275
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4276 4277 4278 4279
	else
		return HPD_PORT_A + port - PORT_A;
}

4280 4281 4282
static enum hpd_pin tgl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4283 4284
	if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
4285 4286 4287 4288 4289 4290 4291 4292 4293 4294
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin rkl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return tgl_hpd_pin(dev_priv, port);

4295 4296
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin icl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port >= PORT_C)
		return HPD_PORT_TC1 + port - PORT_C;
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin ehl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_D)
		return HPD_PORT_A;

	if (HAS_PCH_MCC(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

4322 4323 4324 4325 4326 4327 4328 4329
static enum hpd_pin skl_hpd_pin(struct drm_i915_private *dev_priv, enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

4330 4331
static bool intel_ddi_is_tc(struct drm_i915_private *i915, enum port port)
{
4332
	if (DISPLAY_VER(i915) >= 12)
4333
		return port >= PORT_TC1;
4334
	else if (DISPLAY_VER(i915) >= 11)
4335 4336 4337 4338 4339
		return port >= PORT_C;
	else
		return false;
}

4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351
static void intel_ddi_encoder_suspend(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	intel_dp_encoder_suspend(encoder);

	if (!intel_phy_is_tc(i915, phy))
		return;

4352
	intel_tc_port_flush_work(dig_port);
4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366
}

static void intel_ddi_encoder_shutdown(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	intel_dp_encoder_shutdown(encoder);

	if (!intel_phy_is_tc(i915, phy))
		return;

4367
	intel_tc_port_flush_work(dig_port);
4368 4369
}

4370 4371 4372
#define port_tc_name(port) ((port) - PORT_TC1 + '1')
#define tc_port_name(tc_port) ((tc_port) - TC_PORT_1 + '1')

4373
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4374
{
4375
	struct intel_digital_port *dig_port;
4376
	struct intel_encoder *encoder;
4377
	const struct intel_bios_encoder_data *devdata;
4378
	bool init_hdmi, init_dp;
4379
	enum phy phy = intel_port_to_phy(dev_priv, port);
4380

M
Matt Roper 已提交
4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392
	/*
	 * On platforms with HTI (aka HDPORT), if it's enabled at boot it may
	 * have taken over some of the PHYs and made them unavailable to the
	 * driver.  In that case we should skip initializing the corresponding
	 * outputs.
	 */
	if (hti_uses_phy(dev_priv, phy)) {
		drm_dbg_kms(&dev_priv->drm, "PORT %c / PHY %c reserved by HTI\n",
			    port_name(port), phy_name(phy));
		return;
	}

4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403
	devdata = intel_bios_encoder_data_lookup(dev_priv, port);
	if (!devdata) {
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not present\n",
			    port_name(port));
		return;
	}

	init_hdmi = intel_bios_encoder_supports_dvi(devdata) ||
		intel_bios_encoder_supports_hdmi(devdata);
	init_dp = intel_bios_encoder_supports_dp(devdata);
4404 4405 4406 4407 4408 4409 4410 4411 4412

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_hdmi = false;
4413 4414
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
4415 4416
	}

4417
	if (!init_dp && !init_hdmi) {
4418 4419 4420
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
4421
		return;
4422
	}
P
Paulo Zanoni 已提交
4423

4424 4425
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
P
Paulo Zanoni 已提交
4426 4427
		return;

4428
	encoder = &dig_port->base;
4429
	encoder->devdata = devdata;
P
Paulo Zanoni 已提交
4430

4431 4432 4433 4434 4435 4436 4437
	if (DISPLAY_VER(dev_priv) >= 13 && port >= PORT_D_XELPD) {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c",
				 port_name(port - PORT_D_XELPD + PORT_D),
				 phy_name(phy));
	} else if (DISPLAY_VER(dev_priv) >= 12) {
4438 4439 4440 4441 4442 4443
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %s%c/PHY %s%c",
				 port >= PORT_TC1 ? "TC" : "",
4444
				 port >= PORT_TC1 ? port_tc_name(port) : port_name(port),
4445
				 tc_port != TC_PORT_NONE ? "TC" : "",
4446
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4447
	} else if (DISPLAY_VER(dev_priv) >= 11) {
4448 4449 4450 4451 4452 4453 4454 4455
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c%s/PHY %s%c",
				 port_name(port),
				 port >= PORT_C ? " (TC)" : "",
				 tc_port != TC_PORT_NONE ? "TC" : "",
4456
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4457 4458 4459 4460 4461
	} else {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c", port_name(port),  phy_name(phy));
	}
P
Paulo Zanoni 已提交
4462

4463 4464 4465
	mutex_init(&dig_port->hdcp_mutex);
	dig_port->num_hdcp_streams = 0;

4466 4467 4468
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
4469
	encoder->compute_config_late = intel_ddi_compute_config_late;
4470 4471 4472
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
4473
	encoder->pre_disable = intel_pre_disable_ddi;
4474 4475 4476 4477
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
4478
	encoder->sync_state = intel_ddi_sync_state;
4479
	encoder->initial_fastset_check = intel_ddi_initial_fastset_check;
4480 4481
	encoder->suspend = intel_ddi_encoder_suspend;
	encoder->shutdown = intel_ddi_encoder_shutdown;
4482 4483 4484 4485 4486 4487 4488
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
	encoder->power_domain = intel_port_to_power_domain(port);
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
4489

4490
	if (IS_DG2(dev_priv)) {
4491 4492
		encoder->enable_clock = intel_mpllb_enable;
		encoder->disable_clock = intel_mpllb_disable;
4493 4494
		encoder->get_config = dg2_ddi_get_config;
	} else if (IS_ALDERLAKE_S(dev_priv)) {
4495 4496
		encoder->enable_clock = adls_ddi_enable_clock;
		encoder->disable_clock = adls_ddi_disable_clock;
4497
		encoder->is_clock_enabled = adls_ddi_is_clock_enabled;
4498
		encoder->get_config = adls_ddi_get_config;
4499 4500 4501
	} else if (IS_ROCKETLAKE(dev_priv)) {
		encoder->enable_clock = rkl_ddi_enable_clock;
		encoder->disable_clock = rkl_ddi_disable_clock;
4502
		encoder->is_clock_enabled = rkl_ddi_is_clock_enabled;
4503
		encoder->get_config = rkl_ddi_get_config;
4504
	} else if (IS_DG1(dev_priv)) {
4505 4506
		encoder->enable_clock = dg1_ddi_enable_clock;
		encoder->disable_clock = dg1_ddi_disable_clock;
4507
		encoder->is_clock_enabled = dg1_ddi_is_clock_enabled;
4508
		encoder->get_config = dg1_ddi_get_config;
4509 4510 4511 4512
	} else if (IS_JSL_EHL(dev_priv)) {
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = jsl_ddi_tc_enable_clock;
			encoder->disable_clock = jsl_ddi_tc_disable_clock;
4513
			encoder->is_clock_enabled = jsl_ddi_tc_is_clock_enabled;
4514
			encoder->get_config = icl_ddi_combo_get_config;
4515 4516 4517
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4518
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4519
			encoder->get_config = icl_ddi_combo_get_config;
4520
		}
4521
	} else if (DISPLAY_VER(dev_priv) >= 11) {
4522 4523 4524
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = icl_ddi_tc_enable_clock;
			encoder->disable_clock = icl_ddi_tc_disable_clock;
4525
			encoder->is_clock_enabled = icl_ddi_tc_is_clock_enabled;
4526
			encoder->get_config = icl_ddi_tc_get_config;
4527 4528 4529
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4530
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4531
			encoder->get_config = icl_ddi_combo_get_config;
4532
		}
4533
	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
4534 4535
		/* BXT/GLK have fixed PLL->port mapping */
		encoder->get_config = bxt_ddi_get_config;
4536
	} else if (DISPLAY_VER(dev_priv) == 9) {
4537 4538
		encoder->enable_clock = skl_ddi_enable_clock;
		encoder->disable_clock = skl_ddi_disable_clock;
4539
		encoder->is_clock_enabled = skl_ddi_is_clock_enabled;
4540
		encoder->get_config = skl_ddi_get_config;
4541
	} else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
4542 4543
		encoder->enable_clock = hsw_ddi_enable_clock;
		encoder->disable_clock = hsw_ddi_disable_clock;
4544
		encoder->is_clock_enabled = hsw_ddi_is_clock_enabled;
4545
		encoder->get_config = hsw_ddi_get_config;
4546 4547
	}

4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560
	if (IS_DG2(dev_priv)) {
		encoder->set_signal_levels = intel_snps_phy_set_signal_levels;
	} else if (DISPLAY_VER(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
			encoder->set_signal_levels = icl_combo_phy_set_signal_levels;
		else
			encoder->set_signal_levels = tgl_dkl_phy_set_signal_levels;
	} else if (DISPLAY_VER(dev_priv) >= 11) {
		if (intel_phy_is_combo(dev_priv, phy))
			encoder->set_signal_levels = icl_combo_phy_set_signal_levels;
		else
			encoder->set_signal_levels = icl_mg_phy_set_signal_levels;
	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
4561
		encoder->set_signal_levels = bxt_ddi_phy_set_signal_levels;
4562
	} else {
4563
		encoder->set_signal_levels = hsw_set_signal_levels;
4564
	}
4565

4566 4567
	intel_ddi_buf_trans_init(encoder);

4568 4569 4570
	if (DISPLAY_VER(dev_priv) >= 13)
		encoder->hpd_pin = xelpd_hpd_pin(dev_priv, port);
	else if (IS_DG1(dev_priv))
4571 4572
		encoder->hpd_pin = dg1_hpd_pin(dev_priv, port);
	else if (IS_ROCKETLAKE(dev_priv))
4573
		encoder->hpd_pin = rkl_hpd_pin(dev_priv, port);
4574
	else if (DISPLAY_VER(dev_priv) >= 12)
4575
		encoder->hpd_pin = tgl_hpd_pin(dev_priv, port);
4576
	else if (IS_JSL_EHL(dev_priv))
4577
		encoder->hpd_pin = ehl_hpd_pin(dev_priv, port);
4578
	else if (DISPLAY_VER(dev_priv) == 11)
4579
		encoder->hpd_pin = icl_hpd_pin(dev_priv, port);
4580
	else if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
4581
		encoder->hpd_pin = skl_hpd_pin(dev_priv, port);
4582 4583
	else
		encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
P
Paulo Zanoni 已提交
4584

4585
	if (DISPLAY_VER(dev_priv) >= 11)
4586 4587 4588
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& DDI_BUF_PORT_REVERSAL;
4589
	else
4590 4591 4592
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4593

4594 4595 4596
	if (intel_bios_is_lane_reversal_needed(dev_priv, port))
		dig_port->saved_port_bits |= DDI_BUF_PORT_REVERSAL;

4597 4598 4599
	dig_port->dp.output_reg = INVALID_MMIO_REG;
	dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4600

4601
	if (intel_phy_is_tc(dev_priv, phy)) {
4602
		bool is_legacy =
4603 4604
			!intel_bios_encoder_supports_typec_usb(devdata) &&
			!intel_bios_encoder_supports_tbt(devdata);
4605

4606
		intel_tc_port_init(dig_port, is_legacy);
4607

4608 4609
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
4610
	}
4611

4612
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
4613
	dig_port->ddi_io_power_domain = POWER_DOMAIN_PORT_DDI_A_IO +
4614
					      port - PORT_A;
4615

4616
	if (init_dp) {
4617
		if (!intel_ddi_init_dp_connector(dig_port))
4618
			goto err;
4619

4620
		dig_port->hpd_pulse = intel_dp_hpd_pulse;
4621

4622 4623
		if (dig_port->dp.mso_link_count)
			encoder->pipe_mask = intel_ddi_splitter_pipe_mask(dev_priv);
4624
	}
4625

4626 4627
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4628
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
4629
		if (!intel_ddi_init_hdmi_connector(dig_port))
4630
			goto err;
4631
	}
4632

4633
	if (DISPLAY_VER(dev_priv) >= 11) {
4634
		if (intel_phy_is_tc(dev_priv, phy))
4635
			dig_port->connected = intel_tc_port_connected;
4636
		else
4637
			dig_port->connected = lpt_digital_port_connected;
4638
	} else if (DISPLAY_VER(dev_priv) >= 8) {
4639 4640
		if (port == PORT_A || IS_GEMINILAKE(dev_priv) ||
		    IS_BROXTON(dev_priv))
4641
			dig_port->connected = bdw_digital_port_connected;
4642
		else
4643
			dig_port->connected = lpt_digital_port_connected;
4644
	} else {
4645
		if (port == PORT_A)
4646
			dig_port->connected = hsw_digital_port_connected;
4647
		else
4648
			dig_port->connected = lpt_digital_port_connected;
4649 4650
	}

4651
	intel_infoframe_init(dig_port);
4652

4653 4654 4655
	return;

err:
4656
	drm_encoder_cleanup(&encoder->base);
4657
	kfree(dig_port);
P
Paulo Zanoni 已提交
4658
}