intel_uncore.c 62.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

24 25 26
#include <linux/pm_runtime.h>
#include <asm/iosf_mbi.h>

27
#include "i915_drv.h"
28
#include "i915_trace.h"
29
#include "i915_vgpu.h"
30
#include "intel_pm.h"
31

32
#define FORCEWAKE_ACK_TIMEOUT_MS 50
33
#define GT_FIFO_TIMEOUT_MS	 10
34

35
#define __raw_posting_read(...) ((void)__raw_uncore_read32(__VA_ARGS__))
36

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
void
intel_uncore_mmio_debug_init_early(struct intel_uncore_mmio_debug *mmio_debug)
{
	spin_lock_init(&mmio_debug->lock);
	mmio_debug->unclaimed_mmio_check = 1;
}

static void mmio_debug_suspend(struct intel_uncore_mmio_debug *mmio_debug)
{
	lockdep_assert_held(&mmio_debug->lock);

	/* Save and disable mmio debugging for the user bypass */
	if (!mmio_debug->suspend_count++) {
		mmio_debug->saved_mmio_check = mmio_debug->unclaimed_mmio_check;
		mmio_debug->unclaimed_mmio_check = 0;
	}
}

static void mmio_debug_resume(struct intel_uncore_mmio_debug *mmio_debug)
{
	lockdep_assert_held(&mmio_debug->lock);

	if (!--mmio_debug->suspend_count)
		mmio_debug->unclaimed_mmio_check = mmio_debug->saved_mmio_check;
}

63 64 65 66
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
67 68 69 70 71 72
	"vdbox0",
	"vdbox1",
	"vdbox2",
	"vdbox3",
	"vebox0",
	"vebox1",
73 74 75
};

const char *
76
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
77
{
78
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
79 80 81 82 83 84 85 86 87

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

88
#define fw_ack(d) readl((d)->reg_ack)
89 90
#define fw_set(d, val) writel(_MASKED_BIT_ENABLE((val)), (d)->reg_set)
#define fw_clear(d, val) writel(_MASKED_BIT_DISABLE((val)), (d)->reg_set)
91

92
static inline void
93
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
94
{
95 96 97 98 99
	/*
	 * We don't really know if the powerwell for the forcewake domain we are
	 * trying to reset here does exist at this point (engines could be fused
	 * off in ICL+), so no waiting for acks
	 */
100 101
	/* WaRsClearFWBitsAtReset:bdw,skl */
	fw_clear(d, 0xffff);
102 103
}

104 105
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
106
{
107 108
	GEM_BUG_ON(d->uncore->fw_domains_timer & d->mask);
	d->uncore->fw_domains_timer |= d->mask;
109 110
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
111
			       NSEC_PER_MSEC,
112 113
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
114 115
}

116
static inline int
117
__wait_for_ack(const struct intel_uncore_forcewake_domain *d,
118 119 120
	       const u32 ack,
	       const u32 value)
{
121
	return wait_for_atomic((fw_ack(d) & ack) == value,
122 123 124 125
			       FORCEWAKE_ACK_TIMEOUT_MS);
}

static inline int
126
wait_ack_clear(const struct intel_uncore_forcewake_domain *d,
127 128
	       const u32 ack)
{
129
	return __wait_for_ack(d, ack, 0);
130 131 132
}

static inline int
133
wait_ack_set(const struct intel_uncore_forcewake_domain *d,
134 135
	     const u32 ack)
{
136
	return __wait_for_ack(d, ack, ack);
137 138
}

139
static inline void
140
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
141
{
142
	if (wait_ack_clear(d, FORCEWAKE_KERNEL)) {
143 144
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
145 146
		add_taint_for_CI(TAINT_WARN); /* CI now unreliable */
	}
147
}
148

149 150 151 152 153 154
enum ack_type {
	ACK_CLEAR = 0,
	ACK_SET
};

static int
155
fw_domain_wait_ack_with_fallback(const struct intel_uncore_forcewake_domain *d,
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
				 const enum ack_type type)
{
	const u32 ack_bit = FORCEWAKE_KERNEL;
	const u32 value = type == ACK_SET ? ack_bit : 0;
	unsigned int pass;
	bool ack_detected;

	/*
	 * There is a possibility of driver's wake request colliding
	 * with hardware's own wake requests and that can cause
	 * hardware to not deliver the driver's ack message.
	 *
	 * Use a fallback bit toggle to kick the gpu state machine
	 * in the hope that the original ack will be delivered along with
	 * the fallback ack.
	 *
172 173 174
	 * This workaround is described in HSDES #1604254524 and it's known as:
	 * WaRsForcewakeAddDelayForAck:skl,bxt,kbl,glk,cfl,cnl,icl
	 * although the name is a bit misleading.
175 176 177 178
	 */

	pass = 1;
	do {
179
		wait_ack_clear(d, FORCEWAKE_KERNEL_FALLBACK);
180

181
		fw_set(d, FORCEWAKE_KERNEL_FALLBACK);
182 183
		/* Give gt some time to relax before the polling frenzy */
		udelay(10 * pass);
184
		wait_ack_set(d, FORCEWAKE_KERNEL_FALLBACK);
185

186
		ack_detected = (fw_ack(d) & ack_bit) == value;
187

188
		fw_clear(d, FORCEWAKE_KERNEL_FALLBACK);
189 190 191 192 193
	} while (!ack_detected && pass++ < 10);

	DRM_DEBUG_DRIVER("%s had to use fallback to %s ack, 0x%x (passes %u)\n",
			 intel_uncore_forcewake_domain_to_str(d->id),
			 type == ACK_SET ? "set" : "clear",
194
			 fw_ack(d),
195 196 197 198 199 200
			 pass);

	return ack_detected ? 0 : -ETIMEDOUT;
}

static inline void
201
fw_domain_wait_ack_clear_fallback(const struct intel_uncore_forcewake_domain *d)
202
{
203
	if (likely(!wait_ack_clear(d, FORCEWAKE_KERNEL)))
204 205
		return;

206 207
	if (fw_domain_wait_ack_with_fallback(d, ACK_CLEAR))
		fw_domain_wait_ack_clear(d);
208 209
}

210
static inline void
211
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
212
{
213
	fw_set(d, FORCEWAKE_KERNEL);
214
}
215

216
static inline void
217
fw_domain_wait_ack_set(const struct intel_uncore_forcewake_domain *d)
218
{
219
	if (wait_ack_set(d, FORCEWAKE_KERNEL)) {
220 221
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
222 223
		add_taint_for_CI(TAINT_WARN); /* CI now unreliable */
	}
224
}
225

226
static inline void
227
fw_domain_wait_ack_set_fallback(const struct intel_uncore_forcewake_domain *d)
228
{
229
	if (likely(!wait_ack_set(d, FORCEWAKE_KERNEL)))
230 231
		return;

232 233
	if (fw_domain_wait_ack_with_fallback(d, ACK_SET))
		fw_domain_wait_ack_set(d);
234 235
}

236
static inline void
237
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
238
{
239
	fw_clear(d, FORCEWAKE_KERNEL);
240 241
}

242
static void
243
fw_domains_get(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
244
{
245
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
246
	unsigned int tmp;
247

248
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
C
Chris Wilson 已提交
249

250
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
251
		fw_domain_wait_ack_clear(d);
252
		fw_domain_get(d);
253
	}
254

255
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
256
		fw_domain_wait_ack_set(d);
257

258
	uncore->fw_domains_active |= fw_domains;
259 260 261
}

static void
262
fw_domains_get_with_fallback(struct intel_uncore *uncore,
263 264 265 266 267
			     enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *d;
	unsigned int tmp;

268
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
269

270
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
271
		fw_domain_wait_ack_clear_fallback(d);
272
		fw_domain_get(d);
273 274
	}

275
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
276
		fw_domain_wait_ack_set_fallback(d);
277

278
	uncore->fw_domains_active |= fw_domains;
279
}
280

281
static void
282
fw_domains_put(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
283 284
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
285 286
	unsigned int tmp;

287
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
288

289
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
290
		fw_domain_put(d);
291

292
	uncore->fw_domains_active &= ~fw_domains;
293
}
294

295
static void
296
fw_domains_reset(struct intel_uncore *uncore,
297
		 enum forcewake_domains fw_domains)
298 299
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
300
	unsigned int tmp;
301

C
Chris Wilson 已提交
302
	if (!fw_domains)
303
		return;
304

305
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
C
Chris Wilson 已提交
306

307
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
308
		fw_domain_reset(d);
309 310
}

311
static inline u32 gt_thread_status(struct intel_uncore *uncore)
312 313 314
{
	u32 val;

315
	val = __raw_uncore_read32(uncore, GEN6_GT_THREAD_STATUS_REG);
316 317 318 319 320
	val &= GEN6_GT_THREAD_STATUS_CORE_MASK;

	return val;
}

321
static void __gen6_gt_wait_for_thread_c0(struct intel_uncore *uncore)
322
{
323 324
	/*
	 * w/a for a sporadic read returning 0 by waiting for the GT
325 326
	 * thread to wake up.
	 */
327 328 329
	drm_WARN_ONCE(&uncore->i915->drm,
		      wait_for_atomic_us(gt_thread_status(uncore) == 0, 5000),
		      "GT thread status wait timed out\n");
330 331
}

332
static void fw_domains_get_with_thread_status(struct intel_uncore *uncore,
333
					      enum forcewake_domains fw_domains)
334
{
335
	fw_domains_get(uncore, fw_domains);
336

337
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
338
	__gen6_gt_wait_for_thread_c0(uncore);
339 340
}

341
static inline u32 fifo_free_entries(struct intel_uncore *uncore)
342
{
343
	u32 count = __raw_uncore_read32(uncore, GTFIFOCTL);
344 345 346 347

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

348
static void __gen6_gt_wait_for_fifo(struct intel_uncore *uncore)
349
{
350
	u32 n;
351

352 353
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
354
	if (IS_VALLEYVIEW(uncore->i915))
355
		n = fifo_free_entries(uncore);
356
	else
357
		n = uncore->fifo_count;
358 359

	if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
360
		if (wait_for_atomic((n = fifo_free_entries(uncore)) >
361 362
				    GT_FIFO_NUM_RESERVED_ENTRIES,
				    GT_FIFO_TIMEOUT_MS)) {
363 364
			drm_dbg(&uncore->i915->drm,
				"GT_FIFO timeout, entries: %u\n", n);
365
			return;
366 367 368
		}
	}

369
	uncore->fifo_count = n - 1;
370 371
}

372 373
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
374
{
375 376
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
377
	struct intel_uncore *uncore = domain->uncore;
378
	unsigned long irqflags;
Z
Zhe Wang 已提交
379

380
	assert_rpm_device_not_suspended(uncore->rpm);
Z
Zhe Wang 已提交
381

382 383 384
	if (xchg(&domain->active, false))
		return HRTIMER_RESTART;

385
	spin_lock_irqsave(&uncore->lock, irqflags);
386

387 388 389
	uncore->fw_domains_timer &= ~domain->mask;

	GEM_BUG_ON(!domain->wake_count);
390
	if (--domain->wake_count == 0)
391
		uncore->funcs.force_wake_put(uncore, domain->mask);
392

393
	spin_unlock_irqrestore(&uncore->lock, irqflags);
394 395

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
396 397
}

398
/* Note callers must have acquired the PUNIT->PMIC bus, before calling this. */
399
static unsigned int
400
intel_uncore_forcewake_reset(struct intel_uncore *uncore)
Z
Zhe Wang 已提交
401
{
402
	unsigned long irqflags;
403
	struct intel_uncore_forcewake_domain *domain;
404
	int retry_count = 100;
405
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
406

407 408
	iosf_mbi_assert_punit_acquired();

409 410 411 412 413
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
414 415
		unsigned int tmp;

416
		active_domains = 0;
Z
Zhe Wang 已提交
417

418
		for_each_fw_domain(domain, uncore, tmp) {
419
			smp_store_mb(domain->active, false);
420
			if (hrtimer_cancel(&domain->timer) == 0)
421
				continue;
Z
Zhe Wang 已提交
422

423
			intel_uncore_fw_release_timer(&domain->timer);
424
		}
425

426
		spin_lock_irqsave(&uncore->lock, irqflags);
427

428
		for_each_fw_domain(domain, uncore, tmp) {
429
			if (hrtimer_active(&domain->timer))
430
				active_domains |= domain->mask;
431
		}
432

433 434
		if (active_domains == 0)
			break;
435

436
		if (--retry_count == 0) {
437
			drm_err(&uncore->i915->drm, "Timed out waiting for forcewake timers to finish\n");
438 439
			break;
		}
440

441
		spin_unlock_irqrestore(&uncore->lock, irqflags);
442 443
		cond_resched();
	}
444

445
	drm_WARN_ON(&uncore->i915->drm, active_domains);
446

447
	fw = uncore->fw_domains_active;
448
	if (fw)
449
		uncore->funcs.force_wake_put(uncore, fw);
450

451 452
	fw_domains_reset(uncore, uncore->fw_domains);
	assert_forcewakes_inactive(uncore);
453

454
	spin_unlock_irqrestore(&uncore->lock, irqflags);
455 456

	return fw; /* track the lost user forcewake domains */
457 458
}

459
static bool
460
fpga_check_for_unclaimed_mmio(struct intel_uncore *uncore)
461 462 463
{
	u32 dbg;

464
	dbg = __raw_uncore_read32(uncore, FPGA_DBG);
465 466 467
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

468
	__raw_uncore_write32(uncore, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
469 470 471 472

	return true;
}

473
static bool
474
vlv_check_for_unclaimed_mmio(struct intel_uncore *uncore)
475 476 477
{
	u32 cer;

478
	cer = __raw_uncore_read32(uncore, CLAIM_ER);
479 480 481
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

482
	__raw_uncore_write32(uncore, CLAIM_ER, CLAIM_ER_CLR);
483 484 485 486

	return true;
}

487
static bool
488
gen6_check_for_fifo_debug(struct intel_uncore *uncore)
489 490 491
{
	u32 fifodbg;

492
	fifodbg = __raw_uncore_read32(uncore, GTFIFODBG);
493 494

	if (unlikely(fifodbg)) {
495
		drm_dbg(&uncore->i915->drm, "GTFIFODBG = 0x08%x\n", fifodbg);
496
		__raw_uncore_write32(uncore, GTFIFODBG, fifodbg);
497 498 499 500 501
	}

	return fifodbg;
}

502
static bool
503
check_for_unclaimed_mmio(struct intel_uncore *uncore)
504
{
505 506
	bool ret = false;

507 508 509 510 511
	lockdep_assert_held(&uncore->debug->lock);

	if (uncore->debug->suspend_count)
		return false;

512
	if (intel_uncore_has_fpga_dbg_unclaimed(uncore))
513
		ret |= fpga_check_for_unclaimed_mmio(uncore);
514

515
	if (intel_uncore_has_dbg_unclaimed(uncore))
516
		ret |= vlv_check_for_unclaimed_mmio(uncore);
517

518
	if (intel_uncore_has_fifo(uncore))
519
		ret |= gen6_check_for_fifo_debug(uncore);
520

521
	return ret;
522 523
}

524 525
static void forcewake_early_sanitize(struct intel_uncore *uncore,
				     unsigned int restore_forcewake)
526
{
527
	GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
528

529
	/* WaDisableShadowRegForCpd:chv */
530
	if (IS_CHERRYVIEW(uncore->i915)) {
531 532 533 534
		__raw_uncore_write32(uncore, GTFIFOCTL,
				     __raw_uncore_read32(uncore, GTFIFOCTL) |
				     GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				     GT_FIFO_CTL_RC6_POLICY_STALL);
535 536
	}

537
	iosf_mbi_punit_acquire();
538
	intel_uncore_forcewake_reset(uncore);
539
	if (restore_forcewake) {
540 541 542
		spin_lock_irq(&uncore->lock);
		uncore->funcs.force_wake_get(uncore, restore_forcewake);

543
		if (intel_uncore_has_fifo(uncore))
544
			uncore->fifo_count = fifo_free_entries(uncore);
545
		spin_unlock_irq(&uncore->lock);
546
	}
547
	iosf_mbi_punit_release();
548 549
}

550
void intel_uncore_suspend(struct intel_uncore *uncore)
551
{
552 553 554
	if (!intel_uncore_has_forcewake(uncore))
		return;

555 556
	iosf_mbi_punit_acquire();
	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
557 558
		&uncore->pmic_bus_access_nb);
	uncore->fw_domains_saved = intel_uncore_forcewake_reset(uncore);
559
	iosf_mbi_punit_release();
560 561
}

562
void intel_uncore_resume_early(struct intel_uncore *uncore)
563
{
564 565
	unsigned int restore_forcewake;

566
	if (intel_uncore_unclaimed_mmio(uncore))
567
		drm_dbg(&uncore->i915->drm, "unclaimed mmio detected on resume, clearing\n");
568 569 570 571

	if (!intel_uncore_has_forcewake(uncore))
		return;

572
	restore_forcewake = fetch_and_zero(&uncore->fw_domains_saved);
573
	forcewake_early_sanitize(uncore, restore_forcewake);
574

575
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
576 577
}

578
void intel_uncore_runtime_resume(struct intel_uncore *uncore)
579
{
580 581 582
	if (!intel_uncore_has_forcewake(uncore))
		return;

583
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
584 585
}

586
static void __intel_uncore_forcewake_get(struct intel_uncore *uncore,
587 588 589
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
590
	unsigned int tmp;
591

592
	fw_domains &= uncore->fw_domains;
593

594
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
595
		if (domain->wake_count++) {
596
			fw_domains &= ~domain->mask;
597 598 599
			domain->active = true;
		}
	}
600

601
	if (fw_domains)
602
		uncore->funcs.force_wake_get(uncore, fw_domains);
603 604
}

605 606
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
607
 * @uncore: the intel_uncore structure
608 609 610 611 612 613 614 615 616
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
617
 */
618
void intel_uncore_forcewake_get(struct intel_uncore *uncore,
619
				enum forcewake_domains fw_domains)
620 621 622
{
	unsigned long irqflags;

623
	if (!uncore->funcs.force_wake_get)
624 625
		return;

626
	assert_rpm_wakelock_held(uncore->rpm);
627

628 629 630
	spin_lock_irqsave(&uncore->lock, irqflags);
	__intel_uncore_forcewake_get(uncore, fw_domains);
	spin_unlock_irqrestore(&uncore->lock, irqflags);
631 632
}

633 634
/**
 * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace
635
 * @uncore: the intel_uncore structure
636 637 638 639 640
 *
 * This function is a wrapper around intel_uncore_forcewake_get() to acquire
 * the GT powerwell and in the process disable our debugging for the
 * duration of userspace's bypass.
 */
641
void intel_uncore_forcewake_user_get(struct intel_uncore *uncore)
642
{
643
	spin_lock_irq(&uncore->lock);
644
	if (!uncore->user_forcewake_count++) {
645
		intel_uncore_forcewake_get__locked(uncore, FORCEWAKE_ALL);
646 647 648
		spin_lock(&uncore->debug->lock);
		mmio_debug_suspend(uncore->debug);
		spin_unlock(&uncore->debug->lock);
649
	}
650
	spin_unlock_irq(&uncore->lock);
651 652 653 654
}

/**
 * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace
655
 * @uncore: the intel_uncore structure
656 657 658 659
 *
 * This function complements intel_uncore_forcewake_user_get() and releases
 * the GT powerwell taken on behalf of the userspace bypass.
 */
660
void intel_uncore_forcewake_user_put(struct intel_uncore *uncore)
661
{
662
	spin_lock_irq(&uncore->lock);
663 664 665 666 667
	if (!--uncore->user_forcewake_count) {
		spin_lock(&uncore->debug->lock);
		mmio_debug_resume(uncore->debug);

		if (check_for_unclaimed_mmio(uncore))
668
			dev_info(uncore->i915->drm.dev,
669
				 "Invalid mmio detected during user access\n");
670
		spin_unlock(&uncore->debug->lock);
671

672
		intel_uncore_forcewake_put__locked(uncore, FORCEWAKE_ALL);
673
	}
674
	spin_unlock_irq(&uncore->lock);
675 676
}

677
/**
678
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
679
 * @uncore: the intel_uncore structure
680
 * @fw_domains: forcewake domains to get reference on
681
 *
682 683
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
684
 */
685
void intel_uncore_forcewake_get__locked(struct intel_uncore *uncore,
686 687
					enum forcewake_domains fw_domains)
{
688 689 690
	lockdep_assert_held(&uncore->lock);

	if (!uncore->funcs.force_wake_get)
691 692
		return;

693
	__intel_uncore_forcewake_get(uncore, fw_domains);
694 695
}

696
static void __intel_uncore_forcewake_put(struct intel_uncore *uncore,
697
					 enum forcewake_domains fw_domains)
698
{
699
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
700
	unsigned int tmp;
701

702
	fw_domains &= uncore->fw_domains;
703

704
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
705
		GEM_BUG_ON(!domain->wake_count);
706

707 708
		if (--domain->wake_count) {
			domain->active = true;
709
			continue;
710
		}
711

712
		fw_domain_arm_timer(domain);
713
	}
714
}
715

716 717
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
718
 * @uncore: the intel_uncore structure
719 720 721 722 723
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
724
void intel_uncore_forcewake_put(struct intel_uncore *uncore,
725 726 727 728
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

729
	if (!uncore->funcs.force_wake_put)
730 731
		return;

732 733 734
	spin_lock_irqsave(&uncore->lock, irqflags);
	__intel_uncore_forcewake_put(uncore, fw_domains);
	spin_unlock_irqrestore(&uncore->lock, irqflags);
735 736
}

737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
/**
 * intel_uncore_forcewake_flush - flush the delayed release
 * @uncore: the intel_uncore structure
 * @fw_domains: forcewake domains to flush
 */
void intel_uncore_forcewake_flush(struct intel_uncore *uncore,
				  enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
	unsigned int tmp;

	if (!uncore->funcs.force_wake_put)
		return;

	fw_domains &= uncore->fw_domains;
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
		WRITE_ONCE(domain->active, false);
		if (hrtimer_cancel(&domain->timer))
			intel_uncore_fw_release_timer(&domain->timer);
	}
}

759 760
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
761
 * @uncore: the intel_uncore structure
762 763 764 765 766
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
767
void intel_uncore_forcewake_put__locked(struct intel_uncore *uncore,
768 769
					enum forcewake_domains fw_domains)
{
770 771 772
	lockdep_assert_held(&uncore->lock);

	if (!uncore->funcs.force_wake_put)
773 774
		return;

775
	__intel_uncore_forcewake_put(uncore, fw_domains);
776 777
}

778
void assert_forcewakes_inactive(struct intel_uncore *uncore)
779
{
780
	if (!uncore->funcs.force_wake_get)
781 782
		return;

783 784 785
	drm_WARN(&uncore->i915->drm, uncore->fw_domains_active,
		 "Expected all fw_domains to be inactive, but %08x are still on\n",
		 uncore->fw_domains_active);
786 787
}

788
void assert_forcewakes_active(struct intel_uncore *uncore,
789 790
			      enum forcewake_domains fw_domains)
{
791 792 793 794 795 796
	struct intel_uncore_forcewake_domain *domain;
	unsigned int tmp;

	if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
		return;

797
	if (!uncore->funcs.force_wake_get)
798 799
		return;

800 801
	spin_lock_irq(&uncore->lock);

802
	assert_rpm_wakelock_held(uncore->rpm);
803

804
	fw_domains &= uncore->fw_domains;
805 806 807
	drm_WARN(&uncore->i915->drm, fw_domains & ~uncore->fw_domains_active,
		 "Expected %08x fw_domains to be active, but %08x are off\n",
		 fw_domains, fw_domains & ~uncore->fw_domains_active);
808 809 810 811 812 813

	/*
	 * Check that the caller has an explicit wakeref and we don't mistake
	 * it for the auto wakeref.
	 */
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
814
		unsigned int actual = READ_ONCE(domain->wake_count);
815 816
		unsigned int expect = 1;

817
		if (uncore->fw_domains_timer & domain->mask)
818 819
			expect++; /* pending automatic release */

820 821 822
		if (drm_WARN(&uncore->i915->drm, actual < expect,
			     "Expected domain %d to be held awake by caller, count=%d\n",
			     domain->id, actual))
823 824
			break;
	}
825 826

	spin_unlock_irq(&uncore->lock);
827 828
}

829
/* We give fast paths for the really cool registers */
830
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
831

832
#define __gen6_reg_read_fw_domains(uncore, offset) \
833 834 835 836 837 838 839 840 841
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
842
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
843 844 845 846 847 848 849 850 851
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

871
static enum forcewake_domains
872
find_fw_domain(struct intel_uncore *uncore, u32 offset)
873
{
T
Tvrtko Ursulin 已提交
874
	const struct intel_forcewake_range *entry;
875

T
Tvrtko Ursulin 已提交
876
	entry = BSEARCH(offset,
877 878
			uncore->fw_domains_table,
			uncore->fw_domains_table_entries,
879
			fw_range_cmp);
880

881 882 883
	if (!entry)
		return 0;

884 885 886 887 888 889
	/*
	 * The list of FW domains depends on the SKU in gen11+ so we
	 * can't determine it statically. We use FORCEWAKE_ALL and
	 * translate it here to the list of available domains.
	 */
	if (entry->domains == FORCEWAKE_ALL)
890
		return uncore->fw_domains;
891

892 893 894
	drm_WARN(&uncore->i915->drm, entry->domains & ~uncore->fw_domains,
		 "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
		 entry->domains & ~uncore->fw_domains, offset);
895 896

	return entry->domains;
897 898 899 900
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
901

T
Tvrtko Ursulin 已提交
902
#define HAS_FWTABLE(dev_priv) \
903
	(INTEL_GEN(dev_priv) >= 9 || \
T
Tvrtko Ursulin 已提交
904 905 906
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

907
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
908 909 910 911 912 913
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
914
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
915 916
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
917

918
#define __fwtable_reg_read_fw_domains(uncore, offset) \
919 920
({ \
	enum forcewake_domains __fwd = 0; \
921
	if (NEEDS_FORCE_WAKE((offset))) \
922
		__fwd = find_fw_domain(uncore, offset); \
923 924 925
	__fwd; \
})

926
#define __gen11_fwtable_reg_read_fw_domains(uncore, offset) \
927
	find_fw_domain(uncore, offset)
928

929 930 931
#define __gen12_fwtable_reg_read_fw_domains(uncore, offset) \
	find_fw_domain(uncore, offset)

932
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
933
static const i915_reg_t gen8_shadowed_regs[] = {
934 935 936 937 938 939
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
940 941 942
	/* TODO: Other registers are not yet used */
};

943 944 945 946 947 948 949 950 951 952 953 954 955 956
static const i915_reg_t gen11_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),		/* 0x2000 (base) */
	GEN6_RPNSWREQ,				/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,			/* 0xA00C */
	RING_TAIL(BLT_RING_BASE),		/* 0x22000 (base) */
	RING_TAIL(GEN11_BSD_RING_BASE),		/* 0x1C0000 (base) */
	RING_TAIL(GEN11_BSD2_RING_BASE),	/* 0x1C4000 (base) */
	RING_TAIL(GEN11_VEBOX_RING_BASE),	/* 0x1C8000 (base) */
	RING_TAIL(GEN11_BSD3_RING_BASE),	/* 0x1D0000 (base) */
	RING_TAIL(GEN11_BSD4_RING_BASE),	/* 0x1D4000 (base) */
	RING_TAIL(GEN11_VEBOX2_RING_BASE),	/* 0x1D8000 (base) */
	/* TODO: Other registers are not yet used */
};

957 958 959 960 961 962 963 964 965 966 967 968 969 970
static const i915_reg_t gen12_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),		/* 0x2000 (base) */
	GEN6_RPNSWREQ,				/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,			/* 0xA00C */
	RING_TAIL(BLT_RING_BASE),		/* 0x22000 (base) */
	RING_TAIL(GEN11_BSD_RING_BASE),		/* 0x1C0000 (base) */
	RING_TAIL(GEN11_BSD2_RING_BASE),	/* 0x1C4000 (base) */
	RING_TAIL(GEN11_VEBOX_RING_BASE),	/* 0x1C8000 (base) */
	RING_TAIL(GEN11_BSD3_RING_BASE),	/* 0x1D0000 (base) */
	RING_TAIL(GEN11_BSD4_RING_BASE),	/* 0x1D4000 (base) */
	RING_TAIL(GEN11_VEBOX2_RING_BASE),	/* 0x1D8000 (base) */
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
971
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
972
{
T
Tvrtko Ursulin 已提交
973
	u32 offset = i915_mmio_reg_offset(*reg);
974

T
Tvrtko Ursulin 已提交
975
	if (key < offset)
976
		return -1;
T
Tvrtko Ursulin 已提交
977
	else if (key > offset)
978 979 980 981 982
		return 1;
	else
		return 0;
}

983 984 985 986 987 988
#define __is_genX_shadowed(x) \
static bool is_gen##x##_shadowed(u32 offset) \
{ \
	const i915_reg_t *regs = gen##x##_shadowed_regs; \
	return BSEARCH(offset, regs, ARRAY_SIZE(gen##x##_shadowed_regs), \
		       mmio_reg_cmp); \
989 990
}

991 992
__is_genX_shadowed(8)
__is_genX_shadowed(11)
993
__is_genX_shadowed(12)
994

995 996 997 998 999 1000
static enum forcewake_domains
gen6_reg_write_fw_domains(struct intel_uncore *uncore, i915_reg_t reg)
{
	return FORCEWAKE_RENDER;
}

1001
#define __gen8_reg_write_fw_domains(uncore, offset) \
1002 1003 1004 1005 1006 1007 1008 1009 1010
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

1011
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
1012 1013
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
1014
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1015
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
1016
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1017
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
1018
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1019
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
1020 1021
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1022
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
1023 1024
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1025 1026 1027 1028 1029
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
1030

1031
#define __fwtable_reg_write_fw_domains(uncore, offset) \
1032 1033
({ \
	enum forcewake_domains __fwd = 0; \
1034
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
1035
		__fwd = find_fw_domain(uncore, offset); \
1036 1037 1038
	__fwd; \
})

1039
#define __gen11_fwtable_reg_write_fw_domains(uncore, offset) \
1040 1041
({ \
	enum forcewake_domains __fwd = 0; \
1042 1043 1044
	const u32 __offset = (offset); \
	if (!is_gen11_shadowed(__offset)) \
		__fwd = find_fw_domain(uncore, __offset); \
1045 1046 1047
	__fwd; \
})

1048 1049 1050 1051 1052 1053 1054 1055 1056
#define __gen12_fwtable_reg_write_fw_domains(uncore, offset) \
({ \
	enum forcewake_domains __fwd = 0; \
	const u32 __offset = (offset); \
	if (!is_gen12_shadowed(__offset)) \
		__fwd = find_fw_domain(uncore, __offset); \
	__fwd; \
})

1057
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
1058
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
1059
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
1060 1061
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
1062
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
1063
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
1064
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
1065
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
1066
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
1067
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
1068
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
1069
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
1070
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
1071
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
1072
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
1073
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
1074
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
1075
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
1076
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1077
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
1078
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1079
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
1080
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
1081
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
1082
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
1083
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
1084
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
1085
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
1086
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
1087
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
1088
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
1089
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
1090 1091
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
1092

1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
static const struct intel_forcewake_range __gen11_fw_ranges[] = {
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8500, 0x8bff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_ALL),
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1112 1113 1114 1115 1116
	GEN_FW_RANGE(0xb480, 0xdeff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xdf00, 0xe8ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xe900, 0x16dff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x16e00, 0x19fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x1a000, 0x243ff, FORCEWAKE_BLITTER),
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x24800, 0x3ffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x40000, 0x1bffff, 0),
	GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
	GEN_FW_RANGE(0x1c4000, 0x1c7fff, FORCEWAKE_MEDIA_VDBOX1),
	GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0),
	GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
	GEN_FW_RANGE(0x1d4000, 0x1d7fff, FORCEWAKE_MEDIA_VDBOX3),
	GEN_FW_RANGE(0x1d8000, 0x1dbfff, FORCEWAKE_MEDIA_VEBOX1)
};

1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
static const struct intel_forcewake_range __gen12_fw_ranges[] = {
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8500, 0x8bff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_ALL),
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb480, 0xdfff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xe900, 0x147ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x14800, 0x148ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x14900, 0x19fff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x1a000, 0x1a7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x1a800, 0x1afff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x1b000, 0x1bfff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x1c000, 0x243ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x24800, 0x3ffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x40000, 0x1bffff, 0),
	GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
	GEN_FW_RANGE(0x1c4000, 0x1c7fff, FORCEWAKE_MEDIA_VDBOX1),
	GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0),
	GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
	GEN_FW_RANGE(0x1d4000, 0x1d7fff, FORCEWAKE_MEDIA_VDBOX3),
	GEN_FW_RANGE(0x1d8000, 0x1dbfff, FORCEWAKE_MEDIA_VEBOX1)
};

1169
static void
1170
ilk_dummy_write(struct intel_uncore *uncore)
1171 1172 1173 1174
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
1175
	__raw_uncore_write32(uncore, MI_MODE, 0);
1176 1177 1178
}

static void
1179
__unclaimed_reg_debug(struct intel_uncore *uncore,
1180 1181 1182
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
1183
{
1184 1185 1186 1187 1188
	if (drm_WARN(&uncore->i915->drm,
		     check_for_unclaimed_mmio(uncore) && !before,
		     "Unclaimed %s register 0x%x\n",
		     read ? "read from" : "write to",
		     i915_mmio_reg_offset(reg)))
1189 1190
		/* Only report the first N failures */
		i915_modparams.mmio_debug--;
1191 1192
}

1193
static inline void
1194
unclaimed_reg_debug(struct intel_uncore *uncore,
1195 1196 1197 1198
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
1199
	if (likely(!i915_modparams.mmio_debug))
1200 1201
		return;

1202 1203 1204 1205 1206 1207
	/* interrupts are disabled and re-enabled around uncore->lock usage */
	lockdep_assert_held(&uncore->lock);

	if (before)
		spin_lock(&uncore->debug->lock);

1208
	__unclaimed_reg_debug(uncore, reg, read, before);
1209 1210 1211

	if (!before)
		spin_unlock(&uncore->debug->lock);
1212 1213
}

1214
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
1215
	u##x val = 0; \
1216
	assert_rpm_wakelock_held(uncore->rpm);
B
Ben Widawsky 已提交
1217

1218
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
1219 1220 1221
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1222
#define __gen2_read(x) \
1223
static u##x \
1224
gen2_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1225
	GEN2_READ_HEADER(x); \
1226
	val = __raw_uncore_read##x(uncore, reg); \
1227
	GEN2_READ_FOOTER; \
1228 1229 1230 1231
}

#define __gen5_read(x) \
static u##x \
1232
gen5_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1233
	GEN2_READ_HEADER(x); \
1234
	ilk_dummy_write(uncore); \
1235
	val = __raw_uncore_read##x(uncore, reg); \
1236
	GEN2_READ_FOOTER; \
1237 1238
}

1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
1255
	u32 offset = i915_mmio_reg_offset(reg); \
1256 1257
	unsigned long irqflags; \
	u##x val = 0; \
1258
	assert_rpm_wakelock_held(uncore->rpm); \
1259
	spin_lock_irqsave(&uncore->lock, irqflags); \
1260
	unclaimed_reg_debug(uncore, reg, true, true)
1261 1262

#define GEN6_READ_FOOTER \
1263
	unclaimed_reg_debug(uncore, reg, true, false); \
1264
	spin_unlock_irqrestore(&uncore->lock, irqflags); \
1265 1266 1267
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1268
static noinline void ___force_wake_auto(struct intel_uncore *uncore,
1269
					enum forcewake_domains fw_domains)
1270 1271
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
1272 1273
	unsigned int tmp;

1274
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
1275

1276
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp)
1277 1278
		fw_domain_arm_timer(domain);

1279
	uncore->funcs.force_wake_get(uncore, fw_domains);
1280 1281
}

1282
static inline void __force_wake_auto(struct intel_uncore *uncore,
1283 1284
				     enum forcewake_domains fw_domains)
{
1285
	GEM_BUG_ON(!fw_domains);
1286

1287
	/* Turn on all requested but inactive supported forcewake domains. */
1288 1289
	fw_domains &= uncore->fw_domains;
	fw_domains &= ~uncore->fw_domains_active;
1290

1291
	if (fw_domains)
1292
		___force_wake_auto(uncore, fw_domains);
1293 1294
}

1295
#define __gen_read(func, x) \
1296
static u##x \
1297
func##_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1298
	enum forcewake_domains fw_engine; \
1299
	GEN6_READ_HEADER(x); \
1300
	fw_engine = __##func##_reg_read_fw_domains(uncore, offset); \
1301
	if (fw_engine) \
1302
		__force_wake_auto(uncore, fw_engine); \
1303
	val = __raw_uncore_read##x(uncore, reg); \
1304
	GEN6_READ_FOOTER; \
1305
}
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317

#define __gen_reg_read_funcs(func) \
static enum forcewake_domains \
func##_reg_read_fw_domains(struct intel_uncore *uncore, i915_reg_t reg) { \
	return __##func##_reg_read_fw_domains(uncore, i915_mmio_reg_offset(reg)); \
} \
\
__gen_read(func, 8) \
__gen_read(func, 16) \
__gen_read(func, 32) \
__gen_read(func, 64)

1318
__gen_reg_read_funcs(gen12_fwtable);
1319 1320 1321 1322 1323
__gen_reg_read_funcs(gen11_fwtable);
__gen_reg_read_funcs(fwtable);
__gen_reg_read_funcs(gen6);

#undef __gen_reg_read_funcs
1324 1325
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
1326

1327
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1328
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1329
	assert_rpm_wakelock_held(uncore->rpm); \
1330

1331
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1332

1333
#define __gen2_write(x) \
1334
static void \
1335
gen2_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1336
	GEN2_WRITE_HEADER; \
1337
	__raw_uncore_write##x(uncore, reg, val); \
1338
	GEN2_WRITE_FOOTER; \
1339 1340 1341 1342
}

#define __gen5_write(x) \
static void \
1343
gen5_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1344
	GEN2_WRITE_HEADER; \
1345
	ilk_dummy_write(uncore); \
1346
	__raw_uncore_write##x(uncore, reg, val); \
1347
	GEN2_WRITE_FOOTER; \
1348 1349
}

1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1364
	u32 offset = i915_mmio_reg_offset(reg); \
1365 1366
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1367
	assert_rpm_wakelock_held(uncore->rpm); \
1368
	spin_lock_irqsave(&uncore->lock, irqflags); \
1369
	unclaimed_reg_debug(uncore, reg, false, true)
1370 1371

#define GEN6_WRITE_FOOTER \
1372
	unclaimed_reg_debug(uncore, reg, false, false); \
1373
	spin_unlock_irqrestore(&uncore->lock, irqflags)
1374

1375 1376
#define __gen6_write(x) \
static void \
1377
gen6_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1378
	GEN6_WRITE_HEADER; \
1379
	if (NEEDS_FORCE_WAKE(offset)) \
1380
		__gen6_gt_wait_for_fifo(uncore); \
1381
	__raw_uncore_write##x(uncore, reg, val); \
1382
	GEN6_WRITE_FOOTER; \
1383
}
1384 1385 1386
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)
1387

1388
#define __gen_write(func, x) \
1389
static void \
1390
func##_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1391
	enum forcewake_domains fw_engine; \
1392
	GEN6_WRITE_HEADER; \
1393
	fw_engine = __##func##_reg_write_fw_domains(uncore, offset); \
1394
	if (fw_engine) \
1395
		__force_wake_auto(uncore, fw_engine); \
1396
	__raw_uncore_write##x(uncore, reg, val); \
1397
	GEN6_WRITE_FOOTER; \
1398
}
1399

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
#define __gen_reg_write_funcs(func) \
static enum forcewake_domains \
func##_reg_write_fw_domains(struct intel_uncore *uncore, i915_reg_t reg) { \
	return __##func##_reg_write_fw_domains(uncore, i915_mmio_reg_offset(reg)); \
} \
\
__gen_write(func, 8) \
__gen_write(func, 16) \
__gen_write(func, 32)

1410
__gen_reg_write_funcs(gen12_fwtable);
1411 1412 1413 1414 1415
__gen_reg_write_funcs(gen11_fwtable);
__gen_reg_write_funcs(fwtable);
__gen_reg_write_funcs(gen8);

#undef __gen_reg_write_funcs
1416 1417
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1418

1419
#define ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, x) \
1420
do { \
1421 1422 1423
	(uncore)->funcs.mmio_writeb = x##_write8; \
	(uncore)->funcs.mmio_writew = x##_write16; \
	(uncore)->funcs.mmio_writel = x##_write32; \
1424 1425
} while (0)

1426
#define ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, x) \
1427
do { \
1428 1429 1430 1431
	(uncore)->funcs.mmio_readb = x##_read8; \
	(uncore)->funcs.mmio_readw = x##_read16; \
	(uncore)->funcs.mmio_readl = x##_read32; \
	(uncore)->funcs.mmio_readq = x##_read64; \
1432 1433
} while (0)

1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
#define ASSIGN_WRITE_MMIO_VFUNCS(uncore, x) \
do { \
	ASSIGN_RAW_WRITE_MMIO_VFUNCS((uncore), x); \
	(uncore)->funcs.write_fw_domains = x##_reg_write_fw_domains; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(uncore, x) \
do { \
	ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, x); \
	(uncore)->funcs.read_fw_domains = x##_reg_read_fw_domains; \
} while (0)
1445

1446 1447 1448 1449
static int __fw_domain_init(struct intel_uncore *uncore,
			    enum forcewake_domain_id domain_id,
			    i915_reg_t reg_set,
			    i915_reg_t reg_ack)
1450 1451 1452
{
	struct intel_uncore_forcewake_domain *d;

1453 1454
	GEM_BUG_ON(domain_id >= FW_DOMAIN_ID_COUNT);
	GEM_BUG_ON(uncore->fw_domain[domain_id]);
1455

1456
	if (i915_inject_probe_failure(uncore->i915))
1457
		return -ENOMEM;
1458

1459 1460 1461
	d = kzalloc(sizeof(*d), GFP_KERNEL);
	if (!d)
		return -ENOMEM;
1462

1463 1464
	drm_WARN_ON(&uncore->i915->drm, !i915_mmio_reg_valid(reg_set));
	drm_WARN_ON(&uncore->i915->drm, !i915_mmio_reg_valid(reg_ack));
1465

1466
	d->uncore = uncore;
1467
	d->wake_count = 0;
1468 1469
	d->reg_set = uncore->regs + i915_mmio_reg_offset(reg_set);
	d->reg_ack = uncore->regs + i915_mmio_reg_offset(reg_ack);
1470 1471 1472

	d->id = domain_id;

1473 1474 1475
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
1476 1477 1478 1479 1480 1481 1482
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX1));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX2 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX2));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX3 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX3));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX1));

C
Chris Wilson 已提交
1483
	d->mask = BIT(domain_id);
1484

1485 1486
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1487

1488
	uncore->fw_domains |= BIT(domain_id);
1489

1490
	fw_domain_reset(d);
1491 1492 1493 1494

	uncore->fw_domain[domain_id] = d;

	return 0;
1495 1496
}

1497
static void fw_domain_fini(struct intel_uncore *uncore,
1498 1499 1500 1501
			   enum forcewake_domain_id domain_id)
{
	struct intel_uncore_forcewake_domain *d;

1502
	GEM_BUG_ON(domain_id >= FW_DOMAIN_ID_COUNT);
1503

1504 1505 1506
	d = fetch_and_zero(&uncore->fw_domain[domain_id]);
	if (!d)
		return;
1507

1508
	uncore->fw_domains &= ~BIT(domain_id);
1509 1510
	drm_WARN_ON(&uncore->i915->drm, d->wake_count);
	drm_WARN_ON(&uncore->i915->drm, hrtimer_cancel(&d->timer));
1511 1512
	kfree(d);
}
1513

1514 1515 1516 1517 1518 1519 1520
static void intel_uncore_fw_domains_fini(struct intel_uncore *uncore)
{
	struct intel_uncore_forcewake_domain *d;
	int tmp;

	for_each_fw_domain(d, uncore, tmp)
		fw_domain_fini(uncore, d->id);
1521 1522
}

1523
static int intel_uncore_fw_domains_init(struct intel_uncore *uncore)
1524
{
1525
	struct drm_i915_private *i915 = uncore->i915;
1526
	int ret = 0;
1527

1528
	GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
1529

1530 1531 1532
#define fw_domain_init(uncore__, id__, set__, ack__) \
	(ret ?: (ret = __fw_domain_init((uncore__), (id__), (set__), (ack__))))

1533
	if (INTEL_GEN(i915) >= 11) {
1534 1535
		int i;

1536
		uncore->funcs.force_wake_get = fw_domains_get_with_fallback;
1537 1538
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1539 1540
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
1541
		fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1542 1543
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
1544

1545
		for (i = 0; i < I915_MAX_VCS; i++) {
1546
			if (!HAS_ENGINE(i915, _VCS(i)))
1547 1548
				continue;

1549
			fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VDBOX0 + i,
1550 1551 1552 1553
				       FORCEWAKE_MEDIA_VDBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(i));
		}
		for (i = 0; i < I915_MAX_VECS; i++) {
1554
			if (!HAS_ENGINE(i915, _VECS(i)))
1555 1556
				continue;

1557
			fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VEBOX0 + i,
1558 1559 1560
				       FORCEWAKE_MEDIA_VEBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(i));
		}
1561
	} else if (IS_GEN_RANGE(i915, 9, 10)) {
1562
		uncore->funcs.force_wake_get = fw_domains_get_with_fallback;
1563 1564
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1565 1566
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
1567
		fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1568 1569
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
1570
		fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1571
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1572 1573 1574 1575
	} else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) {
		uncore->funcs.force_wake_get = fw_domains_get;
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1576
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
1577
		fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1578
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1579 1580
	} else if (IS_HASWELL(i915) || IS_BROADWELL(i915)) {
		uncore->funcs.force_wake_get =
1581
			fw_domains_get_with_thread_status;
1582 1583
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1584
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1585
	} else if (IS_IVYBRIDGE(i915)) {
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1597
		uncore->funcs.force_wake_get =
1598
			fw_domains_get_with_thread_status;
1599
		uncore->funcs.force_wake_put = fw_domains_put;
1600

1601 1602
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1603 1604 1605
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1606
		 */
1607

1608
		__raw_uncore_write32(uncore, FORCEWAKE, 0);
1609
		__raw_posting_read(uncore, ECOBUS);
1610

1611 1612 1613 1614
		ret = __fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
		if (ret)
			goto out;
1615

1616 1617
		spin_lock_irq(&uncore->lock);
		fw_domains_get_with_thread_status(uncore, FORCEWAKE_RENDER);
1618
		ecobus = __raw_uncore_read32(uncore, ECOBUS);
1619 1620
		fw_domains_put(uncore, FORCEWAKE_RENDER);
		spin_unlock_irq(&uncore->lock);
1621

1622
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1623 1624
			drm_info(&i915->drm, "No MT forcewake available on Ivybridge, this can result in issues\n");
			drm_info(&i915->drm, "when using vblank-synced partial screen updates.\n");
1625
			fw_domain_fini(uncore, FW_DOMAIN_ID_RENDER);
1626
			fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1627
				       FORCEWAKE, FORCEWAKE_ACK);
1628
		}
1629 1630
	} else if (IS_GEN(i915, 6)) {
		uncore->funcs.force_wake_get =
1631
			fw_domains_get_with_thread_status;
1632 1633
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1634
			       FORCEWAKE, FORCEWAKE_ACK);
1635
	}
1636

1637 1638
#undef fw_domain_init

1639
	/* All future platforms are expected to require complex power gating */
1640
	drm_WARN_ON(&i915->drm, !ret && uncore->fw_domains == 0);
1641 1642 1643 1644 1645 1646

out:
	if (ret)
		intel_uncore_fw_domains_fini(uncore);

	return ret;
1647 1648
}

1649
#define ASSIGN_FW_DOMAINS_TABLE(uncore, d) \
1650
{ \
1651
	(uncore)->fw_domains_table = \
1652
			(struct intel_forcewake_range *)(d); \
1653
	(uncore)->fw_domains_table_entries = ARRAY_SIZE((d)); \
1654 1655
}

1656 1657 1658
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
1659 1660
	struct intel_uncore *uncore = container_of(nb,
			struct intel_uncore, pmic_bus_access_nb);
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
1671 1672 1673 1674 1675
		 *
		 * The notifier is unregistered during intel_runtime_suspend(),
		 * so it's ok to access the HW here without holding a RPM
		 * wake reference -> disable wakeref asserts for the time of
		 * the access.
1676
		 */
1677 1678 1679
		disable_rpm_wakeref_asserts(uncore->rpm);
		intel_uncore_forcewake_get(uncore, FORCEWAKE_ALL);
		enable_rpm_wakeref_asserts(uncore->rpm);
1680 1681
		break;
	case MBI_PMIC_BUS_ACCESS_END:
1682
		intel_uncore_forcewake_put(uncore, FORCEWAKE_ALL);
1683 1684 1685 1686 1687 1688
		break;
	}

	return NOTIFY_OK;
}

1689 1690
static int uncore_mmio_setup(struct intel_uncore *uncore)
{
1691
	struct drm_i915_private *i915 = uncore->i915;
1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
	struct pci_dev *pdev = i915->drm.pdev;
	int mmio_bar;
	int mmio_size;

	mmio_bar = IS_GEN(i915, 2) ? 1 : 0;
	/*
	 * Before gen4, the registers and the GTT are behind different BARs.
	 * However, from gen4 onwards, the registers and the GTT are shared
	 * in the same BAR, so we want to restrict this ioremap from
	 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
	 * the register BAR remains the same size for all the earlier
	 * generations up to Ironlake.
	 */
	if (INTEL_GEN(i915) < 5)
		mmio_size = 512 * 1024;
	else
		mmio_size = 2 * 1024 * 1024;
	uncore->regs = pci_iomap(pdev, mmio_bar, mmio_size);
	if (uncore->regs == NULL) {
1711
		drm_err(&i915->drm, "failed to map registers\n");
1712 1713 1714 1715 1716 1717 1718 1719
		return -EIO;
	}

	return 0;
}

static void uncore_mmio_cleanup(struct intel_uncore *uncore)
{
1720
	struct pci_dev *pdev = uncore->i915->drm.pdev;
1721 1722 1723 1724

	pci_iounmap(pdev, uncore->regs);
}

1725 1726
void intel_uncore_init_early(struct intel_uncore *uncore,
			     struct drm_i915_private *i915)
1727 1728
{
	spin_lock_init(&uncore->lock);
1729 1730
	uncore->i915 = i915;
	uncore->rpm = &i915->runtime_pm;
1731
	uncore->debug = &i915->mmio_debug;
1732
}
1733

1734
static void uncore_raw_init(struct intel_uncore *uncore)
1735
{
1736
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore));
1737

1738 1739 1740 1741 1742 1743 1744 1745
	if (IS_GEN(uncore->i915, 5)) {
		ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, gen5);
		ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, gen5);
	} else {
		ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, gen2);
		ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, gen2);
	}
}
1746

1747
static int uncore_forcewake_init(struct intel_uncore *uncore)
1748 1749
{
	struct drm_i915_private *i915 = uncore->i915;
1750
	int ret;
1751

1752
	GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
1753

1754 1755 1756
	ret = intel_uncore_fw_domains_init(uncore);
	if (ret)
		return ret;
1757
	forcewake_early_sanitize(uncore, 0);
1758

1759
	if (IS_GEN_RANGE(i915, 6, 7)) {
1760 1761 1762 1763 1764
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen6);

		if (IS_VALLEYVIEW(i915)) {
			ASSIGN_FW_DOMAINS_TABLE(uncore, __vlv_fw_ranges);
			ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1765
		} else {
1766
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1767
		}
1768 1769 1770 1771 1772
	} else if (IS_GEN(i915, 8)) {
		if (IS_CHERRYVIEW(i915)) {
			ASSIGN_FW_DOMAINS_TABLE(uncore, __chv_fw_ranges);
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
			ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1773
		} else {
1774 1775
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen8);
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1776
		}
1777 1778 1779 1780
	} else if (IS_GEN_RANGE(i915, 9, 10)) {
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen9_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1781
	} else if (IS_GEN(i915, 11)) {
1782 1783 1784
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen11_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen11_fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, gen11_fwtable);
1785 1786 1787 1788
	} else {
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen12_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen12_fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, gen12_fwtable);
1789
	}
1790

1791 1792
	uncore->pmic_bus_access_nb.notifier_call = i915_pmic_bus_access_notifier;
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
1793 1794

	return 0;
1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
}

int intel_uncore_init_mmio(struct intel_uncore *uncore)
{
	struct drm_i915_private *i915 = uncore->i915;
	int ret;

	ret = uncore_mmio_setup(uncore);
	if (ret)
		return ret;

	if (INTEL_GEN(i915) > 5 && !intel_vgpu_active(i915))
		uncore->flags |= UNCORE_HAS_FORCEWAKE;

1809
	if (!intel_uncore_has_forcewake(uncore)) {
1810
		uncore_raw_init(uncore);
1811 1812 1813 1814 1815
	} else {
		ret = uncore_forcewake_init(uncore);
		if (ret)
			goto out_mmio_cleanup;
	}
1816

1817 1818 1819 1820 1821 1822
	/* make sure fw funcs are set if and only if we have fw*/
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.force_wake_get);
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.force_wake_put);
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.read_fw_domains);
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.write_fw_domains);

1823 1824 1825 1826 1827 1828 1829 1830 1831
	if (HAS_FPGA_DBG_UNCLAIMED(i915))
		uncore->flags |= UNCORE_HAS_FPGA_DBG_UNCLAIMED;

	if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
		uncore->flags |= UNCORE_HAS_DBG_UNCLAIMED;

	if (IS_GEN_RANGE(i915, 6, 7))
		uncore->flags |= UNCORE_HAS_FIFO;

1832
	/* clear out unclaimed reg detection bit */
1833
	if (intel_uncore_unclaimed_mmio(uncore))
1834
		drm_dbg(&i915->drm, "unclaimed mmio detected on uncore init, clearing\n");
1835 1836

	return 0;
1837 1838 1839 1840 1841

out_mmio_cleanup:
	uncore_mmio_cleanup(uncore);

	return ret;
1842 1843
}

1844 1845 1846 1847 1848
/*
 * We might have detected that some engines are fused off after we initialized
 * the forcewake domains. Prune them, to make sure they only reference existing
 * engines.
 */
1849
void intel_uncore_prune_mmio_domains(struct intel_uncore *uncore)
1850
{
1851
	struct drm_i915_private *i915 = uncore->i915;
1852 1853 1854
	enum forcewake_domains fw_domains = uncore->fw_domains;
	enum forcewake_domain_id domain_id;
	int i;
1855

1856 1857
	if (!intel_uncore_has_forcewake(uncore) || INTEL_GEN(i915) < 11)
		return;
1858

1859 1860
	for (i = 0; i < I915_MAX_VCS; i++) {
		domain_id = FW_DOMAIN_ID_MEDIA_VDBOX0 + i;
1861

1862 1863
		if (HAS_ENGINE(i915, _VCS(i)))
			continue;
1864

1865 1866 1867
		if (fw_domains & BIT(domain_id))
			fw_domain_fini(uncore, domain_id);
	}
1868

1869 1870
	for (i = 0; i < I915_MAX_VECS; i++) {
		domain_id = FW_DOMAIN_ID_MEDIA_VEBOX0 + i;
1871

1872 1873
		if (HAS_ENGINE(i915, _VECS(i)))
			continue;
1874

1875 1876
		if (fw_domains & BIT(domain_id))
			fw_domain_fini(uncore, domain_id);
1877 1878 1879
	}
}

1880
void intel_uncore_fini_mmio(struct intel_uncore *uncore)
1881
{
1882 1883 1884 1885 1886
	if (intel_uncore_has_forcewake(uncore)) {
		iosf_mbi_punit_acquire();
		iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
			&uncore->pmic_bus_access_nb);
		intel_uncore_forcewake_reset(uncore);
1887
		intel_uncore_fw_domains_fini(uncore);
1888 1889 1890
		iosf_mbi_punit_release();
	}

1891
	uncore_mmio_cleanup(uncore);
1892 1893
}

1894 1895 1896 1897 1898 1899 1900 1901
static const struct reg_whitelist {
	i915_reg_t offset_ldw;
	i915_reg_t offset_udw;
	u16 gen_mask;
	u8 size;
} reg_read_whitelist[] = { {
	.offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	.offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
1902
	.gen_mask = INTEL_GEN_MASK(4, 12),
1903 1904
	.size = 8
} };
1905 1906 1907 1908

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1909 1910
	struct drm_i915_private *i915 = to_i915(dev);
	struct intel_uncore *uncore = &i915->uncore;
1911
	struct drm_i915_reg_read *reg = data;
1912
	struct reg_whitelist const *entry;
1913
	intel_wakeref_t wakeref;
1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926
	unsigned int flags;
	int remain;
	int ret = 0;

	entry = reg_read_whitelist;
	remain = ARRAY_SIZE(reg_read_whitelist);
	while (remain) {
		u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw);

		GEM_BUG_ON(!is_power_of_2(entry->size));
		GEM_BUG_ON(entry->size > 8);
		GEM_BUG_ON(entry_offset & (entry->size - 1));

1927
		if (INTEL_INFO(i915)->gen_mask & entry->gen_mask &&
1928
		    entry_offset == (reg->offset & -entry->size))
1929
			break;
1930 1931
		entry++;
		remain--;
1932 1933
	}

1934
	if (!remain)
1935 1936
		return -EINVAL;

1937
	flags = reg->offset & (entry->size - 1);
1938

1939
	with_intel_runtime_pm(&i915->runtime_pm, wakeref) {
1940
		if (entry->size == 8 && flags == I915_REG_READ_8B_WA)
1941 1942 1943
			reg->val = intel_uncore_read64_2x32(uncore,
							    entry->offset_ldw,
							    entry->offset_udw);
1944
		else if (entry->size == 8 && flags == 0)
1945 1946
			reg->val = intel_uncore_read64(uncore,
						       entry->offset_ldw);
1947
		else if (entry->size == 4 && flags == 0)
1948
			reg->val = intel_uncore_read(uncore, entry->offset_ldw);
1949
		else if (entry->size == 2 && flags == 0)
1950 1951
			reg->val = intel_uncore_read16(uncore,
						       entry->offset_ldw);
1952
		else if (entry->size == 1 && flags == 0)
1953 1954
			reg->val = intel_uncore_read8(uncore,
						      entry->offset_ldw);
1955 1956 1957
		else
			ret = -EINVAL;
	}
1958

1959
	return ret;
1960 1961
}

1962
/**
1963
 * __intel_wait_for_register_fw - wait until register matches expected state
1964
 * @uncore: the struct intel_uncore
1965 1966 1967
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1968 1969 1970
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1971 1972
 *
 * This routine waits until the target register @reg contains the expected
1973 1974 1975 1976
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1977
 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
1978
 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
1979
 * must be not larger than 20,0000 microseconds.
1980 1981 1982 1983 1984 1985
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
1986
 * Return: 0 if the register matches the desired condition, or -ETIMEDOUT.
1987
 */
1988
int __intel_wait_for_register_fw(struct intel_uncore *uncore,
1989
				 i915_reg_t reg,
1990 1991 1992 1993
				 u32 mask,
				 u32 value,
				 unsigned int fast_timeout_us,
				 unsigned int slow_timeout_ms,
1994
				 u32 *out_value)
1995
{
1996
	u32 uninitialized_var(reg_value);
1997
#define done (((reg_value = intel_uncore_read_fw(uncore, reg)) & mask) == value)
1998 1999
	int ret;

2000
	/* Catch any overuse of this function */
2001 2002
	might_sleep_if(slow_timeout_ms);
	GEM_BUG_ON(fast_timeout_us > 20000);
2003

2004 2005
	ret = -ETIMEDOUT;
	if (fast_timeout_us && fast_timeout_us <= 20000)
2006
		ret = _wait_for_atomic(done, fast_timeout_us, 0);
2007
	if (ret && slow_timeout_ms)
2008
		ret = wait_for(done, slow_timeout_ms);
2009

2010 2011
	if (out_value)
		*out_value = reg_value;
2012

2013 2014 2015 2016 2017
	return ret;
#undef done
}

/**
2018
 * __intel_wait_for_register - wait until register matches expected state
2019
 * @uncore: the struct intel_uncore
2020 2021 2022
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
2023 2024 2025
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
2026 2027
 *
 * This routine waits until the target register @reg contains the expected
2028 2029 2030 2031
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
2032 2033
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
2034
 * Return: 0 if the register matches the desired condition, or -ETIMEDOUT.
2035
 */
2036 2037 2038 2039 2040 2041 2042 2043
int __intel_wait_for_register(struct intel_uncore *uncore,
			      i915_reg_t reg,
			      u32 mask,
			      u32 value,
			      unsigned int fast_timeout_us,
			      unsigned int slow_timeout_ms,
			      u32 *out_value)
{
2044
	unsigned fw =
2045
		intel_uncore_forcewake_for_reg(uncore, reg, FW_REG_READ);
2046
	u32 reg_value;
2047 2048
	int ret;

2049
	might_sleep_if(slow_timeout_ms);
2050

2051 2052
	spin_lock_irq(&uncore->lock);
	intel_uncore_forcewake_get__locked(uncore, fw);
2053

2054
	ret = __intel_wait_for_register_fw(uncore,
2055
					   reg, mask, value,
2056
					   fast_timeout_us, 0, &reg_value);
2057

2058 2059
	intel_uncore_forcewake_put__locked(uncore, fw);
	spin_unlock_irq(&uncore->lock);
2060

2061
	if (ret && slow_timeout_ms)
2062 2063
		ret = __wait_for(reg_value = intel_uncore_read_notrace(uncore,
								       reg),
2064 2065 2066
				 (reg_value & mask) == value,
				 slow_timeout_ms * 1000, 10, 1000);

2067 2068 2069
	/* just trace the final value */
	trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);

2070 2071
	if (out_value)
		*out_value = reg_value;
2072 2073

	return ret;
2074 2075
}

2076
bool intel_uncore_unclaimed_mmio(struct intel_uncore *uncore)
2077
{
2078 2079 2080 2081 2082 2083 2084
	bool ret;

	spin_lock_irq(&uncore->debug->lock);
	ret = check_for_unclaimed_mmio(uncore);
	spin_unlock_irq(&uncore->debug->lock);

	return ret;
2085
}
2086

2087
bool
2088
intel_uncore_arm_unclaimed_mmio_detection(struct intel_uncore *uncore)
2089
{
2090 2091
	bool ret = false;

2092
	spin_lock_irq(&uncore->debug->lock);
2093

2094
	if (unlikely(uncore->debug->unclaimed_mmio_check <= 0))
2095
		goto out;
2096

2097
	if (unlikely(check_for_unclaimed_mmio(uncore))) {
2098
		if (!i915_modparams.mmio_debug) {
2099 2100 2101 2102
			drm_dbg(&uncore->i915->drm,
				"Unclaimed register detected, "
				"enabling oneshot unclaimed register reporting. "
				"Please use i915.mmio_debug=N for more information.\n");
2103 2104
			i915_modparams.mmio_debug++;
		}
2105
		uncore->debug->unclaimed_mmio_check--;
2106
		ret = true;
2107
	}
2108

2109
out:
2110
	spin_unlock_irq(&uncore->debug->lock);
2111 2112

	return ret;
2113
}
2114 2115 2116 2117

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
2118
 * @uncore: pointer to struct intel_uncore
2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
2130
intel_uncore_forcewake_for_reg(struct intel_uncore *uncore,
2131 2132 2133 2134
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

2135
	drm_WARN_ON(&uncore->i915->drm, !op);
2136

2137
	if (!intel_uncore_has_forcewake(uncore))
T
Tvrtko Ursulin 已提交
2138 2139
		return 0;

2140
	if (op & FW_REG_READ)
2141
		fw_domains = uncore->funcs.read_fw_domains(uncore, reg);
2142 2143

	if (op & FW_REG_WRITE)
2144 2145
		fw_domains |= uncore->funcs.write_fw_domains(uncore, reg);

2146
	drm_WARN_ON(&uncore->i915->drm, fw_domains & ~uncore->fw_domains);
2147 2148 2149

	return fw_domains;
}
2150 2151

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2152
#include "selftests/mock_uncore.c"
2153 2154
#include "selftests/intel_uncore.c"
#endif