intel_uncore.c 56.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28
#include <asm/iosf_mbi.h>
29 30
#include <linux/pm_runtime.h>

31
#define FORCEWAKE_ACK_TIMEOUT_MS 50
32
#define GT_FIFO_TIMEOUT_MS	 10
33

34
#define __raw_posting_read(...) ((void)__raw_uncore_read32(__VA_ARGS__))
35

36 37 38 39
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
40 41 42 43 44 45
	"vdbox0",
	"vdbox1",
	"vdbox2",
	"vdbox3",
	"vebox0",
	"vebox1",
46 47 48
};

const char *
49
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
50
{
51
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
52 53 54 55 56 57 58 59 60

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

61
#define fw_ack(d) readl((d)->reg_ack)
62 63
#define fw_set(d, val) writel(_MASKED_BIT_ENABLE((val)), (d)->reg_set)
#define fw_clear(d, val) writel(_MASKED_BIT_DISABLE((val)), (d)->reg_set)
64

65
static inline void
66
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
67
{
68 69 70 71 72
	/*
	 * We don't really know if the powerwell for the forcewake domain we are
	 * trying to reset here does exist at this point (engines could be fused
	 * off in ICL+), so no waiting for acks
	 */
73 74
	/* WaRsClearFWBitsAtReset:bdw,skl */
	fw_clear(d, 0xffff);
75 76
}

77 78
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
79
{
80 81
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
82
			       NSEC_PER_MSEC,
83 84
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
85 86
}

87
static inline int
88
__wait_for_ack(const struct intel_uncore_forcewake_domain *d,
89 90 91
	       const u32 ack,
	       const u32 value)
{
92
	return wait_for_atomic((fw_ack(d) & ack) == value,
93 94 95 96
			       FORCEWAKE_ACK_TIMEOUT_MS);
}

static inline int
97
wait_ack_clear(const struct intel_uncore_forcewake_domain *d,
98 99
	       const u32 ack)
{
100
	return __wait_for_ack(d, ack, 0);
101 102 103
}

static inline int
104
wait_ack_set(const struct intel_uncore_forcewake_domain *d,
105 106
	     const u32 ack)
{
107
	return __wait_for_ack(d, ack, ack);
108 109
}

110
static inline void
111
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
112
{
113
	if (wait_ack_clear(d, FORCEWAKE_KERNEL))
114 115 116
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
117

118 119 120 121 122 123
enum ack_type {
	ACK_CLEAR = 0,
	ACK_SET
};

static int
124
fw_domain_wait_ack_with_fallback(const struct intel_uncore_forcewake_domain *d,
125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
				 const enum ack_type type)
{
	const u32 ack_bit = FORCEWAKE_KERNEL;
	const u32 value = type == ACK_SET ? ack_bit : 0;
	unsigned int pass;
	bool ack_detected;

	/*
	 * There is a possibility of driver's wake request colliding
	 * with hardware's own wake requests and that can cause
	 * hardware to not deliver the driver's ack message.
	 *
	 * Use a fallback bit toggle to kick the gpu state machine
	 * in the hope that the original ack will be delivered along with
	 * the fallback ack.
	 *
141 142 143
	 * This workaround is described in HSDES #1604254524 and it's known as:
	 * WaRsForcewakeAddDelayForAck:skl,bxt,kbl,glk,cfl,cnl,icl
	 * although the name is a bit misleading.
144 145 146 147
	 */

	pass = 1;
	do {
148
		wait_ack_clear(d, FORCEWAKE_KERNEL_FALLBACK);
149

150
		fw_set(d, FORCEWAKE_KERNEL_FALLBACK);
151 152
		/* Give gt some time to relax before the polling frenzy */
		udelay(10 * pass);
153
		wait_ack_set(d, FORCEWAKE_KERNEL_FALLBACK);
154

155
		ack_detected = (fw_ack(d) & ack_bit) == value;
156

157
		fw_clear(d, FORCEWAKE_KERNEL_FALLBACK);
158 159 160 161 162
	} while (!ack_detected && pass++ < 10);

	DRM_DEBUG_DRIVER("%s had to use fallback to %s ack, 0x%x (passes %u)\n",
			 intel_uncore_forcewake_domain_to_str(d->id),
			 type == ACK_SET ? "set" : "clear",
163
			 fw_ack(d),
164 165 166 167 168 169
			 pass);

	return ack_detected ? 0 : -ETIMEDOUT;
}

static inline void
170
fw_domain_wait_ack_clear_fallback(const struct intel_uncore_forcewake_domain *d)
171
{
172
	if (likely(!wait_ack_clear(d, FORCEWAKE_KERNEL)))
173 174
		return;

175 176
	if (fw_domain_wait_ack_with_fallback(d, ACK_CLEAR))
		fw_domain_wait_ack_clear(d);
177 178
}

179
static inline void
180
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
181
{
182
	fw_set(d, FORCEWAKE_KERNEL);
183
}
184

185
static inline void
186
fw_domain_wait_ack_set(const struct intel_uncore_forcewake_domain *d)
187
{
188
	if (wait_ack_set(d, FORCEWAKE_KERNEL))
189 190 191
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
192

193
static inline void
194
fw_domain_wait_ack_set_fallback(const struct intel_uncore_forcewake_domain *d)
195
{
196
	if (likely(!wait_ack_set(d, FORCEWAKE_KERNEL)))
197 198
		return;

199 200
	if (fw_domain_wait_ack_with_fallback(d, ACK_SET))
		fw_domain_wait_ack_set(d);
201 202
}

203
static inline void
204
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
205
{
206
	fw_clear(d, FORCEWAKE_KERNEL);
207 208
}

209
static void
210
fw_domains_get(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
211
{
212
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
213
	unsigned int tmp;
214

215
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
C
Chris Wilson 已提交
216

217
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
218
		fw_domain_wait_ack_clear(d);
219
		fw_domain_get(d);
220
	}
221

222
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
223
		fw_domain_wait_ack_set(d);
224

225
	uncore->fw_domains_active |= fw_domains;
226 227 228
}

static void
229
fw_domains_get_with_fallback(struct intel_uncore *uncore,
230 231 232 233 234
			     enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *d;
	unsigned int tmp;

235
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
236

237
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
238
		fw_domain_wait_ack_clear_fallback(d);
239
		fw_domain_get(d);
240 241
	}

242
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
243
		fw_domain_wait_ack_set_fallback(d);
244

245
	uncore->fw_domains_active |= fw_domains;
246
}
247

248
static void
249
fw_domains_put(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
250 251
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
252 253
	unsigned int tmp;

254
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
255

256
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
257
		fw_domain_put(d);
258

259
	uncore->fw_domains_active &= ~fw_domains;
260
}
261

262
static void
263
fw_domains_reset(struct intel_uncore *uncore,
264
		 enum forcewake_domains fw_domains)
265 266
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
267
	unsigned int tmp;
268

C
Chris Wilson 已提交
269
	if (!fw_domains)
270
		return;
271

272
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
C
Chris Wilson 已提交
273

274
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
275
		fw_domain_reset(d);
276 277
}

278
static inline u32 gt_thread_status(struct intel_uncore *uncore)
279 280 281
{
	u32 val;

282
	val = __raw_uncore_read32(uncore, GEN6_GT_THREAD_STATUS_REG);
283 284 285 286 287
	val &= GEN6_GT_THREAD_STATUS_CORE_MASK;

	return val;
}

288
static void __gen6_gt_wait_for_thread_c0(struct intel_uncore *uncore)
289
{
290 291
	/*
	 * w/a for a sporadic read returning 0 by waiting for the GT
292 293
	 * thread to wake up.
	 */
294
	WARN_ONCE(wait_for_atomic_us(gt_thread_status(uncore) == 0, 5000),
295
		  "GT thread status wait timed out\n");
296 297
}

298
static void fw_domains_get_with_thread_status(struct intel_uncore *uncore,
299
					      enum forcewake_domains fw_domains)
300
{
301
	fw_domains_get(uncore, fw_domains);
302

303
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
304
	__gen6_gt_wait_for_thread_c0(uncore);
305 306
}

307
static inline u32 fifo_free_entries(struct intel_uncore *uncore)
308
{
309
	u32 count = __raw_uncore_read32(uncore, GTFIFOCTL);
310 311 312 313

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

314
static void __gen6_gt_wait_for_fifo(struct intel_uncore *uncore)
315
{
316
	u32 n;
317

318 319
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
320 321
	if (IS_VALLEYVIEW(uncore_to_i915(uncore)))
		n = fifo_free_entries(uncore);
322
	else
323
		n = uncore->fifo_count;
324 325

	if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
326
		if (wait_for_atomic((n = fifo_free_entries(uncore)) >
327 328 329 330
				    GT_FIFO_NUM_RESERVED_ENTRIES,
				    GT_FIFO_TIMEOUT_MS)) {
			DRM_DEBUG("GT_FIFO timeout, entries: %u\n", n);
			return;
331 332 333
		}
	}

334
	uncore->fifo_count = n - 1;
335 336
}

337 338
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
339
{
340 341
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
342
	struct intel_uncore *uncore = forcewake_domain_to_uncore(domain);
343
	unsigned long irqflags;
Z
Zhe Wang 已提交
344

345
	assert_rpm_device_not_suspended(uncore->rpm);
Z
Zhe Wang 已提交
346

347 348 349
	if (xchg(&domain->active, false))
		return HRTIMER_RESTART;

350
	spin_lock_irqsave(&uncore->lock, irqflags);
351 352 353
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

354
	if (--domain->wake_count == 0)
355
		uncore->funcs.force_wake_put(uncore, domain->mask);
356

357
	spin_unlock_irqrestore(&uncore->lock, irqflags);
358 359

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
360 361
}

362
/* Note callers must have acquired the PUNIT->PMIC bus, before calling this. */
363
static unsigned int
364
intel_uncore_forcewake_reset(struct intel_uncore *uncore)
Z
Zhe Wang 已提交
365
{
366
	unsigned long irqflags;
367
	struct intel_uncore_forcewake_domain *domain;
368
	int retry_count = 100;
369
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
370

371 372
	iosf_mbi_assert_punit_acquired();

373 374 375 376 377
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
378 379
		unsigned int tmp;

380
		active_domains = 0;
Z
Zhe Wang 已提交
381

382
		for_each_fw_domain(domain, uncore, tmp) {
383
			smp_store_mb(domain->active, false);
384
			if (hrtimer_cancel(&domain->timer) == 0)
385
				continue;
Z
Zhe Wang 已提交
386

387
			intel_uncore_fw_release_timer(&domain->timer);
388
		}
389

390
		spin_lock_irqsave(&uncore->lock, irqflags);
391

392
		for_each_fw_domain(domain, uncore, tmp) {
393
			if (hrtimer_active(&domain->timer))
394
				active_domains |= domain->mask;
395
		}
396

397 398
		if (active_domains == 0)
			break;
399

400 401 402 403
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
404

405
		spin_unlock_irqrestore(&uncore->lock, irqflags);
406 407
		cond_resched();
	}
408

409 410
	WARN_ON(active_domains);

411
	fw = uncore->fw_domains_active;
412
	if (fw)
413
		uncore->funcs.force_wake_put(uncore, fw);
414

415 416
	fw_domains_reset(uncore, uncore->fw_domains);
	assert_forcewakes_inactive(uncore);
417

418
	spin_unlock_irqrestore(&uncore->lock, irqflags);
419 420

	return fw; /* track the lost user forcewake domains */
421 422
}

M
Mika Kuoppala 已提交
423 424 425 426 427 428 429 430 431 432 433 434
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

435
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
436
{
437 438 439
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
440 441
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
442
	 */
M
Mika Kuoppala 已提交
443 444
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
445

M
Mika Kuoppala 已提交
446
	return gen9_edram_size(dev_priv);
447
}
448

449 450 451 452 453
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
454 455
		dev_priv->edram_cap = __raw_uncore_read32(&dev_priv->uncore,
							  HSW_EDRAM_CAP);
456 457

		/* NB: We can't write IDICR yet because we do not have gt funcs
458
		 * set up */
459 460
	} else {
		dev_priv->edram_cap = 0;
461
	}
462 463 464 465

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
466 467
}

468
static bool
469
fpga_check_for_unclaimed_mmio(struct intel_uncore *uncore)
470 471 472
{
	u32 dbg;

473
	dbg = __raw_uncore_read32(uncore, FPGA_DBG);
474 475 476
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

477
	__raw_uncore_write32(uncore, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
478 479 480 481

	return true;
}

482
static bool
483
vlv_check_for_unclaimed_mmio(struct intel_uncore *uncore)
484 485 486
{
	u32 cer;

487
	cer = __raw_uncore_read32(uncore, CLAIM_ER);
488 489 490
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

491
	__raw_uncore_write32(uncore, CLAIM_ER, CLAIM_ER_CLR);
492 493 494 495

	return true;
}

496
static bool
497
gen6_check_for_fifo_debug(struct intel_uncore *uncore)
498 499 500
{
	u32 fifodbg;

501
	fifodbg = __raw_uncore_read32(uncore, GTFIFODBG);
502 503 504

	if (unlikely(fifodbg)) {
		DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg);
505
		__raw_uncore_write32(uncore, GTFIFODBG, fifodbg);
506 507 508 509 510
	}

	return fifodbg;
}

511
static bool
512
check_for_unclaimed_mmio(struct intel_uncore *uncore)
513
{
514 515
	bool ret = false;

516
	if (intel_uncore_has_fpga_dbg_unclaimed(uncore))
517
		ret |= fpga_check_for_unclaimed_mmio(uncore);
518

519
	if (intel_uncore_has_dbg_unclaimed(uncore))
520
		ret |= vlv_check_for_unclaimed_mmio(uncore);
521

522
	if (intel_uncore_has_fifo(uncore))
523
		ret |= gen6_check_for_fifo_debug(uncore);
524

525
	return ret;
526 527
}

528
static void __intel_uncore_early_sanitize(struct intel_uncore *uncore,
529
					  unsigned int restore_forcewake)
530
{
531
	/* clear out unclaimed reg detection bit */
532
	if (check_for_unclaimed_mmio(uncore))
533
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
534

535
	/* WaDisableShadowRegForCpd:chv */
536
	if (IS_CHERRYVIEW(uncore_to_i915(uncore))) {
537 538 539 540
		__raw_uncore_write32(uncore, GTFIFOCTL,
				     __raw_uncore_read32(uncore, GTFIFOCTL) |
				     GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				     GT_FIFO_CTL_RC6_POLICY_STALL);
541 542
	}

543
	iosf_mbi_punit_acquire();
544
	intel_uncore_forcewake_reset(uncore);
545
	if (restore_forcewake) {
546 547 548
		spin_lock_irq(&uncore->lock);
		uncore->funcs.force_wake_get(uncore, restore_forcewake);

549
		if (intel_uncore_has_fifo(uncore))
550
			uncore->fifo_count = fifo_free_entries(uncore);
551
		spin_unlock_irq(&uncore->lock);
552
	}
553
	iosf_mbi_punit_release();
554 555
}

556
void intel_uncore_suspend(struct intel_uncore *uncore)
557
{
558 559
	iosf_mbi_punit_acquire();
	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
560 561
		&uncore->pmic_bus_access_nb);
	uncore->fw_domains_saved = intel_uncore_forcewake_reset(uncore);
562
	iosf_mbi_punit_release();
563 564
}

565
void intel_uncore_resume_early(struct intel_uncore *uncore)
566
{
567 568
	unsigned int restore_forcewake;

569 570
	restore_forcewake = fetch_and_zero(&uncore->fw_domains_saved);
	__intel_uncore_early_sanitize(uncore, restore_forcewake);
571

572
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
573 574
}

575
void intel_uncore_runtime_resume(struct intel_uncore *uncore)
576
{
577
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
578 579
}

580
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
581
{
582
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
583
	intel_sanitize_gt_powersave(dev_priv);
584 585
}

586
static void __intel_uncore_forcewake_get(struct intel_uncore *uncore,
587 588 589
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
590
	unsigned int tmp;
591

592
	fw_domains &= uncore->fw_domains;
593

594
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
595
		if (domain->wake_count++) {
596
			fw_domains &= ~domain->mask;
597 598 599
			domain->active = true;
		}
	}
600

601
	if (fw_domains)
602
		uncore->funcs.force_wake_get(uncore, fw_domains);
603 604
}

605 606
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
607
 * @uncore: the intel_uncore structure
608 609 610 611 612 613 614 615 616
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
617
 */
618
void intel_uncore_forcewake_get(struct intel_uncore *uncore,
619
				enum forcewake_domains fw_domains)
620 621 622
{
	unsigned long irqflags;

623
	if (!uncore->funcs.force_wake_get)
624 625
		return;

626
	__assert_rpm_wakelock_held(uncore->rpm);
627

628 629 630
	spin_lock_irqsave(&uncore->lock, irqflags);
	__intel_uncore_forcewake_get(uncore, fw_domains);
	spin_unlock_irqrestore(&uncore->lock, irqflags);
631 632
}

633 634
/**
 * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace
635
 * @uncore: the intel_uncore structure
636 637 638 639 640
 *
 * This function is a wrapper around intel_uncore_forcewake_get() to acquire
 * the GT powerwell and in the process disable our debugging for the
 * duration of userspace's bypass.
 */
641
void intel_uncore_forcewake_user_get(struct intel_uncore *uncore)
642
{
643 644
	spin_lock_irq(&uncore->lock);
	if (!uncore->user_forcewake.count++) {
645
		intel_uncore_forcewake_get__locked(uncore, FORCEWAKE_ALL);
646 647

		/* Save and disable mmio debugging for the user bypass */
648 649 650
		uncore->user_forcewake.saved_mmio_check =
			uncore->unclaimed_mmio_check;
		uncore->user_forcewake.saved_mmio_debug =
651
			i915_modparams.mmio_debug;
652

653
		uncore->unclaimed_mmio_check = 0;
654
		i915_modparams.mmio_debug = 0;
655
	}
656
	spin_unlock_irq(&uncore->lock);
657 658 659 660
}

/**
 * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace
661
 * @uncore: the intel_uncore structure
662 663 664 665
 *
 * This function complements intel_uncore_forcewake_user_get() and releases
 * the GT powerwell taken on behalf of the userspace bypass.
 */
666
void intel_uncore_forcewake_user_put(struct intel_uncore *uncore)
667
{
668 669
	spin_lock_irq(&uncore->lock);
	if (!--uncore->user_forcewake.count) {
670 671
		if (intel_uncore_unclaimed_mmio(uncore))
			dev_info(uncore_to_i915(uncore)->drm.dev,
672 673
				 "Invalid mmio detected during user access\n");

674 675
		uncore->unclaimed_mmio_check =
			uncore->user_forcewake.saved_mmio_check;
676
		i915_modparams.mmio_debug =
677
			uncore->user_forcewake.saved_mmio_debug;
678

679
		intel_uncore_forcewake_put__locked(uncore, FORCEWAKE_ALL);
680
	}
681
	spin_unlock_irq(&uncore->lock);
682 683
}

684
/**
685
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
686
 * @uncore: the intel_uncore structure
687
 * @fw_domains: forcewake domains to get reference on
688
 *
689 690
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
691
 */
692
void intel_uncore_forcewake_get__locked(struct intel_uncore *uncore,
693 694
					enum forcewake_domains fw_domains)
{
695 696 697
	lockdep_assert_held(&uncore->lock);

	if (!uncore->funcs.force_wake_get)
698 699
		return;

700
	__intel_uncore_forcewake_get(uncore, fw_domains);
701 702
}

703
static void __intel_uncore_forcewake_put(struct intel_uncore *uncore,
704
					 enum forcewake_domains fw_domains)
705
{
706
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
707
	unsigned int tmp;
708

709
	fw_domains &= uncore->fw_domains;
710

711
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
712 713 714
		if (WARN_ON(domain->wake_count == 0))
			continue;

715 716
		if (--domain->wake_count) {
			domain->active = true;
717
			continue;
718
		}
719

720
		fw_domain_arm_timer(domain);
721
	}
722
}
723

724 725
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
726
 * @uncore: the intel_uncore structure
727 728 729 730 731
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
732
void intel_uncore_forcewake_put(struct intel_uncore *uncore,
733 734 735 736
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

737
	if (!uncore->funcs.force_wake_put)
738 739
		return;

740 741 742
	spin_lock_irqsave(&uncore->lock, irqflags);
	__intel_uncore_forcewake_put(uncore, fw_domains);
	spin_unlock_irqrestore(&uncore->lock, irqflags);
743 744
}

745 746
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
747
 * @uncore: the intel_uncore structure
748 749 750 751 752
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
753
void intel_uncore_forcewake_put__locked(struct intel_uncore *uncore,
754 755
					enum forcewake_domains fw_domains)
{
756 757 758
	lockdep_assert_held(&uncore->lock);

	if (!uncore->funcs.force_wake_put)
759 760
		return;

761
	__intel_uncore_forcewake_put(uncore, fw_domains);
762 763
}

764
void assert_forcewakes_inactive(struct intel_uncore *uncore)
765
{
766
	if (!uncore->funcs.force_wake_get)
767 768
		return;

769
	WARN(uncore->fw_domains_active,
770
	     "Expected all fw_domains to be inactive, but %08x are still on\n",
771
	     uncore->fw_domains_active);
772 773
}

774
void assert_forcewakes_active(struct intel_uncore *uncore,
775 776
			      enum forcewake_domains fw_domains)
{
777
	if (!uncore->funcs.force_wake_get)
778 779
		return;

780
	__assert_rpm_wakelock_held(uncore->rpm);
781

782 783
	fw_domains &= uncore->fw_domains;
	WARN(fw_domains & ~uncore->fw_domains_active,
784
	     "Expected %08x fw_domains to be active, but %08x are off\n",
785
	     fw_domains, fw_domains & ~uncore->fw_domains_active);
786 787
}

788
/* We give fast paths for the really cool registers */
789
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
790

791 792 793
#define GEN11_NEEDS_FORCE_WAKE(reg) \
	((reg) < 0x40000 || ((reg) >= 0x1c0000 && (reg) < 0x1dc000))

794
#define __gen6_reg_read_fw_domains(uncore, offset) \
795 796 797 798 799 800 801 802 803
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
804
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
805 806 807 808 809 810 811 812 813
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

833
static enum forcewake_domains
834
find_fw_domain(struct intel_uncore *uncore, u32 offset)
835
{
T
Tvrtko Ursulin 已提交
836
	const struct intel_forcewake_range *entry;
837

T
Tvrtko Ursulin 已提交
838
	entry = BSEARCH(offset,
839 840
			uncore->fw_domains_table,
			uncore->fw_domains_table_entries,
841
			fw_range_cmp);
842

843 844 845
	if (!entry)
		return 0;

846 847 848 849 850 851
	/*
	 * The list of FW domains depends on the SKU in gen11+ so we
	 * can't determine it statically. We use FORCEWAKE_ALL and
	 * translate it here to the list of available domains.
	 */
	if (entry->domains == FORCEWAKE_ALL)
852
		return uncore->fw_domains;
853

854
	WARN(entry->domains & ~uncore->fw_domains,
855
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
856
	     entry->domains & ~uncore->fw_domains, offset);
857 858

	return entry->domains;
859 860 861 862
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
863

T
Tvrtko Ursulin 已提交
864
#define HAS_FWTABLE(dev_priv) \
865
	(INTEL_GEN(dev_priv) >= 9 || \
T
Tvrtko Ursulin 已提交
866 867 868
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

869
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
870 871 872 873 874 875
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
876
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
877 878
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
879

880
#define __fwtable_reg_read_fw_domains(uncore, offset) \
881 882
({ \
	enum forcewake_domains __fwd = 0; \
883
	if (NEEDS_FORCE_WAKE((offset))) \
884
		__fwd = find_fw_domain(uncore, offset); \
885 886 887
	__fwd; \
})

888
#define __gen11_fwtable_reg_read_fw_domains(uncore, offset) \
889 890 891
({ \
	enum forcewake_domains __fwd = 0; \
	if (GEN11_NEEDS_FORCE_WAKE((offset))) \
892
		__fwd = find_fw_domain(uncore, offset); \
893 894 895
	__fwd; \
})

896
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
897
static const i915_reg_t gen8_shadowed_regs[] = {
898 899 900 901 902 903
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
904 905 906
	/* TODO: Other registers are not yet used */
};

907 908 909 910 911 912 913 914 915 916 917 918 919 920
static const i915_reg_t gen11_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),		/* 0x2000 (base) */
	GEN6_RPNSWREQ,				/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,			/* 0xA00C */
	RING_TAIL(BLT_RING_BASE),		/* 0x22000 (base) */
	RING_TAIL(GEN11_BSD_RING_BASE),		/* 0x1C0000 (base) */
	RING_TAIL(GEN11_BSD2_RING_BASE),	/* 0x1C4000 (base) */
	RING_TAIL(GEN11_VEBOX_RING_BASE),	/* 0x1C8000 (base) */
	RING_TAIL(GEN11_BSD3_RING_BASE),	/* 0x1D0000 (base) */
	RING_TAIL(GEN11_BSD4_RING_BASE),	/* 0x1D4000 (base) */
	RING_TAIL(GEN11_VEBOX2_RING_BASE),	/* 0x1D8000 (base) */
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
921
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
922
{
T
Tvrtko Ursulin 已提交
923
	u32 offset = i915_mmio_reg_offset(*reg);
924

T
Tvrtko Ursulin 已提交
925
	if (key < offset)
926
		return -1;
T
Tvrtko Ursulin 已提交
927
	else if (key > offset)
928 929 930 931 932
		return 1;
	else
		return 0;
}

933 934 935 936 937 938
#define __is_genX_shadowed(x) \
static bool is_gen##x##_shadowed(u32 offset) \
{ \
	const i915_reg_t *regs = gen##x##_shadowed_regs; \
	return BSEARCH(offset, regs, ARRAY_SIZE(gen##x##_shadowed_regs), \
		       mmio_reg_cmp); \
939 940
}

941 942 943
__is_genX_shadowed(8)
__is_genX_shadowed(11)

944
#define __gen8_reg_write_fw_domains(uncore, offset) \
945 946 947 948 949 950 951 952 953
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

954
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
955 956
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
957
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
958
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
959
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
960
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
961
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
962
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
963 964
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
965
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
966 967
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
968 969 970 971 972
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
973

974
#define __fwtable_reg_write_fw_domains(uncore, offset) \
975 976
({ \
	enum forcewake_domains __fwd = 0; \
977
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
978
		__fwd = find_fw_domain(uncore, offset); \
979 980 981
	__fwd; \
})

982
#define __gen11_fwtable_reg_write_fw_domains(uncore, offset) \
983 984 985
({ \
	enum forcewake_domains __fwd = 0; \
	if (GEN11_NEEDS_FORCE_WAKE((offset)) && !is_gen11_shadowed(offset)) \
986
		__fwd = find_fw_domain(uncore, offset); \
987 988 989
	__fwd; \
})

990
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
991
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
992
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
993 994
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
995
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
996
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
997
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
998
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
999
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
1000
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
1001
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
1002
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
1003
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
1004
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
1005
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
1006
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
1007
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
1008
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
1009
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1010
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
1011
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1012
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
1013
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
1014
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
1015
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
1016
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
1017
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
1018
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
1019
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
1020
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
1021
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
1022
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
1023 1024
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
1025

1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
static const struct intel_forcewake_range __gen11_fw_ranges[] = {
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8500, 0x8bff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_ALL),
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb480, 0xdfff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xe900, 0x243ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x24800, 0x3ffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x40000, 0x1bffff, 0),
	GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
	GEN_FW_RANGE(0x1c4000, 0x1c7fff, FORCEWAKE_MEDIA_VDBOX1),
	GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0),
	GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
	GEN_FW_RANGE(0x1d4000, 0x1d7fff, FORCEWAKE_MEDIA_VDBOX3),
	GEN_FW_RANGE(0x1d8000, 0x1dbfff, FORCEWAKE_MEDIA_VEBOX1)
};

1060
static void
1061
ilk_dummy_write(struct intel_uncore *uncore)
1062 1063 1064 1065
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
1066
	__raw_uncore_write32(uncore, MI_MODE, 0);
1067 1068 1069
}

static void
1070
__unclaimed_reg_debug(struct intel_uncore *uncore,
1071 1072 1073
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
1074
{
1075
	if (WARN(check_for_unclaimed_mmio(uncore) && !before,
1076 1077
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
1078
		 i915_mmio_reg_offset(reg)))
1079 1080
		/* Only report the first N failures */
		i915_modparams.mmio_debug--;
1081 1082
}

1083
static inline void
1084
unclaimed_reg_debug(struct intel_uncore *uncore,
1085 1086 1087 1088
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
1089
	if (likely(!i915_modparams.mmio_debug))
1090 1091
		return;

1092
	__unclaimed_reg_debug(uncore, reg, read, before);
1093 1094
}

1095
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
1096
	u##x val = 0; \
1097
	__assert_rpm_wakelock_held(uncore->rpm);
B
Ben Widawsky 已提交
1098

1099
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
1100 1101 1102
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1103
#define __gen2_read(x) \
1104
static u##x \
1105
gen2_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1106
	GEN2_READ_HEADER(x); \
1107
	val = __raw_uncore_read##x(uncore, reg); \
1108
	GEN2_READ_FOOTER; \
1109 1110 1111 1112
}

#define __gen5_read(x) \
static u##x \
1113
gen5_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1114
	GEN2_READ_HEADER(x); \
1115
	ilk_dummy_write(uncore); \
1116
	val = __raw_uncore_read##x(uncore, reg); \
1117
	GEN2_READ_FOOTER; \
1118 1119
}

1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
1136
	u32 offset = i915_mmio_reg_offset(reg); \
1137 1138
	unsigned long irqflags; \
	u##x val = 0; \
1139
	__assert_rpm_wakelock_held(uncore->rpm); \
1140
	spin_lock_irqsave(&uncore->lock, irqflags); \
1141
	unclaimed_reg_debug(uncore, reg, true, true)
1142 1143

#define GEN6_READ_FOOTER \
1144
	unclaimed_reg_debug(uncore, reg, true, false); \
1145
	spin_unlock_irqrestore(&uncore->lock, irqflags); \
1146 1147 1148
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1149
static noinline void ___force_wake_auto(struct intel_uncore *uncore,
1150
					enum forcewake_domains fw_domains)
1151 1152
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
1153 1154
	unsigned int tmp;

1155
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
1156

1157
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp)
1158 1159
		fw_domain_arm_timer(domain);

1160
	uncore->funcs.force_wake_get(uncore, fw_domains);
1161 1162
}

1163
static inline void __force_wake_auto(struct intel_uncore *uncore,
1164 1165
				     enum forcewake_domains fw_domains)
{
1166 1167 1168
	if (WARN_ON(!fw_domains))
		return;

1169
	/* Turn on all requested but inactive supported forcewake domains. */
1170 1171
	fw_domains &= uncore->fw_domains;
	fw_domains &= ~uncore->fw_domains_active;
1172

1173
	if (fw_domains)
1174
		___force_wake_auto(uncore, fw_domains);
1175 1176
}

1177
#define __gen_read(func, x) \
1178
static u##x \
1179
func##_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1180
	enum forcewake_domains fw_engine; \
1181
	GEN6_READ_HEADER(x); \
1182
	fw_engine = __##func##_reg_read_fw_domains(uncore, offset); \
1183
	if (fw_engine) \
1184
		__force_wake_auto(uncore, fw_engine); \
1185
	val = __raw_uncore_read##x(uncore, reg); \
1186
	GEN6_READ_FOOTER; \
1187
}
1188 1189
#define __gen6_read(x) __gen_read(gen6, x)
#define __fwtable_read(x) __gen_read(fwtable, x)
1190
#define __gen11_fwtable_read(x) __gen_read(gen11_fwtable, x)
1191

1192 1193 1194 1195
__gen11_fwtable_read(8)
__gen11_fwtable_read(16)
__gen11_fwtable_read(32)
__gen11_fwtable_read(64)
1196 1197 1198 1199
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
1200 1201 1202 1203 1204
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

1205
#undef __gen11_fwtable_read
1206
#undef __fwtable_read
1207
#undef __gen6_read
1208 1209
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
1210

1211
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1212
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1213
	__assert_rpm_wakelock_held(uncore->rpm); \
1214

1215
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1216

1217
#define __gen2_write(x) \
1218
static void \
1219
gen2_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1220
	GEN2_WRITE_HEADER; \
1221
	__raw_uncore_write##x(uncore, reg, val); \
1222
	GEN2_WRITE_FOOTER; \
1223 1224 1225 1226
}

#define __gen5_write(x) \
static void \
1227
gen5_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1228
	GEN2_WRITE_HEADER; \
1229
	ilk_dummy_write(uncore); \
1230
	__raw_uncore_write##x(uncore, reg, val); \
1231
	GEN2_WRITE_FOOTER; \
1232 1233
}

1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1248
	u32 offset = i915_mmio_reg_offset(reg); \
1249 1250
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1251
	__assert_rpm_wakelock_held(uncore->rpm); \
1252
	spin_lock_irqsave(&uncore->lock, irqflags); \
1253
	unclaimed_reg_debug(uncore, reg, false, true)
1254 1255

#define GEN6_WRITE_FOOTER \
1256
	unclaimed_reg_debug(uncore, reg, false, false); \
1257
	spin_unlock_irqrestore(&uncore->lock, irqflags)
1258

1259 1260
#define __gen6_write(x) \
static void \
1261
gen6_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1262
	GEN6_WRITE_HEADER; \
1263
	if (NEEDS_FORCE_WAKE(offset)) \
1264
		__gen6_gt_wait_for_fifo(uncore); \
1265
	__raw_uncore_write##x(uncore, reg, val); \
1266
	GEN6_WRITE_FOOTER; \
1267 1268
}

1269
#define __gen_write(func, x) \
1270
static void \
1271
func##_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1272
	enum forcewake_domains fw_engine; \
1273
	GEN6_WRITE_HEADER; \
1274
	fw_engine = __##func##_reg_write_fw_domains(uncore, offset); \
1275
	if (fw_engine) \
1276
		__force_wake_auto(uncore, fw_engine); \
1277
	__raw_uncore_write##x(uncore, reg, val); \
1278
	GEN6_WRITE_FOOTER; \
1279
}
1280 1281
#define __gen8_write(x) __gen_write(gen8, x)
#define __fwtable_write(x) __gen_write(fwtable, x)
1282
#define __gen11_fwtable_write(x) __gen_write(gen11_fwtable, x)
1283

1284 1285 1286
__gen11_fwtable_write(8)
__gen11_fwtable_write(16)
__gen11_fwtable_write(32)
1287 1288 1289
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1290 1291 1292
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1293 1294 1295 1296
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1297
#undef __gen11_fwtable_write
1298
#undef __fwtable_write
1299
#undef __gen8_write
1300
#undef __gen6_write
1301 1302
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1303

1304
#define ASSIGN_WRITE_MMIO_VFUNCS(uncore, x) \
1305
do { \
1306 1307 1308
	(uncore)->funcs.mmio_writeb = x##_write8; \
	(uncore)->funcs.mmio_writew = x##_write16; \
	(uncore)->funcs.mmio_writel = x##_write32; \
1309 1310
} while (0)

1311
#define ASSIGN_READ_MMIO_VFUNCS(uncore, x) \
1312
do { \
1313 1314 1315 1316
	(uncore)->funcs.mmio_readb = x##_read8; \
	(uncore)->funcs.mmio_readw = x##_read16; \
	(uncore)->funcs.mmio_readl = x##_read32; \
	(uncore)->funcs.mmio_readq = x##_read64; \
1317 1318
} while (0)

1319

1320
static void fw_domain_init(struct intel_uncore *uncore,
1321
			   enum forcewake_domain_id domain_id,
1322 1323
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1324 1325 1326 1327 1328 1329
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

1330
	d = &uncore->fw_domain[domain_id];
1331 1332 1333

	WARN_ON(d->wake_count);

1334 1335 1336
	WARN_ON(!i915_mmio_reg_valid(reg_set));
	WARN_ON(!i915_mmio_reg_valid(reg_ack));

1337
	d->wake_count = 0;
1338 1339
	d->reg_set = uncore->regs + i915_mmio_reg_offset(reg_set);
	d->reg_ack = uncore->regs + i915_mmio_reg_offset(reg_ack);
1340 1341 1342

	d->id = domain_id;

1343 1344 1345
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
1346 1347 1348 1349 1350 1351 1352
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX1));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX2 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX2));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX3 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX3));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX1));

1353

C
Chris Wilson 已提交
1354
	d->mask = BIT(domain_id);
1355

1356 1357
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1358

1359
	uncore->fw_domains |= BIT(domain_id);
1360

1361
	fw_domain_reset(d);
1362 1363
}

1364
static void fw_domain_fini(struct intel_uncore *uncore,
1365 1366 1367 1368 1369 1370 1371
			   enum forcewake_domain_id domain_id)
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

1372
	d = &uncore->fw_domain[domain_id];
1373 1374 1375 1376 1377

	WARN_ON(d->wake_count);
	WARN_ON(hrtimer_cancel(&d->timer));
	memset(d, 0, sizeof(*d));

1378
	uncore->fw_domains &= ~BIT(domain_id);
1379 1380
}

1381
static void intel_uncore_fw_domains_init(struct intel_uncore *uncore)
1382
{
1383 1384
	struct drm_i915_private *i915 = uncore_to_i915(uncore);

1385
	if (!intel_uncore_has_forcewake(uncore))
1386 1387
		return;

1388
	if (INTEL_GEN(i915) >= 11) {
1389 1390
		int i;

1391
		uncore->funcs.force_wake_get =
1392
			fw_domains_get_with_fallback;
1393 1394
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1395 1396
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
1397
		fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1398 1399 1400
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		for (i = 0; i < I915_MAX_VCS; i++) {
1401
			if (!HAS_ENGINE(i915, _VCS(i)))
1402 1403
				continue;

1404
			fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VDBOX0 + i,
1405 1406 1407 1408
				       FORCEWAKE_MEDIA_VDBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(i));
		}
		for (i = 0; i < I915_MAX_VECS; i++) {
1409
			if (!HAS_ENGINE(i915, _VECS(i)))
1410 1411
				continue;

1412
			fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VEBOX0 + i,
1413 1414 1415
				       FORCEWAKE_MEDIA_VEBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(i));
		}
1416 1417
	} else if (IS_GEN_RANGE(i915, 9, 10)) {
		uncore->funcs.force_wake_get =
1418
			fw_domains_get_with_fallback;
1419 1420
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1421 1422
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
1423
		fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1424 1425
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
1426
		fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1427
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1428 1429 1430 1431
	} else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) {
		uncore->funcs.force_wake_get = fw_domains_get;
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1432
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
1433
		fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1434
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1435 1436
	} else if (IS_HASWELL(i915) || IS_BROADWELL(i915)) {
		uncore->funcs.force_wake_get =
1437
			fw_domains_get_with_thread_status;
1438 1439
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1440
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1441
	} else if (IS_IVYBRIDGE(i915)) {
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1453
		uncore->funcs.force_wake_get =
1454
			fw_domains_get_with_thread_status;
1455
		uncore->funcs.force_wake_put = fw_domains_put;
1456

1457 1458
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1459 1460 1461
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1462
		 */
1463

1464
		__raw_uncore_write32(uncore, FORCEWAKE, 0);
1465
		__raw_posting_read(uncore, ECOBUS);
1466

1467
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1468
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1469

1470 1471
		spin_lock_irq(&uncore->lock);
		fw_domains_get_with_thread_status(uncore, FORCEWAKE_RENDER);
1472
		ecobus = __raw_uncore_read32(uncore, ECOBUS);
1473 1474
		fw_domains_put(uncore, FORCEWAKE_RENDER);
		spin_unlock_irq(&uncore->lock);
1475

1476
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1477 1478
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1479
			fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1480
				       FORCEWAKE, FORCEWAKE_ACK);
1481
		}
1482 1483
	} else if (IS_GEN(i915, 6)) {
		uncore->funcs.force_wake_get =
1484
			fw_domains_get_with_thread_status;
1485 1486
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1487
			       FORCEWAKE, FORCEWAKE_ACK);
1488
	}
1489 1490

	/* All future platforms are expected to require complex power gating */
1491
	WARN_ON(uncore->fw_domains == 0);
1492 1493
}

1494
#define ASSIGN_FW_DOMAINS_TABLE(uncore, d) \
1495
{ \
1496
	(uncore)->fw_domains_table = \
1497
			(struct intel_forcewake_range *)(d); \
1498
	(uncore)->fw_domains_table_entries = ARRAY_SIZE((d)); \
1499 1500
}

1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
	struct drm_i915_private *dev_priv = container_of(nb,
			struct drm_i915_private, uncore.pmic_bus_access_nb);

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
1516 1517 1518 1519 1520
		 *
		 * The notifier is unregistered during intel_runtime_suspend(),
		 * so it's ok to access the HW here without holding a RPM
		 * wake reference -> disable wakeref asserts for the time of
		 * the access.
1521
		 */
1522
		disable_rpm_wakeref_asserts(dev_priv);
1523
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
1524
		enable_rpm_wakeref_asserts(dev_priv);
1525 1526
		break;
	case MBI_PMIC_BUS_ACCESS_END:
1527
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
1528 1529 1530 1531 1532 1533
		break;
	}

	return NOTIFY_OK;
}

1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
static int uncore_mmio_setup(struct intel_uncore *uncore)
{
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
	struct pci_dev *pdev = i915->drm.pdev;
	int mmio_bar;
	int mmio_size;

	mmio_bar = IS_GEN(i915, 2) ? 1 : 0;
	/*
	 * Before gen4, the registers and the GTT are behind different BARs.
	 * However, from gen4 onwards, the registers and the GTT are shared
	 * in the same BAR, so we want to restrict this ioremap from
	 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
	 * the register BAR remains the same size for all the earlier
	 * generations up to Ironlake.
	 */
	if (INTEL_GEN(i915) < 5)
		mmio_size = 512 * 1024;
	else
		mmio_size = 2 * 1024 * 1024;
	uncore->regs = pci_iomap(pdev, mmio_bar, mmio_size);
	if (uncore->regs == NULL) {
		DRM_ERROR("failed to map registers\n");

		return -EIO;
	}

	return 0;
}

static void uncore_mmio_cleanup(struct intel_uncore *uncore)
{
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
	struct pci_dev *pdev = i915->drm.pdev;

	pci_iounmap(pdev, uncore->regs);
}


int intel_uncore_init(struct intel_uncore *uncore)
1574
{
1575
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
1576 1577 1578 1579 1580
	int ret;

	ret = uncore_mmio_setup(uncore);
	if (ret)
		return ret;
1581 1582

	i915_check_vgpu(i915);
1583

1584 1585 1586
	if (INTEL_GEN(i915) > 5 && !intel_vgpu_active(i915))
		uncore->flags |= UNCORE_HAS_FORCEWAKE;

1587 1588 1589
	intel_uncore_edram_detect(i915);
	intel_uncore_fw_domains_init(uncore);
	__intel_uncore_early_sanitize(uncore, 0);
1590

1591 1592
	uncore->unclaimed_mmio_check = 1;
	uncore->pmic_bus_access_nb.notifier_call =
1593
		i915_pmic_bus_access_notifier;
1594

1595 1596
	uncore->rpm = &i915->runtime_pm;

1597 1598 1599 1600 1601 1602 1603 1604
	if (!intel_uncore_has_forcewake(uncore)) {
		if (IS_GEN(i915, 5)) {
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen5);
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen5);
		} else {
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen2);
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen2);
		}
1605 1606 1607 1608 1609 1610
	} else if (IS_GEN_RANGE(i915, 6, 7)) {
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen6);

		if (IS_VALLEYVIEW(i915)) {
			ASSIGN_FW_DOMAINS_TABLE(uncore, __vlv_fw_ranges);
			ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1611
		} else {
1612
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1613
		}
1614 1615 1616 1617 1618
	} else if (IS_GEN(i915, 8)) {
		if (IS_CHERRYVIEW(i915)) {
			ASSIGN_FW_DOMAINS_TABLE(uncore, __chv_fw_ranges);
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
			ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1619 1620

		} else {
1621 1622
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen8);
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1623
		}
1624 1625 1626 1627
	} else if (IS_GEN_RANGE(i915, 9, 10)) {
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen9_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1628
	} else {
1629 1630 1631
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen11_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen11_fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, gen11_fwtable);
1632
	}
1633

1634 1635 1636 1637 1638 1639 1640 1641 1642
	if (HAS_FPGA_DBG_UNCLAIMED(i915))
		uncore->flags |= UNCORE_HAS_FPGA_DBG_UNCLAIMED;

	if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
		uncore->flags |= UNCORE_HAS_DBG_UNCLAIMED;

	if (IS_GEN_RANGE(i915, 6, 7))
		uncore->flags |= UNCORE_HAS_FIFO;

1643
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
1644 1645

	return 0;
1646 1647
}

1648 1649 1650 1651 1652
/*
 * We might have detected that some engines are fused off after we initialized
 * the forcewake domains. Prune them, to make sure they only reference existing
 * engines.
 */
1653
void intel_uncore_prune(struct intel_uncore *uncore)
1654
{
1655 1656 1657 1658
	struct drm_i915_private *i915 = uncore_to_i915(uncore);

	if (INTEL_GEN(i915) >= 11) {
		enum forcewake_domains fw_domains = uncore->fw_domains;
1659 1660 1661 1662 1663 1664
		enum forcewake_domain_id domain_id;
		int i;

		for (i = 0; i < I915_MAX_VCS; i++) {
			domain_id = FW_DOMAIN_ID_MEDIA_VDBOX0 + i;

1665
			if (HAS_ENGINE(i915, _VCS(i)))
1666 1667 1668
				continue;

			if (fw_domains & BIT(domain_id))
1669
				fw_domain_fini(uncore, domain_id);
1670 1671 1672 1673 1674
		}

		for (i = 0; i < I915_MAX_VECS; i++) {
			domain_id = FW_DOMAIN_ID_MEDIA_VEBOX0 + i;

1675
			if (HAS_ENGINE(i915, _VECS(i)))
1676 1677 1678
				continue;

			if (fw_domains & BIT(domain_id))
1679
				fw_domain_fini(uncore, domain_id);
1680 1681 1682 1683
		}
	}
}

1684
void intel_uncore_fini(struct intel_uncore *uncore)
1685 1686
{
	/* Paranoia: make sure we have disabled everything before we exit. */
1687
	intel_uncore_sanitize(uncore_to_i915(uncore));
1688 1689 1690

	iosf_mbi_punit_acquire();
	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
1691 1692
		&uncore->pmic_bus_access_nb);
	intel_uncore_forcewake_reset(uncore);
1693
	iosf_mbi_punit_release();
1694
	uncore_mmio_cleanup(uncore);
1695 1696
}

1697 1698 1699 1700 1701 1702 1703 1704
static const struct reg_whitelist {
	i915_reg_t offset_ldw;
	i915_reg_t offset_udw;
	u16 gen_mask;
	u8 size;
} reg_read_whitelist[] = { {
	.offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	.offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
1705
	.gen_mask = INTEL_GEN_MASK(4, 11),
1706 1707
	.size = 8
} };
1708 1709 1710 1711

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1712
	struct drm_i915_private *dev_priv = to_i915(dev);
1713
	struct drm_i915_reg_read *reg = data;
1714
	struct reg_whitelist const *entry;
1715
	intel_wakeref_t wakeref;
1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
	unsigned int flags;
	int remain;
	int ret = 0;

	entry = reg_read_whitelist;
	remain = ARRAY_SIZE(reg_read_whitelist);
	while (remain) {
		u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw);

		GEM_BUG_ON(!is_power_of_2(entry->size));
		GEM_BUG_ON(entry->size > 8);
		GEM_BUG_ON(entry_offset & (entry->size - 1));

		if (INTEL_INFO(dev_priv)->gen_mask & entry->gen_mask &&
		    entry_offset == (reg->offset & -entry->size))
1731
			break;
1732 1733
		entry++;
		remain--;
1734 1735
	}

1736
	if (!remain)
1737 1738
		return -EINVAL;

1739
	flags = reg->offset & (entry->size - 1);
1740

1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (entry->size == 8 && flags == I915_REG_READ_8B_WA)
			reg->val = I915_READ64_2x32(entry->offset_ldw,
						    entry->offset_udw);
		else if (entry->size == 8 && flags == 0)
			reg->val = I915_READ64(entry->offset_ldw);
		else if (entry->size == 4 && flags == 0)
			reg->val = I915_READ(entry->offset_ldw);
		else if (entry->size == 2 && flags == 0)
			reg->val = I915_READ16(entry->offset_ldw);
		else if (entry->size == 1 && flags == 0)
			reg->val = I915_READ8(entry->offset_ldw);
		else
			ret = -EINVAL;
	}
1756

1757
	return ret;
1758 1759
}

1760
/**
1761
 * __intel_wait_for_register_fw - wait until register matches expected state
1762
 * @uncore: the struct intel_uncore
1763 1764 1765
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1766 1767 1768
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1769 1770
 *
 * This routine waits until the target register @reg contains the expected
1771 1772 1773 1774
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1775
 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
1776
 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
1777
 * must be not larger than 20,0000 microseconds.
1778 1779 1780 1781 1782 1783 1784 1785
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1786
int __intel_wait_for_register_fw(struct intel_uncore *uncore,
1787
				 i915_reg_t reg,
1788 1789 1790 1791
				 u32 mask,
				 u32 value,
				 unsigned int fast_timeout_us,
				 unsigned int slow_timeout_ms,
1792
				 u32 *out_value)
1793
{
1794
	u32 uninitialized_var(reg_value);
1795
#define done (((reg_value = intel_uncore_read_fw(uncore, reg)) & mask) == value)
1796 1797
	int ret;

1798
	/* Catch any overuse of this function */
1799 1800
	might_sleep_if(slow_timeout_ms);
	GEM_BUG_ON(fast_timeout_us > 20000);
1801

1802 1803
	ret = -ETIMEDOUT;
	if (fast_timeout_us && fast_timeout_us <= 20000)
1804
		ret = _wait_for_atomic(done, fast_timeout_us, 0);
1805
	if (ret && slow_timeout_ms)
1806
		ret = wait_for(done, slow_timeout_ms);
1807

1808 1809
	if (out_value)
		*out_value = reg_value;
1810

1811 1812 1813 1814 1815
	return ret;
#undef done
}

/**
1816
 * __intel_wait_for_register - wait until register matches expected state
1817 1818 1819 1820
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1821 1822 1823
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1824 1825
 *
 * This routine waits until the target register @reg contains the expected
1826 1827 1828 1829
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1830 1831 1832 1833
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1834
int __intel_wait_for_register(struct drm_i915_private *dev_priv,
1835
			    i915_reg_t reg,
1836 1837
			    u32 mask,
			    u32 value,
1838 1839 1840
			    unsigned int fast_timeout_us,
			    unsigned int slow_timeout_ms,
			    u32 *out_value)
1841
{
1842
	struct intel_uncore *uncore = &dev_priv->uncore;
1843
	unsigned fw =
1844
		intel_uncore_forcewake_for_reg(uncore, reg, FW_REG_READ);
1845
	u32 reg_value;
1846 1847
	int ret;

1848
	might_sleep_if(slow_timeout_ms);
1849

1850 1851
	spin_lock_irq(&uncore->lock);
	intel_uncore_forcewake_get__locked(uncore, fw);
1852

1853
	ret = __intel_wait_for_register_fw(uncore,
1854
					   reg, mask, value,
1855
					   fast_timeout_us, 0, &reg_value);
1856

1857 1858
	intel_uncore_forcewake_put__locked(uncore, fw);
	spin_unlock_irq(&uncore->lock);
1859

1860
	if (ret && slow_timeout_ms)
1861 1862
		ret = __wait_for(reg_value = intel_uncore_read_notrace(uncore,
								       reg),
1863 1864 1865
				 (reg_value & mask) == value,
				 slow_timeout_ms * 1000, 10, 1000);

1866 1867 1868
	/* just trace the final value */
	trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);

1869 1870
	if (out_value)
		*out_value = reg_value;
1871 1872

	return ret;
1873 1874
}

1875
bool intel_uncore_unclaimed_mmio(struct intel_uncore *uncore)
1876
{
1877
	return check_for_unclaimed_mmio(uncore);
1878
}
1879

1880
bool
1881
intel_uncore_arm_unclaimed_mmio_detection(struct intel_uncore *uncore)
1882
{
1883 1884
	bool ret = false;

1885
	spin_lock_irq(&uncore->lock);
1886

1887
	if (unlikely(uncore->unclaimed_mmio_check <= 0))
1888
		goto out;
1889

1890
	if (unlikely(intel_uncore_unclaimed_mmio(uncore))) {
1891 1892 1893 1894 1895 1896
		if (!i915_modparams.mmio_debug) {
			DRM_DEBUG("Unclaimed register detected, "
				  "enabling oneshot unclaimed register reporting. "
				  "Please use i915.mmio_debug=N for more information.\n");
			i915_modparams.mmio_debug++;
		}
1897
		uncore->unclaimed_mmio_check--;
1898
		ret = true;
1899
	}
1900

1901
out:
1902
	spin_unlock_irq(&uncore->lock);
1903 1904

	return ret;
1905
}
1906 1907

static enum forcewake_domains
1908
intel_uncore_forcewake_for_read(struct intel_uncore *uncore,
1909 1910
				i915_reg_t reg)
{
1911
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
T
Tvrtko Ursulin 已提交
1912
	u32 offset = i915_mmio_reg_offset(reg);
1913 1914
	enum forcewake_domains fw_domains;

1915
	if (INTEL_GEN(i915) >= 11) {
1916
		fw_domains = __gen11_fwtable_reg_read_fw_domains(uncore, offset);
1917
	} else if (HAS_FWTABLE(i915)) {
1918
		fw_domains = __fwtable_reg_read_fw_domains(uncore, offset);
1919
	} else if (INTEL_GEN(i915) >= 6) {
1920
		fw_domains = __gen6_reg_read_fw_domains(uncore, offset);
T
Tvrtko Ursulin 已提交
1921
	} else {
1922 1923
		/* on devices with FW we expect to hit one of the above cases */
		if (intel_uncore_has_forcewake(uncore))
1924
			MISSING_CASE(INTEL_GEN(i915));
1925

T
Tvrtko Ursulin 已提交
1926
		fw_domains = 0;
1927 1928
	}

1929
	WARN_ON(fw_domains & ~uncore->fw_domains);
1930 1931 1932 1933 1934

	return fw_domains;
}

static enum forcewake_domains
1935
intel_uncore_forcewake_for_write(struct intel_uncore *uncore,
1936 1937
				 i915_reg_t reg)
{
1938
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
1939
	u32 offset = i915_mmio_reg_offset(reg);
1940 1941
	enum forcewake_domains fw_domains;

1942
	if (INTEL_GEN(i915) >= 11) {
1943
		fw_domains = __gen11_fwtable_reg_write_fw_domains(uncore, offset);
1944
	} else if (HAS_FWTABLE(i915) && !IS_VALLEYVIEW(i915)) {
1945
		fw_domains = __fwtable_reg_write_fw_domains(uncore, offset);
1946
	} else if (IS_GEN(i915, 8)) {
1947
		fw_domains = __gen8_reg_write_fw_domains(uncore, offset);
1948
	} else if (IS_GEN_RANGE(i915, 6, 7)) {
1949
		fw_domains = FORCEWAKE_RENDER;
1950
	} else {
1951 1952
		/* on devices with FW we expect to hit one of the above cases */
		if (intel_uncore_has_forcewake(uncore))
1953
			MISSING_CASE(INTEL_GEN(i915));
1954

1955
		fw_domains = 0;
1956 1957
	}

1958
	WARN_ON(fw_domains & ~uncore->fw_domains);
1959 1960 1961 1962 1963 1964 1965

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
1966
 * @uncore: pointer to struct intel_uncore
1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
1978
intel_uncore_forcewake_for_reg(struct intel_uncore *uncore,
1979 1980 1981 1982 1983 1984
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

1985
	if (!intel_uncore_has_forcewake(uncore))
T
Tvrtko Ursulin 已提交
1986 1987
		return 0;

1988
	if (op & FW_REG_READ)
1989
		fw_domains = intel_uncore_forcewake_for_read(uncore, reg);
1990 1991

	if (op & FW_REG_WRITE)
1992
		fw_domains |= intel_uncore_forcewake_for_write(uncore, reg);
1993 1994 1995

	return fw_domains;
}
1996 1997

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1998
#include "selftests/mock_uncore.c"
1999 2000
#include "selftests/intel_uncore.c"
#endif