intel_uncore.c 55.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

24 25 26
#include <linux/pm_runtime.h>
#include <asm/iosf_mbi.h>

27
#include "i915_drv.h"
28
#include "i915_vgpu.h"
29 30
#include "intel_drv.h"
#include "intel_pm.h"
31

32
#define FORCEWAKE_ACK_TIMEOUT_MS 50
33
#define GT_FIFO_TIMEOUT_MS	 10
34

35
#define __raw_posting_read(...) ((void)__raw_uncore_read32(__VA_ARGS__))
36

37 38 39 40
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
41 42 43 44 45 46
	"vdbox0",
	"vdbox1",
	"vdbox2",
	"vdbox3",
	"vebox0",
	"vebox1",
47 48 49
};

const char *
50
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
51
{
52
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
53 54 55 56 57 58 59 60 61

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

62
#define fw_ack(d) readl((d)->reg_ack)
63 64
#define fw_set(d, val) writel(_MASKED_BIT_ENABLE((val)), (d)->reg_set)
#define fw_clear(d, val) writel(_MASKED_BIT_DISABLE((val)), (d)->reg_set)
65

66
static inline void
67
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
68
{
69 70 71 72 73
	/*
	 * We don't really know if the powerwell for the forcewake domain we are
	 * trying to reset here does exist at this point (engines could be fused
	 * off in ICL+), so no waiting for acks
	 */
74 75
	/* WaRsClearFWBitsAtReset:bdw,skl */
	fw_clear(d, 0xffff);
76 77
}

78 79
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
80
{
81 82
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
83
			       NSEC_PER_MSEC,
84 85
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
86 87
}

88
static inline int
89
__wait_for_ack(const struct intel_uncore_forcewake_domain *d,
90 91 92
	       const u32 ack,
	       const u32 value)
{
93
	return wait_for_atomic((fw_ack(d) & ack) == value,
94 95 96 97
			       FORCEWAKE_ACK_TIMEOUT_MS);
}

static inline int
98
wait_ack_clear(const struct intel_uncore_forcewake_domain *d,
99 100
	       const u32 ack)
{
101
	return __wait_for_ack(d, ack, 0);
102 103 104
}

static inline int
105
wait_ack_set(const struct intel_uncore_forcewake_domain *d,
106 107
	     const u32 ack)
{
108
	return __wait_for_ack(d, ack, ack);
109 110
}

111
static inline void
112
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
113
{
114
	if (wait_ack_clear(d, FORCEWAKE_KERNEL))
115 116 117
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
118

119 120 121 122 123 124
enum ack_type {
	ACK_CLEAR = 0,
	ACK_SET
};

static int
125
fw_domain_wait_ack_with_fallback(const struct intel_uncore_forcewake_domain *d,
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
				 const enum ack_type type)
{
	const u32 ack_bit = FORCEWAKE_KERNEL;
	const u32 value = type == ACK_SET ? ack_bit : 0;
	unsigned int pass;
	bool ack_detected;

	/*
	 * There is a possibility of driver's wake request colliding
	 * with hardware's own wake requests and that can cause
	 * hardware to not deliver the driver's ack message.
	 *
	 * Use a fallback bit toggle to kick the gpu state machine
	 * in the hope that the original ack will be delivered along with
	 * the fallback ack.
	 *
142 143 144
	 * This workaround is described in HSDES #1604254524 and it's known as:
	 * WaRsForcewakeAddDelayForAck:skl,bxt,kbl,glk,cfl,cnl,icl
	 * although the name is a bit misleading.
145 146 147 148
	 */

	pass = 1;
	do {
149
		wait_ack_clear(d, FORCEWAKE_KERNEL_FALLBACK);
150

151
		fw_set(d, FORCEWAKE_KERNEL_FALLBACK);
152 153
		/* Give gt some time to relax before the polling frenzy */
		udelay(10 * pass);
154
		wait_ack_set(d, FORCEWAKE_KERNEL_FALLBACK);
155

156
		ack_detected = (fw_ack(d) & ack_bit) == value;
157

158
		fw_clear(d, FORCEWAKE_KERNEL_FALLBACK);
159 160 161 162 163
	} while (!ack_detected && pass++ < 10);

	DRM_DEBUG_DRIVER("%s had to use fallback to %s ack, 0x%x (passes %u)\n",
			 intel_uncore_forcewake_domain_to_str(d->id),
			 type == ACK_SET ? "set" : "clear",
164
			 fw_ack(d),
165 166 167 168 169 170
			 pass);

	return ack_detected ? 0 : -ETIMEDOUT;
}

static inline void
171
fw_domain_wait_ack_clear_fallback(const struct intel_uncore_forcewake_domain *d)
172
{
173
	if (likely(!wait_ack_clear(d, FORCEWAKE_KERNEL)))
174 175
		return;

176 177
	if (fw_domain_wait_ack_with_fallback(d, ACK_CLEAR))
		fw_domain_wait_ack_clear(d);
178 179
}

180
static inline void
181
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
182
{
183
	fw_set(d, FORCEWAKE_KERNEL);
184
}
185

186
static inline void
187
fw_domain_wait_ack_set(const struct intel_uncore_forcewake_domain *d)
188
{
189
	if (wait_ack_set(d, FORCEWAKE_KERNEL))
190 191 192
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
193

194
static inline void
195
fw_domain_wait_ack_set_fallback(const struct intel_uncore_forcewake_domain *d)
196
{
197
	if (likely(!wait_ack_set(d, FORCEWAKE_KERNEL)))
198 199
		return;

200 201
	if (fw_domain_wait_ack_with_fallback(d, ACK_SET))
		fw_domain_wait_ack_set(d);
202 203
}

204
static inline void
205
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
206
{
207
	fw_clear(d, FORCEWAKE_KERNEL);
208 209
}

210
static void
211
fw_domains_get(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
212
{
213
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
214
	unsigned int tmp;
215

216
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
C
Chris Wilson 已提交
217

218
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
219
		fw_domain_wait_ack_clear(d);
220
		fw_domain_get(d);
221
	}
222

223
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
224
		fw_domain_wait_ack_set(d);
225

226
	uncore->fw_domains_active |= fw_domains;
227 228 229
}

static void
230
fw_domains_get_with_fallback(struct intel_uncore *uncore,
231 232 233 234 235
			     enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *d;
	unsigned int tmp;

236
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
237

238
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
239
		fw_domain_wait_ack_clear_fallback(d);
240
		fw_domain_get(d);
241 242
	}

243
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
244
		fw_domain_wait_ack_set_fallback(d);
245

246
	uncore->fw_domains_active |= fw_domains;
247
}
248

249
static void
250
fw_domains_put(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
251 252
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
253 254
	unsigned int tmp;

255
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
256

257
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
258
		fw_domain_put(d);
259

260
	uncore->fw_domains_active &= ~fw_domains;
261
}
262

263
static void
264
fw_domains_reset(struct intel_uncore *uncore,
265
		 enum forcewake_domains fw_domains)
266 267
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
268
	unsigned int tmp;
269

C
Chris Wilson 已提交
270
	if (!fw_domains)
271
		return;
272

273
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
C
Chris Wilson 已提交
274

275
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
276
		fw_domain_reset(d);
277 278
}

279
static inline u32 gt_thread_status(struct intel_uncore *uncore)
280 281 282
{
	u32 val;

283
	val = __raw_uncore_read32(uncore, GEN6_GT_THREAD_STATUS_REG);
284 285 286 287 288
	val &= GEN6_GT_THREAD_STATUS_CORE_MASK;

	return val;
}

289
static void __gen6_gt_wait_for_thread_c0(struct intel_uncore *uncore)
290
{
291 292
	/*
	 * w/a for a sporadic read returning 0 by waiting for the GT
293 294
	 * thread to wake up.
	 */
295
	WARN_ONCE(wait_for_atomic_us(gt_thread_status(uncore) == 0, 5000),
296
		  "GT thread status wait timed out\n");
297 298
}

299
static void fw_domains_get_with_thread_status(struct intel_uncore *uncore,
300
					      enum forcewake_domains fw_domains)
301
{
302
	fw_domains_get(uncore, fw_domains);
303

304
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
305
	__gen6_gt_wait_for_thread_c0(uncore);
306 307
}

308
static inline u32 fifo_free_entries(struct intel_uncore *uncore)
309
{
310
	u32 count = __raw_uncore_read32(uncore, GTFIFOCTL);
311 312 313 314

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

315
static void __gen6_gt_wait_for_fifo(struct intel_uncore *uncore)
316
{
317
	u32 n;
318

319 320
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
321 322
	if (IS_VALLEYVIEW(uncore_to_i915(uncore)))
		n = fifo_free_entries(uncore);
323
	else
324
		n = uncore->fifo_count;
325 326

	if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
327
		if (wait_for_atomic((n = fifo_free_entries(uncore)) >
328 329 330 331
				    GT_FIFO_NUM_RESERVED_ENTRIES,
				    GT_FIFO_TIMEOUT_MS)) {
			DRM_DEBUG("GT_FIFO timeout, entries: %u\n", n);
			return;
332 333 334
		}
	}

335
	uncore->fifo_count = n - 1;
336 337
}

338 339
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
340
{
341 342
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
343
	struct intel_uncore *uncore = forcewake_domain_to_uncore(domain);
344
	unsigned long irqflags;
Z
Zhe Wang 已提交
345

346
	assert_rpm_device_not_suspended(uncore->rpm);
Z
Zhe Wang 已提交
347

348 349 350
	if (xchg(&domain->active, false))
		return HRTIMER_RESTART;

351
	spin_lock_irqsave(&uncore->lock, irqflags);
352 353 354
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

355
	if (--domain->wake_count == 0)
356
		uncore->funcs.force_wake_put(uncore, domain->mask);
357

358
	spin_unlock_irqrestore(&uncore->lock, irqflags);
359 360

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
361 362
}

363
/* Note callers must have acquired the PUNIT->PMIC bus, before calling this. */
364
static unsigned int
365
intel_uncore_forcewake_reset(struct intel_uncore *uncore)
Z
Zhe Wang 已提交
366
{
367
	unsigned long irqflags;
368
	struct intel_uncore_forcewake_domain *domain;
369
	int retry_count = 100;
370
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
371

372 373
	iosf_mbi_assert_punit_acquired();

374 375 376 377 378
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
379 380
		unsigned int tmp;

381
		active_domains = 0;
Z
Zhe Wang 已提交
382

383
		for_each_fw_domain(domain, uncore, tmp) {
384
			smp_store_mb(domain->active, false);
385
			if (hrtimer_cancel(&domain->timer) == 0)
386
				continue;
Z
Zhe Wang 已提交
387

388
			intel_uncore_fw_release_timer(&domain->timer);
389
		}
390

391
		spin_lock_irqsave(&uncore->lock, irqflags);
392

393
		for_each_fw_domain(domain, uncore, tmp) {
394
			if (hrtimer_active(&domain->timer))
395
				active_domains |= domain->mask;
396
		}
397

398 399
		if (active_domains == 0)
			break;
400

401 402 403 404
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
405

406
		spin_unlock_irqrestore(&uncore->lock, irqflags);
407 408
		cond_resched();
	}
409

410 411
	WARN_ON(active_domains);

412
	fw = uncore->fw_domains_active;
413
	if (fw)
414
		uncore->funcs.force_wake_put(uncore, fw);
415

416 417
	fw_domains_reset(uncore, uncore->fw_domains);
	assert_forcewakes_inactive(uncore);
418

419
	spin_unlock_irqrestore(&uncore->lock, irqflags);
420 421

	return fw; /* track the lost user forcewake domains */
422 423
}

424
static bool
425
fpga_check_for_unclaimed_mmio(struct intel_uncore *uncore)
426 427 428
{
	u32 dbg;

429
	dbg = __raw_uncore_read32(uncore, FPGA_DBG);
430 431 432
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

433
	__raw_uncore_write32(uncore, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
434 435 436 437

	return true;
}

438
static bool
439
vlv_check_for_unclaimed_mmio(struct intel_uncore *uncore)
440 441 442
{
	u32 cer;

443
	cer = __raw_uncore_read32(uncore, CLAIM_ER);
444 445 446
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

447
	__raw_uncore_write32(uncore, CLAIM_ER, CLAIM_ER_CLR);
448 449 450 451

	return true;
}

452
static bool
453
gen6_check_for_fifo_debug(struct intel_uncore *uncore)
454 455 456
{
	u32 fifodbg;

457
	fifodbg = __raw_uncore_read32(uncore, GTFIFODBG);
458 459 460

	if (unlikely(fifodbg)) {
		DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg);
461
		__raw_uncore_write32(uncore, GTFIFODBG, fifodbg);
462 463 464 465 466
	}

	return fifodbg;
}

467
static bool
468
check_for_unclaimed_mmio(struct intel_uncore *uncore)
469
{
470 471
	bool ret = false;

472
	if (intel_uncore_has_fpga_dbg_unclaimed(uncore))
473
		ret |= fpga_check_for_unclaimed_mmio(uncore);
474

475
	if (intel_uncore_has_dbg_unclaimed(uncore))
476
		ret |= vlv_check_for_unclaimed_mmio(uncore);
477

478
	if (intel_uncore_has_fifo(uncore))
479
		ret |= gen6_check_for_fifo_debug(uncore);
480

481
	return ret;
482 483
}

484
static void __intel_uncore_early_sanitize(struct intel_uncore *uncore,
485
					  unsigned int restore_forcewake)
486
{
487
	/* clear out unclaimed reg detection bit */
488
	if (check_for_unclaimed_mmio(uncore))
489
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
490

491
	/* WaDisableShadowRegForCpd:chv */
492
	if (IS_CHERRYVIEW(uncore_to_i915(uncore))) {
493 494 495 496
		__raw_uncore_write32(uncore, GTFIFOCTL,
				     __raw_uncore_read32(uncore, GTFIFOCTL) |
				     GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				     GT_FIFO_CTL_RC6_POLICY_STALL);
497 498
	}

499
	iosf_mbi_punit_acquire();
500
	intel_uncore_forcewake_reset(uncore);
501
	if (restore_forcewake) {
502 503 504
		spin_lock_irq(&uncore->lock);
		uncore->funcs.force_wake_get(uncore, restore_forcewake);

505
		if (intel_uncore_has_fifo(uncore))
506
			uncore->fifo_count = fifo_free_entries(uncore);
507
		spin_unlock_irq(&uncore->lock);
508
	}
509
	iosf_mbi_punit_release();
510 511
}

512
void intel_uncore_suspend(struct intel_uncore *uncore)
513
{
514 515
	iosf_mbi_punit_acquire();
	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
516 517
		&uncore->pmic_bus_access_nb);
	uncore->fw_domains_saved = intel_uncore_forcewake_reset(uncore);
518
	iosf_mbi_punit_release();
519 520
}

521
void intel_uncore_resume_early(struct intel_uncore *uncore)
522
{
523 524
	unsigned int restore_forcewake;

525 526
	restore_forcewake = fetch_and_zero(&uncore->fw_domains_saved);
	__intel_uncore_early_sanitize(uncore, restore_forcewake);
527

528
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
529 530
}

531
void intel_uncore_runtime_resume(struct intel_uncore *uncore)
532
{
533
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
534 535
}

536
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
537
{
538
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
539
	intel_sanitize_gt_powersave(dev_priv);
540 541
}

542
static void __intel_uncore_forcewake_get(struct intel_uncore *uncore,
543 544 545
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
546
	unsigned int tmp;
547

548
	fw_domains &= uncore->fw_domains;
549

550
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
551
		if (domain->wake_count++) {
552
			fw_domains &= ~domain->mask;
553 554 555
			domain->active = true;
		}
	}
556

557
	if (fw_domains)
558
		uncore->funcs.force_wake_get(uncore, fw_domains);
559 560
}

561 562
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
563
 * @uncore: the intel_uncore structure
564 565 566 567 568 569 570 571 572
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
573
 */
574
void intel_uncore_forcewake_get(struct intel_uncore *uncore,
575
				enum forcewake_domains fw_domains)
576 577 578
{
	unsigned long irqflags;

579
	if (!uncore->funcs.force_wake_get)
580 581
		return;

582
	__assert_rpm_wakelock_held(uncore->rpm);
583

584 585 586
	spin_lock_irqsave(&uncore->lock, irqflags);
	__intel_uncore_forcewake_get(uncore, fw_domains);
	spin_unlock_irqrestore(&uncore->lock, irqflags);
587 588
}

589 590
/**
 * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace
591
 * @uncore: the intel_uncore structure
592 593 594 595 596
 *
 * This function is a wrapper around intel_uncore_forcewake_get() to acquire
 * the GT powerwell and in the process disable our debugging for the
 * duration of userspace's bypass.
 */
597
void intel_uncore_forcewake_user_get(struct intel_uncore *uncore)
598
{
599 600
	spin_lock_irq(&uncore->lock);
	if (!uncore->user_forcewake.count++) {
601
		intel_uncore_forcewake_get__locked(uncore, FORCEWAKE_ALL);
602 603

		/* Save and disable mmio debugging for the user bypass */
604 605 606
		uncore->user_forcewake.saved_mmio_check =
			uncore->unclaimed_mmio_check;
		uncore->user_forcewake.saved_mmio_debug =
607
			i915_modparams.mmio_debug;
608

609
		uncore->unclaimed_mmio_check = 0;
610
		i915_modparams.mmio_debug = 0;
611
	}
612
	spin_unlock_irq(&uncore->lock);
613 614 615 616
}

/**
 * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace
617
 * @uncore: the intel_uncore structure
618 619 620 621
 *
 * This function complements intel_uncore_forcewake_user_get() and releases
 * the GT powerwell taken on behalf of the userspace bypass.
 */
622
void intel_uncore_forcewake_user_put(struct intel_uncore *uncore)
623
{
624 625
	spin_lock_irq(&uncore->lock);
	if (!--uncore->user_forcewake.count) {
626 627
		if (intel_uncore_unclaimed_mmio(uncore))
			dev_info(uncore_to_i915(uncore)->drm.dev,
628 629
				 "Invalid mmio detected during user access\n");

630 631
		uncore->unclaimed_mmio_check =
			uncore->user_forcewake.saved_mmio_check;
632
		i915_modparams.mmio_debug =
633
			uncore->user_forcewake.saved_mmio_debug;
634

635
		intel_uncore_forcewake_put__locked(uncore, FORCEWAKE_ALL);
636
	}
637
	spin_unlock_irq(&uncore->lock);
638 639
}

640
/**
641
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
642
 * @uncore: the intel_uncore structure
643
 * @fw_domains: forcewake domains to get reference on
644
 *
645 646
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
647
 */
648
void intel_uncore_forcewake_get__locked(struct intel_uncore *uncore,
649 650
					enum forcewake_domains fw_domains)
{
651 652 653
	lockdep_assert_held(&uncore->lock);

	if (!uncore->funcs.force_wake_get)
654 655
		return;

656
	__intel_uncore_forcewake_get(uncore, fw_domains);
657 658
}

659
static void __intel_uncore_forcewake_put(struct intel_uncore *uncore,
660
					 enum forcewake_domains fw_domains)
661
{
662
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
663
	unsigned int tmp;
664

665
	fw_domains &= uncore->fw_domains;
666

667
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
668 669 670
		if (WARN_ON(domain->wake_count == 0))
			continue;

671 672
		if (--domain->wake_count) {
			domain->active = true;
673
			continue;
674
		}
675

676
		fw_domain_arm_timer(domain);
677
	}
678
}
679

680 681
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
682
 * @uncore: the intel_uncore structure
683 684 685 686 687
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
688
void intel_uncore_forcewake_put(struct intel_uncore *uncore,
689 690 691 692
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

693
	if (!uncore->funcs.force_wake_put)
694 695
		return;

696 697 698
	spin_lock_irqsave(&uncore->lock, irqflags);
	__intel_uncore_forcewake_put(uncore, fw_domains);
	spin_unlock_irqrestore(&uncore->lock, irqflags);
699 700
}

701 702
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
703
 * @uncore: the intel_uncore structure
704 705 706 707 708
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
709
void intel_uncore_forcewake_put__locked(struct intel_uncore *uncore,
710 711
					enum forcewake_domains fw_domains)
{
712 713 714
	lockdep_assert_held(&uncore->lock);

	if (!uncore->funcs.force_wake_put)
715 716
		return;

717
	__intel_uncore_forcewake_put(uncore, fw_domains);
718 719
}

720
void assert_forcewakes_inactive(struct intel_uncore *uncore)
721
{
722
	if (!uncore->funcs.force_wake_get)
723 724
		return;

725
	WARN(uncore->fw_domains_active,
726
	     "Expected all fw_domains to be inactive, but %08x are still on\n",
727
	     uncore->fw_domains_active);
728 729
}

730
void assert_forcewakes_active(struct intel_uncore *uncore,
731 732
			      enum forcewake_domains fw_domains)
{
733
	if (!uncore->funcs.force_wake_get)
734 735
		return;

736
	__assert_rpm_wakelock_held(uncore->rpm);
737

738 739
	fw_domains &= uncore->fw_domains;
	WARN(fw_domains & ~uncore->fw_domains_active,
740
	     "Expected %08x fw_domains to be active, but %08x are off\n",
741
	     fw_domains, fw_domains & ~uncore->fw_domains_active);
742 743
}

744
/* We give fast paths for the really cool registers */
745
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
746

747 748 749
#define GEN11_NEEDS_FORCE_WAKE(reg) \
	((reg) < 0x40000 || ((reg) >= 0x1c0000 && (reg) < 0x1dc000))

750
#define __gen6_reg_read_fw_domains(uncore, offset) \
751 752 753 754 755 756 757 758 759
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
760
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
761 762 763 764 765 766 767 768 769
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

789
static enum forcewake_domains
790
find_fw_domain(struct intel_uncore *uncore, u32 offset)
791
{
T
Tvrtko Ursulin 已提交
792
	const struct intel_forcewake_range *entry;
793

T
Tvrtko Ursulin 已提交
794
	entry = BSEARCH(offset,
795 796
			uncore->fw_domains_table,
			uncore->fw_domains_table_entries,
797
			fw_range_cmp);
798

799 800 801
	if (!entry)
		return 0;

802 803 804 805 806 807
	/*
	 * The list of FW domains depends on the SKU in gen11+ so we
	 * can't determine it statically. We use FORCEWAKE_ALL and
	 * translate it here to the list of available domains.
	 */
	if (entry->domains == FORCEWAKE_ALL)
808
		return uncore->fw_domains;
809

810
	WARN(entry->domains & ~uncore->fw_domains,
811
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
812
	     entry->domains & ~uncore->fw_domains, offset);
813 814

	return entry->domains;
815 816 817 818
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
819

T
Tvrtko Ursulin 已提交
820
#define HAS_FWTABLE(dev_priv) \
821
	(INTEL_GEN(dev_priv) >= 9 || \
T
Tvrtko Ursulin 已提交
822 823 824
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

825
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
826 827 828 829 830 831
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
832
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
833 834
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
835

836
#define __fwtable_reg_read_fw_domains(uncore, offset) \
837 838
({ \
	enum forcewake_domains __fwd = 0; \
839
	if (NEEDS_FORCE_WAKE((offset))) \
840
		__fwd = find_fw_domain(uncore, offset); \
841 842 843
	__fwd; \
})

844
#define __gen11_fwtable_reg_read_fw_domains(uncore, offset) \
845 846 847
({ \
	enum forcewake_domains __fwd = 0; \
	if (GEN11_NEEDS_FORCE_WAKE((offset))) \
848
		__fwd = find_fw_domain(uncore, offset); \
849 850 851
	__fwd; \
})

852
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
853
static const i915_reg_t gen8_shadowed_regs[] = {
854 855 856 857 858 859
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
860 861 862
	/* TODO: Other registers are not yet used */
};

863 864 865 866 867 868 869 870 871 872 873 874 875 876
static const i915_reg_t gen11_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),		/* 0x2000 (base) */
	GEN6_RPNSWREQ,				/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,			/* 0xA00C */
	RING_TAIL(BLT_RING_BASE),		/* 0x22000 (base) */
	RING_TAIL(GEN11_BSD_RING_BASE),		/* 0x1C0000 (base) */
	RING_TAIL(GEN11_BSD2_RING_BASE),	/* 0x1C4000 (base) */
	RING_TAIL(GEN11_VEBOX_RING_BASE),	/* 0x1C8000 (base) */
	RING_TAIL(GEN11_BSD3_RING_BASE),	/* 0x1D0000 (base) */
	RING_TAIL(GEN11_BSD4_RING_BASE),	/* 0x1D4000 (base) */
	RING_TAIL(GEN11_VEBOX2_RING_BASE),	/* 0x1D8000 (base) */
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
877
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
878
{
T
Tvrtko Ursulin 已提交
879
	u32 offset = i915_mmio_reg_offset(*reg);
880

T
Tvrtko Ursulin 已提交
881
	if (key < offset)
882
		return -1;
T
Tvrtko Ursulin 已提交
883
	else if (key > offset)
884 885 886 887 888
		return 1;
	else
		return 0;
}

889 890 891 892 893 894
#define __is_genX_shadowed(x) \
static bool is_gen##x##_shadowed(u32 offset) \
{ \
	const i915_reg_t *regs = gen##x##_shadowed_regs; \
	return BSEARCH(offset, regs, ARRAY_SIZE(gen##x##_shadowed_regs), \
		       mmio_reg_cmp); \
895 896
}

897 898 899
__is_genX_shadowed(8)
__is_genX_shadowed(11)

900
#define __gen8_reg_write_fw_domains(uncore, offset) \
901 902 903 904 905 906 907 908 909
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

910
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
911 912
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
913
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
914
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
915
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
916
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
917
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
918
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
919 920
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
921
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
922 923
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
924 925 926 927 928
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
929

930
#define __fwtable_reg_write_fw_domains(uncore, offset) \
931 932
({ \
	enum forcewake_domains __fwd = 0; \
933
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
934
		__fwd = find_fw_domain(uncore, offset); \
935 936 937
	__fwd; \
})

938
#define __gen11_fwtable_reg_write_fw_domains(uncore, offset) \
939 940 941
({ \
	enum forcewake_domains __fwd = 0; \
	if (GEN11_NEEDS_FORCE_WAKE((offset)) && !is_gen11_shadowed(offset)) \
942
		__fwd = find_fw_domain(uncore, offset); \
943 944 945
	__fwd; \
})

946
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
947
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
948
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
949 950
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
951
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
952
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
953
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
954
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
955
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
956
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
957
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
958
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
959
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
960
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
961
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
962
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
963
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
964
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
965
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
966
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
967
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
968
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
969
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
970
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
971
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
972
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
973
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
974
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
975
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
976
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
977
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
978
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
979 980
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
981

982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
static const struct intel_forcewake_range __gen11_fw_ranges[] = {
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8500, 0x8bff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_ALL),
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb480, 0xdfff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xe900, 0x243ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x24800, 0x3ffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x40000, 0x1bffff, 0),
	GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
	GEN_FW_RANGE(0x1c4000, 0x1c7fff, FORCEWAKE_MEDIA_VDBOX1),
	GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0),
	GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
	GEN_FW_RANGE(0x1d4000, 0x1d7fff, FORCEWAKE_MEDIA_VDBOX3),
	GEN_FW_RANGE(0x1d8000, 0x1dbfff, FORCEWAKE_MEDIA_VEBOX1)
};

1016
static void
1017
ilk_dummy_write(struct intel_uncore *uncore)
1018 1019 1020 1021
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
1022
	__raw_uncore_write32(uncore, MI_MODE, 0);
1023 1024 1025
}

static void
1026
__unclaimed_reg_debug(struct intel_uncore *uncore,
1027 1028 1029
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
1030
{
1031
	if (WARN(check_for_unclaimed_mmio(uncore) && !before,
1032 1033
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
1034
		 i915_mmio_reg_offset(reg)))
1035 1036
		/* Only report the first N failures */
		i915_modparams.mmio_debug--;
1037 1038
}

1039
static inline void
1040
unclaimed_reg_debug(struct intel_uncore *uncore,
1041 1042 1043 1044
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
1045
	if (likely(!i915_modparams.mmio_debug))
1046 1047
		return;

1048
	__unclaimed_reg_debug(uncore, reg, read, before);
1049 1050
}

1051
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
1052
	u##x val = 0; \
1053
	__assert_rpm_wakelock_held(uncore->rpm);
B
Ben Widawsky 已提交
1054

1055
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
1056 1057 1058
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1059
#define __gen2_read(x) \
1060
static u##x \
1061
gen2_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1062
	GEN2_READ_HEADER(x); \
1063
	val = __raw_uncore_read##x(uncore, reg); \
1064
	GEN2_READ_FOOTER; \
1065 1066 1067 1068
}

#define __gen5_read(x) \
static u##x \
1069
gen5_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1070
	GEN2_READ_HEADER(x); \
1071
	ilk_dummy_write(uncore); \
1072
	val = __raw_uncore_read##x(uncore, reg); \
1073
	GEN2_READ_FOOTER; \
1074 1075
}

1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
1092
	u32 offset = i915_mmio_reg_offset(reg); \
1093 1094
	unsigned long irqflags; \
	u##x val = 0; \
1095
	__assert_rpm_wakelock_held(uncore->rpm); \
1096
	spin_lock_irqsave(&uncore->lock, irqflags); \
1097
	unclaimed_reg_debug(uncore, reg, true, true)
1098 1099

#define GEN6_READ_FOOTER \
1100
	unclaimed_reg_debug(uncore, reg, true, false); \
1101
	spin_unlock_irqrestore(&uncore->lock, irqflags); \
1102 1103 1104
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1105
static noinline void ___force_wake_auto(struct intel_uncore *uncore,
1106
					enum forcewake_domains fw_domains)
1107 1108
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
1109 1110
	unsigned int tmp;

1111
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
1112

1113
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp)
1114 1115
		fw_domain_arm_timer(domain);

1116
	uncore->funcs.force_wake_get(uncore, fw_domains);
1117 1118
}

1119
static inline void __force_wake_auto(struct intel_uncore *uncore,
1120 1121
				     enum forcewake_domains fw_domains)
{
1122 1123 1124
	if (WARN_ON(!fw_domains))
		return;

1125
	/* Turn on all requested but inactive supported forcewake domains. */
1126 1127
	fw_domains &= uncore->fw_domains;
	fw_domains &= ~uncore->fw_domains_active;
1128

1129
	if (fw_domains)
1130
		___force_wake_auto(uncore, fw_domains);
1131 1132
}

1133
#define __gen_read(func, x) \
1134
static u##x \
1135
func##_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1136
	enum forcewake_domains fw_engine; \
1137
	GEN6_READ_HEADER(x); \
1138
	fw_engine = __##func##_reg_read_fw_domains(uncore, offset); \
1139
	if (fw_engine) \
1140
		__force_wake_auto(uncore, fw_engine); \
1141
	val = __raw_uncore_read##x(uncore, reg); \
1142
	GEN6_READ_FOOTER; \
1143
}
1144 1145
#define __gen6_read(x) __gen_read(gen6, x)
#define __fwtable_read(x) __gen_read(fwtable, x)
1146
#define __gen11_fwtable_read(x) __gen_read(gen11_fwtable, x)
1147

1148 1149 1150 1151
__gen11_fwtable_read(8)
__gen11_fwtable_read(16)
__gen11_fwtable_read(32)
__gen11_fwtable_read(64)
1152 1153 1154 1155
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
1156 1157 1158 1159 1160
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

1161
#undef __gen11_fwtable_read
1162
#undef __fwtable_read
1163
#undef __gen6_read
1164 1165
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
1166

1167
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1168
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1169
	__assert_rpm_wakelock_held(uncore->rpm); \
1170

1171
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1172

1173
#define __gen2_write(x) \
1174
static void \
1175
gen2_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1176
	GEN2_WRITE_HEADER; \
1177
	__raw_uncore_write##x(uncore, reg, val); \
1178
	GEN2_WRITE_FOOTER; \
1179 1180 1181 1182
}

#define __gen5_write(x) \
static void \
1183
gen5_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1184
	GEN2_WRITE_HEADER; \
1185
	ilk_dummy_write(uncore); \
1186
	__raw_uncore_write##x(uncore, reg, val); \
1187
	GEN2_WRITE_FOOTER; \
1188 1189
}

1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1204
	u32 offset = i915_mmio_reg_offset(reg); \
1205 1206
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1207
	__assert_rpm_wakelock_held(uncore->rpm); \
1208
	spin_lock_irqsave(&uncore->lock, irqflags); \
1209
	unclaimed_reg_debug(uncore, reg, false, true)
1210 1211

#define GEN6_WRITE_FOOTER \
1212
	unclaimed_reg_debug(uncore, reg, false, false); \
1213
	spin_unlock_irqrestore(&uncore->lock, irqflags)
1214

1215 1216
#define __gen6_write(x) \
static void \
1217
gen6_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1218
	GEN6_WRITE_HEADER; \
1219
	if (NEEDS_FORCE_WAKE(offset)) \
1220
		__gen6_gt_wait_for_fifo(uncore); \
1221
	__raw_uncore_write##x(uncore, reg, val); \
1222
	GEN6_WRITE_FOOTER; \
1223 1224
}

1225
#define __gen_write(func, x) \
1226
static void \
1227
func##_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1228
	enum forcewake_domains fw_engine; \
1229
	GEN6_WRITE_HEADER; \
1230
	fw_engine = __##func##_reg_write_fw_domains(uncore, offset); \
1231
	if (fw_engine) \
1232
		__force_wake_auto(uncore, fw_engine); \
1233
	__raw_uncore_write##x(uncore, reg, val); \
1234
	GEN6_WRITE_FOOTER; \
1235
}
1236 1237
#define __gen8_write(x) __gen_write(gen8, x)
#define __fwtable_write(x) __gen_write(fwtable, x)
1238
#define __gen11_fwtable_write(x) __gen_write(gen11_fwtable, x)
1239

1240 1241 1242
__gen11_fwtable_write(8)
__gen11_fwtable_write(16)
__gen11_fwtable_write(32)
1243 1244 1245
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1246 1247 1248
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1249 1250 1251 1252
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1253
#undef __gen11_fwtable_write
1254
#undef __fwtable_write
1255
#undef __gen8_write
1256
#undef __gen6_write
1257 1258
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1259

1260
#define ASSIGN_WRITE_MMIO_VFUNCS(uncore, x) \
1261
do { \
1262 1263 1264
	(uncore)->funcs.mmio_writeb = x##_write8; \
	(uncore)->funcs.mmio_writew = x##_write16; \
	(uncore)->funcs.mmio_writel = x##_write32; \
1265 1266
} while (0)

1267
#define ASSIGN_READ_MMIO_VFUNCS(uncore, x) \
1268
do { \
1269 1270 1271 1272
	(uncore)->funcs.mmio_readb = x##_read8; \
	(uncore)->funcs.mmio_readw = x##_read16; \
	(uncore)->funcs.mmio_readl = x##_read32; \
	(uncore)->funcs.mmio_readq = x##_read64; \
1273 1274
} while (0)

1275

1276
static void fw_domain_init(struct intel_uncore *uncore,
1277
			   enum forcewake_domain_id domain_id,
1278 1279
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1280 1281 1282 1283 1284 1285
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

1286
	d = &uncore->fw_domain[domain_id];
1287 1288 1289

	WARN_ON(d->wake_count);

1290 1291 1292
	WARN_ON(!i915_mmio_reg_valid(reg_set));
	WARN_ON(!i915_mmio_reg_valid(reg_ack));

1293
	d->wake_count = 0;
1294 1295
	d->reg_set = uncore->regs + i915_mmio_reg_offset(reg_set);
	d->reg_ack = uncore->regs + i915_mmio_reg_offset(reg_ack);
1296 1297 1298

	d->id = domain_id;

1299 1300 1301
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
1302 1303 1304 1305 1306 1307 1308
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX1));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX2 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX2));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX3 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX3));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX1));

1309

C
Chris Wilson 已提交
1310
	d->mask = BIT(domain_id);
1311

1312 1313
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1314

1315
	uncore->fw_domains |= BIT(domain_id);
1316

1317
	fw_domain_reset(d);
1318 1319
}

1320
static void fw_domain_fini(struct intel_uncore *uncore,
1321 1322 1323 1324 1325 1326 1327
			   enum forcewake_domain_id domain_id)
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

1328
	d = &uncore->fw_domain[domain_id];
1329 1330 1331 1332 1333

	WARN_ON(d->wake_count);
	WARN_ON(hrtimer_cancel(&d->timer));
	memset(d, 0, sizeof(*d));

1334
	uncore->fw_domains &= ~BIT(domain_id);
1335 1336
}

1337
static void intel_uncore_fw_domains_init(struct intel_uncore *uncore)
1338
{
1339 1340
	struct drm_i915_private *i915 = uncore_to_i915(uncore);

1341
	if (!intel_uncore_has_forcewake(uncore))
1342 1343
		return;

1344
	if (INTEL_GEN(i915) >= 11) {
1345 1346
		int i;

1347
		uncore->funcs.force_wake_get =
1348
			fw_domains_get_with_fallback;
1349 1350
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1351 1352
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
1353
		fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1354 1355 1356
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		for (i = 0; i < I915_MAX_VCS; i++) {
1357
			if (!HAS_ENGINE(i915, _VCS(i)))
1358 1359
				continue;

1360
			fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VDBOX0 + i,
1361 1362 1363 1364
				       FORCEWAKE_MEDIA_VDBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(i));
		}
		for (i = 0; i < I915_MAX_VECS; i++) {
1365
			if (!HAS_ENGINE(i915, _VECS(i)))
1366 1367
				continue;

1368
			fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VEBOX0 + i,
1369 1370 1371
				       FORCEWAKE_MEDIA_VEBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(i));
		}
1372 1373
	} else if (IS_GEN_RANGE(i915, 9, 10)) {
		uncore->funcs.force_wake_get =
1374
			fw_domains_get_with_fallback;
1375 1376
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1377 1378
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
1379
		fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1380 1381
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
1382
		fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1383
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1384 1385 1386 1387
	} else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) {
		uncore->funcs.force_wake_get = fw_domains_get;
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1388
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
1389
		fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1390
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1391 1392
	} else if (IS_HASWELL(i915) || IS_BROADWELL(i915)) {
		uncore->funcs.force_wake_get =
1393
			fw_domains_get_with_thread_status;
1394 1395
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1396
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1397
	} else if (IS_IVYBRIDGE(i915)) {
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1409
		uncore->funcs.force_wake_get =
1410
			fw_domains_get_with_thread_status;
1411
		uncore->funcs.force_wake_put = fw_domains_put;
1412

1413 1414
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1415 1416 1417
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1418
		 */
1419

1420
		__raw_uncore_write32(uncore, FORCEWAKE, 0);
1421
		__raw_posting_read(uncore, ECOBUS);
1422

1423
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1424
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1425

1426 1427
		spin_lock_irq(&uncore->lock);
		fw_domains_get_with_thread_status(uncore, FORCEWAKE_RENDER);
1428
		ecobus = __raw_uncore_read32(uncore, ECOBUS);
1429 1430
		fw_domains_put(uncore, FORCEWAKE_RENDER);
		spin_unlock_irq(&uncore->lock);
1431

1432
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1433 1434
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1435
			fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1436
				       FORCEWAKE, FORCEWAKE_ACK);
1437
		}
1438 1439
	} else if (IS_GEN(i915, 6)) {
		uncore->funcs.force_wake_get =
1440
			fw_domains_get_with_thread_status;
1441 1442
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1443
			       FORCEWAKE, FORCEWAKE_ACK);
1444
	}
1445 1446

	/* All future platforms are expected to require complex power gating */
1447
	WARN_ON(uncore->fw_domains == 0);
1448 1449
}

1450
#define ASSIGN_FW_DOMAINS_TABLE(uncore, d) \
1451
{ \
1452
	(uncore)->fw_domains_table = \
1453
			(struct intel_forcewake_range *)(d); \
1454
	(uncore)->fw_domains_table_entries = ARRAY_SIZE((d)); \
1455 1456
}

1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
	struct drm_i915_private *dev_priv = container_of(nb,
			struct drm_i915_private, uncore.pmic_bus_access_nb);

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
1472 1473 1474 1475 1476
		 *
		 * The notifier is unregistered during intel_runtime_suspend(),
		 * so it's ok to access the HW here without holding a RPM
		 * wake reference -> disable wakeref asserts for the time of
		 * the access.
1477
		 */
1478
		disable_rpm_wakeref_asserts(dev_priv);
1479
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
1480
		enable_rpm_wakeref_asserts(dev_priv);
1481 1482
		break;
	case MBI_PMIC_BUS_ACCESS_END:
1483
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
1484 1485 1486 1487 1488 1489
		break;
	}

	return NOTIFY_OK;
}

1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
static int uncore_mmio_setup(struct intel_uncore *uncore)
{
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
	struct pci_dev *pdev = i915->drm.pdev;
	int mmio_bar;
	int mmio_size;

	mmio_bar = IS_GEN(i915, 2) ? 1 : 0;
	/*
	 * Before gen4, the registers and the GTT are behind different BARs.
	 * However, from gen4 onwards, the registers and the GTT are shared
	 * in the same BAR, so we want to restrict this ioremap from
	 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
	 * the register BAR remains the same size for all the earlier
	 * generations up to Ironlake.
	 */
	if (INTEL_GEN(i915) < 5)
		mmio_size = 512 * 1024;
	else
		mmio_size = 2 * 1024 * 1024;
	uncore->regs = pci_iomap(pdev, mmio_bar, mmio_size);
	if (uncore->regs == NULL) {
		DRM_ERROR("failed to map registers\n");

		return -EIO;
	}

	return 0;
}

static void uncore_mmio_cleanup(struct intel_uncore *uncore)
{
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
	struct pci_dev *pdev = i915->drm.pdev;

	pci_iounmap(pdev, uncore->regs);
}

1528 1529 1530 1531
void intel_uncore_init_early(struct intel_uncore *uncore)
{
	spin_lock_init(&uncore->lock);
}
1532

1533
int intel_uncore_init_mmio(struct intel_uncore *uncore)
1534
{
1535
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
1536 1537 1538 1539 1540
	int ret;

	ret = uncore_mmio_setup(uncore);
	if (ret)
		return ret;
1541 1542

	i915_check_vgpu(i915);
1543

1544 1545 1546
	if (INTEL_GEN(i915) > 5 && !intel_vgpu_active(i915))
		uncore->flags |= UNCORE_HAS_FORCEWAKE;

1547 1548
	intel_uncore_fw_domains_init(uncore);
	__intel_uncore_early_sanitize(uncore, 0);
1549

1550 1551
	uncore->unclaimed_mmio_check = 1;
	uncore->pmic_bus_access_nb.notifier_call =
1552
		i915_pmic_bus_access_notifier;
1553

1554 1555
	uncore->rpm = &i915->runtime_pm;

1556 1557 1558 1559 1560 1561 1562 1563
	if (!intel_uncore_has_forcewake(uncore)) {
		if (IS_GEN(i915, 5)) {
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen5);
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen5);
		} else {
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen2);
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen2);
		}
1564 1565 1566 1567 1568 1569
	} else if (IS_GEN_RANGE(i915, 6, 7)) {
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen6);

		if (IS_VALLEYVIEW(i915)) {
			ASSIGN_FW_DOMAINS_TABLE(uncore, __vlv_fw_ranges);
			ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1570
		} else {
1571
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1572
		}
1573 1574 1575 1576 1577
	} else if (IS_GEN(i915, 8)) {
		if (IS_CHERRYVIEW(i915)) {
			ASSIGN_FW_DOMAINS_TABLE(uncore, __chv_fw_ranges);
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
			ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1578 1579

		} else {
1580 1581
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen8);
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1582
		}
1583 1584 1585 1586
	} else if (IS_GEN_RANGE(i915, 9, 10)) {
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen9_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1587
	} else {
1588 1589 1590
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen11_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen11_fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, gen11_fwtable);
1591
	}
1592

1593 1594 1595 1596 1597 1598 1599 1600 1601
	if (HAS_FPGA_DBG_UNCLAIMED(i915))
		uncore->flags |= UNCORE_HAS_FPGA_DBG_UNCLAIMED;

	if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
		uncore->flags |= UNCORE_HAS_DBG_UNCLAIMED;

	if (IS_GEN_RANGE(i915, 6, 7))
		uncore->flags |= UNCORE_HAS_FIFO;

1602
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
1603 1604

	return 0;
1605 1606
}

1607 1608 1609 1610 1611
/*
 * We might have detected that some engines are fused off after we initialized
 * the forcewake domains. Prune them, to make sure they only reference existing
 * engines.
 */
1612
void intel_uncore_prune_mmio_domains(struct intel_uncore *uncore)
1613
{
1614 1615 1616 1617
	struct drm_i915_private *i915 = uncore_to_i915(uncore);

	if (INTEL_GEN(i915) >= 11) {
		enum forcewake_domains fw_domains = uncore->fw_domains;
1618 1619 1620 1621 1622 1623
		enum forcewake_domain_id domain_id;
		int i;

		for (i = 0; i < I915_MAX_VCS; i++) {
			domain_id = FW_DOMAIN_ID_MEDIA_VDBOX0 + i;

1624
			if (HAS_ENGINE(i915, _VCS(i)))
1625 1626 1627
				continue;

			if (fw_domains & BIT(domain_id))
1628
				fw_domain_fini(uncore, domain_id);
1629 1630 1631 1632 1633
		}

		for (i = 0; i < I915_MAX_VECS; i++) {
			domain_id = FW_DOMAIN_ID_MEDIA_VEBOX0 + i;

1634
			if (HAS_ENGINE(i915, _VECS(i)))
1635 1636 1637
				continue;

			if (fw_domains & BIT(domain_id))
1638
				fw_domain_fini(uncore, domain_id);
1639 1640 1641 1642
		}
	}
}

1643
void intel_uncore_fini_mmio(struct intel_uncore *uncore)
1644 1645
{
	/* Paranoia: make sure we have disabled everything before we exit. */
1646
	intel_uncore_sanitize(uncore_to_i915(uncore));
1647 1648 1649

	iosf_mbi_punit_acquire();
	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
1650 1651
		&uncore->pmic_bus_access_nb);
	intel_uncore_forcewake_reset(uncore);
1652
	iosf_mbi_punit_release();
1653
	uncore_mmio_cleanup(uncore);
1654 1655
}

1656 1657 1658 1659 1660 1661 1662 1663
static const struct reg_whitelist {
	i915_reg_t offset_ldw;
	i915_reg_t offset_udw;
	u16 gen_mask;
	u8 size;
} reg_read_whitelist[] = { {
	.offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	.offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
1664
	.gen_mask = INTEL_GEN_MASK(4, 11),
1665 1666
	.size = 8
} };
1667 1668 1669 1670

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1671
	struct drm_i915_private *dev_priv = to_i915(dev);
1672
	struct drm_i915_reg_read *reg = data;
1673
	struct reg_whitelist const *entry;
1674
	intel_wakeref_t wakeref;
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
	unsigned int flags;
	int remain;
	int ret = 0;

	entry = reg_read_whitelist;
	remain = ARRAY_SIZE(reg_read_whitelist);
	while (remain) {
		u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw);

		GEM_BUG_ON(!is_power_of_2(entry->size));
		GEM_BUG_ON(entry->size > 8);
		GEM_BUG_ON(entry_offset & (entry->size - 1));

		if (INTEL_INFO(dev_priv)->gen_mask & entry->gen_mask &&
		    entry_offset == (reg->offset & -entry->size))
1690
			break;
1691 1692
		entry++;
		remain--;
1693 1694
	}

1695
	if (!remain)
1696 1697
		return -EINVAL;

1698
	flags = reg->offset & (entry->size - 1);
1699

1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (entry->size == 8 && flags == I915_REG_READ_8B_WA)
			reg->val = I915_READ64_2x32(entry->offset_ldw,
						    entry->offset_udw);
		else if (entry->size == 8 && flags == 0)
			reg->val = I915_READ64(entry->offset_ldw);
		else if (entry->size == 4 && flags == 0)
			reg->val = I915_READ(entry->offset_ldw);
		else if (entry->size == 2 && flags == 0)
			reg->val = I915_READ16(entry->offset_ldw);
		else if (entry->size == 1 && flags == 0)
			reg->val = I915_READ8(entry->offset_ldw);
		else
			ret = -EINVAL;
	}
1715

1716
	return ret;
1717 1718
}

1719
/**
1720
 * __intel_wait_for_register_fw - wait until register matches expected state
1721
 * @uncore: the struct intel_uncore
1722 1723 1724
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1725 1726 1727
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1728 1729
 *
 * This routine waits until the target register @reg contains the expected
1730 1731 1732 1733
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1734
 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
1735
 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
1736
 * must be not larger than 20,0000 microseconds.
1737 1738 1739 1740 1741 1742 1743 1744
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1745
int __intel_wait_for_register_fw(struct intel_uncore *uncore,
1746
				 i915_reg_t reg,
1747 1748 1749 1750
				 u32 mask,
				 u32 value,
				 unsigned int fast_timeout_us,
				 unsigned int slow_timeout_ms,
1751
				 u32 *out_value)
1752
{
1753
	u32 uninitialized_var(reg_value);
1754
#define done (((reg_value = intel_uncore_read_fw(uncore, reg)) & mask) == value)
1755 1756
	int ret;

1757
	/* Catch any overuse of this function */
1758 1759
	might_sleep_if(slow_timeout_ms);
	GEM_BUG_ON(fast_timeout_us > 20000);
1760

1761 1762
	ret = -ETIMEDOUT;
	if (fast_timeout_us && fast_timeout_us <= 20000)
1763
		ret = _wait_for_atomic(done, fast_timeout_us, 0);
1764
	if (ret && slow_timeout_ms)
1765
		ret = wait_for(done, slow_timeout_ms);
1766

1767 1768
	if (out_value)
		*out_value = reg_value;
1769

1770 1771 1772 1773 1774
	return ret;
#undef done
}

/**
1775
 * __intel_wait_for_register - wait until register matches expected state
1776
 * @uncore: the struct intel_uncore
1777 1778 1779
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1780 1781 1782
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1783 1784
 *
 * This routine waits until the target register @reg contains the expected
1785 1786 1787 1788
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1789 1790 1791 1792
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1793 1794 1795 1796 1797 1798 1799 1800
int __intel_wait_for_register(struct intel_uncore *uncore,
			      i915_reg_t reg,
			      u32 mask,
			      u32 value,
			      unsigned int fast_timeout_us,
			      unsigned int slow_timeout_ms,
			      u32 *out_value)
{
1801
	unsigned fw =
1802
		intel_uncore_forcewake_for_reg(uncore, reg, FW_REG_READ);
1803
	u32 reg_value;
1804 1805
	int ret;

1806
	might_sleep_if(slow_timeout_ms);
1807

1808 1809
	spin_lock_irq(&uncore->lock);
	intel_uncore_forcewake_get__locked(uncore, fw);
1810

1811
	ret = __intel_wait_for_register_fw(uncore,
1812
					   reg, mask, value,
1813
					   fast_timeout_us, 0, &reg_value);
1814

1815 1816
	intel_uncore_forcewake_put__locked(uncore, fw);
	spin_unlock_irq(&uncore->lock);
1817

1818
	if (ret && slow_timeout_ms)
1819 1820
		ret = __wait_for(reg_value = intel_uncore_read_notrace(uncore,
								       reg),
1821 1822 1823
				 (reg_value & mask) == value,
				 slow_timeout_ms * 1000, 10, 1000);

1824 1825 1826
	/* just trace the final value */
	trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);

1827 1828
	if (out_value)
		*out_value = reg_value;
1829 1830

	return ret;
1831 1832
}

1833
bool intel_uncore_unclaimed_mmio(struct intel_uncore *uncore)
1834
{
1835
	return check_for_unclaimed_mmio(uncore);
1836
}
1837

1838
bool
1839
intel_uncore_arm_unclaimed_mmio_detection(struct intel_uncore *uncore)
1840
{
1841 1842
	bool ret = false;

1843
	spin_lock_irq(&uncore->lock);
1844

1845
	if (unlikely(uncore->unclaimed_mmio_check <= 0))
1846
		goto out;
1847

1848
	if (unlikely(intel_uncore_unclaimed_mmio(uncore))) {
1849 1850 1851 1852 1853 1854
		if (!i915_modparams.mmio_debug) {
			DRM_DEBUG("Unclaimed register detected, "
				  "enabling oneshot unclaimed register reporting. "
				  "Please use i915.mmio_debug=N for more information.\n");
			i915_modparams.mmio_debug++;
		}
1855
		uncore->unclaimed_mmio_check--;
1856
		ret = true;
1857
	}
1858

1859
out:
1860
	spin_unlock_irq(&uncore->lock);
1861 1862

	return ret;
1863
}
1864 1865

static enum forcewake_domains
1866
intel_uncore_forcewake_for_read(struct intel_uncore *uncore,
1867 1868
				i915_reg_t reg)
{
1869
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
T
Tvrtko Ursulin 已提交
1870
	u32 offset = i915_mmio_reg_offset(reg);
1871 1872
	enum forcewake_domains fw_domains;

1873
	if (INTEL_GEN(i915) >= 11) {
1874
		fw_domains = __gen11_fwtable_reg_read_fw_domains(uncore, offset);
1875
	} else if (HAS_FWTABLE(i915)) {
1876
		fw_domains = __fwtable_reg_read_fw_domains(uncore, offset);
1877
	} else if (INTEL_GEN(i915) >= 6) {
1878
		fw_domains = __gen6_reg_read_fw_domains(uncore, offset);
T
Tvrtko Ursulin 已提交
1879
	} else {
1880 1881
		/* on devices with FW we expect to hit one of the above cases */
		if (intel_uncore_has_forcewake(uncore))
1882
			MISSING_CASE(INTEL_GEN(i915));
1883

T
Tvrtko Ursulin 已提交
1884
		fw_domains = 0;
1885 1886
	}

1887
	WARN_ON(fw_domains & ~uncore->fw_domains);
1888 1889 1890 1891 1892

	return fw_domains;
}

static enum forcewake_domains
1893
intel_uncore_forcewake_for_write(struct intel_uncore *uncore,
1894 1895
				 i915_reg_t reg)
{
1896
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
1897
	u32 offset = i915_mmio_reg_offset(reg);
1898 1899
	enum forcewake_domains fw_domains;

1900
	if (INTEL_GEN(i915) >= 11) {
1901
		fw_domains = __gen11_fwtable_reg_write_fw_domains(uncore, offset);
1902
	} else if (HAS_FWTABLE(i915) && !IS_VALLEYVIEW(i915)) {
1903
		fw_domains = __fwtable_reg_write_fw_domains(uncore, offset);
1904
	} else if (IS_GEN(i915, 8)) {
1905
		fw_domains = __gen8_reg_write_fw_domains(uncore, offset);
1906
	} else if (IS_GEN_RANGE(i915, 6, 7)) {
1907
		fw_domains = FORCEWAKE_RENDER;
1908
	} else {
1909 1910
		/* on devices with FW we expect to hit one of the above cases */
		if (intel_uncore_has_forcewake(uncore))
1911
			MISSING_CASE(INTEL_GEN(i915));
1912

1913
		fw_domains = 0;
1914 1915
	}

1916
	WARN_ON(fw_domains & ~uncore->fw_domains);
1917 1918 1919 1920 1921 1922 1923

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
1924
 * @uncore: pointer to struct intel_uncore
1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
1936
intel_uncore_forcewake_for_reg(struct intel_uncore *uncore,
1937 1938 1939 1940 1941 1942
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

1943
	if (!intel_uncore_has_forcewake(uncore))
T
Tvrtko Ursulin 已提交
1944 1945
		return 0;

1946
	if (op & FW_REG_READ)
1947
		fw_domains = intel_uncore_forcewake_for_read(uncore, reg);
1948 1949

	if (op & FW_REG_WRITE)
1950
		fw_domains |= intel_uncore_forcewake_for_write(uncore, reg);
1951 1952 1953

	return fw_domains;
}
1954 1955

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1956
#include "selftests/mock_uncore.c"
1957 1958
#include "selftests/intel_uncore.c"
#endif