intel_uncore.c 56.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28
#include <asm/iosf_mbi.h>
29 30
#include <linux/pm_runtime.h>

31
#define FORCEWAKE_ACK_TIMEOUT_MS 50
32
#define GT_FIFO_TIMEOUT_MS	 10
33

34
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
35

36 37 38 39
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
40 41 42 43 44 45
	"vdbox0",
	"vdbox1",
	"vdbox2",
	"vdbox3",
	"vebox0",
	"vebox1",
46 47 48
};

const char *
49
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
50
{
51
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
52 53 54 55 56 57 58 59 60 61

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
62 63
fw_domain_reset(struct drm_i915_private *i915,
		const struct intel_uncore_forcewake_domain *d)
64
{
65 66 67 68 69
	/*
	 * We don't really know if the powerwell for the forcewake domain we are
	 * trying to reset here does exist at this point (engines could be fused
	 * off in ICL+), so no waiting for acks
	 */
70
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_reset);
71 72
}

73 74
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
75
{
76 77
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
78
			       NSEC_PER_MSEC,
79 80
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
81 82
}

83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
static inline int
__wait_for_ack(const struct drm_i915_private *i915,
	       const struct intel_uncore_forcewake_domain *d,
	       const u32 ack,
	       const u32 value)
{
	return wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) & ack) == value,
			       FORCEWAKE_ACK_TIMEOUT_MS);
}

static inline int
wait_ack_clear(const struct drm_i915_private *i915,
	       const struct intel_uncore_forcewake_domain *d,
	       const u32 ack)
{
	return __wait_for_ack(i915, d, ack, 0);
}

static inline int
wait_ack_set(const struct drm_i915_private *i915,
	     const struct intel_uncore_forcewake_domain *d,
	     const u32 ack)
{
	return __wait_for_ack(i915, d, ack, ack);
}

109
static inline void
110
fw_domain_wait_ack_clear(const struct drm_i915_private *i915,
111
			 const struct intel_uncore_forcewake_domain *d)
112
{
113
	if (wait_ack_clear(i915, d, FORCEWAKE_KERNEL))
114 115 116
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
117

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
enum ack_type {
	ACK_CLEAR = 0,
	ACK_SET
};

static int
fw_domain_wait_ack_with_fallback(const struct drm_i915_private *i915,
				 const struct intel_uncore_forcewake_domain *d,
				 const enum ack_type type)
{
	const u32 ack_bit = FORCEWAKE_KERNEL;
	const u32 value = type == ACK_SET ? ack_bit : 0;
	unsigned int pass;
	bool ack_detected;

	/*
	 * There is a possibility of driver's wake request colliding
	 * with hardware's own wake requests and that can cause
	 * hardware to not deliver the driver's ack message.
	 *
	 * Use a fallback bit toggle to kick the gpu state machine
	 * in the hope that the original ack will be delivered along with
	 * the fallback ack.
	 *
142 143 144
	 * This workaround is described in HSDES #1604254524 and it's known as:
	 * WaRsForcewakeAddDelayForAck:skl,bxt,kbl,glk,cfl,cnl,icl
	 * although the name is a bit misleading.
145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
	 */

	pass = 1;
	do {
		wait_ack_clear(i915, d, FORCEWAKE_KERNEL_FALLBACK);

		__raw_i915_write32(i915, d->reg_set,
				   _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL_FALLBACK));
		/* Give gt some time to relax before the polling frenzy */
		udelay(10 * pass);
		wait_ack_set(i915, d, FORCEWAKE_KERNEL_FALLBACK);

		ack_detected = (__raw_i915_read32(i915, d->reg_ack) & ack_bit) == value;

		__raw_i915_write32(i915, d->reg_set,
				   _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL_FALLBACK));
	} while (!ack_detected && pass++ < 10);

	DRM_DEBUG_DRIVER("%s had to use fallback to %s ack, 0x%x (passes %u)\n",
			 intel_uncore_forcewake_domain_to_str(d->id),
			 type == ACK_SET ? "set" : "clear",
			 __raw_i915_read32(i915, d->reg_ack),
			 pass);

	return ack_detected ? 0 : -ETIMEDOUT;
}

static inline void
fw_domain_wait_ack_clear_fallback(const struct drm_i915_private *i915,
				  const struct intel_uncore_forcewake_domain *d)
{
	if (likely(!wait_ack_clear(i915, d, FORCEWAKE_KERNEL)))
		return;

	if (fw_domain_wait_ack_with_fallback(i915, d, ACK_CLEAR))
		fw_domain_wait_ack_clear(i915, d);
}

183
static inline void
184 185
fw_domain_get(struct drm_i915_private *i915,
	      const struct intel_uncore_forcewake_domain *d)
186
{
187
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_set);
188
}
189

190
static inline void
191 192
fw_domain_wait_ack_set(const struct drm_i915_private *i915,
		       const struct intel_uncore_forcewake_domain *d)
193
{
194
	if (wait_ack_set(i915, d, FORCEWAKE_KERNEL))
195 196 197
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
198

199 200 201 202 203 204 205 206 207 208 209
static inline void
fw_domain_wait_ack_set_fallback(const struct drm_i915_private *i915,
				const struct intel_uncore_forcewake_domain *d)
{
	if (likely(!wait_ack_set(i915, d, FORCEWAKE_KERNEL)))
		return;

	if (fw_domain_wait_ack_with_fallback(i915, d, ACK_SET))
		fw_domain_wait_ack_set(i915, d);
}

210
static inline void
211
fw_domain_put(const struct drm_i915_private *i915,
212
	      const struct intel_uncore_forcewake_domain *d)
213
{
214
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_clear);
215 216
}

217
static void
218
fw_domains_get(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
219
{
220
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
221
	unsigned int tmp;
222

C
Chris Wilson 已提交
223 224 225
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
226 227
		fw_domain_wait_ack_clear(i915, d);
		fw_domain_get(i915, d);
228
	}
229

C
Chris Wilson 已提交
230
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
		fw_domain_wait_ack_set(i915, d);

	i915->uncore.fw_domains_active |= fw_domains;
}

static void
fw_domains_get_with_fallback(struct drm_i915_private *i915,
			     enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *d;
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
		fw_domain_wait_ack_clear_fallback(i915, d);
		fw_domain_get(i915, d);
	}

	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
		fw_domain_wait_ack_set_fallback(i915, d);
252

253
	i915->uncore.fw_domains_active |= fw_domains;
254
}
255

256
static void
257
fw_domains_put(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
258 259
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
260 261 262
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
263

264
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
265
		fw_domain_put(i915, d);
266

267
	i915->uncore.fw_domains_active &= ~fw_domains;
268
}
269

270
static void
271 272
fw_domains_reset(struct drm_i915_private *i915,
		 enum forcewake_domains fw_domains)
273 274
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
275
	unsigned int tmp;
276

C
Chris Wilson 已提交
277
	if (!fw_domains)
278
		return;
279

C
Chris Wilson 已提交
280 281 282
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
283
		fw_domain_reset(i915, d);
284 285
}

286 287 288 289 290 291 292 293 294 295
static inline u32 gt_thread_status(struct drm_i915_private *dev_priv)
{
	u32 val;

	val = __raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG);
	val &= GEN6_GT_THREAD_STATUS_CORE_MASK;

	return val;
}

296 297
static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
298 299
	/*
	 * w/a for a sporadic read returning 0 by waiting for the GT
300 301
	 * thread to wake up.
	 */
302 303
	WARN_ONCE(wait_for_atomic_us(gt_thread_status(dev_priv) == 0, 5000),
		  "GT thread status wait timed out\n");
304 305 306
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
307
					      enum forcewake_domains fw_domains)
308 309
{
	fw_domains_get(dev_priv, fw_domains);
310

311
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
312
	__gen6_gt_wait_for_thread_c0(dev_priv);
313 314
}

315 316 317 318 319 320 321
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

322
static void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
323
{
324
	u32 n;
325

326 327
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
328
	if (IS_VALLEYVIEW(dev_priv))
329 330 331 332 333 334 335 336 337 338
		n = fifo_free_entries(dev_priv);
	else
		n = dev_priv->uncore.fifo_count;

	if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
		if (wait_for_atomic((n = fifo_free_entries(dev_priv)) >
				    GT_FIFO_NUM_RESERVED_ENTRIES,
				    GT_FIFO_TIMEOUT_MS)) {
			DRM_DEBUG("GT_FIFO timeout, entries: %u\n", n);
			return;
339 340 341
		}
	}

342
	dev_priv->uncore.fifo_count = n - 1;
343 344
}

345 346
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
347
{
348 349
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
350 351
	struct drm_i915_private *dev_priv =
		container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]);
352
	unsigned long irqflags;
Z
Zhe Wang 已提交
353

354
	assert_rpm_device_not_suspended(dev_priv);
Z
Zhe Wang 已提交
355

356 357 358
	if (xchg(&domain->active, false))
		return HRTIMER_RESTART;

359
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
360 361 362
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

363
	if (--domain->wake_count == 0)
364
		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
365

366
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
367 368

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
369 370
}

371
/* Note callers must have acquired the PUNIT->PMIC bus, before calling this. */
372 373
static unsigned int
intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv)
Z
Zhe Wang 已提交
374
{
375
	unsigned long irqflags;
376
	struct intel_uncore_forcewake_domain *domain;
377
	int retry_count = 100;
378
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
379

380 381
	iosf_mbi_assert_punit_acquired();

382 383 384 385 386
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
387 388
		unsigned int tmp;

389
		active_domains = 0;
Z
Zhe Wang 已提交
390

C
Chris Wilson 已提交
391
		for_each_fw_domain(domain, dev_priv, tmp) {
392
			smp_store_mb(domain->active, false);
393
			if (hrtimer_cancel(&domain->timer) == 0)
394
				continue;
Z
Zhe Wang 已提交
395

396
			intel_uncore_fw_release_timer(&domain->timer);
397
		}
398

399
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
400

C
Chris Wilson 已提交
401
		for_each_fw_domain(domain, dev_priv, tmp) {
402
			if (hrtimer_active(&domain->timer))
403
				active_domains |= domain->mask;
404
		}
405

406 407
		if (active_domains == 0)
			break;
408

409 410 411 412
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
413

414 415 416
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
417

418 419
	WARN_ON(active_domains);

420
	fw = dev_priv->uncore.fw_domains_active;
421 422
	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
423

424
	fw_domains_reset(dev_priv, dev_priv->uncore.fw_domains);
425
	assert_forcewakes_inactive(dev_priv);
426

427
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
428 429

	return fw; /* track the lost user forcewake domains */
430 431
}

M
Mika Kuoppala 已提交
432 433 434 435 436 437 438 439 440 441 442 443
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

444
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
445
{
446 447 448
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
449 450
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
451
	 */
M
Mika Kuoppala 已提交
452 453
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
454

M
Mika Kuoppala 已提交
455
	return gen9_edram_size(dev_priv);
456
}
457

458 459 460 461 462 463 464 465 466
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
467
		 * set up */
468 469
	} else {
		dev_priv->edram_cap = 0;
470
	}
471 472 473 474

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
475 476
}

477
static bool
478
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
479 480 481 482 483 484 485 486 487 488 489 490
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

491 492 493 494 495 496 497 498 499 500 501 502 503 504
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
static bool
gen6_check_for_fifo_debug(struct drm_i915_private *dev_priv)
{
	u32 fifodbg;

	fifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);

	if (unlikely(fifodbg)) {
		DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg);
		__raw_i915_write32(dev_priv, GTFIFODBG, fifodbg);
	}

	return fifodbg;
}

520 521 522
static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
523 524
	bool ret = false;

525
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
526
		ret |= fpga_check_for_unclaimed_mmio(dev_priv);
527 528

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
529 530
		ret |= vlv_check_for_unclaimed_mmio(dev_priv);

531
	if (IS_GEN_RANGE(dev_priv, 6, 7))
532
		ret |= gen6_check_for_fifo_debug(dev_priv);
533

534
	return ret;
535 536
}

537
static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
538
					  unsigned int restore_forcewake)
539
{
540 541 542
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
543

544
	/* WaDisableShadowRegForCpd:chv */
545
	if (IS_CHERRYVIEW(dev_priv)) {
546 547 548 549 550 551
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

552
	iosf_mbi_punit_acquire();
553 554 555 556 557 558
	intel_uncore_forcewake_reset(dev_priv);
	if (restore_forcewake) {
		spin_lock_irq(&dev_priv->uncore.lock);
		dev_priv->uncore.funcs.force_wake_get(dev_priv,
						      restore_forcewake);

559
		if (IS_GEN_RANGE(dev_priv, 6, 7))
560 561 562 563
			dev_priv->uncore.fifo_count =
				fifo_free_entries(dev_priv);
		spin_unlock_irq(&dev_priv->uncore.lock);
	}
564
	iosf_mbi_punit_release();
565 566
}

567
void intel_uncore_suspend(struct drm_i915_private *dev_priv)
568
{
569 570
	iosf_mbi_punit_acquire();
	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
571
		&dev_priv->uncore.pmic_bus_access_nb);
572 573
	dev_priv->uncore.fw_domains_saved =
		intel_uncore_forcewake_reset(dev_priv);
574
	iosf_mbi_punit_release();
575 576 577 578
}

void intel_uncore_resume_early(struct drm_i915_private *dev_priv)
{
579 580 581 582 583
	unsigned int restore_forcewake;

	restore_forcewake = fetch_and_zero(&dev_priv->uncore.fw_domains_saved);
	__intel_uncore_early_sanitize(dev_priv, restore_forcewake);

584 585
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
586
	i915_check_and_clear_faults(dev_priv);
587 588
}

589 590 591 592 593 594
void intel_uncore_runtime_resume(struct drm_i915_private *dev_priv)
{
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
}

595
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
596
{
597
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
598
	intel_sanitize_gt_powersave(dev_priv);
599 600
}

601 602 603 604
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
605
	unsigned int tmp;
606 607 608

	fw_domains &= dev_priv->uncore.fw_domains;

609 610
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
		if (domain->wake_count++) {
611
			fw_domains &= ~domain->mask;
612 613 614
			domain->active = true;
		}
	}
615

616
	if (fw_domains)
617 618 619
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

620 621 622 623 624 625 626 627 628 629 630 631
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
632
 */
633
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
634
				enum forcewake_domains fw_domains)
635 636 637
{
	unsigned long irqflags;

638 639 640
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

641
	assert_rpm_wakelock_held(dev_priv);
642

643
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
644
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
645 646 647
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
/**
 * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace
 * @dev_priv: i915 device instance
 *
 * This function is a wrapper around intel_uncore_forcewake_get() to acquire
 * the GT powerwell and in the process disable our debugging for the
 * duration of userspace's bypass.
 */
void intel_uncore_forcewake_user_get(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->uncore.lock);
	if (!dev_priv->uncore.user_forcewake.count++) {
		intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);

		/* Save and disable mmio debugging for the user bypass */
		dev_priv->uncore.user_forcewake.saved_mmio_check =
			dev_priv->uncore.unclaimed_mmio_check;
		dev_priv->uncore.user_forcewake.saved_mmio_debug =
666
			i915_modparams.mmio_debug;
667 668

		dev_priv->uncore.unclaimed_mmio_check = 0;
669
		i915_modparams.mmio_debug = 0;
670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
}

/**
 * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace
 * @dev_priv: i915 device instance
 *
 * This function complements intel_uncore_forcewake_user_get() and releases
 * the GT powerwell taken on behalf of the userspace bypass.
 */
void intel_uncore_forcewake_user_put(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->uncore.lock);
	if (!--dev_priv->uncore.user_forcewake.count) {
		if (intel_uncore_unclaimed_mmio(dev_priv))
			dev_info(dev_priv->drm.dev,
				 "Invalid mmio detected during user access\n");

		dev_priv->uncore.unclaimed_mmio_check =
			dev_priv->uncore.user_forcewake.saved_mmio_check;
691
		i915_modparams.mmio_debug =
692 693 694 695 696 697 698
			dev_priv->uncore.user_forcewake.saved_mmio_debug;

		intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
}

699
/**
700
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
701
 * @dev_priv: i915 device instance
702
 * @fw_domains: forcewake domains to get reference on
703
 *
704 705
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
706
 */
707 708 709
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
710
	lockdep_assert_held(&dev_priv->uncore.lock);
711 712 713 714 715 716 717 718 719

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
720
{
721
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
722
	unsigned int tmp;
723

724 725
	fw_domains &= dev_priv->uncore.fw_domains;

C
Chris Wilson 已提交
726
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
727 728 729
		if (WARN_ON(domain->wake_count == 0))
			continue;

730 731
		if (--domain->wake_count) {
			domain->active = true;
732
			continue;
733
		}
734

735
		fw_domain_arm_timer(domain);
736
	}
737
}
738

739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
757 758 759
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

760 761 762 763 764 765 766 767 768 769 770
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
771
	lockdep_assert_held(&dev_priv->uncore.lock);
772 773 774 775 776 777 778

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

779
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
780 781 782 783
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800
	WARN(dev_priv->uncore.fw_domains_active,
	     "Expected all fw_domains to be inactive, but %08x are still on\n",
	     dev_priv->uncore.fw_domains_active);
}

void assert_forcewakes_active(struct drm_i915_private *dev_priv,
			      enum forcewake_domains fw_domains)
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	assert_rpm_wakelock_held(dev_priv);

	fw_domains &= dev_priv->uncore.fw_domains;
	WARN(fw_domains & ~dev_priv->uncore.fw_domains_active,
	     "Expected %08x fw_domains to be active, but %08x are off\n",
	     fw_domains, fw_domains & ~dev_priv->uncore.fw_domains_active);
801 802
}

803
/* We give fast paths for the really cool registers */
804
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
805

806 807 808
#define GEN11_NEEDS_FORCE_WAKE(reg) \
	((reg) < 0x40000 || ((reg) >= 0x1c0000 && (reg) < 0x1dc000))

809 810 811 812 813 814 815 816 817 818
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
819
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
820 821 822 823 824 825 826 827 828
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

848
static enum forcewake_domains
849
find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
850
{
T
Tvrtko Ursulin 已提交
851
	const struct intel_forcewake_range *entry;
852

T
Tvrtko Ursulin 已提交
853 854 855
	entry = BSEARCH(offset,
			dev_priv->uncore.fw_domains_table,
			dev_priv->uncore.fw_domains_table_entries,
856
			fw_range_cmp);
857

858 859 860
	if (!entry)
		return 0;

861 862 863 864 865 866 867 868
	/*
	 * The list of FW domains depends on the SKU in gen11+ so we
	 * can't determine it statically. We use FORCEWAKE_ALL and
	 * translate it here to the list of available domains.
	 */
	if (entry->domains == FORCEWAKE_ALL)
		return dev_priv->uncore.fw_domains;

869 870 871 872 873
	WARN(entry->domains & ~dev_priv->uncore.fw_domains,
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
	     entry->domains & ~dev_priv->uncore.fw_domains, offset);

	return entry->domains;
874 875 876 877
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
878

T
Tvrtko Ursulin 已提交
879
#define HAS_FWTABLE(dev_priv) \
880
	(INTEL_GEN(dev_priv) >= 9 || \
T
Tvrtko Ursulin 已提交
881 882 883
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

884
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
885 886 887 888 889 890
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
891
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
892 893
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
894

T
Tvrtko Ursulin 已提交
895
#define __fwtable_reg_read_fw_domains(offset) \
896 897
({ \
	enum forcewake_domains __fwd = 0; \
898
	if (NEEDS_FORCE_WAKE((offset))) \
899
		__fwd = find_fw_domain(dev_priv, offset); \
900 901 902
	__fwd; \
})

903 904 905 906 907 908 909 910
#define __gen11_fwtable_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd = 0; \
	if (GEN11_NEEDS_FORCE_WAKE((offset))) \
		__fwd = find_fw_domain(dev_priv, offset); \
	__fwd; \
})

911
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
912
static const i915_reg_t gen8_shadowed_regs[] = {
913 914 915 916 917 918
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
919 920 921
	/* TODO: Other registers are not yet used */
};

922 923 924 925 926 927 928 929 930 931 932 933 934 935
static const i915_reg_t gen11_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),		/* 0x2000 (base) */
	GEN6_RPNSWREQ,				/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,			/* 0xA00C */
	RING_TAIL(BLT_RING_BASE),		/* 0x22000 (base) */
	RING_TAIL(GEN11_BSD_RING_BASE),		/* 0x1C0000 (base) */
	RING_TAIL(GEN11_BSD2_RING_BASE),	/* 0x1C4000 (base) */
	RING_TAIL(GEN11_VEBOX_RING_BASE),	/* 0x1C8000 (base) */
	RING_TAIL(GEN11_BSD3_RING_BASE),	/* 0x1D0000 (base) */
	RING_TAIL(GEN11_BSD4_RING_BASE),	/* 0x1D4000 (base) */
	RING_TAIL(GEN11_VEBOX2_RING_BASE),	/* 0x1D8000 (base) */
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
936
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
937
{
T
Tvrtko Ursulin 已提交
938
	u32 offset = i915_mmio_reg_offset(*reg);
939

T
Tvrtko Ursulin 已提交
940
	if (key < offset)
941
		return -1;
T
Tvrtko Ursulin 已提交
942
	else if (key > offset)
943 944 945 946 947
		return 1;
	else
		return 0;
}

948 949 950 951 952 953
#define __is_genX_shadowed(x) \
static bool is_gen##x##_shadowed(u32 offset) \
{ \
	const i915_reg_t *regs = gen##x##_shadowed_regs; \
	return BSEARCH(offset, regs, ARRAY_SIZE(gen##x##_shadowed_regs), \
		       mmio_reg_cmp); \
954 955
}

956 957 958
__is_genX_shadowed(8)
__is_genX_shadowed(11)

959 960 961 962 963 964 965 966 967 968
#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

969
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
970 971
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
972
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
973
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
974
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
975
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
976
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
977
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
978 979
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
980
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
981 982
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
983 984 985 986 987
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
988

989
#define __fwtable_reg_write_fw_domains(offset) \
990 991
({ \
	enum forcewake_domains __fwd = 0; \
992
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
993
		__fwd = find_fw_domain(dev_priv, offset); \
994 995 996
	__fwd; \
})

997 998 999 1000 1001 1002 1003 1004
#define __gen11_fwtable_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd = 0; \
	if (GEN11_NEEDS_FORCE_WAKE((offset)) && !is_gen11_shadowed(offset)) \
		__fwd = find_fw_domain(dev_priv, offset); \
	__fwd; \
})

1005
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
1006
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
1007
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
1008 1009
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
1010
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
1011
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
1012
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
1013
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
1014
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
1015
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
1016
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
1017
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
1018
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
1019
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
1020
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
1021
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
1022
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
1023
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
1024
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1025
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
1026
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1027
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
1028
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
1029
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
1030
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
1031
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
1032
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
1033
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
1034
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
1035
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
1036
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
1037
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
1038 1039
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
1040

1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
static const struct intel_forcewake_range __gen11_fw_ranges[] = {
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8500, 0x8bff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_ALL),
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb480, 0xdfff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xe900, 0x243ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x24800, 0x3ffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x40000, 0x1bffff, 0),
	GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
	GEN_FW_RANGE(0x1c4000, 0x1c7fff, FORCEWAKE_MEDIA_VDBOX1),
	GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0),
	GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
	GEN_FW_RANGE(0x1d4000, 0x1d7fff, FORCEWAKE_MEDIA_VDBOX3),
	GEN_FW_RANGE(0x1d8000, 0x1dbfff, FORCEWAKE_MEDIA_VEBOX1)
};

1075 1076 1077 1078 1079 1080
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
1081
	__raw_i915_write32(dev_priv, MI_MODE, 0);
1082 1083 1084
}

static void
1085 1086 1087 1088
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
1089
{
1090 1091 1092
	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
1093
		 i915_mmio_reg_offset(reg)))
1094 1095
		/* Only report the first N failures */
		i915_modparams.mmio_debug--;
1096 1097
}

1098 1099 1100 1101 1102 1103
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
1104
	if (likely(!i915_modparams.mmio_debug))
1105 1106 1107 1108 1109
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

1110
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
1111
	u##x val = 0; \
1112
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
1113

1114
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
1115 1116 1117
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1118
#define __gen2_read(x) \
1119
static u##x \
1120
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
1121
	GEN2_READ_HEADER(x); \
1122
	val = __raw_i915_read##x(dev_priv, reg); \
1123
	GEN2_READ_FOOTER; \
1124 1125 1126 1127
}

#define __gen5_read(x) \
static u##x \
1128
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
1129
	GEN2_READ_HEADER(x); \
1130 1131
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
1132
	GEN2_READ_FOOTER; \
1133 1134
}

1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
1151
	u32 offset = i915_mmio_reg_offset(reg); \
1152 1153
	unsigned long irqflags; \
	u##x val = 0; \
1154
	assert_rpm_wakelock_held(dev_priv); \
1155 1156
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
1157 1158

#define GEN6_READ_FOOTER \
1159
	unclaimed_reg_debug(dev_priv, reg, true, false); \
1160 1161 1162 1163
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1164 1165
static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
1166 1167
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
1168 1169 1170
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~dev_priv->uncore.fw_domains);
1171

C
Chris Wilson 已提交
1172
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
1173 1174 1175 1176 1177 1178 1179 1180
		fw_domain_arm_timer(domain);

	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
{
1181 1182 1183
	if (WARN_ON(!fw_domains))
		return;

1184 1185 1186
	/* Turn on all requested but inactive supported forcewake domains. */
	fw_domains &= dev_priv->uncore.fw_domains;
	fw_domains &= ~dev_priv->uncore.fw_domains_active;
1187

1188 1189
	if (fw_domains)
		___force_wake_auto(dev_priv, fw_domains);
1190 1191
}

1192
#define __gen_read(func, x) \
1193
static u##x \
1194
func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
1195
	enum forcewake_domains fw_engine; \
1196
	GEN6_READ_HEADER(x); \
1197
	fw_engine = __##func##_reg_read_fw_domains(offset); \
1198
	if (fw_engine) \
1199
		__force_wake_auto(dev_priv, fw_engine); \
1200
	val = __raw_i915_read##x(dev_priv, reg); \
1201
	GEN6_READ_FOOTER; \
1202
}
1203 1204
#define __gen6_read(x) __gen_read(gen6, x)
#define __fwtable_read(x) __gen_read(fwtable, x)
1205
#define __gen11_fwtable_read(x) __gen_read(gen11_fwtable, x)
1206

1207 1208 1209 1210
__gen11_fwtable_read(8)
__gen11_fwtable_read(16)
__gen11_fwtable_read(32)
__gen11_fwtable_read(64)
1211 1212 1213 1214
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
1215 1216 1217 1218 1219
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

1220
#undef __gen11_fwtable_read
1221
#undef __fwtable_read
1222
#undef __gen6_read
1223 1224
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
1225

1226
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1227
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1228
	assert_rpm_wakelock_held(dev_priv); \
1229

1230
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1231

1232
#define __gen2_write(x) \
1233
static void \
1234
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1235
	GEN2_WRITE_HEADER; \
1236
	__raw_i915_write##x(dev_priv, reg, val); \
1237
	GEN2_WRITE_FOOTER; \
1238 1239 1240 1241
}

#define __gen5_write(x) \
static void \
1242
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1243
	GEN2_WRITE_HEADER; \
1244 1245
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
1246
	GEN2_WRITE_FOOTER; \
1247 1248
}

1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1263
	u32 offset = i915_mmio_reg_offset(reg); \
1264 1265
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1266
	assert_rpm_wakelock_held(dev_priv); \
1267 1268
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
1269 1270

#define GEN6_WRITE_FOOTER \
1271
	unclaimed_reg_debug(dev_priv, reg, false, false); \
1272 1273
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

1274 1275
#define __gen6_write(x) \
static void \
1276
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1277
	GEN6_WRITE_HEADER; \
1278 1279
	if (NEEDS_FORCE_WAKE(offset)) \
		__gen6_gt_wait_for_fifo(dev_priv); \
1280
	__raw_i915_write##x(dev_priv, reg, val); \
1281
	GEN6_WRITE_FOOTER; \
1282 1283
}

1284
#define __gen_write(func, x) \
1285
static void \
1286
func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1287
	enum forcewake_domains fw_engine; \
1288
	GEN6_WRITE_HEADER; \
1289
	fw_engine = __##func##_reg_write_fw_domains(offset); \
1290
	if (fw_engine) \
1291
		__force_wake_auto(dev_priv, fw_engine); \
1292
	__raw_i915_write##x(dev_priv, reg, val); \
1293
	GEN6_WRITE_FOOTER; \
1294
}
1295 1296
#define __gen8_write(x) __gen_write(gen8, x)
#define __fwtable_write(x) __gen_write(fwtable, x)
1297
#define __gen11_fwtable_write(x) __gen_write(gen11_fwtable, x)
1298

1299 1300 1301
__gen11_fwtable_write(8)
__gen11_fwtable_write(16)
__gen11_fwtable_write(32)
1302 1303 1304
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1305 1306 1307
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1308 1309 1310 1311
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1312
#undef __gen11_fwtable_write
1313
#undef __fwtable_write
1314
#undef __gen8_write
1315
#undef __gen6_write
1316 1317
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1318

1319
#define ASSIGN_WRITE_MMIO_VFUNCS(i915, x) \
1320
do { \
1321 1322 1323
	(i915)->uncore.funcs.mmio_writeb = x##_write8; \
	(i915)->uncore.funcs.mmio_writew = x##_write16; \
	(i915)->uncore.funcs.mmio_writel = x##_write32; \
1324 1325
} while (0)

1326
#define ASSIGN_READ_MMIO_VFUNCS(i915, x) \
1327
do { \
1328 1329 1330 1331
	(i915)->uncore.funcs.mmio_readb = x##_read8; \
	(i915)->uncore.funcs.mmio_readw = x##_read16; \
	(i915)->uncore.funcs.mmio_readl = x##_read32; \
	(i915)->uncore.funcs.mmio_readq = x##_read64; \
1332 1333
} while (0)

1334 1335

static void fw_domain_init(struct drm_i915_private *dev_priv,
1336
			   enum forcewake_domain_id domain_id,
1337 1338
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

1349 1350 1351
	WARN_ON(!i915_mmio_reg_valid(reg_set));
	WARN_ON(!i915_mmio_reg_valid(reg_ack));

1352 1353 1354 1355 1356 1357
	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	d->id = domain_id;

1358 1359 1360
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
1361 1362 1363 1364 1365 1366 1367
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX1));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX2 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX2));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX3 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX3));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX1));

1368

C
Chris Wilson 已提交
1369
	d->mask = BIT(domain_id);
1370

1371 1372
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1373

1374
	dev_priv->uncore.fw_domains |= BIT(domain_id);
1375

1376
	fw_domain_reset(dev_priv, d);
1377 1378
}

1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
static void fw_domain_fini(struct drm_i915_private *dev_priv,
			   enum forcewake_domain_id domain_id)
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);
	WARN_ON(hrtimer_cancel(&d->timer));
	memset(d, 0, sizeof(*d));

	dev_priv->uncore.fw_domains &= ~BIT(domain_id);
}

1396
static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1397
{
1398
	if (INTEL_GEN(dev_priv) <= 5 || intel_vgpu_active(dev_priv))
1399 1400
		return;

1401
	if (IS_GEN(dev_priv, 6)) {
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
		dev_priv->uncore.fw_reset = 0;
		dev_priv->uncore.fw_set = FORCEWAKE_KERNEL;
		dev_priv->uncore.fw_clear = 0;
	} else {
		/* WaRsClearFWBitsAtReset:bdw,skl */
		dev_priv->uncore.fw_reset = _MASKED_BIT_DISABLE(0xffff);
		dev_priv->uncore.fw_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		dev_priv->uncore.fw_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1412 1413 1414
	if (INTEL_GEN(dev_priv) >= 11) {
		int i;

1415 1416
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_fallback;
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		for (i = 0; i < I915_MAX_VCS; i++) {
			if (!HAS_ENGINE(dev_priv, _VCS(i)))
				continue;

			fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA_VDBOX0 + i,
				       FORCEWAKE_MEDIA_VDBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(i));
		}
		for (i = 0; i < I915_MAX_VECS; i++) {
			if (!HAS_ENGINE(dev_priv, _VECS(i)))
				continue;

			fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA_VEBOX0 + i,
				       FORCEWAKE_MEDIA_VEBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(i));
		}
1440
	} else if (IS_GEN_RANGE(dev_priv, 9, 10)) {
1441 1442
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_fallback;
1443 1444 1445 1446 1447 1448 1449 1450 1451
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1452
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1453
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1454
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1455 1456 1457 1458
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1459
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1460 1461
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1462
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1463 1464
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1465
	} else if (IS_IVYBRIDGE(dev_priv)) {
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1477 1478
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1479
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1480

1481 1482
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1483 1484 1485
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1486
		 */
1487 1488 1489 1490

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1491 1492
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1493

1494
		spin_lock_irq(&dev_priv->uncore.lock);
1495
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_RENDER);
1496
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1497
		fw_domains_put(dev_priv, FORCEWAKE_RENDER);
1498
		spin_unlock_irq(&dev_priv->uncore.lock);
1499

1500
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1501 1502
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1503 1504
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1505
		}
1506
	} else if (IS_GEN(dev_priv, 6)) {
1507
		dev_priv->uncore.funcs.force_wake_get =
1508
			fw_domains_get_with_thread_status;
1509
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1510 1511
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1512
	}
1513 1514 1515

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1516 1517
}

1518 1519 1520 1521 1522 1523 1524
#define ASSIGN_FW_DOMAINS_TABLE(d) \
{ \
	dev_priv->uncore.fw_domains_table = \
			(struct intel_forcewake_range *)(d); \
	dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
}

1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
	struct drm_i915_private *dev_priv = container_of(nb,
			struct drm_i915_private, uncore.pmic_bus_access_nb);

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
1540 1541 1542 1543 1544
		 *
		 * The notifier is unregistered during intel_runtime_suspend(),
		 * so it's ok to access the HW here without holding a RPM
		 * wake reference -> disable wakeref asserts for the time of
		 * the access.
1545
		 */
1546
		disable_rpm_wakeref_asserts(dev_priv);
1547
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1548
		enable_rpm_wakeref_asserts(dev_priv);
1549 1550 1551 1552 1553 1554 1555 1556 1557
		break;
	case MBI_PMIC_BUS_ACCESS_END:
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
		break;
	}

	return NOTIFY_OK;
}

1558
void intel_uncore_init(struct drm_i915_private *dev_priv)
1559
{
1560
	i915_check_vgpu(dev_priv);
1561

1562
	intel_uncore_edram_detect(dev_priv);
1563
	intel_uncore_fw_domains_init(dev_priv);
1564
	__intel_uncore_early_sanitize(dev_priv, 0);
1565

1566
	dev_priv->uncore.unclaimed_mmio_check = 1;
1567 1568
	dev_priv->uncore.pmic_bus_access_nb.notifier_call =
		i915_pmic_bus_access_notifier;
1569

1570
	if (IS_GEN_RANGE(dev_priv, 2, 4) || intel_vgpu_active(dev_priv)) {
1571 1572
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen2);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen2);
1573
	} else if (IS_GEN(dev_priv, 5)) {
1574 1575
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen5);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen5);
1576
	} else if (IS_GEN_RANGE(dev_priv, 6, 7)) {
1577
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen6);
1578 1579 1580

		if (IS_VALLEYVIEW(dev_priv)) {
			ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
1581
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1582
		} else {
1583
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
1584
		}
1585
	} else if (IS_GEN(dev_priv, 8)) {
1586
		if (IS_CHERRYVIEW(dev_priv)) {
1587
			ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
1588 1589
			ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1590 1591

		} else {
1592 1593
			ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen8);
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
1594
		}
1595
	} else if (IS_GEN_RANGE(dev_priv, 9, 10)) {
1596
		ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
1597 1598
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1599 1600 1601 1602
	} else {
		ASSIGN_FW_DOMAINS_TABLE(__gen11_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen11_fwtable);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen11_fwtable);
1603
	}
1604

1605 1606
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
1607 1608
}

1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
/*
 * We might have detected that some engines are fused off after we initialized
 * the forcewake domains. Prune them, to make sure they only reference existing
 * engines.
 */
void intel_uncore_prune(struct drm_i915_private *dev_priv)
{
	if (INTEL_GEN(dev_priv) >= 11) {
		enum forcewake_domains fw_domains = dev_priv->uncore.fw_domains;
		enum forcewake_domain_id domain_id;
		int i;

		for (i = 0; i < I915_MAX_VCS; i++) {
			domain_id = FW_DOMAIN_ID_MEDIA_VDBOX0 + i;

			if (HAS_ENGINE(dev_priv, _VCS(i)))
				continue;

			if (fw_domains & BIT(domain_id))
				fw_domain_fini(dev_priv, domain_id);
		}

		for (i = 0; i < I915_MAX_VECS; i++) {
			domain_id = FW_DOMAIN_ID_MEDIA_VEBOX0 + i;

			if (HAS_ENGINE(dev_priv, _VECS(i)))
				continue;

			if (fw_domains & BIT(domain_id))
				fw_domain_fini(dev_priv, domain_id);
		}
	}
}

1643
void intel_uncore_fini(struct drm_i915_private *dev_priv)
1644 1645
{
	/* Paranoia: make sure we have disabled everything before we exit. */
1646
	intel_uncore_sanitize(dev_priv);
1647 1648 1649 1650

	iosf_mbi_punit_acquire();
	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
		&dev_priv->uncore.pmic_bus_access_nb);
1651
	intel_uncore_forcewake_reset(dev_priv);
1652
	iosf_mbi_punit_release();
1653 1654
}

1655 1656 1657 1658 1659 1660 1661 1662
static const struct reg_whitelist {
	i915_reg_t offset_ldw;
	i915_reg_t offset_udw;
	u16 gen_mask;
	u8 size;
} reg_read_whitelist[] = { {
	.offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	.offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
1663
	.gen_mask = INTEL_GEN_MASK(4, 11),
1664 1665
	.size = 8
} };
1666 1667 1668 1669

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1670
	struct drm_i915_private *dev_priv = to_i915(dev);
1671
	struct drm_i915_reg_read *reg = data;
1672
	struct reg_whitelist const *entry;
1673
	intel_wakeref_t wakeref;
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
	unsigned int flags;
	int remain;
	int ret = 0;

	entry = reg_read_whitelist;
	remain = ARRAY_SIZE(reg_read_whitelist);
	while (remain) {
		u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw);

		GEM_BUG_ON(!is_power_of_2(entry->size));
		GEM_BUG_ON(entry->size > 8);
		GEM_BUG_ON(entry_offset & (entry->size - 1));

		if (INTEL_INFO(dev_priv)->gen_mask & entry->gen_mask &&
		    entry_offset == (reg->offset & -entry->size))
1689
			break;
1690 1691
		entry++;
		remain--;
1692 1693
	}

1694
	if (!remain)
1695 1696
		return -EINVAL;

1697
	flags = reg->offset & (entry->size - 1);
1698

1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (entry->size == 8 && flags == I915_REG_READ_8B_WA)
			reg->val = I915_READ64_2x32(entry->offset_ldw,
						    entry->offset_udw);
		else if (entry->size == 8 && flags == 0)
			reg->val = I915_READ64(entry->offset_ldw);
		else if (entry->size == 4 && flags == 0)
			reg->val = I915_READ(entry->offset_ldw);
		else if (entry->size == 2 && flags == 0)
			reg->val = I915_READ16(entry->offset_ldw);
		else if (entry->size == 1 && flags == 0)
			reg->val = I915_READ8(entry->offset_ldw);
		else
			ret = -EINVAL;
	}
1714

1715
	return ret;
1716 1717
}

1718
/**
1719
 * __intel_wait_for_register_fw - wait until register matches expected state
1720 1721 1722 1723
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1724 1725 1726
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1727 1728
 *
 * This routine waits until the target register @reg contains the expected
1729 1730 1731 1732
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1733
 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
1734
 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
1735
 * must be not larger than 20,0000 microseconds.
1736 1737 1738 1739 1740 1741 1742 1743
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1744 1745
int __intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
				 i915_reg_t reg,
1746 1747 1748 1749
				 u32 mask,
				 u32 value,
				 unsigned int fast_timeout_us,
				 unsigned int slow_timeout_ms,
1750
				 u32 *out_value)
1751
{
1752
	u32 uninitialized_var(reg_value);
1753 1754 1755
#define done (((reg_value = I915_READ_FW(reg)) & mask) == value)
	int ret;

1756
	/* Catch any overuse of this function */
1757 1758
	might_sleep_if(slow_timeout_ms);
	GEM_BUG_ON(fast_timeout_us > 20000);
1759

1760 1761
	ret = -ETIMEDOUT;
	if (fast_timeout_us && fast_timeout_us <= 20000)
1762
		ret = _wait_for_atomic(done, fast_timeout_us, 0);
1763
	if (ret && slow_timeout_ms)
1764
		ret = wait_for(done, slow_timeout_ms);
1765

1766 1767
	if (out_value)
		*out_value = reg_value;
1768

1769 1770 1771 1772 1773
	return ret;
#undef done
}

/**
1774
 * __intel_wait_for_register - wait until register matches expected state
1775 1776 1777 1778
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1779 1780 1781
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1782 1783
 *
 * This routine waits until the target register @reg contains the expected
1784 1785 1786 1787
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1788 1789 1790 1791
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1792
int __intel_wait_for_register(struct drm_i915_private *dev_priv,
1793
			    i915_reg_t reg,
1794 1795
			    u32 mask,
			    u32 value,
1796 1797 1798
			    unsigned int fast_timeout_us,
			    unsigned int slow_timeout_ms,
			    u32 *out_value)
1799
{
1800 1801
	unsigned fw =
		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
1802
	u32 reg_value;
1803 1804
	int ret;

1805
	might_sleep_if(slow_timeout_ms);
1806 1807 1808 1809 1810 1811

	spin_lock_irq(&dev_priv->uncore.lock);
	intel_uncore_forcewake_get__locked(dev_priv, fw);

	ret = __intel_wait_for_register_fw(dev_priv,
					   reg, mask, value,
1812
					   fast_timeout_us, 0, &reg_value);
1813 1814 1815 1816

	intel_uncore_forcewake_put__locked(dev_priv, fw);
	spin_unlock_irq(&dev_priv->uncore.lock);

1817
	if (ret && slow_timeout_ms)
1818 1819 1820 1821 1822 1823
		ret = __wait_for(reg_value = I915_READ_NOTRACE(reg),
				 (reg_value & mask) == value,
				 slow_timeout_ms * 1000, 10, 1000);

	if (out_value)
		*out_value = reg_value;
1824 1825

	return ret;
1826 1827
}

1828
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1829
{
1830
	return check_for_unclaimed_mmio(dev_priv);
1831
}
1832

1833
bool
1834 1835
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
1836 1837 1838 1839
	bool ret = false;

	spin_lock_irq(&dev_priv->uncore.lock);

1840
	if (unlikely(dev_priv->uncore.unclaimed_mmio_check <= 0))
1841
		goto out;
1842 1843

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
1844 1845 1846 1847 1848 1849
		if (!i915_modparams.mmio_debug) {
			DRM_DEBUG("Unclaimed register detected, "
				  "enabling oneshot unclaimed register reporting. "
				  "Please use i915.mmio_debug=N for more information.\n");
			i915_modparams.mmio_debug++;
		}
1850
		dev_priv->uncore.unclaimed_mmio_check--;
1851
		ret = true;
1852
	}
1853

1854 1855 1856 1857
out:
	spin_unlock_irq(&dev_priv->uncore.lock);

	return ret;
1858
}
1859 1860 1861 1862 1863

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
T
Tvrtko Ursulin 已提交
1864
	u32 offset = i915_mmio_reg_offset(reg);
1865 1866
	enum forcewake_domains fw_domains;

1867 1868 1869
	if (INTEL_GEN(dev_priv) >= 11) {
		fw_domains = __gen11_fwtable_reg_read_fw_domains(offset);
	} else if (HAS_FWTABLE(dev_priv)) {
T
Tvrtko Ursulin 已提交
1870 1871 1872 1873
		fw_domains = __fwtable_reg_read_fw_domains(offset);
	} else if (INTEL_GEN(dev_priv) >= 6) {
		fw_domains = __gen6_reg_read_fw_domains(offset);
	} else {
1874
		WARN_ON(!IS_GEN_RANGE(dev_priv, 2, 5));
T
Tvrtko Ursulin 已提交
1875
		fw_domains = 0;
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
1887
	u32 offset = i915_mmio_reg_offset(reg);
1888 1889
	enum forcewake_domains fw_domains;

1890 1891 1892
	if (INTEL_GEN(dev_priv) >= 11) {
		fw_domains = __gen11_fwtable_reg_write_fw_domains(offset);
	} else if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
1893
		fw_domains = __fwtable_reg_write_fw_domains(offset);
1894
	} else if (IS_GEN(dev_priv, 8)) {
1895
		fw_domains = __gen8_reg_write_fw_domains(offset);
1896
	} else if (IS_GEN_RANGE(dev_priv, 6, 7)) {
1897
		fw_domains = FORCEWAKE_RENDER;
1898
	} else {
1899
		WARN_ON(!IS_GEN_RANGE(dev_priv, 2, 5));
1900
		fw_domains = 0;
1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

T
Tvrtko Ursulin 已提交
1930 1931 1932
	if (intel_vgpu_active(dev_priv))
		return 0;

1933 1934 1935 1936 1937 1938 1939 1940
	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}
1941 1942

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1943
#include "selftests/mock_uncore.c"
1944 1945
#include "selftests/intel_uncore.c"
#endif