intel_uncore.c 52.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28
#include <asm/iosf_mbi.h>
29 30
#include <linux/pm_runtime.h>

31
#define FORCEWAKE_ACK_TIMEOUT_MS 50
32

33
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
34

35 36 37 38 39 40 41
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
42
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
43
{
44
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
45 46 47 48 49 50 51 52 53 54

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
55 56
fw_domain_reset(struct drm_i915_private *i915,
		const struct intel_uncore_forcewake_domain *d)
57
{
58
	WARN_ON(!i915_mmio_reg_valid(d->reg_set));
59
	__raw_i915_write32(i915, d->reg_set, d->val_reset);
60 61
}

62 63
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
64
{
65 66
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
67
			       NSEC_PER_MSEC,
68 69
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
70 71
}

72
static inline void
73 74
fw_domain_wait_ack_clear(struct drm_i915_private *i915,
			 const struct intel_uncore_forcewake_domain *d)
75
{
76
	if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
77
			     FORCEWAKE_KERNEL) == 0,
78
			    FORCEWAKE_ACK_TIMEOUT_MS))
79 80 81
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
82

83
static inline void
84 85
fw_domain_get(struct drm_i915_private *i915,
	      const struct intel_uncore_forcewake_domain *d)
86
{
87
	__raw_i915_write32(i915, d->reg_set, d->val_set);
88
}
89

90
static inline void
91 92
fw_domain_wait_ack(struct drm_i915_private *i915,
		   const struct intel_uncore_forcewake_domain *d)
93
{
94
	if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
95
			     FORCEWAKE_KERNEL),
96
			    FORCEWAKE_ACK_TIMEOUT_MS))
97 98 99
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
100

101
static inline void
102 103
fw_domain_put(struct drm_i915_private *i915,
	      const struct intel_uncore_forcewake_domain *d)
104
{
105
	__raw_i915_write32(i915, d->reg_set, d->val_clear);
106 107
}

108
static void
109
fw_domains_get(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
110
{
111
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
112
	unsigned int tmp;
113

C
Chris Wilson 已提交
114 115 116
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
117 118
		fw_domain_wait_ack_clear(i915, d);
		fw_domain_get(i915, d);
119
	}
120

C
Chris Wilson 已提交
121
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
122
		fw_domain_wait_ack(i915, d);
123

124
	i915->uncore.fw_domains_active |= fw_domains;
125
}
126

127
static void
128
fw_domains_put(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
129 130
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
131 132 133
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
134

135
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
136
		fw_domain_put(i915, d);
137

138
	i915->uncore.fw_domains_active &= ~fw_domains;
139
}
140

141
static void
142 143
fw_domains_reset(struct drm_i915_private *i915,
		 enum forcewake_domains fw_domains)
144 145
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
146
	unsigned int tmp;
147

C
Chris Wilson 已提交
148
	if (!fw_domains)
149
		return;
150

C
Chris Wilson 已提交
151 152 153
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
154
		fw_domain_reset(i915, d);
155 156 157 158 159 160 161 162 163 164 165 166 167
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
168
					      enum forcewake_domains fw_domains)
169 170
{
	fw_domains_get(dev_priv, fw_domains);
171

172
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
173
	__gen6_gt_wait_for_thread_c0(dev_priv);
174 175 176 177 178
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
179 180

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
181 182
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
183 184
}

185
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
186
				     enum forcewake_domains fw_domains)
187
{
188
	fw_domains_put(dev_priv, fw_domains);
189 190 191
	gen6_gt_check_fifodbg(dev_priv);
}

192 193 194 195 196 197 198
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

199 200 201 202
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

203 204
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
205
	if (IS_VALLEYVIEW(dev_priv))
206
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
207

208 209
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
210 211
		u32 fifo = fifo_free_entries(dev_priv);

212 213
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
214
			fifo = fifo_free_entries(dev_priv);
215 216 217 218 219 220 221 222 223 224
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

225 226
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
227
{
228 229
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
230 231
	struct drm_i915_private *dev_priv =
		container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]);
232
	unsigned long irqflags;
Z
Zhe Wang 已提交
233

234
	assert_rpm_device_not_suspended(dev_priv);
Z
Zhe Wang 已提交
235

236
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
237 238 239
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

240
	if (--domain->wake_count == 0)
241
		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
242

243
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
244 245

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
246 247
}

248 249
static void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
					 bool restore)
Z
Zhe Wang 已提交
250
{
251
	unsigned long irqflags;
252
	struct intel_uncore_forcewake_domain *domain;
253
	int retry_count = 100;
254
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
255

256 257 258 259 260
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
261 262
		unsigned int tmp;

263
		active_domains = 0;
Z
Zhe Wang 已提交
264

C
Chris Wilson 已提交
265
		for_each_fw_domain(domain, dev_priv, tmp) {
266
			if (hrtimer_cancel(&domain->timer) == 0)
267
				continue;
Z
Zhe Wang 已提交
268

269
			intel_uncore_fw_release_timer(&domain->timer);
270
		}
271

272
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
273

C
Chris Wilson 已提交
274
		for_each_fw_domain(domain, dev_priv, tmp) {
275
			if (hrtimer_active(&domain->timer))
276
				active_domains |= domain->mask;
277
		}
278

279 280
		if (active_domains == 0)
			break;
281

282 283 284 285
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
286

287 288 289
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
290

291 292
	WARN_ON(active_domains);

293
	fw = dev_priv->uncore.fw_domains_active;
294 295
	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
296

297
	fw_domains_reset(dev_priv, dev_priv->uncore.fw_domains);
Z
Zhe Wang 已提交
298

299 300 301 302
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

303
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
304
			dev_priv->uncore.fifo_count =
305
				fifo_free_entries(dev_priv);
306 307
	}

308
	if (!restore)
309
		assert_forcewakes_inactive(dev_priv);
310

311
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
312 313
}

M
Mika Kuoppala 已提交
314 315 316 317 318 319 320 321 322 323 324 325
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

326
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
327
{
328 329 330
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
331 332
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
333
	 */
M
Mika Kuoppala 已提交
334 335
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
336

M
Mika Kuoppala 已提交
337
	return gen9_edram_size(dev_priv);
338
}
339

340 341 342 343 344 345 346 347 348
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
349
		 * set up */
350 351
	} else {
		dev_priv->edram_cap = 0;
352
	}
353 354 355 356

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
357 358
}

359
static bool
360
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
361 362 363 364 365 366 367 368 369 370 371 372
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
		return fpga_check_for_unclaimed_mmio(dev_priv);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		return vlv_check_for_unclaimed_mmio(dev_priv);

	return false;
}

399
static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
400 401
					  bool restore_forcewake)
{
402 403
	struct intel_device_info *info = mkwrite_device_info(dev_priv);

404 405 406
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
407

408
	/* clear out old GT FIFO errors */
409
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
410 411 412
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

413
	/* WaDisableShadowRegForCpd:chv */
414
	if (IS_CHERRYVIEW(dev_priv)) {
415 416 417 418 419 420
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

421
	if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST))
422 423
		info->has_decoupled_mmio = false;

424
	intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
425 426
}

427
void intel_uncore_suspend(struct drm_i915_private *dev_priv)
428
{
429 430
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
431 432 433 434 435 436
	intel_uncore_forcewake_reset(dev_priv, false);
}

void intel_uncore_resume_early(struct drm_i915_private *dev_priv)
{
	__intel_uncore_early_sanitize(dev_priv, true);
437 438
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
439
	i915_check_and_clear_faults(dev_priv);
440 441
}

442
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
443
{
444
	i915.enable_rc6 = sanitize_rc6_option(dev_priv, i915.enable_rc6);
445

446
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
447
	intel_sanitize_gt_powersave(dev_priv);
448 449
}

450 451 452 453
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
454
	unsigned int tmp;
455 456 457

	fw_domains &= dev_priv->uncore.fw_domains;

C
Chris Wilson 已提交
458
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
459
		if (domain->wake_count++)
460
			fw_domains &= ~domain->mask;
461

462
	if (fw_domains)
463 464 465
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

466 467 468 469 470 471 472 473 474 475 476 477
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
478
 */
479
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
480
				enum forcewake_domains fw_domains)
481 482 483
{
	unsigned long irqflags;

484 485 486
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

487
	assert_rpm_wakelock_held(dev_priv);
488

489
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
490
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
491 492 493
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

494
/**
495
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
496
 * @dev_priv: i915 device instance
497
 * @fw_domains: forcewake domains to get reference on
498
 *
499 500
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
501
 */
502 503 504
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
505
	lockdep_assert_held(&dev_priv->uncore.lock);
506 507 508 509 510 511 512 513 514

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
515
{
516
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
517
	unsigned int tmp;
518

519 520
	fw_domains &= dev_priv->uncore.fw_domains;

C
Chris Wilson 已提交
521
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
522 523 524 525 526 527
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

528
		fw_domain_arm_timer(domain);
529
	}
530
}
531

532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
550 551 552
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

553 554 555 556 557 558 559 560 561 562 563
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
564
	lockdep_assert_held(&dev_priv->uncore.lock);
565 566 567 568 569 570 571

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

572
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
573 574 575 576
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

577
	WARN_ON(dev_priv->uncore.fw_domains_active);
578 579
}

580
/* We give fast paths for the really cool registers */
581
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
582

583 584 585 586 587 588 589 590 591 592
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
593
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
594 595 596 597 598 599 600 601 602
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

622
static enum forcewake_domains
623
find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
624
{
T
Tvrtko Ursulin 已提交
625
	const struct intel_forcewake_range *entry;
626

T
Tvrtko Ursulin 已提交
627 628 629
	entry = BSEARCH(offset,
			dev_priv->uncore.fw_domains_table,
			dev_priv->uncore.fw_domains_table_entries,
630
			fw_range_cmp);
631

632 633 634 635 636 637 638 639
	if (!entry)
		return 0;

	WARN(entry->domains & ~dev_priv->uncore.fw_domains,
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
	     entry->domains & ~dev_priv->uncore.fw_domains, offset);

	return entry->domains;
640 641 642 643
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
644

T
Tvrtko Ursulin 已提交
645 646 647 648 649
#define HAS_FWTABLE(dev_priv) \
	(IS_GEN9(dev_priv) || \
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

650
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
651 652 653 654 655 656
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
657
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
658 659
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
660

T
Tvrtko Ursulin 已提交
661
#define __fwtable_reg_read_fw_domains(offset) \
662 663
({ \
	enum forcewake_domains __fwd = 0; \
664
	if (NEEDS_FORCE_WAKE((offset))) \
665
		__fwd = find_fw_domain(dev_priv, offset); \
666 667 668
	__fwd; \
})

669
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
670
static const i915_reg_t gen8_shadowed_regs[] = {
671 672 673 674 675 676
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
677 678 679
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
680
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
681
{
T
Tvrtko Ursulin 已提交
682
	u32 offset = i915_mmio_reg_offset(*reg);
683

T
Tvrtko Ursulin 已提交
684
	if (key < offset)
685
		return -1;
T
Tvrtko Ursulin 已提交
686
	else if (key > offset)
687 688 689 690 691
		return 1;
	else
		return 0;
}

692 693
static bool is_gen8_shadowed(u32 offset)
{
T
Tvrtko Ursulin 已提交
694
	const i915_reg_t *regs = gen8_shadowed_regs;
695

T
Tvrtko Ursulin 已提交
696 697
	return BSEARCH(offset, regs, ARRAY_SIZE(gen8_shadowed_regs),
		       mmio_reg_cmp);
698 699 700 701 702 703 704 705 706 707 708 709
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

710
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
711 712
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
713
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
714
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
715
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
716
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
717
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
718
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
719 720
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
721
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
722 723
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
724 725 726 727 728
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
729

730
#define __fwtable_reg_write_fw_domains(offset) \
731 732
({ \
	enum forcewake_domains __fwd = 0; \
733
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
734
		__fwd = find_fw_domain(dev_priv, offset); \
735 736 737
	__fwd; \
})

738
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
739
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
740
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
741 742
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
743
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
744
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
745
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
746
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
747
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
748
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
749
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
750
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
751
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
752
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
753
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
754
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
755
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
756
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
757
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
758
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
759
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
760
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
761
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
762
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
763
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
764
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
765
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
766
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
767
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
768
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
769
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
770
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
771 772
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
773

774 775 776 777 778 779
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
780
	__raw_i915_write32(dev_priv, MI_MODE, 0);
781 782 783
}

static void
784 785 786 787
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
788
{
789 790 791
	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
792
		 i915_mmio_reg_offset(reg)))
793
		i915.mmio_debug--; /* Only report the first N failures */
794 795
}

796 797 798 799 800 801 802 803 804 805 806 807
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867
static const enum decoupled_power_domain fw2dpd_domain[] = {
	GEN9_DECOUPLED_PD_RENDER,
	GEN9_DECOUPLED_PD_BLITTER,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_MEDIA,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL,
	GEN9_DECOUPLED_PD_ALL
};

/*
 * Decoupled MMIO access for only 1 DWORD
 */
static void __gen9_decoupled_mmio_access(struct drm_i915_private *dev_priv,
					 u32 reg,
					 enum forcewake_domains fw_domain,
					 enum decoupled_ops operation)
{
	enum decoupled_power_domain dp_domain;
	u32 ctrl_reg_data = 0;

	dp_domain = fw2dpd_domain[fw_domain - 1];

	ctrl_reg_data |= reg;
	ctrl_reg_data |= (operation << GEN9_DECOUPLED_OP_SHIFT);
	ctrl_reg_data |= (dp_domain << GEN9_DECOUPLED_PD_SHIFT);
	ctrl_reg_data |= GEN9_DECOUPLED_DW1_GO;
	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW1, ctrl_reg_data);

	if (wait_for_atomic((__raw_i915_read32(dev_priv,
			    GEN9_DECOUPLED_REG0_DW1) &
			    GEN9_DECOUPLED_DW1_GO) == 0,
			    FORCEWAKE_ACK_TIMEOUT_MS))
		DRM_ERROR("Decoupled MMIO wait timed out\n");
}

static inline u32
__gen9_decoupled_mmio_read32(struct drm_i915_private *dev_priv,
			     u32 reg,
			     enum forcewake_domains fw_domain)
{
	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_READ);

	return __raw_i915_read32(dev_priv, GEN9_DECOUPLED_REG0_DW0);
}

static inline void
__gen9_decoupled_mmio_write(struct drm_i915_private *dev_priv,
			    u32 reg, u32 data,
			    enum forcewake_domains fw_domain)
{

	__raw_i915_write32(dev_priv, GEN9_DECOUPLED_REG0_DW0, data);

	__gen9_decoupled_mmio_access(dev_priv, reg, fw_domain,
				     GEN9_DECOUPLED_OP_WRITE);
}


868
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
869
	u##x val = 0; \
870
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
871

872
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
873 874 875
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

876
#define __gen2_read(x) \
877
static u##x \
878
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
879
	GEN2_READ_HEADER(x); \
880
	val = __raw_i915_read##x(dev_priv, reg); \
881
	GEN2_READ_FOOTER; \
882 883 884 885
}

#define __gen5_read(x) \
static u##x \
886
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
887
	GEN2_READ_HEADER(x); \
888 889
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
890
	GEN2_READ_FOOTER; \
891 892
}

893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
909
	u32 offset = i915_mmio_reg_offset(reg); \
910 911
	unsigned long irqflags; \
	u##x val = 0; \
912
	assert_rpm_wakelock_held(dev_priv); \
913 914
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
915 916

#define GEN6_READ_FOOTER \
917
	unclaimed_reg_debug(dev_priv, reg, true, false); \
918 919 920 921
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

922 923
static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
924 925
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
926 927 928
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~dev_priv->uncore.fw_domains);
929

C
Chris Wilson 已提交
930
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
931 932 933 934 935 936 937 938
		fw_domain_arm_timer(domain);

	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
{
939 940 941
	if (WARN_ON(!fw_domains))
		return;

942 943 944
	/* Turn on all requested but inactive supported forcewake domains. */
	fw_domains &= dev_priv->uncore.fw_domains;
	fw_domains &= ~dev_priv->uncore.fw_domains_active;
945

946 947
	if (fw_domains)
		___force_wake_auto(dev_priv, fw_domains);
948 949
}

950
#define __gen_read(func, x) \
951
static u##x \
952
func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
953
	enum forcewake_domains fw_engine; \
954
	GEN6_READ_HEADER(x); \
955
	fw_engine = __##func##_reg_read_fw_domains(offset); \
956
	if (fw_engine) \
957
		__force_wake_auto(dev_priv, fw_engine); \
958
	val = __raw_i915_read##x(dev_priv, reg); \
959
	GEN6_READ_FOOTER; \
960
}
961 962
#define __gen6_read(x) __gen_read(gen6, x)
#define __fwtable_read(x) __gen_read(fwtable, x)
963

964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985
#define __gen9_decoupled_read(x) \
static u##x \
gen9_decoupled_read##x(struct drm_i915_private *dev_priv, \
		       i915_reg_t reg, bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_READ_HEADER(x); \
	fw_engine = __fwtable_reg_read_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) { \
		unsigned i; \
		u32 *ptr_data = (u32 *) &val; \
		for (i = 0; i < x/32; i++, offset += sizeof(u32), ptr_data++) \
			*ptr_data = __gen9_decoupled_mmio_read32(dev_priv, \
								 offset, \
								 fw_engine); \
	} else { \
		val = __raw_i915_read##x(dev_priv, reg); \
	} \
	GEN6_READ_FOOTER; \
}

__gen9_decoupled_read(32)
__gen9_decoupled_read(64)
986 987 988 989
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
990 991 992 993 994
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

995
#undef __fwtable_read
996
#undef __gen6_read
997 998
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
999

1000
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1001
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1002
	assert_rpm_wakelock_held(dev_priv); \
1003

1004
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1005

1006
#define __gen2_write(x) \
1007
static void \
1008
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1009
	GEN2_WRITE_HEADER; \
1010
	__raw_i915_write##x(dev_priv, reg, val); \
1011
	GEN2_WRITE_FOOTER; \
1012 1013 1014 1015
}

#define __gen5_write(x) \
static void \
1016
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1017
	GEN2_WRITE_HEADER; \
1018 1019
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
1020
	GEN2_WRITE_FOOTER; \
1021 1022
}

1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1037
	u32 offset = i915_mmio_reg_offset(reg); \
1038 1039
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1040
	assert_rpm_wakelock_held(dev_priv); \
1041 1042
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
1043 1044

#define GEN6_WRITE_FOOTER \
1045
	unclaimed_reg_debug(dev_priv, reg, false, false); \
1046 1047
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

1048 1049
#define __gen6_write(x) \
static void \
1050
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1051
	u32 __fifo_ret = 0; \
1052
	GEN6_WRITE_HEADER; \
1053
	if (NEEDS_FORCE_WAKE(offset)) { \
1054 1055 1056 1057 1058 1059
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1060
	GEN6_WRITE_FOOTER; \
1061 1062
}

1063
#define __gen_write(func, x) \
1064
static void \
1065
func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1066
	enum forcewake_domains fw_engine; \
1067
	GEN6_WRITE_HEADER; \
1068
	fw_engine = __##func##_reg_write_fw_domains(offset); \
1069
	if (fw_engine) \
1070
		__force_wake_auto(dev_priv, fw_engine); \
1071
	__raw_i915_write##x(dev_priv, reg, val); \
1072
	GEN6_WRITE_FOOTER; \
1073
}
1074 1075
#define __gen8_write(x) __gen_write(gen8, x)
#define __fwtable_write(x) __gen_write(fwtable, x)
1076

1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
#define __gen9_decoupled_write(x) \
static void \
gen9_decoupled_write##x(struct drm_i915_private *dev_priv, \
			i915_reg_t reg, u##x val, \
		bool trace) { \
	enum forcewake_domains fw_engine; \
	GEN6_WRITE_HEADER; \
	fw_engine = __fwtable_reg_write_fw_domains(offset); \
	if (fw_engine & ~dev_priv->uncore.fw_domains_active) \
		__gen9_decoupled_mmio_write(dev_priv, \
					    offset, \
					    val, \
					    fw_engine); \
	else \
		__raw_i915_write##x(dev_priv, reg, val); \
	GEN6_WRITE_FOOTER; \
}

__gen9_decoupled_write(32)
1096 1097 1098
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1099 1100 1101
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1102 1103 1104 1105
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1106
#undef __fwtable_write
1107
#undef __gen8_write
1108
#undef __gen6_write
1109 1110
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1111

1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

1127 1128

static void fw_domain_init(struct drm_i915_private *dev_priv,
1129
			   enum forcewake_domain_id domain_id,
1130 1131
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
1151
		/* WaRsClearFWBitsAtReset:bdw,skl */
1152 1153 1154 1155 1156 1157 1158
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

	d->id = domain_id;

1159 1160 1161 1162
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

C
Chris Wilson 已提交
1163
	d->mask = BIT(domain_id);
1164

1165 1166
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1167 1168

	dev_priv->uncore.fw_domains |= (1 << domain_id);
1169

1170
	fw_domain_reset(dev_priv, d);
1171 1172
}

1173
static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1174
{
1175
	if (INTEL_GEN(dev_priv) <= 5 || intel_vgpu_active(dev_priv))
1176 1177
		return;

1178
	if (IS_GEN9(dev_priv)) {
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1189
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1190
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1191
		if (!IS_CHERRYVIEW(dev_priv))
1192 1193 1194 1195
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1196 1197 1198 1199
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1200
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1201 1202
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1203
		if (IS_HASWELL(dev_priv))
1204 1205 1206 1207
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1208 1209
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1210
	} else if (IS_IVYBRIDGE(dev_priv)) {
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1222 1223 1224 1225 1226
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1227 1228
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1229 1230 1231
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1232
		 */
1233 1234 1235 1236

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1237 1238
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1239

1240
		spin_lock_irq(&dev_priv->uncore.lock);
1241
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_RENDER);
1242
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1243
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_RENDER);
1244
		spin_unlock_irq(&dev_priv->uncore.lock);
1245

1246
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1247 1248
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1249 1250
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1251
		}
1252
	} else if (IS_GEN6(dev_priv)) {
1253
		dev_priv->uncore.funcs.force_wake_get =
1254
			fw_domains_get_with_thread_status;
1255
		dev_priv->uncore.funcs.force_wake_put =
1256 1257 1258
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1259
	}
1260 1261 1262

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1263 1264
}

1265 1266 1267 1268 1269 1270 1271
#define ASSIGN_FW_DOMAINS_TABLE(d) \
{ \
	dev_priv->uncore.fw_domains_table = \
			(struct intel_forcewake_range *)(d); \
	dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
}

1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
	struct drm_i915_private *dev_priv = container_of(nb,
			struct drm_i915_private, uncore.pmic_bus_access_nb);

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
		 */
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		break;
	case MBI_PMIC_BUS_ACCESS_END:
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
		break;
	}

	return NOTIFY_OK;
}

1298
void intel_uncore_init(struct drm_i915_private *dev_priv)
1299
{
1300
	i915_check_vgpu(dev_priv);
1301

1302
	intel_uncore_edram_detect(dev_priv);
1303 1304
	intel_uncore_fw_domains_init(dev_priv);
	__intel_uncore_early_sanitize(dev_priv, false);
1305

1306
	dev_priv->uncore.unclaimed_mmio_check = 1;
1307 1308
	dev_priv->uncore.pmic_bus_access_nb.notifier_call =
		i915_pmic_bus_access_notifier;
1309

1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
	if (IS_GEN(dev_priv, 2, 4) || intel_vgpu_active(dev_priv)) {
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
	} else if (IS_GEN5(dev_priv)) {
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
	} else if (IS_GEN(dev_priv, 6, 7)) {
		ASSIGN_WRITE_MMIO_VFUNCS(gen6);

		if (IS_VALLEYVIEW(dev_priv)) {
			ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
		} else {
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1324
		}
1325
	} else if (IS_GEN8(dev_priv)) {
1326
		if (IS_CHERRYVIEW(dev_priv)) {
1327
			ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
1328
			ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
1329
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
1330 1331

		} else {
1332 1333
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1334
		}
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
	} else {
		ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
		ASSIGN_READ_MMIO_VFUNCS(fwtable);
		if (HAS_DECOUPLED_MMIO(dev_priv)) {
			dev_priv->uncore.funcs.mmio_readl =
						gen9_decoupled_read32;
			dev_priv->uncore.funcs.mmio_readq =
						gen9_decoupled_read64;
			dev_priv->uncore.funcs.mmio_writel =
						gen9_decoupled_write32;
1346
		}
1347
	}
1348

1349 1350 1351
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1352
	i915_check_and_clear_faults(dev_priv);
1353
}
1354 1355
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1356

1357
void intel_uncore_fini(struct drm_i915_private *dev_priv)
1358
{
1359 1360 1361
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1362
	/* Paranoia: make sure we have disabled everything before we exit. */
1363 1364
	intel_uncore_sanitize(dev_priv);
	intel_uncore_forcewake_reset(dev_priv, false);
1365 1366
}

1367
#define GEN_RANGE(l, h) GENMASK((h) - 1, (l) - 1)
1368

1369
static const struct register_whitelist {
1370
	i915_reg_t offset_ldw, offset_udw;
1371
	uint32_t size;
1372 1373
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1374
} whitelist[] = {
1375 1376 1377
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1378 1379 1380 1381 1382
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1383
	struct drm_i915_private *dev_priv = to_i915(dev);
1384 1385
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1386
	unsigned size;
1387
	i915_reg_t offset_ldw, offset_udw;
1388
	int i, ret = 0;
1389 1390

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1391
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1392
		    (INTEL_INFO(dev_priv)->gen_mask & entry->gen_bitmask))
1393 1394 1395 1396 1397 1398
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1399 1400 1401 1402
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1403 1404
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1405
	size = entry->size;
1406
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1407

1408 1409
	intel_runtime_pm_get(dev_priv);

1410 1411
	switch (size) {
	case 8 | 1:
1412
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1413
		break;
1414
	case 8:
1415
		reg->val = I915_READ64(offset_ldw);
1416 1417
		break;
	case 4:
1418
		reg->val = I915_READ(offset_ldw);
1419 1420
		break;
	case 2:
1421
		reg->val = I915_READ16(offset_ldw);
1422 1423
		break;
	case 1:
1424
		reg->val = I915_READ8(offset_ldw);
1425 1426
		break;
	default:
1427 1428
		ret = -EINVAL;
		goto out;
1429 1430
	}

1431 1432 1433
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1434 1435
}

1436
static int i915_reset_complete(struct pci_dev *pdev)
1437 1438
{
	u8 gdrst;
1439
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1440
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1441 1442
}

1443
static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1444
{
1445
	struct pci_dev *pdev = dev_priv->drm.pdev;
1446

V
Ville Syrjälä 已提交
1447
	/* assert reset for at least 20 usec */
1448
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1449
	udelay(20);
1450
	pci_write_config_byte(pdev, I915_GDRST, 0);
1451

1452
	return wait_for(i915_reset_complete(pdev), 500);
V
Ville Syrjälä 已提交
1453 1454
}

1455
static int g4x_reset_complete(struct pci_dev *pdev)
V
Ville Syrjälä 已提交
1456 1457
{
	u8 gdrst;
1458
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1459
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1460 1461
}

1462
static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1463
{
1464
	struct pci_dev *pdev = dev_priv->drm.pdev;
1465 1466
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(pdev), 500);
1467 1468
}

1469
static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1470
{
1471
	struct pci_dev *pdev = dev_priv->drm.pdev;
1472 1473
	int ret;

1474
	pci_write_config_byte(pdev, I915_GDRST,
1475
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
1476
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1477 1478 1479 1480 1481 1482 1483
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1484
	pci_write_config_byte(pdev, I915_GDRST,
1485
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1486
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1487 1488 1489 1490 1491 1492 1493
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1494
	pci_write_config_byte(pdev, I915_GDRST, 0);
1495 1496 1497 1498

	return 0;
}

1499 1500
static int ironlake_do_reset(struct drm_i915_private *dev_priv,
			     unsigned engine_mask)
1501 1502 1503
{
	int ret;

1504
	I915_WRITE(ILK_GDSR,
1505
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1506 1507 1508
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1509 1510 1511
	if (ret)
		return ret;

1512
	I915_WRITE(ILK_GDSR,
1513
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1514 1515 1516
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1517 1518 1519
	if (ret)
		return ret;

1520
	I915_WRITE(ILK_GDSR, 0);
1521 1522

	return 0;
1523 1524
}

1525 1526 1527
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1528 1529 1530 1531 1532
{
	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1533
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1534

1535
	/* Spin waiting for the device to ack the reset requests */
1536 1537 1538
	return intel_wait_for_register_fw(dev_priv,
					  GEN6_GDRST, hw_domain_mask, 0,
					  500);
1539 1540 1541 1542
}

/**
 * gen6_reset_engines - reset individual engines
1543
 * @dev_priv: i915 device
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
1554 1555
static int gen6_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
{
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
1571 1572
		unsigned int tmp;

1573
		hw_mask = 0;
1574
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1575 1576 1577 1578
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1579

1580
	intel_uncore_forcewake_reset(dev_priv, true);
1581

1582 1583 1584
	return ret;
}

1585 1586 1587 1588 1589 1590 1591 1592 1593
/**
 * intel_wait_for_register_fw - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1594 1595 1596 1597
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
			       i915_reg_t reg,
			       const u32 mask,
			       const u32 value,
			       const unsigned long timeout_ms)
{
#define done ((I915_READ_FW(reg) & mask) == value)
	int ret = wait_for_us(done, 2);
	if (ret)
		ret = wait_for(done, timeout_ms);
	return ret;
#undef done
}

/**
 * intel_wait_for_register - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1630 1631 1632 1633
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1634 1635 1636 1637 1638 1639 1640 1641 1642
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register(struct drm_i915_private *dev_priv,
			    i915_reg_t reg,
			    const u32 mask,
			    const u32 value,
			    const unsigned long timeout_ms)
1643
{
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656

	unsigned fw =
		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
	int ret;

	intel_uncore_forcewake_get(dev_priv, fw);
	ret = wait_for_us((I915_READ_FW(reg) & mask) == value, 2);
	intel_uncore_forcewake_put(dev_priv, fw);
	if (ret)
		ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
			       timeout_ms);

	return ret;
1657 1658 1659 1660
}

static int gen8_request_engine_reset(struct intel_engine_cs *engine)
{
1661
	struct drm_i915_private *dev_priv = engine->i915;
1662 1663 1664 1665 1666
	int ret;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

1667 1668 1669 1670 1671
	ret = intel_wait_for_register_fw(dev_priv,
					 RING_RESET_CTL(engine->mmio_base),
					 RESET_CTL_READY_TO_RESET,
					 RESET_CTL_READY_TO_RESET,
					 700);
1672 1673 1674 1675 1676 1677 1678 1679
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
{
1680
	struct drm_i915_private *dev_priv = engine->i915;
1681 1682 1683

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1684 1685
}

1686 1687
static int gen8_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1688 1689
{
	struct intel_engine_cs *engine;
1690
	unsigned int tmp;
1691

1692
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1693
		if (gen8_request_engine_reset(engine))
1694 1695
			goto not_ready;

1696
	return gen6_reset_engines(dev_priv, engine_mask);
1697 1698

not_ready:
1699
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1700
		gen8_unrequest_engine_reset(engine);
1701 1702 1703 1704

	return -EIO;
}

1705 1706 1707
typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);

static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
1708
{
1709 1710 1711
	if (!i915.reset)
		return NULL;

1712
	if (INTEL_INFO(dev_priv)->gen >= 8)
1713
		return gen8_reset_engines;
1714
	else if (INTEL_INFO(dev_priv)->gen >= 6)
1715
		return gen6_reset_engines;
1716
	else if (IS_GEN5(dev_priv))
1717
		return ironlake_do_reset;
1718
	else if (IS_G4X(dev_priv))
1719
		return g4x_do_reset;
1720
	else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
1721
		return g33_do_reset;
1722
	else if (INTEL_INFO(dev_priv)->gen >= 3)
1723
		return i915_do_reset;
1724
	else
1725 1726 1727
		return NULL;
}

1728
int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1729
{
1730
	reset_func reset;
1731
	int ret;
1732

1733
	reset = intel_get_gpu_reset(dev_priv);
1734
	if (reset == NULL)
1735
		return -ENODEV;
1736

1737 1738 1739 1740
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1741
	ret = reset(dev_priv, engine_mask);
1742 1743 1744
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1745 1746
}

1747
bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
1748
{
1749
	return intel_get_gpu_reset(dev_priv) != NULL;
1750 1751
}

1752 1753 1754 1755 1756
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;
	unsigned long irqflags;

1757
	if (!HAS_GUC(dev_priv))
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1771
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1772
{
1773
	return check_for_unclaimed_mmio(dev_priv);
1774
}
1775

1776
bool
1777 1778 1779 1780
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1781
		return false;
1782 1783 1784 1785 1786 1787 1788

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1789
		return true;
1790
	}
1791 1792

	return false;
1793
}
1794 1795 1796 1797 1798

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
T
Tvrtko Ursulin 已提交
1799
	u32 offset = i915_mmio_reg_offset(reg);
1800 1801
	enum forcewake_domains fw_domains;

T
Tvrtko Ursulin 已提交
1802 1803 1804 1805 1806 1807 1808
	if (HAS_FWTABLE(dev_priv)) {
		fw_domains = __fwtable_reg_read_fw_domains(offset);
	} else if (INTEL_GEN(dev_priv) >= 6) {
		fw_domains = __gen6_reg_read_fw_domains(offset);
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
1820
	u32 offset = i915_mmio_reg_offset(reg);
1821 1822
	enum forcewake_domains fw_domains;

1823 1824 1825 1826 1827
	if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
		fw_domains = __fwtable_reg_write_fw_domains(offset);
	} else if (IS_GEN8(dev_priv)) {
		fw_domains = __gen8_reg_write_fw_domains(offset);
	} else if (IS_GEN(dev_priv, 6, 7)) {
1828
		fw_domains = FORCEWAKE_RENDER;
1829 1830 1831
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

T
Tvrtko Ursulin 已提交
1861 1862 1863
	if (intel_vgpu_active(dev_priv))
		return 0;

1864 1865 1866 1867 1868 1869 1870 1871
	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}
1872 1873 1874 1875

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/intel_uncore.c"
#endif