intel_uncore.c 54.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28
#include <asm/iosf_mbi.h>
29 30
#include <linux/pm_runtime.h>

31
#define FORCEWAKE_ACK_TIMEOUT_MS 50
32
#define GT_FIFO_TIMEOUT_MS	 10
33

34
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
35

36 37 38 39 40 41 42
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
43
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
44
{
45
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
46 47 48 49 50 51 52 53 54 55

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
56 57
fw_domain_reset(struct drm_i915_private *i915,
		const struct intel_uncore_forcewake_domain *d)
58
{
59
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_reset);
60 61
}

62 63
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
64
{
65 66
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
67
			       NSEC_PER_MSEC,
68 69
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
70 71
}

72
static inline void
73
fw_domain_wait_ack_clear(const struct drm_i915_private *i915,
74
			 const struct intel_uncore_forcewake_domain *d)
75
{
76
	if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
77
			     FORCEWAKE_KERNEL) == 0,
78
			    FORCEWAKE_ACK_TIMEOUT_MS))
79 80 81
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
82

83
static inline void
84 85
fw_domain_get(struct drm_i915_private *i915,
	      const struct intel_uncore_forcewake_domain *d)
86
{
87
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_set);
88
}
89

90
static inline void
91
fw_domain_wait_ack(const struct drm_i915_private *i915,
92
		   const struct intel_uncore_forcewake_domain *d)
93
{
94
	if (wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) &
95
			     FORCEWAKE_KERNEL),
96
			    FORCEWAKE_ACK_TIMEOUT_MS))
97 98 99
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
100

101
static inline void
102
fw_domain_put(const struct drm_i915_private *i915,
103
	      const struct intel_uncore_forcewake_domain *d)
104
{
105
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_clear);
106 107
}

108
static void
109
fw_domains_get(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
110
{
111
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
112
	unsigned int tmp;
113

C
Chris Wilson 已提交
114 115 116
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
117 118
		fw_domain_wait_ack_clear(i915, d);
		fw_domain_get(i915, d);
119
	}
120

C
Chris Wilson 已提交
121
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
122
		fw_domain_wait_ack(i915, d);
123

124
	i915->uncore.fw_domains_active |= fw_domains;
125
}
126

127
static void
128
fw_domains_put(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
129 130
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
131 132 133
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
134

135
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
136
		fw_domain_put(i915, d);
137

138
	i915->uncore.fw_domains_active &= ~fw_domains;
139
}
140

141
static void
142 143
fw_domains_reset(struct drm_i915_private *i915,
		 enum forcewake_domains fw_domains)
144 145
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
146
	unsigned int tmp;
147

C
Chris Wilson 已提交
148
	if (!fw_domains)
149
		return;
150

C
Chris Wilson 已提交
151 152 153
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
154
		fw_domain_reset(i915, d);
155 156 157 158 159 160 161 162 163 164 165 166 167
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
168
					      enum forcewake_domains fw_domains)
169 170
{
	fw_domains_get(dev_priv, fw_domains);
171

172
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
173
	__gen6_gt_wait_for_thread_c0(dev_priv);
174 175
}

176 177 178 179 180 181 182
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

183
static void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
184
{
185
	u32 n;
186

187 188
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
189
	if (IS_VALLEYVIEW(dev_priv))
190 191 192 193 194 195 196 197 198 199
		n = fifo_free_entries(dev_priv);
	else
		n = dev_priv->uncore.fifo_count;

	if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
		if (wait_for_atomic((n = fifo_free_entries(dev_priv)) >
				    GT_FIFO_NUM_RESERVED_ENTRIES,
				    GT_FIFO_TIMEOUT_MS)) {
			DRM_DEBUG("GT_FIFO timeout, entries: %u\n", n);
			return;
200 201 202
		}
	}

203
	dev_priv->uncore.fifo_count = n - 1;
204 205
}

206 207
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
208
{
209 210
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
211 212
	struct drm_i915_private *dev_priv =
		container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]);
213
	unsigned long irqflags;
Z
Zhe Wang 已提交
214

215
	assert_rpm_device_not_suspended(dev_priv);
Z
Zhe Wang 已提交
216

217 218 219
	if (xchg(&domain->active, false))
		return HRTIMER_RESTART;

220
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
221 222 223
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

224
	if (--domain->wake_count == 0)
225
		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
226

227
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
228 229

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
230 231
}

232 233
static void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
					 bool restore)
Z
Zhe Wang 已提交
234
{
235
	unsigned long irqflags;
236
	struct intel_uncore_forcewake_domain *domain;
237
	int retry_count = 100;
238
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
239

240 241 242 243 244
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
245 246
		unsigned int tmp;

247
		active_domains = 0;
Z
Zhe Wang 已提交
248

C
Chris Wilson 已提交
249
		for_each_fw_domain(domain, dev_priv, tmp) {
250
			smp_store_mb(domain->active, false);
251
			if (hrtimer_cancel(&domain->timer) == 0)
252
				continue;
Z
Zhe Wang 已提交
253

254
			intel_uncore_fw_release_timer(&domain->timer);
255
		}
256

257
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
258

C
Chris Wilson 已提交
259
		for_each_fw_domain(domain, dev_priv, tmp) {
260
			if (hrtimer_active(&domain->timer))
261
				active_domains |= domain->mask;
262
		}
263

264 265
		if (active_domains == 0)
			break;
266

267 268 269 270
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
271

272 273 274
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
275

276 277
	WARN_ON(active_domains);

278
	fw = dev_priv->uncore.fw_domains_active;
279 280
	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
281

282
	fw_domains_reset(dev_priv, dev_priv->uncore.fw_domains);
Z
Zhe Wang 已提交
283

284 285 286 287
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

288
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
289
			dev_priv->uncore.fifo_count =
290
				fifo_free_entries(dev_priv);
291 292
	}

293
	if (!restore)
294
		assert_forcewakes_inactive(dev_priv);
295

296
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
297 298
}

M
Mika Kuoppala 已提交
299 300 301 302 303 304 305 306 307 308 309 310
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

311
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
312
{
313 314 315
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
316 317
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
318
	 */
M
Mika Kuoppala 已提交
319 320
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
321

M
Mika Kuoppala 已提交
322
	return gen9_edram_size(dev_priv);
323
}
324

325 326 327 328 329 330 331 332 333
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
334
		 * set up */
335 336
	} else {
		dev_priv->edram_cap = 0;
337
	}
338 339 340 341

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
342 343
}

344
static bool
345
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
346 347 348 349 350 351 352 353 354 355 356 357
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

358 359 360 361 362 363 364 365 366 367 368 369 370 371
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
static bool
gen6_check_for_fifo_debug(struct drm_i915_private *dev_priv)
{
	u32 fifodbg;

	fifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);

	if (unlikely(fifodbg)) {
		DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg);
		__raw_i915_write32(dev_priv, GTFIFODBG, fifodbg);
	}

	return fifodbg;
}

387 388 389
static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
390 391
	bool ret = false;

392
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
393
		ret |= fpga_check_for_unclaimed_mmio(dev_priv);
394 395

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
396 397 398 399
		ret |= vlv_check_for_unclaimed_mmio(dev_priv);

	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
		ret |= gen6_check_for_fifo_debug(dev_priv);
400

401
	return ret;
402 403
}

404
static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
405 406
					  bool restore_forcewake)
{
407 408 409
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
410

411
	/* WaDisableShadowRegForCpd:chv */
412
	if (IS_CHERRYVIEW(dev_priv)) {
413 414 415 416 417 418
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

419
	intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
420 421
}

422
void intel_uncore_suspend(struct drm_i915_private *dev_priv)
423
{
424 425
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
426 427 428 429 430 431
	intel_uncore_forcewake_reset(dev_priv, false);
}

void intel_uncore_resume_early(struct drm_i915_private *dev_priv)
{
	__intel_uncore_early_sanitize(dev_priv, true);
432 433
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
434
	i915_check_and_clear_faults(dev_priv);
435 436
}

437
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
438
{
439 440
	i915_modparams.enable_rc6 =
		sanitize_rc6_option(dev_priv, i915_modparams.enable_rc6);
441

442
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
443
	intel_sanitize_gt_powersave(dev_priv);
444 445
}

446 447 448 449
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
450
	unsigned int tmp;
451 452 453

	fw_domains &= dev_priv->uncore.fw_domains;

454 455
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
		if (domain->wake_count++) {
456
			fw_domains &= ~domain->mask;
457 458 459
			domain->active = true;
		}
	}
460

461
	if (fw_domains)
462 463 464
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

465 466 467 468 469 470 471 472 473 474 475 476
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
477
 */
478
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
479
				enum forcewake_domains fw_domains)
480 481 482
{
	unsigned long irqflags;

483 484 485
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

486
	assert_rpm_wakelock_held(dev_priv);
487

488
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
489
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
490 491 492
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
/**
 * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace
 * @dev_priv: i915 device instance
 *
 * This function is a wrapper around intel_uncore_forcewake_get() to acquire
 * the GT powerwell and in the process disable our debugging for the
 * duration of userspace's bypass.
 */
void intel_uncore_forcewake_user_get(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->uncore.lock);
	if (!dev_priv->uncore.user_forcewake.count++) {
		intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);

		/* Save and disable mmio debugging for the user bypass */
		dev_priv->uncore.user_forcewake.saved_mmio_check =
			dev_priv->uncore.unclaimed_mmio_check;
		dev_priv->uncore.user_forcewake.saved_mmio_debug =
511
			i915_modparams.mmio_debug;
512 513

		dev_priv->uncore.unclaimed_mmio_check = 0;
514
		i915_modparams.mmio_debug = 0;
515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
}

/**
 * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace
 * @dev_priv: i915 device instance
 *
 * This function complements intel_uncore_forcewake_user_get() and releases
 * the GT powerwell taken on behalf of the userspace bypass.
 */
void intel_uncore_forcewake_user_put(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->uncore.lock);
	if (!--dev_priv->uncore.user_forcewake.count) {
		if (intel_uncore_unclaimed_mmio(dev_priv))
			dev_info(dev_priv->drm.dev,
				 "Invalid mmio detected during user access\n");

		dev_priv->uncore.unclaimed_mmio_check =
			dev_priv->uncore.user_forcewake.saved_mmio_check;
536
		i915_modparams.mmio_debug =
537 538 539 540 541 542 543
			dev_priv->uncore.user_forcewake.saved_mmio_debug;

		intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
}

544
/**
545
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
546
 * @dev_priv: i915 device instance
547
 * @fw_domains: forcewake domains to get reference on
548
 *
549 550
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
551
 */
552 553 554
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
555
	lockdep_assert_held(&dev_priv->uncore.lock);
556 557 558 559 560 561 562 563 564

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
565
{
566
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
567
	unsigned int tmp;
568

569 570
	fw_domains &= dev_priv->uncore.fw_domains;

C
Chris Wilson 已提交
571
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
572 573 574
		if (WARN_ON(domain->wake_count == 0))
			continue;

575 576
		if (--domain->wake_count) {
			domain->active = true;
577
			continue;
578
		}
579

580
		fw_domain_arm_timer(domain);
581
	}
582
}
583

584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
602 603 604
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

605 606 607 608 609 610 611 612 613 614 615
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
616
	lockdep_assert_held(&dev_priv->uncore.lock);
617 618 619 620 621 622 623

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

624
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
625 626 627 628
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
	WARN(dev_priv->uncore.fw_domains_active,
	     "Expected all fw_domains to be inactive, but %08x are still on\n",
	     dev_priv->uncore.fw_domains_active);
}

void assert_forcewakes_active(struct drm_i915_private *dev_priv,
			      enum forcewake_domains fw_domains)
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	assert_rpm_wakelock_held(dev_priv);

	fw_domains &= dev_priv->uncore.fw_domains;
	WARN(fw_domains & ~dev_priv->uncore.fw_domains_active,
	     "Expected %08x fw_domains to be active, but %08x are off\n",
	     fw_domains, fw_domains & ~dev_priv->uncore.fw_domains_active);
646 647
}

648
/* We give fast paths for the really cool registers */
649
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
650

651 652 653 654 655 656 657 658 659 660
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
661
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
662 663 664 665 666 667 668 669 670
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

690
static enum forcewake_domains
691
find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
692
{
T
Tvrtko Ursulin 已提交
693
	const struct intel_forcewake_range *entry;
694

T
Tvrtko Ursulin 已提交
695 696 697
	entry = BSEARCH(offset,
			dev_priv->uncore.fw_domains_table,
			dev_priv->uncore.fw_domains_table_entries,
698
			fw_range_cmp);
699

700 701 702 703 704 705 706 707
	if (!entry)
		return 0;

	WARN(entry->domains & ~dev_priv->uncore.fw_domains,
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
	     entry->domains & ~dev_priv->uncore.fw_domains, offset);

	return entry->domains;
708 709 710 711
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
712

T
Tvrtko Ursulin 已提交
713
#define HAS_FWTABLE(dev_priv) \
714
	(INTEL_GEN(dev_priv) >= 9 || \
T
Tvrtko Ursulin 已提交
715 716 717
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

718
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
719 720 721 722 723 724
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
725
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
726 727
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
728

T
Tvrtko Ursulin 已提交
729
#define __fwtable_reg_read_fw_domains(offset) \
730 731
({ \
	enum forcewake_domains __fwd = 0; \
732
	if (NEEDS_FORCE_WAKE((offset))) \
733
		__fwd = find_fw_domain(dev_priv, offset); \
734 735 736
	__fwd; \
})

737
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
738
static const i915_reg_t gen8_shadowed_regs[] = {
739 740 741 742 743 744
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
745 746 747
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
748
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
749
{
T
Tvrtko Ursulin 已提交
750
	u32 offset = i915_mmio_reg_offset(*reg);
751

T
Tvrtko Ursulin 已提交
752
	if (key < offset)
753
		return -1;
T
Tvrtko Ursulin 已提交
754
	else if (key > offset)
755 756 757 758 759
		return 1;
	else
		return 0;
}

760 761
static bool is_gen8_shadowed(u32 offset)
{
T
Tvrtko Ursulin 已提交
762
	const i915_reg_t *regs = gen8_shadowed_regs;
763

T
Tvrtko Ursulin 已提交
764 765
	return BSEARCH(offset, regs, ARRAY_SIZE(gen8_shadowed_regs),
		       mmio_reg_cmp);
766 767 768 769 770 771 772 773 774 775 776 777
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

778
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
779 780
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
781
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
782
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
783
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
784
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
785
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
786
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
787 788
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
789
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
790 791
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
792 793 794 795 796
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
797

798
#define __fwtable_reg_write_fw_domains(offset) \
799 800
({ \
	enum forcewake_domains __fwd = 0; \
801
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
802
		__fwd = find_fw_domain(dev_priv, offset); \
803 804 805
	__fwd; \
})

806
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
807
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
808
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
809 810
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
811
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
812
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
813
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
814
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
815
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
816
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
817
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
818
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
819
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
820
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
821
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
822
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
823
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
824
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
825
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
826
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
827
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
828
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
829
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
830
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
831
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
832
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
833
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
834
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
835
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
836
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
837
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
838
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
839 840
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
841

842 843 844 845 846 847
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
848
	__raw_i915_write32(dev_priv, MI_MODE, 0);
849 850 851
}

static void
852 853 854 855
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
856
{
857 858 859
	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
860
		 i915_mmio_reg_offset(reg)))
861 862
		/* Only report the first N failures */
		i915_modparams.mmio_debug--;
863 864
}

865 866 867 868 869 870
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
871
	if (likely(!i915_modparams.mmio_debug))
872 873 874 875 876
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

877
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
878
	u##x val = 0; \
879
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
880

881
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
882 883 884
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

885
#define __gen2_read(x) \
886
static u##x \
887
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
888
	GEN2_READ_HEADER(x); \
889
	val = __raw_i915_read##x(dev_priv, reg); \
890
	GEN2_READ_FOOTER; \
891 892 893 894
}

#define __gen5_read(x) \
static u##x \
895
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
896
	GEN2_READ_HEADER(x); \
897 898
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
899
	GEN2_READ_FOOTER; \
900 901
}

902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
918
	u32 offset = i915_mmio_reg_offset(reg); \
919 920
	unsigned long irqflags; \
	u##x val = 0; \
921
	assert_rpm_wakelock_held(dev_priv); \
922 923
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
924 925

#define GEN6_READ_FOOTER \
926
	unclaimed_reg_debug(dev_priv, reg, true, false); \
927 928 929 930
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

931 932
static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
933 934
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
935 936 937
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~dev_priv->uncore.fw_domains);
938

C
Chris Wilson 已提交
939
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
940 941 942 943 944 945 946 947
		fw_domain_arm_timer(domain);

	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
{
948 949 950
	if (WARN_ON(!fw_domains))
		return;

951 952 953
	/* Turn on all requested but inactive supported forcewake domains. */
	fw_domains &= dev_priv->uncore.fw_domains;
	fw_domains &= ~dev_priv->uncore.fw_domains_active;
954

955 956
	if (fw_domains)
		___force_wake_auto(dev_priv, fw_domains);
957 958
}

959
#define __gen_read(func, x) \
960
static u##x \
961
func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
962
	enum forcewake_domains fw_engine; \
963
	GEN6_READ_HEADER(x); \
964
	fw_engine = __##func##_reg_read_fw_domains(offset); \
965
	if (fw_engine) \
966
		__force_wake_auto(dev_priv, fw_engine); \
967
	val = __raw_i915_read##x(dev_priv, reg); \
968
	GEN6_READ_FOOTER; \
969
}
970 971
#define __gen6_read(x) __gen_read(gen6, x)
#define __fwtable_read(x) __gen_read(fwtable, x)
972

973 974 975 976
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
977 978 979 980 981
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

982
#undef __fwtable_read
983
#undef __gen6_read
984 985
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
986

987
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
988
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
989
	assert_rpm_wakelock_held(dev_priv); \
990

991
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
992

993
#define __gen2_write(x) \
994
static void \
995
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
996
	GEN2_WRITE_HEADER; \
997
	__raw_i915_write##x(dev_priv, reg, val); \
998
	GEN2_WRITE_FOOTER; \
999 1000 1001 1002
}

#define __gen5_write(x) \
static void \
1003
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1004
	GEN2_WRITE_HEADER; \
1005 1006
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
1007
	GEN2_WRITE_FOOTER; \
1008 1009
}

1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1024
	u32 offset = i915_mmio_reg_offset(reg); \
1025 1026
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1027
	assert_rpm_wakelock_held(dev_priv); \
1028 1029
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
1030 1031

#define GEN6_WRITE_FOOTER \
1032
	unclaimed_reg_debug(dev_priv, reg, false, false); \
1033 1034
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

1035 1036
#define __gen6_write(x) \
static void \
1037
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1038
	GEN6_WRITE_HEADER; \
1039 1040
	if (NEEDS_FORCE_WAKE(offset)) \
		__gen6_gt_wait_for_fifo(dev_priv); \
1041
	__raw_i915_write##x(dev_priv, reg, val); \
1042
	GEN6_WRITE_FOOTER; \
1043 1044
}

1045
#define __gen_write(func, x) \
1046
static void \
1047
func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1048
	enum forcewake_domains fw_engine; \
1049
	GEN6_WRITE_HEADER; \
1050
	fw_engine = __##func##_reg_write_fw_domains(offset); \
1051
	if (fw_engine) \
1052
		__force_wake_auto(dev_priv, fw_engine); \
1053
	__raw_i915_write##x(dev_priv, reg, val); \
1054
	GEN6_WRITE_FOOTER; \
1055
}
1056 1057
#define __gen8_write(x) __gen_write(gen8, x)
#define __fwtable_write(x) __gen_write(fwtable, x)
1058

1059 1060 1061
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1062 1063 1064
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1065 1066 1067 1068
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1069
#undef __fwtable_write
1070
#undef __gen8_write
1071
#undef __gen6_write
1072 1073
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1074

1075
#define ASSIGN_WRITE_MMIO_VFUNCS(i915, x) \
1076
do { \
1077 1078 1079
	(i915)->uncore.funcs.mmio_writeb = x##_write8; \
	(i915)->uncore.funcs.mmio_writew = x##_write16; \
	(i915)->uncore.funcs.mmio_writel = x##_write32; \
1080 1081
} while (0)

1082
#define ASSIGN_READ_MMIO_VFUNCS(i915, x) \
1083
do { \
1084 1085 1086 1087
	(i915)->uncore.funcs.mmio_readb = x##_read8; \
	(i915)->uncore.funcs.mmio_readw = x##_read16; \
	(i915)->uncore.funcs.mmio_readl = x##_read32; \
	(i915)->uncore.funcs.mmio_readq = x##_read64; \
1088 1089
} while (0)

1090 1091

static void fw_domain_init(struct drm_i915_private *dev_priv,
1092
			   enum forcewake_domain_id domain_id,
1093 1094
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

1105 1106 1107
	WARN_ON(!i915_mmio_reg_valid(reg_set));
	WARN_ON(!i915_mmio_reg_valid(reg_ack));

1108 1109 1110 1111 1112 1113
	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	d->id = domain_id;

1114 1115 1116 1117
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

C
Chris Wilson 已提交
1118
	d->mask = BIT(domain_id);
1119

1120 1121
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1122

1123
	dev_priv->uncore.fw_domains |= BIT(domain_id);
1124

1125
	fw_domain_reset(dev_priv, d);
1126 1127
}

1128
static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1129
{
1130
	if (INTEL_GEN(dev_priv) <= 5 || intel_vgpu_active(dev_priv))
1131 1132
		return;

1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
	if (IS_GEN6(dev_priv)) {
		dev_priv->uncore.fw_reset = 0;
		dev_priv->uncore.fw_set = FORCEWAKE_KERNEL;
		dev_priv->uncore.fw_clear = 0;
	} else {
		/* WaRsClearFWBitsAtReset:bdw,skl */
		dev_priv->uncore.fw_reset = _MASKED_BIT_DISABLE(0xffff);
		dev_priv->uncore.fw_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		dev_priv->uncore.fw_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1144
	if (INTEL_GEN(dev_priv) >= 9) {
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1155
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1156
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1157
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1158 1159 1160 1161
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1162
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1163 1164
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1165
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1166 1167
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1168
	} else if (IS_IVYBRIDGE(dev_priv)) {
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1180 1181
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1182
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1183

1184 1185
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1186 1187 1188
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1189
		 */
1190 1191 1192 1193

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1194 1195
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1196

1197
		spin_lock_irq(&dev_priv->uncore.lock);
1198
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_RENDER);
1199
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1200
		fw_domains_put(dev_priv, FORCEWAKE_RENDER);
1201
		spin_unlock_irq(&dev_priv->uncore.lock);
1202

1203
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1204 1205
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1206 1207
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1208
		}
1209
	} else if (IS_GEN6(dev_priv)) {
1210
		dev_priv->uncore.funcs.force_wake_get =
1211
			fw_domains_get_with_thread_status;
1212
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1213 1214
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1215
	}
1216 1217 1218

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1219 1220
}

1221 1222 1223 1224 1225 1226 1227
#define ASSIGN_FW_DOMAINS_TABLE(d) \
{ \
	dev_priv->uncore.fw_domains_table = \
			(struct intel_forcewake_range *)(d); \
	dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
}

1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
	struct drm_i915_private *dev_priv = container_of(nb,
			struct drm_i915_private, uncore.pmic_bus_access_nb);

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
		 */
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		break;
	case MBI_PMIC_BUS_ACCESS_END:
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
		break;
	}

	return NOTIFY_OK;
}

1254
void intel_uncore_init(struct drm_i915_private *dev_priv)
1255
{
1256
	i915_check_vgpu(dev_priv);
1257

1258
	intel_uncore_edram_detect(dev_priv);
1259 1260
	intel_uncore_fw_domains_init(dev_priv);
	__intel_uncore_early_sanitize(dev_priv, false);
1261

1262
	dev_priv->uncore.unclaimed_mmio_check = 1;
1263 1264
	dev_priv->uncore.pmic_bus_access_nb.notifier_call =
		i915_pmic_bus_access_notifier;
1265

1266
	if (IS_GEN(dev_priv, 2, 4) || intel_vgpu_active(dev_priv)) {
1267 1268
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen2);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen2);
1269
	} else if (IS_GEN5(dev_priv)) {
1270 1271
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen5);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen5);
1272
	} else if (IS_GEN(dev_priv, 6, 7)) {
1273
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen6);
1274 1275 1276

		if (IS_VALLEYVIEW(dev_priv)) {
			ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
1277
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1278
		} else {
1279
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
1280
		}
1281
	} else if (IS_GEN8(dev_priv)) {
1282
		if (IS_CHERRYVIEW(dev_priv)) {
1283
			ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
1284 1285
			ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1286 1287

		} else {
1288 1289
			ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen8);
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
1290
		}
1291 1292
	} else {
		ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
1293 1294
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1295
	}
1296

1297 1298 1299
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1300
	i915_check_and_clear_faults(dev_priv);
1301 1302
}

1303
void intel_uncore_fini(struct drm_i915_private *dev_priv)
1304
{
1305 1306 1307
	iosf_mbi_unregister_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);

1308
	/* Paranoia: make sure we have disabled everything before we exit. */
1309 1310
	intel_uncore_sanitize(dev_priv);
	intel_uncore_forcewake_reset(dev_priv, false);
1311 1312
}

1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
static const struct reg_whitelist {
	i915_reg_t offset_ldw;
	i915_reg_t offset_udw;
	u16 gen_mask;
	u8 size;
} reg_read_whitelist[] = { {
	.offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	.offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	.gen_mask = INTEL_GEN_MASK(4, 10),
	.size = 8
} };
1324 1325 1326 1327

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1328
	struct drm_i915_private *dev_priv = to_i915(dev);
1329
	struct drm_i915_reg_read *reg = data;
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
	struct reg_whitelist const *entry;
	unsigned int flags;
	int remain;
	int ret = 0;

	entry = reg_read_whitelist;
	remain = ARRAY_SIZE(reg_read_whitelist);
	while (remain) {
		u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw);

		GEM_BUG_ON(!is_power_of_2(entry->size));
		GEM_BUG_ON(entry->size > 8);
		GEM_BUG_ON(entry_offset & (entry->size - 1));

		if (INTEL_INFO(dev_priv)->gen_mask & entry->gen_mask &&
		    entry_offset == (reg->offset & -entry->size))
1346
			break;
1347 1348
		entry++;
		remain--;
1349 1350
	}

1351
	if (!remain)
1352 1353
		return -EINVAL;

1354
	flags = reg->offset & (entry->size - 1);
1355

1356
	intel_runtime_pm_get(dev_priv);
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
	if (entry->size == 8 && flags == I915_REG_READ_8B_WA)
		reg->val = I915_READ64_2x32(entry->offset_ldw,
					    entry->offset_udw);
	else if (entry->size == 8 && flags == 0)
		reg->val = I915_READ64(entry->offset_ldw);
	else if (entry->size == 4 && flags == 0)
		reg->val = I915_READ(entry->offset_ldw);
	else if (entry->size == 2 && flags == 0)
		reg->val = I915_READ16(entry->offset_ldw);
	else if (entry->size == 1 && flags == 0)
		reg->val = I915_READ8(entry->offset_ldw);
	else
1369 1370
		ret = -EINVAL;
	intel_runtime_pm_put(dev_priv);
1371

1372
	return ret;
1373 1374
}

1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
static void gen3_stop_engine(struct intel_engine_cs *engine)
{
	struct drm_i915_private *dev_priv = engine->i915;
	const u32 base = engine->mmio_base;
	const i915_reg_t mode = RING_MI_MODE(base);

	I915_WRITE_FW(mode, _MASKED_BIT_ENABLE(STOP_RING));
	if (intel_wait_for_register_fw(dev_priv,
				       mode,
				       MODE_IDLE,
				       MODE_IDLE,
				       500))
		DRM_DEBUG_DRIVER("%s: timed out on STOP_RING\n",
				 engine->name);

1390 1391
	I915_WRITE_FW(RING_HEAD(base), I915_READ_FW(RING_TAIL(base)));

1392 1393 1394
	I915_WRITE_FW(RING_HEAD(base), 0);
	I915_WRITE_FW(RING_TAIL(base), 0);

1395 1396 1397
	/* The ring must be empty before it is disabled */
	I915_WRITE_FW(RING_CTL(base), 0);

1398 1399 1400 1401 1402 1403 1404 1405
	/* Check acts as a post */
	if (I915_READ_FW(RING_HEAD(base)) != 0)
		DRM_DEBUG_DRIVER("%s: ring head not parked\n",
				 engine->name);
}

static void i915_stop_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1406 1407 1408 1409
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

1410 1411 1412
	if (INTEL_GEN(dev_priv) < 3)
		return;

1413 1414
	for_each_engine_masked(engine, dev_priv, engine_mask, id)
		gen3_stop_engine(engine);
1415 1416
}

1417
static bool i915_reset_complete(struct pci_dev *pdev)
1418 1419
{
	u8 gdrst;
1420

1421
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1422
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1423 1424
}

1425
static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1426
{
1427
	struct pci_dev *pdev = dev_priv->drm.pdev;
1428

V
Ville Syrjälä 已提交
1429
	/* assert reset for at least 20 usec */
1430
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
1431
	usleep_range(50, 200);
1432
	pci_write_config_byte(pdev, I915_GDRST, 0);
1433

1434
	return wait_for(i915_reset_complete(pdev), 500);
V
Ville Syrjälä 已提交
1435 1436
}

1437
static bool g4x_reset_complete(struct pci_dev *pdev)
V
Ville Syrjälä 已提交
1438 1439
{
	u8 gdrst;
1440

1441
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1442
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1443 1444
}

1445
static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1446
{
1447
	struct pci_dev *pdev = dev_priv->drm.pdev;
1448

1449 1450
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(pdev), 500);
1451 1452
}

1453
static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1454
{
1455
	struct pci_dev *pdev = dev_priv->drm.pdev;
1456 1457 1458
	int ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
1459 1460
	I915_WRITE(VDECCLK_GATE_D,
		   I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
1461 1462
	POSTING_READ(VDECCLK_GATE_D);

1463
	pci_write_config_byte(pdev, I915_GDRST,
1464
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1465
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1466 1467
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for media reset failed\n");
1468
		goto out;
1469
	}
1470

1471 1472 1473 1474 1475 1476 1477
	pci_write_config_byte(pdev, I915_GDRST,
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
	ret =  wait_for(g4x_reset_complete(pdev), 500);
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for render reset failed\n");
		goto out;
	}
1478

1479
out:
1480
	pci_write_config_byte(pdev, I915_GDRST, 0);
1481 1482 1483 1484 1485

	I915_WRITE(VDECCLK_GATE_D,
		   I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1486
	return ret;
1487 1488
}

1489 1490
static int ironlake_do_reset(struct drm_i915_private *dev_priv,
			     unsigned engine_mask)
1491 1492 1493
{
	int ret;

1494
	I915_WRITE(ILK_GDSR, ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1495 1496 1497
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1498 1499 1500 1501
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for render reset failed\n");
		goto out;
	}
1502

1503
	I915_WRITE(ILK_GDSR, ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1504 1505 1506
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1507 1508 1509 1510
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for media reset failed\n");
		goto out;
	}
1511

1512
out:
1513
	I915_WRITE(ILK_GDSR, 0);
1514 1515
	POSTING_READ(ILK_GDSR);
	return ret;
1516 1517
}

1518 1519 1520
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1521
{
1522 1523
	int err;

1524 1525 1526 1527
	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1528
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1529

1530
	/* Wait for the device to ack the reset requests */
1531
	err = intel_wait_for_register_fw(dev_priv,
1532 1533
					  GEN6_GDRST, hw_domain_mask, 0,
					  500);
1534 1535 1536 1537 1538
	if (err)
		DRM_DEBUG_DRIVER("Wait for 0x%08x engines reset failed\n",
				 hw_domain_mask);

	return err;
1539 1540 1541 1542
}

/**
 * gen6_reset_engines - reset individual engines
1543
 * @dev_priv: i915 device
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
1554 1555
static int gen6_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
{
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
1570 1571
		unsigned int tmp;

1572
		hw_mask = 0;
1573
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1574 1575 1576
			hw_mask |= hw_engine_mask[engine->id];
	}

1577
	return gen6_hw_domain_reset(dev_priv, hw_mask);
1578 1579
}

1580
/**
1581
 * __intel_wait_for_register_fw - wait until register matches expected state
1582 1583 1584 1585
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1586 1587 1588
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1589 1590
 *
 * This routine waits until the target register @reg contains the expected
1591 1592 1593 1594
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1595
 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
1596
 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
1597
 * must be not larger than 20,0000 microseconds.
1598 1599 1600 1601 1602 1603 1604 1605
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1606 1607
int __intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
				 i915_reg_t reg,
1608 1609 1610 1611
				 u32 mask,
				 u32 value,
				 unsigned int fast_timeout_us,
				 unsigned int slow_timeout_ms,
1612
				 u32 *out_value)
1613
{
1614
	u32 uninitialized_var(reg_value);
1615 1616 1617
#define done (((reg_value = I915_READ_FW(reg)) & mask) == value)
	int ret;

1618
	/* Catch any overuse of this function */
1619 1620
	might_sleep_if(slow_timeout_ms);
	GEM_BUG_ON(fast_timeout_us > 20000);
1621

1622 1623
	ret = -ETIMEDOUT;
	if (fast_timeout_us && fast_timeout_us <= 20000)
1624
		ret = _wait_for_atomic(done, fast_timeout_us, 0);
1625
	if (ret && slow_timeout_ms)
1626
		ret = wait_for(done, slow_timeout_ms);
1627

1628 1629
	if (out_value)
		*out_value = reg_value;
1630

1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
	return ret;
#undef done
}

/**
 * intel_wait_for_register - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1644 1645 1646 1647
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1648 1649 1650 1651 1652 1653
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register(struct drm_i915_private *dev_priv,
			    i915_reg_t reg,
1654 1655 1656
			    u32 mask,
			    u32 value,
			    unsigned int timeout_ms)
1657
{
1658 1659 1660 1661
	unsigned fw =
		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
	int ret;

1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
	might_sleep();

	spin_lock_irq(&dev_priv->uncore.lock);
	intel_uncore_forcewake_get__locked(dev_priv, fw);

	ret = __intel_wait_for_register_fw(dev_priv,
					   reg, mask, value,
					   2, 0, NULL);

	intel_uncore_forcewake_put__locked(dev_priv, fw);
	spin_unlock_irq(&dev_priv->uncore.lock);

1674 1675 1676 1677 1678
	if (ret)
		ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
			       timeout_ms);

	return ret;
1679 1680
}

1681
static int gen8_reset_engine_start(struct intel_engine_cs *engine)
1682
{
1683
	struct drm_i915_private *dev_priv = engine->i915;
1684 1685 1686 1687 1688
	int ret;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

1689 1690 1691 1692 1693
	ret = intel_wait_for_register_fw(dev_priv,
					 RING_RESET_CTL(engine->mmio_base),
					 RESET_CTL_READY_TO_RESET,
					 RESET_CTL_READY_TO_RESET,
					 700);
1694 1695 1696 1697 1698 1699
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

1700
static void gen8_reset_engine_cancel(struct intel_engine_cs *engine)
1701
{
1702
	struct drm_i915_private *dev_priv = engine->i915;
1703 1704 1705

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1706 1707
}

1708 1709
static int gen8_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1710 1711
{
	struct intel_engine_cs *engine;
1712
	unsigned int tmp;
1713

1714
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1715
		if (gen8_reset_engine_start(engine))
1716 1717
			goto not_ready;

1718
	return gen6_reset_engines(dev_priv, engine_mask);
1719 1720

not_ready:
1721
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1722
		gen8_reset_engine_cancel(engine);
1723 1724 1725 1726

	return -EIO;
}

1727 1728 1729
typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);

static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
1730
{
1731
	if (!i915_modparams.reset)
1732 1733
		return NULL;

1734
	if (INTEL_INFO(dev_priv)->gen >= 8)
1735
		return gen8_reset_engines;
1736
	else if (INTEL_INFO(dev_priv)->gen >= 6)
1737
		return gen6_reset_engines;
1738
	else if (IS_GEN5(dev_priv))
1739
		return ironlake_do_reset;
1740
	else if (IS_G4X(dev_priv))
1741
		return g4x_do_reset;
1742
	else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
1743
		return g33_do_reset;
1744
	else if (INTEL_INFO(dev_priv)->gen >= 3)
1745
		return i915_do_reset;
1746
	else
1747 1748 1749
		return NULL;
}

1750
int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1751
{
1752
	reset_func reset = intel_get_gpu_reset(dev_priv);
1753
	int retry;
1754
	int ret;
1755

1756 1757
	might_sleep();

1758 1759 1760 1761
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1762
	for (retry = 0; retry < 3; retry++) {
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776

		/* We stop engines, otherwise we might get failed reset and a
		 * dead gpu (on elk). Also as modern gpu as kbl can suffer
		 * from system hang if batchbuffer is progressing when
		 * the reset is issued, regardless of READY_TO_RESET ack.
		 * Thus assume it is best to stop engines on all gens
		 * where we have a gpu reset.
		 *
		 * WaMediaResetMainRingCleanup:ctg,elk (presumably)
		 *
		 * FIXME: Wa for more modern gens needs to be validated
		 */
		i915_stop_engines(dev_priv, engine_mask);

1777 1778 1779
		ret = -ENODEV;
		if (reset)
			ret = reset(dev_priv, engine_mask);
1780 1781 1782 1783 1784
		if (ret != -ETIMEDOUT)
			break;

		cond_resched();
	}
1785 1786 1787
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1788 1789
}

1790
bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
1791
{
1792
	return intel_get_gpu_reset(dev_priv) != NULL;
1793 1794
}

1795 1796 1797
bool intel_has_reset_engine(struct drm_i915_private *dev_priv)
{
	return (dev_priv->info.has_reset_engine &&
1798
		i915_modparams.reset >= 2);
1799 1800
}

1801
int intel_reset_guc(struct drm_i915_private *dev_priv)
1802 1803 1804
{
	int ret;

1805
	if (!HAS_GUC(dev_priv))
1806 1807 1808 1809 1810 1811 1812 1813 1814
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1815
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1816
{
1817
	return check_for_unclaimed_mmio(dev_priv);
1818
}
1819

1820
bool
1821 1822
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
1823
	if (unlikely(i915_modparams.mmio_debug ||
1824
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1825
		return false;
1826 1827 1828 1829 1830

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
1831
		i915_modparams.mmio_debug++;
1832
		dev_priv->uncore.unclaimed_mmio_check--;
1833
		return true;
1834
	}
1835 1836

	return false;
1837
}
1838 1839 1840 1841 1842

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
T
Tvrtko Ursulin 已提交
1843
	u32 offset = i915_mmio_reg_offset(reg);
1844 1845
	enum forcewake_domains fw_domains;

T
Tvrtko Ursulin 已提交
1846 1847 1848 1849 1850 1851 1852
	if (HAS_FWTABLE(dev_priv)) {
		fw_domains = __fwtable_reg_read_fw_domains(offset);
	} else if (INTEL_GEN(dev_priv) >= 6) {
		fw_domains = __gen6_reg_read_fw_domains(offset);
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
1864
	u32 offset = i915_mmio_reg_offset(reg);
1865 1866
	enum forcewake_domains fw_domains;

1867 1868 1869 1870 1871
	if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
		fw_domains = __fwtable_reg_write_fw_domains(offset);
	} else if (IS_GEN8(dev_priv)) {
		fw_domains = __gen8_reg_write_fw_domains(offset);
	} else if (IS_GEN(dev_priv, 6, 7)) {
1872
		fw_domains = FORCEWAKE_RENDER;
1873 1874 1875
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

T
Tvrtko Ursulin 已提交
1905 1906 1907
	if (intel_vgpu_active(dev_priv))
		return 0;

1908 1909 1910 1911 1912 1913 1914 1915
	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}
1916 1917

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1918
#include "selftests/mock_uncore.c"
1919 1920
#include "selftests/intel_uncore.c"
#endif