intel_uncore.c 61.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

24 25 26
#include <linux/pm_runtime.h>
#include <asm/iosf_mbi.h>

27
#include "i915_drv.h"
28
#include "i915_trace.h"
29
#include "i915_vgpu.h"
30
#include "intel_pm.h"
31

32
#define FORCEWAKE_ACK_TIMEOUT_MS 50
33
#define GT_FIFO_TIMEOUT_MS	 10
34

35
#define __raw_posting_read(...) ((void)__raw_uncore_read32(__VA_ARGS__))
36

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
void
intel_uncore_mmio_debug_init_early(struct intel_uncore_mmio_debug *mmio_debug)
{
	spin_lock_init(&mmio_debug->lock);
	mmio_debug->unclaimed_mmio_check = 1;
}

static void mmio_debug_suspend(struct intel_uncore_mmio_debug *mmio_debug)
{
	lockdep_assert_held(&mmio_debug->lock);

	/* Save and disable mmio debugging for the user bypass */
	if (!mmio_debug->suspend_count++) {
		mmio_debug->saved_mmio_check = mmio_debug->unclaimed_mmio_check;
		mmio_debug->unclaimed_mmio_check = 0;
	}
}

static void mmio_debug_resume(struct intel_uncore_mmio_debug *mmio_debug)
{
	lockdep_assert_held(&mmio_debug->lock);

	if (!--mmio_debug->suspend_count)
		mmio_debug->unclaimed_mmio_check = mmio_debug->saved_mmio_check;
}

63 64 65 66
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
67 68 69 70 71 72
	"vdbox0",
	"vdbox1",
	"vdbox2",
	"vdbox3",
	"vebox0",
	"vebox1",
73 74 75
};

const char *
76
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
77
{
78
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
79 80 81 82 83 84 85 86 87

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

88
#define fw_ack(d) readl((d)->reg_ack)
89 90
#define fw_set(d, val) writel(_MASKED_BIT_ENABLE((val)), (d)->reg_set)
#define fw_clear(d, val) writel(_MASKED_BIT_DISABLE((val)), (d)->reg_set)
91

92
static inline void
93
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
94
{
95 96 97 98 99
	/*
	 * We don't really know if the powerwell for the forcewake domain we are
	 * trying to reset here does exist at this point (engines could be fused
	 * off in ICL+), so no waiting for acks
	 */
100 101
	/* WaRsClearFWBitsAtReset:bdw,skl */
	fw_clear(d, 0xffff);
102 103
}

104 105
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
106
{
107 108
	GEM_BUG_ON(d->uncore->fw_domains_timer & d->mask);
	d->uncore->fw_domains_timer |= d->mask;
109 110
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
111
			       NSEC_PER_MSEC,
112 113
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
114 115
}

116
static inline int
117
__wait_for_ack(const struct intel_uncore_forcewake_domain *d,
118 119 120
	       const u32 ack,
	       const u32 value)
{
121
	return wait_for_atomic((fw_ack(d) & ack) == value,
122 123 124 125
			       FORCEWAKE_ACK_TIMEOUT_MS);
}

static inline int
126
wait_ack_clear(const struct intel_uncore_forcewake_domain *d,
127 128
	       const u32 ack)
{
129
	return __wait_for_ack(d, ack, 0);
130 131 132
}

static inline int
133
wait_ack_set(const struct intel_uncore_forcewake_domain *d,
134 135
	     const u32 ack)
{
136
	return __wait_for_ack(d, ack, ack);
137 138
}

139
static inline void
140
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
141
{
142
	if (wait_ack_clear(d, FORCEWAKE_KERNEL)) {
143 144
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
145 146
		add_taint_for_CI(TAINT_WARN); /* CI now unreliable */
	}
147
}
148

149 150 151 152 153 154
enum ack_type {
	ACK_CLEAR = 0,
	ACK_SET
};

static int
155
fw_domain_wait_ack_with_fallback(const struct intel_uncore_forcewake_domain *d,
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
				 const enum ack_type type)
{
	const u32 ack_bit = FORCEWAKE_KERNEL;
	const u32 value = type == ACK_SET ? ack_bit : 0;
	unsigned int pass;
	bool ack_detected;

	/*
	 * There is a possibility of driver's wake request colliding
	 * with hardware's own wake requests and that can cause
	 * hardware to not deliver the driver's ack message.
	 *
	 * Use a fallback bit toggle to kick the gpu state machine
	 * in the hope that the original ack will be delivered along with
	 * the fallback ack.
	 *
172 173 174
	 * This workaround is described in HSDES #1604254524 and it's known as:
	 * WaRsForcewakeAddDelayForAck:skl,bxt,kbl,glk,cfl,cnl,icl
	 * although the name is a bit misleading.
175 176 177 178
	 */

	pass = 1;
	do {
179
		wait_ack_clear(d, FORCEWAKE_KERNEL_FALLBACK);
180

181
		fw_set(d, FORCEWAKE_KERNEL_FALLBACK);
182 183
		/* Give gt some time to relax before the polling frenzy */
		udelay(10 * pass);
184
		wait_ack_set(d, FORCEWAKE_KERNEL_FALLBACK);
185

186
		ack_detected = (fw_ack(d) & ack_bit) == value;
187

188
		fw_clear(d, FORCEWAKE_KERNEL_FALLBACK);
189 190 191 192 193
	} while (!ack_detected && pass++ < 10);

	DRM_DEBUG_DRIVER("%s had to use fallback to %s ack, 0x%x (passes %u)\n",
			 intel_uncore_forcewake_domain_to_str(d->id),
			 type == ACK_SET ? "set" : "clear",
194
			 fw_ack(d),
195 196 197 198 199 200
			 pass);

	return ack_detected ? 0 : -ETIMEDOUT;
}

static inline void
201
fw_domain_wait_ack_clear_fallback(const struct intel_uncore_forcewake_domain *d)
202
{
203
	if (likely(!wait_ack_clear(d, FORCEWAKE_KERNEL)))
204 205
		return;

206 207
	if (fw_domain_wait_ack_with_fallback(d, ACK_CLEAR))
		fw_domain_wait_ack_clear(d);
208 209
}

210
static inline void
211
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
212
{
213
	fw_set(d, FORCEWAKE_KERNEL);
214
}
215

216
static inline void
217
fw_domain_wait_ack_set(const struct intel_uncore_forcewake_domain *d)
218
{
219
	if (wait_ack_set(d, FORCEWAKE_KERNEL)) {
220 221
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
222 223
		add_taint_for_CI(TAINT_WARN); /* CI now unreliable */
	}
224
}
225

226
static inline void
227
fw_domain_wait_ack_set_fallback(const struct intel_uncore_forcewake_domain *d)
228
{
229
	if (likely(!wait_ack_set(d, FORCEWAKE_KERNEL)))
230 231
		return;

232 233
	if (fw_domain_wait_ack_with_fallback(d, ACK_SET))
		fw_domain_wait_ack_set(d);
234 235
}

236
static inline void
237
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
238
{
239
	fw_clear(d, FORCEWAKE_KERNEL);
240 241
}

242
static void
243
fw_domains_get(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
244
{
245
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
246
	unsigned int tmp;
247

248
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
C
Chris Wilson 已提交
249

250
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
251
		fw_domain_wait_ack_clear(d);
252
		fw_domain_get(d);
253
	}
254

255
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
256
		fw_domain_wait_ack_set(d);
257

258
	uncore->fw_domains_active |= fw_domains;
259 260 261
}

static void
262
fw_domains_get_with_fallback(struct intel_uncore *uncore,
263 264 265 266 267
			     enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *d;
	unsigned int tmp;

268
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
269

270
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
271
		fw_domain_wait_ack_clear_fallback(d);
272
		fw_domain_get(d);
273 274
	}

275
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
276
		fw_domain_wait_ack_set_fallback(d);
277

278
	uncore->fw_domains_active |= fw_domains;
279
}
280

281
static void
282
fw_domains_put(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
283 284
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
285 286
	unsigned int tmp;

287
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
288

289
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
290
		fw_domain_put(d);
291

292
	uncore->fw_domains_active &= ~fw_domains;
293
}
294

295
static void
296
fw_domains_reset(struct intel_uncore *uncore,
297
		 enum forcewake_domains fw_domains)
298 299
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
300
	unsigned int tmp;
301

C
Chris Wilson 已提交
302
	if (!fw_domains)
303
		return;
304

305
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
C
Chris Wilson 已提交
306

307
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
308
		fw_domain_reset(d);
309 310
}

311
static inline u32 gt_thread_status(struct intel_uncore *uncore)
312 313 314
{
	u32 val;

315
	val = __raw_uncore_read32(uncore, GEN6_GT_THREAD_STATUS_REG);
316 317 318 319 320
	val &= GEN6_GT_THREAD_STATUS_CORE_MASK;

	return val;
}

321
static void __gen6_gt_wait_for_thread_c0(struct intel_uncore *uncore)
322
{
323 324
	/*
	 * w/a for a sporadic read returning 0 by waiting for the GT
325 326
	 * thread to wake up.
	 */
327
	WARN_ONCE(wait_for_atomic_us(gt_thread_status(uncore) == 0, 5000),
328
		  "GT thread status wait timed out\n");
329 330
}

331
static void fw_domains_get_with_thread_status(struct intel_uncore *uncore,
332
					      enum forcewake_domains fw_domains)
333
{
334
	fw_domains_get(uncore, fw_domains);
335

336
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
337
	__gen6_gt_wait_for_thread_c0(uncore);
338 339
}

340
static inline u32 fifo_free_entries(struct intel_uncore *uncore)
341
{
342
	u32 count = __raw_uncore_read32(uncore, GTFIFOCTL);
343 344 345 346

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

347
static void __gen6_gt_wait_for_fifo(struct intel_uncore *uncore)
348
{
349
	u32 n;
350

351 352
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
353
	if (IS_VALLEYVIEW(uncore->i915))
354
		n = fifo_free_entries(uncore);
355
	else
356
		n = uncore->fifo_count;
357 358

	if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
359
		if (wait_for_atomic((n = fifo_free_entries(uncore)) >
360 361
				    GT_FIFO_NUM_RESERVED_ENTRIES,
				    GT_FIFO_TIMEOUT_MS)) {
362 363
			drm_dbg(&uncore->i915->drm,
				"GT_FIFO timeout, entries: %u\n", n);
364
			return;
365 366 367
		}
	}

368
	uncore->fifo_count = n - 1;
369 370
}

371 372
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
373
{
374 375
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
376
	struct intel_uncore *uncore = domain->uncore;
377
	unsigned long irqflags;
Z
Zhe Wang 已提交
378

379
	assert_rpm_device_not_suspended(uncore->rpm);
Z
Zhe Wang 已提交
380

381 382 383
	if (xchg(&domain->active, false))
		return HRTIMER_RESTART;

384
	spin_lock_irqsave(&uncore->lock, irqflags);
385

386 387 388
	uncore->fw_domains_timer &= ~domain->mask;

	GEM_BUG_ON(!domain->wake_count);
389
	if (--domain->wake_count == 0)
390
		uncore->funcs.force_wake_put(uncore, domain->mask);
391

392
	spin_unlock_irqrestore(&uncore->lock, irqflags);
393 394

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
395 396
}

397
/* Note callers must have acquired the PUNIT->PMIC bus, before calling this. */
398
static unsigned int
399
intel_uncore_forcewake_reset(struct intel_uncore *uncore)
Z
Zhe Wang 已提交
400
{
401
	unsigned long irqflags;
402
	struct intel_uncore_forcewake_domain *domain;
403
	int retry_count = 100;
404
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
405

406 407
	iosf_mbi_assert_punit_acquired();

408 409 410 411 412
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
413 414
		unsigned int tmp;

415
		active_domains = 0;
Z
Zhe Wang 已提交
416

417
		for_each_fw_domain(domain, uncore, tmp) {
418
			smp_store_mb(domain->active, false);
419
			if (hrtimer_cancel(&domain->timer) == 0)
420
				continue;
Z
Zhe Wang 已提交
421

422
			intel_uncore_fw_release_timer(&domain->timer);
423
		}
424

425
		spin_lock_irqsave(&uncore->lock, irqflags);
426

427
		for_each_fw_domain(domain, uncore, tmp) {
428
			if (hrtimer_active(&domain->timer))
429
				active_domains |= domain->mask;
430
		}
431

432 433
		if (active_domains == 0)
			break;
434

435
		if (--retry_count == 0) {
436
			drm_err(&uncore->i915->drm, "Timed out waiting for forcewake timers to finish\n");
437 438
			break;
		}
439

440
		spin_unlock_irqrestore(&uncore->lock, irqflags);
441 442
		cond_resched();
	}
443

444 445
	WARN_ON(active_domains);

446
	fw = uncore->fw_domains_active;
447
	if (fw)
448
		uncore->funcs.force_wake_put(uncore, fw);
449

450 451
	fw_domains_reset(uncore, uncore->fw_domains);
	assert_forcewakes_inactive(uncore);
452

453
	spin_unlock_irqrestore(&uncore->lock, irqflags);
454 455

	return fw; /* track the lost user forcewake domains */
456 457
}

458
static bool
459
fpga_check_for_unclaimed_mmio(struct intel_uncore *uncore)
460 461 462
{
	u32 dbg;

463
	dbg = __raw_uncore_read32(uncore, FPGA_DBG);
464 465 466
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

467
	__raw_uncore_write32(uncore, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
468 469 470 471

	return true;
}

472
static bool
473
vlv_check_for_unclaimed_mmio(struct intel_uncore *uncore)
474 475 476
{
	u32 cer;

477
	cer = __raw_uncore_read32(uncore, CLAIM_ER);
478 479 480
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

481
	__raw_uncore_write32(uncore, CLAIM_ER, CLAIM_ER_CLR);
482 483 484 485

	return true;
}

486
static bool
487
gen6_check_for_fifo_debug(struct intel_uncore *uncore)
488 489 490
{
	u32 fifodbg;

491
	fifodbg = __raw_uncore_read32(uncore, GTFIFODBG);
492 493

	if (unlikely(fifodbg)) {
494
		drm_dbg(&uncore->i915->drm, "GTFIFODBG = 0x08%x\n", fifodbg);
495
		__raw_uncore_write32(uncore, GTFIFODBG, fifodbg);
496 497 498 499 500
	}

	return fifodbg;
}

501
static bool
502
check_for_unclaimed_mmio(struct intel_uncore *uncore)
503
{
504 505
	bool ret = false;

506 507 508 509 510
	lockdep_assert_held(&uncore->debug->lock);

	if (uncore->debug->suspend_count)
		return false;

511
	if (intel_uncore_has_fpga_dbg_unclaimed(uncore))
512
		ret |= fpga_check_for_unclaimed_mmio(uncore);
513

514
	if (intel_uncore_has_dbg_unclaimed(uncore))
515
		ret |= vlv_check_for_unclaimed_mmio(uncore);
516

517
	if (intel_uncore_has_fifo(uncore))
518
		ret |= gen6_check_for_fifo_debug(uncore);
519

520
	return ret;
521 522
}

523 524
static void forcewake_early_sanitize(struct intel_uncore *uncore,
				     unsigned int restore_forcewake)
525
{
526
	GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
527

528
	/* WaDisableShadowRegForCpd:chv */
529
	if (IS_CHERRYVIEW(uncore->i915)) {
530 531 532 533
		__raw_uncore_write32(uncore, GTFIFOCTL,
				     __raw_uncore_read32(uncore, GTFIFOCTL) |
				     GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				     GT_FIFO_CTL_RC6_POLICY_STALL);
534 535
	}

536
	iosf_mbi_punit_acquire();
537
	intel_uncore_forcewake_reset(uncore);
538
	if (restore_forcewake) {
539 540 541
		spin_lock_irq(&uncore->lock);
		uncore->funcs.force_wake_get(uncore, restore_forcewake);

542
		if (intel_uncore_has_fifo(uncore))
543
			uncore->fifo_count = fifo_free_entries(uncore);
544
		spin_unlock_irq(&uncore->lock);
545
	}
546
	iosf_mbi_punit_release();
547 548
}

549
void intel_uncore_suspend(struct intel_uncore *uncore)
550
{
551 552 553
	if (!intel_uncore_has_forcewake(uncore))
		return;

554 555
	iosf_mbi_punit_acquire();
	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
556 557
		&uncore->pmic_bus_access_nb);
	uncore->fw_domains_saved = intel_uncore_forcewake_reset(uncore);
558
	iosf_mbi_punit_release();
559 560
}

561
void intel_uncore_resume_early(struct intel_uncore *uncore)
562
{
563 564
	unsigned int restore_forcewake;

565
	if (intel_uncore_unclaimed_mmio(uncore))
566
		drm_dbg(&uncore->i915->drm, "unclaimed mmio detected on resume, clearing\n");
567 568 569 570

	if (!intel_uncore_has_forcewake(uncore))
		return;

571
	restore_forcewake = fetch_and_zero(&uncore->fw_domains_saved);
572
	forcewake_early_sanitize(uncore, restore_forcewake);
573

574
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
575 576
}

577
void intel_uncore_runtime_resume(struct intel_uncore *uncore)
578
{
579 580 581
	if (!intel_uncore_has_forcewake(uncore))
		return;

582
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
583 584
}

585
static void __intel_uncore_forcewake_get(struct intel_uncore *uncore,
586 587 588
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
589
	unsigned int tmp;
590

591
	fw_domains &= uncore->fw_domains;
592

593
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
594
		if (domain->wake_count++) {
595
			fw_domains &= ~domain->mask;
596 597 598
			domain->active = true;
		}
	}
599

600
	if (fw_domains)
601
		uncore->funcs.force_wake_get(uncore, fw_domains);
602 603
}

604 605
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
606
 * @uncore: the intel_uncore structure
607 608 609 610 611 612 613 614 615
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
616
 */
617
void intel_uncore_forcewake_get(struct intel_uncore *uncore,
618
				enum forcewake_domains fw_domains)
619 620 621
{
	unsigned long irqflags;

622
	if (!uncore->funcs.force_wake_get)
623 624
		return;

625
	assert_rpm_wakelock_held(uncore->rpm);
626

627 628 629
	spin_lock_irqsave(&uncore->lock, irqflags);
	__intel_uncore_forcewake_get(uncore, fw_domains);
	spin_unlock_irqrestore(&uncore->lock, irqflags);
630 631
}

632 633
/**
 * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace
634
 * @uncore: the intel_uncore structure
635 636 637 638 639
 *
 * This function is a wrapper around intel_uncore_forcewake_get() to acquire
 * the GT powerwell and in the process disable our debugging for the
 * duration of userspace's bypass.
 */
640
void intel_uncore_forcewake_user_get(struct intel_uncore *uncore)
641
{
642
	spin_lock_irq(&uncore->lock);
643
	if (!uncore->user_forcewake_count++) {
644
		intel_uncore_forcewake_get__locked(uncore, FORCEWAKE_ALL);
645 646 647
		spin_lock(&uncore->debug->lock);
		mmio_debug_suspend(uncore->debug);
		spin_unlock(&uncore->debug->lock);
648
	}
649
	spin_unlock_irq(&uncore->lock);
650 651 652 653
}

/**
 * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace
654
 * @uncore: the intel_uncore structure
655 656 657 658
 *
 * This function complements intel_uncore_forcewake_user_get() and releases
 * the GT powerwell taken on behalf of the userspace bypass.
 */
659
void intel_uncore_forcewake_user_put(struct intel_uncore *uncore)
660
{
661
	spin_lock_irq(&uncore->lock);
662 663 664 665 666
	if (!--uncore->user_forcewake_count) {
		spin_lock(&uncore->debug->lock);
		mmio_debug_resume(uncore->debug);

		if (check_for_unclaimed_mmio(uncore))
667
			dev_info(uncore->i915->drm.dev,
668
				 "Invalid mmio detected during user access\n");
669
		spin_unlock(&uncore->debug->lock);
670

671
		intel_uncore_forcewake_put__locked(uncore, FORCEWAKE_ALL);
672
	}
673
	spin_unlock_irq(&uncore->lock);
674 675
}

676
/**
677
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
678
 * @uncore: the intel_uncore structure
679
 * @fw_domains: forcewake domains to get reference on
680
 *
681 682
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
683
 */
684
void intel_uncore_forcewake_get__locked(struct intel_uncore *uncore,
685 686
					enum forcewake_domains fw_domains)
{
687 688 689
	lockdep_assert_held(&uncore->lock);

	if (!uncore->funcs.force_wake_get)
690 691
		return;

692
	__intel_uncore_forcewake_get(uncore, fw_domains);
693 694
}

695
static void __intel_uncore_forcewake_put(struct intel_uncore *uncore,
696
					 enum forcewake_domains fw_domains)
697
{
698
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
699
	unsigned int tmp;
700

701
	fw_domains &= uncore->fw_domains;
702

703
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
704
		GEM_BUG_ON(!domain->wake_count);
705

706 707
		if (--domain->wake_count) {
			domain->active = true;
708
			continue;
709
		}
710

711
		fw_domain_arm_timer(domain);
712
	}
713
}
714

715 716
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
717
 * @uncore: the intel_uncore structure
718 719 720 721 722
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
723
void intel_uncore_forcewake_put(struct intel_uncore *uncore,
724 725 726 727
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

728
	if (!uncore->funcs.force_wake_put)
729 730
		return;

731 732 733
	spin_lock_irqsave(&uncore->lock, irqflags);
	__intel_uncore_forcewake_put(uncore, fw_domains);
	spin_unlock_irqrestore(&uncore->lock, irqflags);
734 735
}

736 737
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
738
 * @uncore: the intel_uncore structure
739 740 741 742 743
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
744
void intel_uncore_forcewake_put__locked(struct intel_uncore *uncore,
745 746
					enum forcewake_domains fw_domains)
{
747 748 749
	lockdep_assert_held(&uncore->lock);

	if (!uncore->funcs.force_wake_put)
750 751
		return;

752
	__intel_uncore_forcewake_put(uncore, fw_domains);
753 754
}

755
void assert_forcewakes_inactive(struct intel_uncore *uncore)
756
{
757
	if (!uncore->funcs.force_wake_get)
758 759
		return;

760
	WARN(uncore->fw_domains_active,
761
	     "Expected all fw_domains to be inactive, but %08x are still on\n",
762
	     uncore->fw_domains_active);
763 764
}

765
void assert_forcewakes_active(struct intel_uncore *uncore,
766 767
			      enum forcewake_domains fw_domains)
{
768 769 770 771 772 773
	struct intel_uncore_forcewake_domain *domain;
	unsigned int tmp;

	if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
		return;

774
	if (!uncore->funcs.force_wake_get)
775 776
		return;

777 778
	spin_lock_irq(&uncore->lock);

779
	assert_rpm_wakelock_held(uncore->rpm);
780

781 782
	fw_domains &= uncore->fw_domains;
	WARN(fw_domains & ~uncore->fw_domains_active,
783
	     "Expected %08x fw_domains to be active, but %08x are off\n",
784
	     fw_domains, fw_domains & ~uncore->fw_domains_active);
785 786 787 788 789 790

	/*
	 * Check that the caller has an explicit wakeref and we don't mistake
	 * it for the auto wakeref.
	 */
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
791
		unsigned int actual = READ_ONCE(domain->wake_count);
792 793
		unsigned int expect = 1;

794
		if (uncore->fw_domains_timer & domain->mask)
795 796
			expect++; /* pending automatic release */

797
		if (WARN(actual < expect,
798
			 "Expected domain %d to be held awake by caller, count=%d\n",
799
			 domain->id, actual))
800 801
			break;
	}
802 803

	spin_unlock_irq(&uncore->lock);
804 805
}

806
/* We give fast paths for the really cool registers */
807
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
808

809
#define __gen6_reg_read_fw_domains(uncore, offset) \
810 811 812 813 814 815 816 817 818
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
819
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
820 821 822 823 824 825 826 827 828
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

848
static enum forcewake_domains
849
find_fw_domain(struct intel_uncore *uncore, u32 offset)
850
{
T
Tvrtko Ursulin 已提交
851
	const struct intel_forcewake_range *entry;
852

T
Tvrtko Ursulin 已提交
853
	entry = BSEARCH(offset,
854 855
			uncore->fw_domains_table,
			uncore->fw_domains_table_entries,
856
			fw_range_cmp);
857

858 859 860
	if (!entry)
		return 0;

861 862 863 864 865 866
	/*
	 * The list of FW domains depends on the SKU in gen11+ so we
	 * can't determine it statically. We use FORCEWAKE_ALL and
	 * translate it here to the list of available domains.
	 */
	if (entry->domains == FORCEWAKE_ALL)
867
		return uncore->fw_domains;
868

869
	WARN(entry->domains & ~uncore->fw_domains,
870
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
871
	     entry->domains & ~uncore->fw_domains, offset);
872 873

	return entry->domains;
874 875 876 877
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
878

T
Tvrtko Ursulin 已提交
879
#define HAS_FWTABLE(dev_priv) \
880
	(INTEL_GEN(dev_priv) >= 9 || \
T
Tvrtko Ursulin 已提交
881 882 883
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

884
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
885 886 887 888 889 890
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
891
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
892 893
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
894

895
#define __fwtable_reg_read_fw_domains(uncore, offset) \
896 897
({ \
	enum forcewake_domains __fwd = 0; \
898
	if (NEEDS_FORCE_WAKE((offset))) \
899
		__fwd = find_fw_domain(uncore, offset); \
900 901 902
	__fwd; \
})

903
#define __gen11_fwtable_reg_read_fw_domains(uncore, offset) \
904
	find_fw_domain(uncore, offset)
905

906 907 908
#define __gen12_fwtable_reg_read_fw_domains(uncore, offset) \
	find_fw_domain(uncore, offset)

909
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
910
static const i915_reg_t gen8_shadowed_regs[] = {
911 912 913 914 915 916
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
917 918 919
	/* TODO: Other registers are not yet used */
};

920 921 922 923 924 925 926 927 928 929 930 931 932 933
static const i915_reg_t gen11_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),		/* 0x2000 (base) */
	GEN6_RPNSWREQ,				/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,			/* 0xA00C */
	RING_TAIL(BLT_RING_BASE),		/* 0x22000 (base) */
	RING_TAIL(GEN11_BSD_RING_BASE),		/* 0x1C0000 (base) */
	RING_TAIL(GEN11_BSD2_RING_BASE),	/* 0x1C4000 (base) */
	RING_TAIL(GEN11_VEBOX_RING_BASE),	/* 0x1C8000 (base) */
	RING_TAIL(GEN11_BSD3_RING_BASE),	/* 0x1D0000 (base) */
	RING_TAIL(GEN11_BSD4_RING_BASE),	/* 0x1D4000 (base) */
	RING_TAIL(GEN11_VEBOX2_RING_BASE),	/* 0x1D8000 (base) */
	/* TODO: Other registers are not yet used */
};

934 935 936 937 938 939 940 941 942 943 944 945 946 947
static const i915_reg_t gen12_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),		/* 0x2000 (base) */
	GEN6_RPNSWREQ,				/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,			/* 0xA00C */
	RING_TAIL(BLT_RING_BASE),		/* 0x22000 (base) */
	RING_TAIL(GEN11_BSD_RING_BASE),		/* 0x1C0000 (base) */
	RING_TAIL(GEN11_BSD2_RING_BASE),	/* 0x1C4000 (base) */
	RING_TAIL(GEN11_VEBOX_RING_BASE),	/* 0x1C8000 (base) */
	RING_TAIL(GEN11_BSD3_RING_BASE),	/* 0x1D0000 (base) */
	RING_TAIL(GEN11_BSD4_RING_BASE),	/* 0x1D4000 (base) */
	RING_TAIL(GEN11_VEBOX2_RING_BASE),	/* 0x1D8000 (base) */
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
948
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
949
{
T
Tvrtko Ursulin 已提交
950
	u32 offset = i915_mmio_reg_offset(*reg);
951

T
Tvrtko Ursulin 已提交
952
	if (key < offset)
953
		return -1;
T
Tvrtko Ursulin 已提交
954
	else if (key > offset)
955 956 957 958 959
		return 1;
	else
		return 0;
}

960 961 962 963 964 965
#define __is_genX_shadowed(x) \
static bool is_gen##x##_shadowed(u32 offset) \
{ \
	const i915_reg_t *regs = gen##x##_shadowed_regs; \
	return BSEARCH(offset, regs, ARRAY_SIZE(gen##x##_shadowed_regs), \
		       mmio_reg_cmp); \
966 967
}

968 969
__is_genX_shadowed(8)
__is_genX_shadowed(11)
970
__is_genX_shadowed(12)
971

972 973 974 975 976 977
static enum forcewake_domains
gen6_reg_write_fw_domains(struct intel_uncore *uncore, i915_reg_t reg)
{
	return FORCEWAKE_RENDER;
}

978
#define __gen8_reg_write_fw_domains(uncore, offset) \
979 980 981 982 983 984 985 986 987
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

988
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
989 990
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
991
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
992
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
993
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
994
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
995
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
996
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
997 998
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
999
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
1000 1001
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1002 1003 1004 1005 1006
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
1007

1008
#define __fwtable_reg_write_fw_domains(uncore, offset) \
1009 1010
({ \
	enum forcewake_domains __fwd = 0; \
1011
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
1012
		__fwd = find_fw_domain(uncore, offset); \
1013 1014 1015
	__fwd; \
})

1016
#define __gen11_fwtable_reg_write_fw_domains(uncore, offset) \
1017 1018
({ \
	enum forcewake_domains __fwd = 0; \
1019 1020 1021
	const u32 __offset = (offset); \
	if (!is_gen11_shadowed(__offset)) \
		__fwd = find_fw_domain(uncore, __offset); \
1022 1023 1024
	__fwd; \
})

1025 1026 1027 1028 1029 1030 1031 1032 1033
#define __gen12_fwtable_reg_write_fw_domains(uncore, offset) \
({ \
	enum forcewake_domains __fwd = 0; \
	const u32 __offset = (offset); \
	if (!is_gen12_shadowed(__offset)) \
		__fwd = find_fw_domain(uncore, __offset); \
	__fwd; \
})

1034
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
1035
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
1036
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
1037 1038
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
1039
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
1040
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
1041
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
1042
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
1043
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
1044
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
1045
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
1046
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
1047
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
1048
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
1049
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
1050
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
1051
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
1052
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
1053
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1054
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
1055
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1056
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
1057
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
1058
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
1059
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
1060
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
1061
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
1062
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
1063
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
1064
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
1065
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
1066
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
1067 1068
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
1069

1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
static const struct intel_forcewake_range __gen11_fw_ranges[] = {
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8500, 0x8bff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_ALL),
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1089 1090 1091 1092 1093
	GEN_FW_RANGE(0xb480, 0xdeff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xdf00, 0xe8ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xe900, 0x16dff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x16e00, 0x19fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x1a000, 0x243ff, FORCEWAKE_BLITTER),
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x24800, 0x3ffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x40000, 0x1bffff, 0),
	GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
	GEN_FW_RANGE(0x1c4000, 0x1c7fff, FORCEWAKE_MEDIA_VDBOX1),
	GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0),
	GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
	GEN_FW_RANGE(0x1d4000, 0x1d7fff, FORCEWAKE_MEDIA_VDBOX3),
	GEN_FW_RANGE(0x1d8000, 0x1dbfff, FORCEWAKE_MEDIA_VEBOX1)
};

1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
static const struct intel_forcewake_range __gen12_fw_ranges[] = {
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8500, 0x8bff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_ALL),
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb480, 0xdfff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xe900, 0x147ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x14800, 0x148ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x14900, 0x19fff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x1a000, 0x1a7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x1a800, 0x1afff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x1b000, 0x1bfff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x1c000, 0x243ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x24800, 0x3ffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x40000, 0x1bffff, 0),
	GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
	GEN_FW_RANGE(0x1c4000, 0x1c7fff, FORCEWAKE_MEDIA_VDBOX1),
	GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0),
	GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
	GEN_FW_RANGE(0x1d4000, 0x1d7fff, FORCEWAKE_MEDIA_VDBOX3),
	GEN_FW_RANGE(0x1d8000, 0x1dbfff, FORCEWAKE_MEDIA_VEBOX1)
};

1146
static void
1147
ilk_dummy_write(struct intel_uncore *uncore)
1148 1149 1150 1151
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
1152
	__raw_uncore_write32(uncore, MI_MODE, 0);
1153 1154 1155
}

static void
1156
__unclaimed_reg_debug(struct intel_uncore *uncore,
1157 1158 1159
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
1160
{
1161
	if (WARN(check_for_unclaimed_mmio(uncore) && !before,
1162 1163
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
1164
		 i915_mmio_reg_offset(reg)))
1165 1166
		/* Only report the first N failures */
		i915_modparams.mmio_debug--;
1167 1168
}

1169
static inline void
1170
unclaimed_reg_debug(struct intel_uncore *uncore,
1171 1172 1173 1174
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
1175
	if (likely(!i915_modparams.mmio_debug))
1176 1177
		return;

1178 1179 1180 1181 1182 1183
	/* interrupts are disabled and re-enabled around uncore->lock usage */
	lockdep_assert_held(&uncore->lock);

	if (before)
		spin_lock(&uncore->debug->lock);

1184
	__unclaimed_reg_debug(uncore, reg, read, before);
1185 1186 1187

	if (!before)
		spin_unlock(&uncore->debug->lock);
1188 1189
}

1190
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
1191
	u##x val = 0; \
1192
	assert_rpm_wakelock_held(uncore->rpm);
B
Ben Widawsky 已提交
1193

1194
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
1195 1196 1197
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1198
#define __gen2_read(x) \
1199
static u##x \
1200
gen2_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1201
	GEN2_READ_HEADER(x); \
1202
	val = __raw_uncore_read##x(uncore, reg); \
1203
	GEN2_READ_FOOTER; \
1204 1205 1206 1207
}

#define __gen5_read(x) \
static u##x \
1208
gen5_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1209
	GEN2_READ_HEADER(x); \
1210
	ilk_dummy_write(uncore); \
1211
	val = __raw_uncore_read##x(uncore, reg); \
1212
	GEN2_READ_FOOTER; \
1213 1214
}

1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
1231
	u32 offset = i915_mmio_reg_offset(reg); \
1232 1233
	unsigned long irqflags; \
	u##x val = 0; \
1234
	assert_rpm_wakelock_held(uncore->rpm); \
1235
	spin_lock_irqsave(&uncore->lock, irqflags); \
1236
	unclaimed_reg_debug(uncore, reg, true, true)
1237 1238

#define GEN6_READ_FOOTER \
1239
	unclaimed_reg_debug(uncore, reg, true, false); \
1240
	spin_unlock_irqrestore(&uncore->lock, irqflags); \
1241 1242 1243
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1244
static noinline void ___force_wake_auto(struct intel_uncore *uncore,
1245
					enum forcewake_domains fw_domains)
1246 1247
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
1248 1249
	unsigned int tmp;

1250
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
1251

1252
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp)
1253 1254
		fw_domain_arm_timer(domain);

1255
	uncore->funcs.force_wake_get(uncore, fw_domains);
1256 1257
}

1258
static inline void __force_wake_auto(struct intel_uncore *uncore,
1259 1260
				     enum forcewake_domains fw_domains)
{
1261
	GEM_BUG_ON(!fw_domains);
1262

1263
	/* Turn on all requested but inactive supported forcewake domains. */
1264 1265
	fw_domains &= uncore->fw_domains;
	fw_domains &= ~uncore->fw_domains_active;
1266

1267
	if (fw_domains)
1268
		___force_wake_auto(uncore, fw_domains);
1269 1270
}

1271
#define __gen_read(func, x) \
1272
static u##x \
1273
func##_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1274
	enum forcewake_domains fw_engine; \
1275
	GEN6_READ_HEADER(x); \
1276
	fw_engine = __##func##_reg_read_fw_domains(uncore, offset); \
1277
	if (fw_engine) \
1278
		__force_wake_auto(uncore, fw_engine); \
1279
	val = __raw_uncore_read##x(uncore, reg); \
1280
	GEN6_READ_FOOTER; \
1281
}
1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293

#define __gen_reg_read_funcs(func) \
static enum forcewake_domains \
func##_reg_read_fw_domains(struct intel_uncore *uncore, i915_reg_t reg) { \
	return __##func##_reg_read_fw_domains(uncore, i915_mmio_reg_offset(reg)); \
} \
\
__gen_read(func, 8) \
__gen_read(func, 16) \
__gen_read(func, 32) \
__gen_read(func, 64)

1294
__gen_reg_read_funcs(gen12_fwtable);
1295 1296 1297 1298 1299
__gen_reg_read_funcs(gen11_fwtable);
__gen_reg_read_funcs(fwtable);
__gen_reg_read_funcs(gen6);

#undef __gen_reg_read_funcs
1300 1301
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
1302

1303
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1304
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1305
	assert_rpm_wakelock_held(uncore->rpm); \
1306

1307
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1308

1309
#define __gen2_write(x) \
1310
static void \
1311
gen2_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1312
	GEN2_WRITE_HEADER; \
1313
	__raw_uncore_write##x(uncore, reg, val); \
1314
	GEN2_WRITE_FOOTER; \
1315 1316 1317 1318
}

#define __gen5_write(x) \
static void \
1319
gen5_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1320
	GEN2_WRITE_HEADER; \
1321
	ilk_dummy_write(uncore); \
1322
	__raw_uncore_write##x(uncore, reg, val); \
1323
	GEN2_WRITE_FOOTER; \
1324 1325
}

1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1340
	u32 offset = i915_mmio_reg_offset(reg); \
1341 1342
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1343
	assert_rpm_wakelock_held(uncore->rpm); \
1344
	spin_lock_irqsave(&uncore->lock, irqflags); \
1345
	unclaimed_reg_debug(uncore, reg, false, true)
1346 1347

#define GEN6_WRITE_FOOTER \
1348
	unclaimed_reg_debug(uncore, reg, false, false); \
1349
	spin_unlock_irqrestore(&uncore->lock, irqflags)
1350

1351 1352
#define __gen6_write(x) \
static void \
1353
gen6_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1354
	GEN6_WRITE_HEADER; \
1355
	if (NEEDS_FORCE_WAKE(offset)) \
1356
		__gen6_gt_wait_for_fifo(uncore); \
1357
	__raw_uncore_write##x(uncore, reg, val); \
1358
	GEN6_WRITE_FOOTER; \
1359
}
1360 1361 1362
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)
1363

1364
#define __gen_write(func, x) \
1365
static void \
1366
func##_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1367
	enum forcewake_domains fw_engine; \
1368
	GEN6_WRITE_HEADER; \
1369
	fw_engine = __##func##_reg_write_fw_domains(uncore, offset); \
1370
	if (fw_engine) \
1371
		__force_wake_auto(uncore, fw_engine); \
1372
	__raw_uncore_write##x(uncore, reg, val); \
1373
	GEN6_WRITE_FOOTER; \
1374
}
1375

1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
#define __gen_reg_write_funcs(func) \
static enum forcewake_domains \
func##_reg_write_fw_domains(struct intel_uncore *uncore, i915_reg_t reg) { \
	return __##func##_reg_write_fw_domains(uncore, i915_mmio_reg_offset(reg)); \
} \
\
__gen_write(func, 8) \
__gen_write(func, 16) \
__gen_write(func, 32)

1386
__gen_reg_write_funcs(gen12_fwtable);
1387 1388 1389 1390 1391
__gen_reg_write_funcs(gen11_fwtable);
__gen_reg_write_funcs(fwtable);
__gen_reg_write_funcs(gen8);

#undef __gen_reg_write_funcs
1392 1393
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1394

1395
#define ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, x) \
1396
do { \
1397 1398 1399
	(uncore)->funcs.mmio_writeb = x##_write8; \
	(uncore)->funcs.mmio_writew = x##_write16; \
	(uncore)->funcs.mmio_writel = x##_write32; \
1400 1401
} while (0)

1402
#define ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, x) \
1403
do { \
1404 1405 1406 1407
	(uncore)->funcs.mmio_readb = x##_read8; \
	(uncore)->funcs.mmio_readw = x##_read16; \
	(uncore)->funcs.mmio_readl = x##_read32; \
	(uncore)->funcs.mmio_readq = x##_read64; \
1408 1409
} while (0)

1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
#define ASSIGN_WRITE_MMIO_VFUNCS(uncore, x) \
do { \
	ASSIGN_RAW_WRITE_MMIO_VFUNCS((uncore), x); \
	(uncore)->funcs.write_fw_domains = x##_reg_write_fw_domains; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(uncore, x) \
do { \
	ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, x); \
	(uncore)->funcs.read_fw_domains = x##_reg_read_fw_domains; \
} while (0)
1421

1422 1423 1424 1425
static int __fw_domain_init(struct intel_uncore *uncore,
			    enum forcewake_domain_id domain_id,
			    i915_reg_t reg_set,
			    i915_reg_t reg_ack)
1426 1427 1428
{
	struct intel_uncore_forcewake_domain *d;

1429 1430
	GEM_BUG_ON(domain_id >= FW_DOMAIN_ID_COUNT);
	GEM_BUG_ON(uncore->fw_domain[domain_id]);
1431

1432
	if (i915_inject_probe_failure(uncore->i915))
1433
		return -ENOMEM;
1434

1435 1436 1437
	d = kzalloc(sizeof(*d), GFP_KERNEL);
	if (!d)
		return -ENOMEM;
1438

1439 1440 1441
	WARN_ON(!i915_mmio_reg_valid(reg_set));
	WARN_ON(!i915_mmio_reg_valid(reg_ack));

1442
	d->uncore = uncore;
1443
	d->wake_count = 0;
1444 1445
	d->reg_set = uncore->regs + i915_mmio_reg_offset(reg_set);
	d->reg_ack = uncore->regs + i915_mmio_reg_offset(reg_ack);
1446 1447 1448

	d->id = domain_id;

1449 1450 1451
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
1452 1453 1454 1455 1456 1457 1458
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX1));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX2 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX2));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX3 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX3));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX1));

C
Chris Wilson 已提交
1459
	d->mask = BIT(domain_id);
1460

1461 1462
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1463

1464
	uncore->fw_domains |= BIT(domain_id);
1465

1466
	fw_domain_reset(d);
1467 1468 1469 1470

	uncore->fw_domain[domain_id] = d;

	return 0;
1471 1472
}

1473
static void fw_domain_fini(struct intel_uncore *uncore,
1474 1475 1476 1477
			   enum forcewake_domain_id domain_id)
{
	struct intel_uncore_forcewake_domain *d;

1478
	GEM_BUG_ON(domain_id >= FW_DOMAIN_ID_COUNT);
1479

1480 1481 1482
	d = fetch_and_zero(&uncore->fw_domain[domain_id]);
	if (!d)
		return;
1483

1484
	uncore->fw_domains &= ~BIT(domain_id);
1485 1486
	WARN_ON(d->wake_count);
	WARN_ON(hrtimer_cancel(&d->timer));
1487 1488
	kfree(d);
}
1489

1490 1491 1492 1493 1494 1495 1496
static void intel_uncore_fw_domains_fini(struct intel_uncore *uncore)
{
	struct intel_uncore_forcewake_domain *d;
	int tmp;

	for_each_fw_domain(d, uncore, tmp)
		fw_domain_fini(uncore, d->id);
1497 1498
}

1499
static int intel_uncore_fw_domains_init(struct intel_uncore *uncore)
1500
{
1501
	struct drm_i915_private *i915 = uncore->i915;
1502
	int ret = 0;
1503

1504
	GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
1505

1506 1507 1508
#define fw_domain_init(uncore__, id__, set__, ack__) \
	(ret ?: (ret = __fw_domain_init((uncore__), (id__), (set__), (ack__))))

1509
	if (INTEL_GEN(i915) >= 11) {
1510 1511
		int i;

1512
		uncore->funcs.force_wake_get = fw_domains_get_with_fallback;
1513 1514
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1515 1516
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
1517
		fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1518 1519
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
1520

1521
		for (i = 0; i < I915_MAX_VCS; i++) {
1522
			if (!HAS_ENGINE(i915, _VCS(i)))
1523 1524
				continue;

1525
			fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VDBOX0 + i,
1526 1527 1528 1529
				       FORCEWAKE_MEDIA_VDBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(i));
		}
		for (i = 0; i < I915_MAX_VECS; i++) {
1530
			if (!HAS_ENGINE(i915, _VECS(i)))
1531 1532
				continue;

1533
			fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VEBOX0 + i,
1534 1535 1536
				       FORCEWAKE_MEDIA_VEBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(i));
		}
1537
	} else if (IS_GEN_RANGE(i915, 9, 10)) {
1538
		uncore->funcs.force_wake_get = fw_domains_get_with_fallback;
1539 1540
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1541 1542
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
1543
		fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1544 1545
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
1546
		fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1547
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1548 1549 1550 1551
	} else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) {
		uncore->funcs.force_wake_get = fw_domains_get;
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1552
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
1553
		fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1554
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1555 1556
	} else if (IS_HASWELL(i915) || IS_BROADWELL(i915)) {
		uncore->funcs.force_wake_get =
1557
			fw_domains_get_with_thread_status;
1558 1559
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1560
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1561
	} else if (IS_IVYBRIDGE(i915)) {
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1573
		uncore->funcs.force_wake_get =
1574
			fw_domains_get_with_thread_status;
1575
		uncore->funcs.force_wake_put = fw_domains_put;
1576

1577 1578
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1579 1580 1581
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1582
		 */
1583

1584
		__raw_uncore_write32(uncore, FORCEWAKE, 0);
1585
		__raw_posting_read(uncore, ECOBUS);
1586

1587 1588 1589 1590
		ret = __fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
		if (ret)
			goto out;
1591

1592 1593
		spin_lock_irq(&uncore->lock);
		fw_domains_get_with_thread_status(uncore, FORCEWAKE_RENDER);
1594
		ecobus = __raw_uncore_read32(uncore, ECOBUS);
1595 1596
		fw_domains_put(uncore, FORCEWAKE_RENDER);
		spin_unlock_irq(&uncore->lock);
1597

1598
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1599 1600
			drm_info(&i915->drm, "No MT forcewake available on Ivybridge, this can result in issues\n");
			drm_info(&i915->drm, "when using vblank-synced partial screen updates.\n");
1601
			fw_domain_fini(uncore, FW_DOMAIN_ID_RENDER);
1602
			fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1603
				       FORCEWAKE, FORCEWAKE_ACK);
1604
		}
1605 1606
	} else if (IS_GEN(i915, 6)) {
		uncore->funcs.force_wake_get =
1607
			fw_domains_get_with_thread_status;
1608 1609
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1610
			       FORCEWAKE, FORCEWAKE_ACK);
1611
	}
1612

1613 1614
#undef fw_domain_init

1615
	/* All future platforms are expected to require complex power gating */
1616
	drm_WARN_ON(&i915->drm, !ret && uncore->fw_domains == 0);
1617 1618 1619 1620 1621 1622

out:
	if (ret)
		intel_uncore_fw_domains_fini(uncore);

	return ret;
1623 1624
}

1625
#define ASSIGN_FW_DOMAINS_TABLE(uncore, d) \
1626
{ \
1627
	(uncore)->fw_domains_table = \
1628
			(struct intel_forcewake_range *)(d); \
1629
	(uncore)->fw_domains_table_entries = ARRAY_SIZE((d)); \
1630 1631
}

1632 1633 1634
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
1635 1636
	struct intel_uncore *uncore = container_of(nb,
			struct intel_uncore, pmic_bus_access_nb);
1637 1638 1639 1640 1641 1642 1643 1644 1645 1646

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
1647 1648 1649 1650 1651
		 *
		 * The notifier is unregistered during intel_runtime_suspend(),
		 * so it's ok to access the HW here without holding a RPM
		 * wake reference -> disable wakeref asserts for the time of
		 * the access.
1652
		 */
1653 1654 1655
		disable_rpm_wakeref_asserts(uncore->rpm);
		intel_uncore_forcewake_get(uncore, FORCEWAKE_ALL);
		enable_rpm_wakeref_asserts(uncore->rpm);
1656 1657
		break;
	case MBI_PMIC_BUS_ACCESS_END:
1658
		intel_uncore_forcewake_put(uncore, FORCEWAKE_ALL);
1659 1660 1661 1662 1663 1664
		break;
	}

	return NOTIFY_OK;
}

1665 1666
static int uncore_mmio_setup(struct intel_uncore *uncore)
{
1667
	struct drm_i915_private *i915 = uncore->i915;
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686
	struct pci_dev *pdev = i915->drm.pdev;
	int mmio_bar;
	int mmio_size;

	mmio_bar = IS_GEN(i915, 2) ? 1 : 0;
	/*
	 * Before gen4, the registers and the GTT are behind different BARs.
	 * However, from gen4 onwards, the registers and the GTT are shared
	 * in the same BAR, so we want to restrict this ioremap from
	 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
	 * the register BAR remains the same size for all the earlier
	 * generations up to Ironlake.
	 */
	if (INTEL_GEN(i915) < 5)
		mmio_size = 512 * 1024;
	else
		mmio_size = 2 * 1024 * 1024;
	uncore->regs = pci_iomap(pdev, mmio_bar, mmio_size);
	if (uncore->regs == NULL) {
1687
		drm_err(&i915->drm, "failed to map registers\n");
1688 1689 1690 1691 1692 1693 1694 1695
		return -EIO;
	}

	return 0;
}

static void uncore_mmio_cleanup(struct intel_uncore *uncore)
{
1696
	struct pci_dev *pdev = uncore->i915->drm.pdev;
1697 1698 1699 1700

	pci_iounmap(pdev, uncore->regs);
}

1701 1702
void intel_uncore_init_early(struct intel_uncore *uncore,
			     struct drm_i915_private *i915)
1703 1704
{
	spin_lock_init(&uncore->lock);
1705 1706
	uncore->i915 = i915;
	uncore->rpm = &i915->runtime_pm;
1707
	uncore->debug = &i915->mmio_debug;
1708
}
1709

1710
static void uncore_raw_init(struct intel_uncore *uncore)
1711
{
1712
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore));
1713

1714 1715 1716 1717 1718 1719 1720 1721
	if (IS_GEN(uncore->i915, 5)) {
		ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, gen5);
		ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, gen5);
	} else {
		ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, gen2);
		ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, gen2);
	}
}
1722

1723
static int uncore_forcewake_init(struct intel_uncore *uncore)
1724 1725
{
	struct drm_i915_private *i915 = uncore->i915;
1726
	int ret;
1727

1728
	GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
1729

1730 1731 1732
	ret = intel_uncore_fw_domains_init(uncore);
	if (ret)
		return ret;
1733
	forcewake_early_sanitize(uncore, 0);
1734

1735
	if (IS_GEN_RANGE(i915, 6, 7)) {
1736 1737 1738 1739 1740
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen6);

		if (IS_VALLEYVIEW(i915)) {
			ASSIGN_FW_DOMAINS_TABLE(uncore, __vlv_fw_ranges);
			ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1741
		} else {
1742
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1743
		}
1744 1745 1746 1747 1748
	} else if (IS_GEN(i915, 8)) {
		if (IS_CHERRYVIEW(i915)) {
			ASSIGN_FW_DOMAINS_TABLE(uncore, __chv_fw_ranges);
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
			ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1749
		} else {
1750 1751
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen8);
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1752
		}
1753 1754 1755 1756
	} else if (IS_GEN_RANGE(i915, 9, 10)) {
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen9_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1757
	} else if (IS_GEN(i915, 11)) {
1758 1759 1760
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen11_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen11_fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, gen11_fwtable);
1761 1762 1763 1764
	} else {
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen12_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen12_fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, gen12_fwtable);
1765
	}
1766

1767 1768
	uncore->pmic_bus_access_nb.notifier_call = i915_pmic_bus_access_notifier;
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
1769 1770

	return 0;
1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784
}

int intel_uncore_init_mmio(struct intel_uncore *uncore)
{
	struct drm_i915_private *i915 = uncore->i915;
	int ret;

	ret = uncore_mmio_setup(uncore);
	if (ret)
		return ret;

	if (INTEL_GEN(i915) > 5 && !intel_vgpu_active(i915))
		uncore->flags |= UNCORE_HAS_FORCEWAKE;

1785
	if (!intel_uncore_has_forcewake(uncore)) {
1786
		uncore_raw_init(uncore);
1787 1788 1789 1790 1791
	} else {
		ret = uncore_forcewake_init(uncore);
		if (ret)
			goto out_mmio_cleanup;
	}
1792

1793 1794 1795 1796 1797 1798
	/* make sure fw funcs are set if and only if we have fw*/
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.force_wake_get);
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.force_wake_put);
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.read_fw_domains);
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.write_fw_domains);

1799 1800 1801 1802 1803 1804 1805 1806 1807
	if (HAS_FPGA_DBG_UNCLAIMED(i915))
		uncore->flags |= UNCORE_HAS_FPGA_DBG_UNCLAIMED;

	if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
		uncore->flags |= UNCORE_HAS_DBG_UNCLAIMED;

	if (IS_GEN_RANGE(i915, 6, 7))
		uncore->flags |= UNCORE_HAS_FIFO;

1808
	/* clear out unclaimed reg detection bit */
1809
	if (intel_uncore_unclaimed_mmio(uncore))
1810
		drm_dbg(&i915->drm, "unclaimed mmio detected on uncore init, clearing\n");
1811 1812

	return 0;
1813 1814 1815 1816 1817

out_mmio_cleanup:
	uncore_mmio_cleanup(uncore);

	return ret;
1818 1819
}

1820 1821 1822 1823 1824
/*
 * We might have detected that some engines are fused off after we initialized
 * the forcewake domains. Prune them, to make sure they only reference existing
 * engines.
 */
1825
void intel_uncore_prune_mmio_domains(struct intel_uncore *uncore)
1826
{
1827
	struct drm_i915_private *i915 = uncore->i915;
1828 1829 1830
	enum forcewake_domains fw_domains = uncore->fw_domains;
	enum forcewake_domain_id domain_id;
	int i;
1831

1832 1833
	if (!intel_uncore_has_forcewake(uncore) || INTEL_GEN(i915) < 11)
		return;
1834

1835 1836
	for (i = 0; i < I915_MAX_VCS; i++) {
		domain_id = FW_DOMAIN_ID_MEDIA_VDBOX0 + i;
1837

1838 1839
		if (HAS_ENGINE(i915, _VCS(i)))
			continue;
1840

1841 1842 1843
		if (fw_domains & BIT(domain_id))
			fw_domain_fini(uncore, domain_id);
	}
1844

1845 1846
	for (i = 0; i < I915_MAX_VECS; i++) {
		domain_id = FW_DOMAIN_ID_MEDIA_VEBOX0 + i;
1847

1848 1849
		if (HAS_ENGINE(i915, _VECS(i)))
			continue;
1850

1851 1852
		if (fw_domains & BIT(domain_id))
			fw_domain_fini(uncore, domain_id);
1853 1854 1855
	}
}

1856
void intel_uncore_fini_mmio(struct intel_uncore *uncore)
1857
{
1858 1859 1860 1861 1862
	if (intel_uncore_has_forcewake(uncore)) {
		iosf_mbi_punit_acquire();
		iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
			&uncore->pmic_bus_access_nb);
		intel_uncore_forcewake_reset(uncore);
1863
		intel_uncore_fw_domains_fini(uncore);
1864 1865 1866
		iosf_mbi_punit_release();
	}

1867
	uncore_mmio_cleanup(uncore);
1868 1869
}

1870 1871 1872 1873 1874 1875 1876 1877
static const struct reg_whitelist {
	i915_reg_t offset_ldw;
	i915_reg_t offset_udw;
	u16 gen_mask;
	u8 size;
} reg_read_whitelist[] = { {
	.offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	.offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
1878
	.gen_mask = INTEL_GEN_MASK(4, 12),
1879 1880
	.size = 8
} };
1881 1882 1883 1884

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1885 1886
	struct drm_i915_private *i915 = to_i915(dev);
	struct intel_uncore *uncore = &i915->uncore;
1887
	struct drm_i915_reg_read *reg = data;
1888
	struct reg_whitelist const *entry;
1889
	intel_wakeref_t wakeref;
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
	unsigned int flags;
	int remain;
	int ret = 0;

	entry = reg_read_whitelist;
	remain = ARRAY_SIZE(reg_read_whitelist);
	while (remain) {
		u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw);

		GEM_BUG_ON(!is_power_of_2(entry->size));
		GEM_BUG_ON(entry->size > 8);
		GEM_BUG_ON(entry_offset & (entry->size - 1));

1903
		if (INTEL_INFO(i915)->gen_mask & entry->gen_mask &&
1904
		    entry_offset == (reg->offset & -entry->size))
1905
			break;
1906 1907
		entry++;
		remain--;
1908 1909
	}

1910
	if (!remain)
1911 1912
		return -EINVAL;

1913
	flags = reg->offset & (entry->size - 1);
1914

1915
	with_intel_runtime_pm(&i915->runtime_pm, wakeref) {
1916
		if (entry->size == 8 && flags == I915_REG_READ_8B_WA)
1917 1918 1919
			reg->val = intel_uncore_read64_2x32(uncore,
							    entry->offset_ldw,
							    entry->offset_udw);
1920
		else if (entry->size == 8 && flags == 0)
1921 1922
			reg->val = intel_uncore_read64(uncore,
						       entry->offset_ldw);
1923
		else if (entry->size == 4 && flags == 0)
1924
			reg->val = intel_uncore_read(uncore, entry->offset_ldw);
1925
		else if (entry->size == 2 && flags == 0)
1926 1927
			reg->val = intel_uncore_read16(uncore,
						       entry->offset_ldw);
1928
		else if (entry->size == 1 && flags == 0)
1929 1930
			reg->val = intel_uncore_read8(uncore,
						      entry->offset_ldw);
1931 1932 1933
		else
			ret = -EINVAL;
	}
1934

1935
	return ret;
1936 1937
}

1938
/**
1939
 * __intel_wait_for_register_fw - wait until register matches expected state
1940
 * @uncore: the struct intel_uncore
1941 1942 1943
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1944 1945 1946
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1947 1948
 *
 * This routine waits until the target register @reg contains the expected
1949 1950 1951 1952
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1953
 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
1954
 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
1955
 * must be not larger than 20,0000 microseconds.
1956 1957 1958 1959 1960 1961
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
1962
 * Return: 0 if the register matches the desired condition, or -ETIMEDOUT.
1963
 */
1964
int __intel_wait_for_register_fw(struct intel_uncore *uncore,
1965
				 i915_reg_t reg,
1966 1967 1968 1969
				 u32 mask,
				 u32 value,
				 unsigned int fast_timeout_us,
				 unsigned int slow_timeout_ms,
1970
				 u32 *out_value)
1971
{
1972
	u32 uninitialized_var(reg_value);
1973
#define done (((reg_value = intel_uncore_read_fw(uncore, reg)) & mask) == value)
1974 1975
	int ret;

1976
	/* Catch any overuse of this function */
1977 1978
	might_sleep_if(slow_timeout_ms);
	GEM_BUG_ON(fast_timeout_us > 20000);
1979

1980 1981
	ret = -ETIMEDOUT;
	if (fast_timeout_us && fast_timeout_us <= 20000)
1982
		ret = _wait_for_atomic(done, fast_timeout_us, 0);
1983
	if (ret && slow_timeout_ms)
1984
		ret = wait_for(done, slow_timeout_ms);
1985

1986 1987
	if (out_value)
		*out_value = reg_value;
1988

1989 1990 1991 1992 1993
	return ret;
#undef done
}

/**
1994
 * __intel_wait_for_register - wait until register matches expected state
1995
 * @uncore: the struct intel_uncore
1996 1997 1998
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1999 2000 2001
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
2002 2003
 *
 * This routine waits until the target register @reg contains the expected
2004 2005 2006 2007
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
2008 2009
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
2010
 * Return: 0 if the register matches the desired condition, or -ETIMEDOUT.
2011
 */
2012 2013 2014 2015 2016 2017 2018 2019
int __intel_wait_for_register(struct intel_uncore *uncore,
			      i915_reg_t reg,
			      u32 mask,
			      u32 value,
			      unsigned int fast_timeout_us,
			      unsigned int slow_timeout_ms,
			      u32 *out_value)
{
2020
	unsigned fw =
2021
		intel_uncore_forcewake_for_reg(uncore, reg, FW_REG_READ);
2022
	u32 reg_value;
2023 2024
	int ret;

2025
	might_sleep_if(slow_timeout_ms);
2026

2027 2028
	spin_lock_irq(&uncore->lock);
	intel_uncore_forcewake_get__locked(uncore, fw);
2029

2030
	ret = __intel_wait_for_register_fw(uncore,
2031
					   reg, mask, value,
2032
					   fast_timeout_us, 0, &reg_value);
2033

2034 2035
	intel_uncore_forcewake_put__locked(uncore, fw);
	spin_unlock_irq(&uncore->lock);
2036

2037
	if (ret && slow_timeout_ms)
2038 2039
		ret = __wait_for(reg_value = intel_uncore_read_notrace(uncore,
								       reg),
2040 2041 2042
				 (reg_value & mask) == value,
				 slow_timeout_ms * 1000, 10, 1000);

2043 2044 2045
	/* just trace the final value */
	trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);

2046 2047
	if (out_value)
		*out_value = reg_value;
2048 2049

	return ret;
2050 2051
}

2052
bool intel_uncore_unclaimed_mmio(struct intel_uncore *uncore)
2053
{
2054 2055 2056 2057 2058 2059 2060
	bool ret;

	spin_lock_irq(&uncore->debug->lock);
	ret = check_for_unclaimed_mmio(uncore);
	spin_unlock_irq(&uncore->debug->lock);

	return ret;
2061
}
2062

2063
bool
2064
intel_uncore_arm_unclaimed_mmio_detection(struct intel_uncore *uncore)
2065
{
2066 2067
	bool ret = false;

2068
	spin_lock_irq(&uncore->debug->lock);
2069

2070
	if (unlikely(uncore->debug->unclaimed_mmio_check <= 0))
2071
		goto out;
2072

2073
	if (unlikely(check_for_unclaimed_mmio(uncore))) {
2074
		if (!i915_modparams.mmio_debug) {
2075 2076 2077 2078
			drm_dbg(&uncore->i915->drm,
				"Unclaimed register detected, "
				"enabling oneshot unclaimed register reporting. "
				"Please use i915.mmio_debug=N for more information.\n");
2079 2080
			i915_modparams.mmio_debug++;
		}
2081
		uncore->debug->unclaimed_mmio_check--;
2082
		ret = true;
2083
	}
2084

2085
out:
2086
	spin_unlock_irq(&uncore->debug->lock);
2087 2088

	return ret;
2089
}
2090 2091 2092 2093

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
2094
 * @uncore: pointer to struct intel_uncore
2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
2106
intel_uncore_forcewake_for_reg(struct intel_uncore *uncore,
2107 2108 2109 2110 2111 2112
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

2113
	if (!intel_uncore_has_forcewake(uncore))
T
Tvrtko Ursulin 已提交
2114 2115
		return 0;

2116
	if (op & FW_REG_READ)
2117
		fw_domains = uncore->funcs.read_fw_domains(uncore, reg);
2118 2119

	if (op & FW_REG_WRITE)
2120 2121 2122
		fw_domains |= uncore->funcs.write_fw_domains(uncore, reg);

	WARN_ON(fw_domains & ~uncore->fw_domains);
2123 2124 2125

	return fw_domains;
}
2126 2127

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2128
#include "selftests/mock_uncore.c"
2129 2130
#include "selftests/intel_uncore.c"
#endif