intel_uncore.c 46.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28 29
#include <linux/pm_runtime.h>

30
#define FORCEWAKE_ACK_TIMEOUT_MS 50
31

32
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
33

34 35 36 37 38 39 40
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
41
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
42
{
43
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
44 45 46 47 48 49 50 51 52 53 54

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
55
{
56
	WARN_ON(!i915_mmio_reg_valid(d->reg_set));
57
	__raw_i915_write32(d->i915, d->reg_set, d->val_reset);
58 59
}

60 61
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
62
{
63 64 65 66 67
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
			       ktime_set(0, NSEC_PER_MSEC),
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
68 69
}

70 71
static inline void
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
72
{
73 74
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL) == 0,
75
			    FORCEWAKE_ACK_TIMEOUT_MS))
76 77 78
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
79

80 81 82 83 84
static inline void
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_set);
}
85

86 87 88 89 90
static inline void
fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
{
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL),
91
			    FORCEWAKE_ACK_TIMEOUT_MS))
92 93 94
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
95

96 97 98 99
static inline void
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_clear);
100 101
}

102 103
static inline void
fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
104
{
105
	/* something from same cacheline, but not from the set register */
106
	if (i915_mmio_reg_valid(d->reg_post))
107
		__raw_posting_read(d->i915, d->reg_post);
108 109
}

110
static void
111
fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
112
{
113
	struct intel_uncore_forcewake_domain *d;
114

115
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
116 117 118
		fw_domain_wait_ack_clear(d);
		fw_domain_get(d);
	}
119 120 121

	for_each_fw_domain_masked(d, fw_domains, dev_priv)
		fw_domain_wait_ack(d);
122
}
123

124
static void
125
fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
126 127
{
	struct intel_uncore_forcewake_domain *d;
128

129
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
130 131 132 133
		fw_domain_put(d);
		fw_domain_posting_read(d);
	}
}
134

135 136 137 138 139 140
static void
fw_domains_posting_read(struct drm_i915_private *dev_priv)
{
	struct intel_uncore_forcewake_domain *d;

	/* No need to do for all, just do for first found */
141
	for_each_fw_domain(d, dev_priv) {
142 143 144 145 146 147
		fw_domain_posting_read(d);
		break;
	}
}

static void
148
fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
149 150 151
{
	struct intel_uncore_forcewake_domain *d;

152 153
	if (dev_priv->uncore.fw_domains == 0)
		return;
154

155
	for_each_fw_domain_masked(d, fw_domains, dev_priv)
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
		fw_domain_reset(d);

	fw_domains_posting_read(dev_priv);
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
172
					      enum forcewake_domains fw_domains)
173 174
{
	fw_domains_get(dev_priv, fw_domains);
175

176
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
177
	__gen6_gt_wait_for_thread_c0(dev_priv);
178 179 180 181 182
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
183 184

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
185 186
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
187 188
}

189
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
190
				     enum forcewake_domains fw_domains)
191
{
192
	fw_domains_put(dev_priv, fw_domains);
193 194 195
	gen6_gt_check_fifodbg(dev_priv);
}

196 197 198 199 200 201 202
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

203 204 205 206
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

207 208
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
209
	if (IS_VALLEYVIEW(dev_priv))
210
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
211

212 213
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
214 215
		u32 fifo = fifo_free_entries(dev_priv);

216 217
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
218
			fifo = fifo_free_entries(dev_priv);
219 220 221 222 223 224 225 226 227 228
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

229 230
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
231
{
232 233
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
234
	unsigned long irqflags;
Z
Zhe Wang 已提交
235

236
	assert_rpm_device_not_suspended(domain->i915);
Z
Zhe Wang 已提交
237

238 239 240 241 242 243 244 245 246
	spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

	if (--domain->wake_count == 0)
		domain->i915->uncore.funcs.force_wake_put(domain->i915,
							  1 << domain->id);

	spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
247 248

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
249 250
}

251
void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
Z
Zhe Wang 已提交
252
{
253
	struct drm_i915_private *dev_priv = dev->dev_private;
254
	unsigned long irqflags;
255
	struct intel_uncore_forcewake_domain *domain;
256 257
	int retry_count = 100;
	enum forcewake_domains fw = 0, active_domains;
Z
Zhe Wang 已提交
258

259 260 261 262 263 264
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
		active_domains = 0;
Z
Zhe Wang 已提交
265

266
		for_each_fw_domain(domain, dev_priv) {
267
			if (hrtimer_cancel(&domain->timer) == 0)
268
				continue;
Z
Zhe Wang 已提交
269

270
			intel_uncore_fw_release_timer(&domain->timer);
271
		}
272

273
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
274

275
		for_each_fw_domain(domain, dev_priv) {
276
			if (hrtimer_active(&domain->timer))
277
				active_domains |= domain->mask;
278
		}
279

280 281
		if (active_domains == 0)
			break;
282

283 284 285 286
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
287

288 289 290
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
291

292 293
	WARN_ON(active_domains);

294
	for_each_fw_domain(domain, dev_priv)
295
		if (domain->wake_count)
296
			fw |= domain->mask;
297 298 299

	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
300

301
	fw_domains_reset(dev_priv, FORCEWAKE_ALL);
Z
Zhe Wang 已提交
302

303 304 305 306 307 308
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

		if (IS_GEN6(dev) || IS_GEN7(dev))
			dev_priv->uncore.fifo_count =
309
				fifo_free_entries(dev_priv);
310 311
	}

312
	if (!restore)
313
		assert_forcewakes_inactive(dev_priv);
314

315
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
316 317
}

318
static void intel_uncore_ellc_detect(struct drm_device *dev)
319 320 321
{
	struct drm_i915_private *dev_priv = dev->dev_private;

322 323
	if ((IS_HASWELL(dev) || IS_BROADWELL(dev) ||
	     INTEL_INFO(dev)->gen >= 9) &&
324
	    (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) & EDRAM_ENABLED)) {
325 326 327 328 329 330 331 332
		/* The docs do not explain exactly how the calculation can be
		 * made. It is somewhat guessable, but for now, it's always
		 * 128MB.
		 * NB: We can't write IDICR yet because we do not have gt funcs
		 * set up */
		dev_priv->ellc_size = 128;
		DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
	}
333 334
}

335
static bool
336
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
337 338 339 340 341 342 343 344 345 346 347 348
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
		return fpga_check_for_unclaimed_mmio(dev_priv);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		return vlv_check_for_unclaimed_mmio(dev_priv);

	return false;
}

375 376 377 378 379
static void __intel_uncore_early_sanitize(struct drm_device *dev,
					  bool restore_forcewake)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

380 381 382
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
383

384 385 386 387 388
	/* clear out old GT FIFO errors */
	if (IS_GEN6(dev) || IS_GEN7(dev))
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

389 390 391 392 393 394 395 396
	/* WaDisableShadowRegForCpd:chv */
	if (IS_CHERRYVIEW(dev)) {
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

397
	intel_uncore_forcewake_reset(dev, restore_forcewake);
398 399
}

400 401 402 403 404 405
void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
{
	__intel_uncore_early_sanitize(dev, restore_forcewake);
	i915_check_and_clear_faults(dev);
}

406 407
void intel_uncore_sanitize(struct drm_device *dev)
{
408 409
	i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);

410 411 412 413
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
	intel_disable_gt_powersave(dev);
}

414 415 416 417 418 419 420 421 422 423
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	fw_domains &= dev_priv->uncore.fw_domains;

424
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
425
		if (domain->wake_count++)
426
			fw_domains &= ~domain->mask;
427 428 429 430 431 432
	}

	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

433 434 435 436 437 438 439 440 441 442 443 444
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
445
 */
446
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
447
				enum forcewake_domains fw_domains)
448 449 450
{
	unsigned long irqflags;

451 452 453
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

454
	assert_rpm_wakelock_held(dev_priv);
455

456
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
457
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
458 459 460
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

461
/**
462
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
463
 * @dev_priv: i915 device instance
464
 * @fw_domains: forcewake domains to get reference on
465
 *
466 467
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
468
 */
469 470 471 472 473 474 475 476 477 478 479 480 481
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
482
{
483
	struct intel_uncore_forcewake_domain *domain;
484

485 486 487
	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

488 489
	fw_domains &= dev_priv->uncore.fw_domains;

490
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
491 492 493 494 495 496
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

497
		fw_domain_arm_timer(domain);
498
	}
499
}
500

501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
519 520 521
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

541
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
542
{
543 544
	struct intel_uncore_forcewake_domain *domain;

545 546 547
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

548
	for_each_fw_domain(domain, dev_priv)
549
		WARN_ON(domain->wake_count);
550 551
}

552
/* We give fast paths for the really cool registers */
553
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
554

555
#define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
556

557 558 559 560 561 562 563 564 565 566 567 568 569
#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
	 REG_RANGE((reg), 0x5000, 0x8000) || \
	 REG_RANGE((reg), 0xB000, 0x12000) || \
	 REG_RANGE((reg), 0x2E000, 0x30000))

#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x22000, 0x24000) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

#define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
570
	 REG_RANGE((reg), 0x5200, 0x8000) || \
571
	 REG_RANGE((reg), 0x8300, 0x8500) || \
572
	 REG_RANGE((reg), 0xB000, 0xB480) || \
573 574 575 576 577 578 579 580
	 REG_RANGE((reg), 0xE000, 0xE800))

#define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x8800, 0x8900) || \
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1C000) || \
	 REG_RANGE((reg), 0x1E800, 0x1EA00) || \
581
	 REG_RANGE((reg), 0x30000, 0x38000))
582 583 584 585 586 587

#define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x4000, 0x5000) || \
	 REG_RANGE((reg), 0x8000, 0x8300) || \
	 REG_RANGE((reg), 0x8500, 0x8600) || \
	 REG_RANGE((reg), 0x9000, 0xB000) || \
588
	 REG_RANGE((reg), 0xF000, 0x10000))
589

590
#define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
591
	REG_RANGE((reg), 0xB00,  0x2000)
592 593

#define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
594 595
	(REG_RANGE((reg), 0x2000, 0x2700) || \
	 REG_RANGE((reg), 0x3000, 0x4000) || \
596
	 REG_RANGE((reg), 0x5200, 0x8000) || \
597
	 REG_RANGE((reg), 0x8140, 0x8160) || \
598 599 600
	 REG_RANGE((reg), 0x8300, 0x8500) || \
	 REG_RANGE((reg), 0x8C00, 0x8D00) || \
	 REG_RANGE((reg), 0xB000, 0xB480) || \
601 602
	 REG_RANGE((reg), 0xE000, 0xE900) || \
	 REG_RANGE((reg), 0x24400, 0x24800))
603 604

#define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
605 606
	(REG_RANGE((reg), 0x8130, 0x8140) || \
	 REG_RANGE((reg), 0x8800, 0x8A00) || \
607 608 609 610 611 612 613 614 615
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1EA00) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

#define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
	REG_RANGE((reg), 0x9400, 0x9800)

#define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
616
	((reg) < 0x40000 && \
617 618 619 620 621
	 !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))

622 623 624 625 626 627
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
628
	__raw_i915_write32(dev_priv, MI_MODE, 0);
629 630 631
}

static void
632 633 634 635
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
636
{
637 638 639 640 641 642 643 644 645
	/* XXX. We limit the auto arming traces for mmio
	 * debugs on these platforms. There are just too many
	 * revealed by these and CI/Bat suffers from the noise.
	 * Please fix and then re-enable the automatic traces.
	 */
	if (i915.mmio_debug < 2 &&
	    (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
		return;

646 647 648 649 650
	if (WARN(check_for_unclaimed_mmio(dev_priv),
		 "Unclaimed register detected %s %s register 0x%x\n",
		 before ? "before" : "after",
		 read ? "reading" : "writing to",
		 i915_mmio_reg_offset(reg)))
651
		i915.mmio_debug--; /* Only report the first N failures */
652 653
}

654 655 656 657 658 659 660 661 662 663 664 665
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

666
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
667
	u##x val = 0; \
668
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
669

670
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
671 672 673
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

674
#define __gen2_read(x) \
675
static u##x \
676
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
677
	GEN2_READ_HEADER(x); \
678
	val = __raw_i915_read##x(dev_priv, reg); \
679
	GEN2_READ_FOOTER; \
680 681 682 683
}

#define __gen5_read(x) \
static u##x \
684
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
685
	GEN2_READ_HEADER(x); \
686 687
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
688
	GEN2_READ_FOOTER; \
689 690
}

691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
707
	u32 offset = i915_mmio_reg_offset(reg); \
708 709
	unsigned long irqflags; \
	u##x val = 0; \
710
	assert_rpm_wakelock_held(dev_priv); \
711 712
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
713 714

#define GEN6_READ_FOOTER \
715
	unclaimed_reg_debug(dev_priv, reg, true, false); \
716 717 718 719
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

720 721
static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
722 723 724 725 726 727 728
{
	struct intel_uncore_forcewake_domain *domain;

	if (WARN_ON(!fw_domains))
		return;

	/* Ideally GCC would be constant-fold and eliminate this loop */
729
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
730
		if (domain->wake_count) {
731
			fw_domains &= ~domain->mask;
732 733 734
			continue;
		}

735
		fw_domain_arm_timer(domain);
736 737 738 739 740 741
	}

	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

742 743
#define __gen6_read(x) \
static u##x \
744
gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
745
	GEN6_READ_HEADER(x); \
746
	if (NEEDS_FORCE_WAKE(offset)) \
747
		__force_wake_auto(dev_priv, FORCEWAKE_RENDER); \
748
	val = __raw_i915_read##x(dev_priv, reg); \
749
	GEN6_READ_FOOTER; \
750 751
}

752 753
#define __vlv_read(x) \
static u##x \
754
vlv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
755
	enum forcewake_domains fw_engine = 0; \
756
	GEN6_READ_HEADER(x); \
757
	if (!NEEDS_FORCE_WAKE(offset)) \
758
		fw_engine = 0; \
759
	else if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(offset)) \
760
		fw_engine = FORCEWAKE_RENDER; \
761
	else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(offset)) \
762 763
		fw_engine = FORCEWAKE_MEDIA; \
	if (fw_engine) \
764
		__force_wake_auto(dev_priv, fw_engine); \
765
	val = __raw_i915_read##x(dev_priv, reg); \
766
	GEN6_READ_FOOTER; \
767 768
}

769 770
#define __chv_read(x) \
static u##x \
771
chv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
772
	enum forcewake_domains fw_engine = 0; \
773
	GEN6_READ_HEADER(x); \
774
	if (!NEEDS_FORCE_WAKE(offset)) \
775
		fw_engine = 0; \
776
	else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
777
		fw_engine = FORCEWAKE_RENDER; \
778
	else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
779
		fw_engine = FORCEWAKE_MEDIA; \
780
	else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
781 782
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	if (fw_engine) \
783
		__force_wake_auto(dev_priv, fw_engine); \
784
	val = __raw_i915_read##x(dev_priv, reg); \
785
	GEN6_READ_FOOTER; \
786
}
787

788
#define SKL_NEEDS_FORCE_WAKE(reg) \
789
	((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))
790 791 792

#define __gen9_read(x) \
static u##x \
793
gen9_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
794
	enum forcewake_domains fw_engine; \
795
	GEN6_READ_HEADER(x); \
796
	if (!SKL_NEEDS_FORCE_WAKE(offset)) \
797
		fw_engine = 0; \
798
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
799
		fw_engine = FORCEWAKE_RENDER; \
800
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
801
		fw_engine = FORCEWAKE_MEDIA; \
802
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
803 804 805 806
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		fw_engine = FORCEWAKE_BLITTER; \
	if (fw_engine) \
807
		__force_wake_auto(dev_priv, fw_engine); \
808
	val = __raw_i915_read##x(dev_priv, reg); \
809
	GEN6_READ_FOOTER; \
810 811 812 813 814 815
}

__gen9_read(8)
__gen9_read(16)
__gen9_read(32)
__gen9_read(64)
816 817 818 819
__chv_read(8)
__chv_read(16)
__chv_read(32)
__chv_read(64)
820 821 822 823
__vlv_read(8)
__vlv_read(16)
__vlv_read(32)
__vlv_read(64)
824 825 826 827 828
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

829
#undef __gen9_read
830
#undef __chv_read
831
#undef __vlv_read
832
#undef __gen6_read
833 834
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
835

836 837 838
#define VGPU_READ_HEADER(x) \
	unsigned long irqflags; \
	u##x val = 0; \
839
	assert_rpm_device_not_suspended(dev_priv); \
840 841 842 843 844 845 846 847 848
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_READ_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

#define __vgpu_read(x) \
static u##x \
849
vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
850 851 852 853 854 855 856 857 858 859 860 861 862 863
	VGPU_READ_HEADER(x); \
	val = __raw_i915_read##x(dev_priv, reg); \
	VGPU_READ_FOOTER; \
}

__vgpu_read(8)
__vgpu_read(16)
__vgpu_read(32)
__vgpu_read(64)

#undef __vgpu_read
#undef VGPU_READ_FOOTER
#undef VGPU_READ_HEADER

864
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
865
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
866
	assert_rpm_wakelock_held(dev_priv); \
867

868
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
869

870
#define __gen2_write(x) \
871
static void \
872
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
873
	GEN2_WRITE_HEADER; \
874
	__raw_i915_write##x(dev_priv, reg, val); \
875
	GEN2_WRITE_FOOTER; \
876 877 878 879
}

#define __gen5_write(x) \
static void \
880
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
881
	GEN2_WRITE_HEADER; \
882 883
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
884
	GEN2_WRITE_FOOTER; \
885 886
}

887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen5_write(64)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)
__gen2_write(64)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
903
	u32 offset = i915_mmio_reg_offset(reg); \
904 905
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
906
	assert_rpm_wakelock_held(dev_priv); \
907 908
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
909 910

#define GEN6_WRITE_FOOTER \
911
	unclaimed_reg_debug(dev_priv, reg, false, false); \
912 913
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

914 915
#define __gen6_write(x) \
static void \
916
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
917
	u32 __fifo_ret = 0; \
918
	GEN6_WRITE_HEADER; \
919
	if (NEEDS_FORCE_WAKE(offset)) { \
920 921 922 923 924 925
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
926
	GEN6_WRITE_FOOTER; \
927 928 929 930
}

#define __hsw_write(x) \
static void \
931
hsw_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
932
	u32 __fifo_ret = 0; \
933
	GEN6_WRITE_HEADER; \
934
	if (NEEDS_FORCE_WAKE(offset)) { \
935 936
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
937
	__raw_i915_write##x(dev_priv, reg, val); \
938 939 940
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
941
	GEN6_WRITE_FOOTER; \
942
}
943

944
static const i915_reg_t gen8_shadowed_regs[] = {
945 946 947 948 949 950 951 952 953 954
	FORCEWAKE_MT,
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	/* TODO: Other registers are not yet used */
};

955 956
static bool is_gen8_shadowed(struct drm_i915_private *dev_priv,
			     i915_reg_t reg)
957 958 959
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
960
		if (i915_mmio_reg_equal(reg, gen8_shadowed_regs[i]))
961 962 963 964 965 966 967
			return true;

	return false;
}

#define __gen8_write(x) \
static void \
968
gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
969
	GEN6_WRITE_HEADER; \
970
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(dev_priv, reg)) \
971
		__force_wake_auto(dev_priv, FORCEWAKE_RENDER); \
972
	__raw_i915_write##x(dev_priv, reg, val); \
973
	GEN6_WRITE_FOOTER; \
974 975
}

976 977
#define __chv_write(x) \
static void \
978
chv_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
979
	enum forcewake_domains fw_engine = 0; \
980
	GEN6_WRITE_HEADER; \
981
	if (!NEEDS_FORCE_WAKE(offset) || \
982
	    is_gen8_shadowed(dev_priv, reg)) \
983
		fw_engine = 0; \
984
	else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
985
		fw_engine = FORCEWAKE_RENDER; \
986
	else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
987
		fw_engine = FORCEWAKE_MEDIA; \
988
	else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
989 990
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	if (fw_engine) \
991
		__force_wake_auto(dev_priv, fw_engine); \
992
	__raw_i915_write##x(dev_priv, reg, val); \
993
	GEN6_WRITE_FOOTER; \
994 995
}

996
static const i915_reg_t gen9_shadowed_regs[] = {
Z
Zhe Wang 已提交
997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	FORCEWAKE_BLITTER_GEN9,
	FORCEWAKE_RENDER_GEN9,
	FORCEWAKE_MEDIA_GEN9,
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	/* TODO: Other registers are not yet used */
};

1009 1010
static bool is_gen9_shadowed(struct drm_i915_private *dev_priv,
			     i915_reg_t reg)
Z
Zhe Wang 已提交
1011 1012 1013
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
1014
		if (i915_mmio_reg_equal(reg, gen9_shadowed_regs[i]))
Z
Zhe Wang 已提交
1015 1016 1017 1018 1019
			return true;

	return false;
}

1020 1021
#define __gen9_write(x) \
static void \
1022
gen9_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, \
1023
		bool trace) { \
1024
	enum forcewake_domains fw_engine; \
1025
	GEN6_WRITE_HEADER; \
1026
	if (!SKL_NEEDS_FORCE_WAKE(offset) || \
1027 1028
	    is_gen9_shadowed(dev_priv, reg)) \
		fw_engine = 0; \
1029
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
1030
		fw_engine = FORCEWAKE_RENDER; \
1031
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
1032
		fw_engine = FORCEWAKE_MEDIA; \
1033
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
1034 1035 1036 1037
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		fw_engine = FORCEWAKE_BLITTER; \
	if (fw_engine) \
1038
		__force_wake_auto(dev_priv, fw_engine); \
1039
	__raw_i915_write##x(dev_priv, reg, val); \
1040
	GEN6_WRITE_FOOTER; \
1041 1042 1043 1044 1045 1046
}

__gen9_write(8)
__gen9_write(16)
__gen9_write(32)
__gen9_write(64)
1047 1048 1049 1050
__chv_write(8)
__chv_write(16)
__chv_write(32)
__chv_write(64)
1051 1052 1053 1054
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
__gen8_write(64)
1055 1056 1057 1058 1059 1060 1061 1062 1063
__hsw_write(8)
__hsw_write(16)
__hsw_write(32)
__hsw_write(64)
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)
__gen6_write(64)

1064
#undef __gen9_write
1065
#undef __chv_write
1066
#undef __gen8_write
1067 1068
#undef __hsw_write
#undef __gen6_write
1069 1070
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1071

1072 1073 1074
#define VGPU_WRITE_HEADER \
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1075
	assert_rpm_device_not_suspended(dev_priv); \
1076 1077 1078 1079 1080 1081 1082
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_WRITE_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

#define __vgpu_write(x) \
static void vgpu_write##x(struct drm_i915_private *dev_priv, \
1083
			  i915_reg_t reg, u##x val, bool trace) { \
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
	VGPU_WRITE_HEADER; \
	__raw_i915_write##x(dev_priv, reg, val); \
	VGPU_WRITE_FOOTER; \
}

__vgpu_write(8)
__vgpu_write(16)
__vgpu_write(32)
__vgpu_write(64)

#undef __vgpu_write
#undef VGPU_WRITE_FOOTER
#undef VGPU_WRITE_HEADER

1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
	dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

1114 1115

static void fw_domain_init(struct drm_i915_private *dev_priv,
1116
			   enum forcewake_domain_id domain_id,
1117 1118
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
1138
		/* WaRsClearFWBitsAtReset:bdw,skl */
1139 1140 1141 1142 1143
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1144
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1145 1146 1147 1148 1149 1150 1151
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;

	d->i915 = dev_priv;
	d->id = domain_id;

1152 1153 1154 1155 1156 1157
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

	d->mask = 1 << domain_id;

1158 1159
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1160 1161

	dev_priv->uncore.fw_domains |= (1 << domain_id);
1162 1163

	fw_domain_reset(d);
1164 1165
}

1166
static void intel_uncore_fw_domains_init(struct drm_device *dev)
1167 1168 1169
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1170
	if (INTEL_INFO(dev_priv)->gen <= 5)
1171 1172
		return;

Z
Zhe Wang 已提交
1173
	if (IS_GEN9(dev)) {
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1184
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1185
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1186 1187 1188 1189 1190
		if (!IS_CHERRYVIEW(dev))
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1191 1192 1193 1194
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1195
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1196 1197 1198 1199 1200
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
	} else if (IS_IVYBRIDGE(dev)) {
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1213 1214 1215 1216 1217
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1218 1219
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1220 1221 1222
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1223
		 */
1224 1225 1226 1227

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1228 1229
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1230

1231
		mutex_lock(&dev->struct_mutex);
1232
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
1233
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1234
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
1235 1236
		mutex_unlock(&dev->struct_mutex);

1237
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1238 1239
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1240 1241
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1242 1243 1244
		}
	} else if (IS_GEN6(dev)) {
		dev_priv->uncore.funcs.force_wake_get =
1245
			fw_domains_get_with_thread_status;
1246
		dev_priv->uncore.funcs.force_wake_put =
1247 1248 1249
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1250
	}
1251 1252 1253

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1254 1255 1256 1257 1258 1259
}

void intel_uncore_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1260 1261
	i915_check_vgpu(dev);

1262 1263 1264
	intel_uncore_ellc_detect(dev);
	intel_uncore_fw_domains_init(dev);
	__intel_uncore_early_sanitize(dev, false);
1265

1266 1267
	dev_priv->uncore.unclaimed_mmio_check = 1;

1268
	switch (INTEL_INFO(dev)->gen) {
1269
	default:
1270 1271 1272 1273 1274
	case 9:
		ASSIGN_WRITE_MMIO_VFUNCS(gen9);
		ASSIGN_READ_MMIO_VFUNCS(gen9);
		break;
	case 8:
1275
		if (IS_CHERRYVIEW(dev)) {
1276 1277
			ASSIGN_WRITE_MMIO_VFUNCS(chv);
			ASSIGN_READ_MMIO_VFUNCS(chv);
1278 1279

		} else {
1280 1281
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1282
		}
1283
		break;
1284 1285
	case 7:
	case 6:
1286
		if (IS_HASWELL(dev)) {
1287
			ASSIGN_WRITE_MMIO_VFUNCS(hsw);
1288
		} else {
1289
			ASSIGN_WRITE_MMIO_VFUNCS(gen6);
1290
		}
1291 1292

		if (IS_VALLEYVIEW(dev)) {
1293
			ASSIGN_READ_MMIO_VFUNCS(vlv);
1294
		} else {
1295
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1296
		}
1297 1298
		break;
	case 5:
1299 1300
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
1301 1302 1303 1304
		break;
	case 4:
	case 3:
	case 2:
1305 1306
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
1307 1308
		break;
	}
1309

1310 1311 1312 1313 1314
	if (intel_vgpu_active(dev)) {
		ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
		ASSIGN_READ_MMIO_VFUNCS(vgpu);
	}

1315
	i915_check_and_clear_faults(dev);
1316
}
1317 1318
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1319 1320 1321 1322 1323

void intel_uncore_fini(struct drm_device *dev)
{
	/* Paranoia: make sure we have disabled everything before we exit. */
	intel_uncore_sanitize(dev);
1324
	intel_uncore_forcewake_reset(dev, false);
1325 1326
}

1327 1328
#define GEN_RANGE(l, h) GENMASK(h, l)

1329
static const struct register_whitelist {
1330
	i915_reg_t offset_ldw, offset_udw;
1331
	uint32_t size;
1332 1333
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1334
} whitelist[] = {
1335 1336 1337
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1338 1339 1340 1341 1342 1343 1344 1345
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1346
	unsigned size;
1347
	i915_reg_t offset_ldw, offset_udw;
1348
	int i, ret = 0;
1349 1350

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1351
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1352 1353 1354 1355 1356 1357 1358
		    (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1359 1360 1361 1362
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1363 1364
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1365
	size = entry->size;
1366
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1367

1368 1369
	intel_runtime_pm_get(dev_priv);

1370 1371
	switch (size) {
	case 8 | 1:
1372
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1373
		break;
1374
	case 8:
1375
		reg->val = I915_READ64(offset_ldw);
1376 1377
		break;
	case 4:
1378
		reg->val = I915_READ(offset_ldw);
1379 1380
		break;
	case 2:
1381
		reg->val = I915_READ16(offset_ldw);
1382 1383
		break;
	case 1:
1384
		reg->val = I915_READ8(offset_ldw);
1385 1386
		break;
	default:
1387 1388
		ret = -EINVAL;
		goto out;
1389 1390
	}

1391 1392 1393
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1394 1395
}

1396 1397 1398 1399 1400 1401
int i915_get_reset_stats_ioctl(struct drm_device *dev,
			       void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reset_stats *args = data;
	struct i915_ctx_hang_stats *hs;
1402
	struct intel_context *ctx;
1403 1404
	int ret;

1405 1406 1407
	if (args->flags || args->pad)
		return -EINVAL;

1408
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1409 1410 1411 1412 1413 1414
		return -EPERM;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1415 1416
	ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
	if (IS_ERR(ctx)) {
1417
		mutex_unlock(&dev->struct_mutex);
1418
		return PTR_ERR(ctx);
1419
	}
1420
	hs = &ctx->hang_stats;
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

	args->batch_active = hs->batch_active;
	args->batch_pending = hs->batch_pending;

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1435
static int i915_reset_complete(struct drm_device *dev)
1436 1437
{
	u8 gdrst;
1438
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1439
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1440 1441
}

1442
static int i915_do_reset(struct drm_device *dev, unsigned engine_mask)
1443
{
V
Ville Syrjälä 已提交
1444
	/* assert reset for at least 20 usec */
1445
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1446
	udelay(20);
1447
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1448

1449
	return wait_for(i915_reset_complete(dev), 500);
V
Ville Syrjälä 已提交
1450 1451 1452 1453 1454
}

static int g4x_reset_complete(struct drm_device *dev)
{
	u8 gdrst;
1455
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1456
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1457 1458
}

1459
static int g33_do_reset(struct drm_device *dev, unsigned engine_mask)
1460 1461 1462 1463 1464
{
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(dev), 500);
}

1465
static int g4x_do_reset(struct drm_device *dev, unsigned engine_mask)
1466 1467 1468 1469
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

1470
	pci_write_config_byte(dev->pdev, I915_GDRST,
1471
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1472
	ret =  wait_for(g4x_reset_complete(dev), 500);
1473 1474 1475 1476 1477 1478 1479
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1480
	pci_write_config_byte(dev->pdev, I915_GDRST,
1481
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1482
	ret =  wait_for(g4x_reset_complete(dev), 500);
1483 1484 1485 1486 1487 1488 1489
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1490
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1491 1492 1493 1494

	return 0;
}

1495
static int ironlake_do_reset(struct drm_device *dev, unsigned engine_mask)
1496 1497 1498 1499
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

1500
	I915_WRITE(ILK_GDSR,
1501
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1502
	ret = wait_for((I915_READ(ILK_GDSR) &
1503
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
1504 1505 1506
	if (ret)
		return ret;

1507
	I915_WRITE(ILK_GDSR,
1508
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1509
	ret = wait_for((I915_READ(ILK_GDSR) &
1510 1511 1512 1513
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
	if (ret)
		return ret;

1514
	I915_WRITE(ILK_GDSR, 0);
1515 1516

	return 0;
1517 1518
}

1519 1520 1521
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1522
{
1523
	int ret;
1524 1525 1526 1527 1528

	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1529
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1530

1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
#define ACKED ((__raw_i915_read32(dev_priv, GEN6_GDRST) & hw_domain_mask) == 0)
	/* Spin waiting for the device to ack the reset requests */
	ret = wait_for(ACKED, 500);
#undef ACKED

	return ret;
}

/**
 * gen6_reset_engines - reset individual engines
 * @dev: DRM device
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
static int gen6_reset_engines(struct drm_device *dev, unsigned engine_mask)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
		hw_mask = 0;
		for_each_engine_masked(engine, dev_priv, engine_mask)
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1575

1576
	intel_uncore_forcewake_reset(dev, true);
1577

1578 1579 1580
	return ret;
}

1581 1582 1583 1584 1585
static int wait_for_register_fw(struct drm_i915_private *dev_priv,
				i915_reg_t reg,
				const u32 mask,
				const u32 value,
				const unsigned long timeout_ms)
1586
{
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
	return wait_for((I915_READ_FW(reg) & mask) == value, timeout_ms);
}

static int gen8_request_engine_reset(struct intel_engine_cs *engine)
{
	int ret;
	struct drm_i915_private *dev_priv = engine->dev->dev_private;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

	ret = wait_for_register_fw(dev_priv,
				   RING_RESET_CTL(engine->mmio_base),
				   RESET_CTL_READY_TO_RESET,
				   RESET_CTL_READY_TO_RESET,
				   700);
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
{
	struct drm_i915_private *dev_priv = engine->dev->dev_private;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1615 1616
}

1617
static int gen8_reset_engines(struct drm_device *dev, unsigned engine_mask)
1618 1619 1620 1621
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *engine;

1622
	for_each_engine_masked(engine, dev_priv, engine_mask)
1623
		if (gen8_request_engine_reset(engine))
1624 1625
			goto not_ready;

1626
	return gen6_reset_engines(dev, engine_mask);
1627 1628

not_ready:
1629
	for_each_engine_masked(engine, dev_priv, engine_mask)
1630
		gen8_unrequest_engine_reset(engine);
1631 1632 1633 1634

	return -EIO;
}

1635 1636
static int (*intel_get_gpu_reset(struct drm_device *dev))(struct drm_device *,
							  unsigned engine_mask)
1637
{
1638 1639 1640
	if (!i915.reset)
		return NULL;

1641
	if (INTEL_INFO(dev)->gen >= 8)
1642
		return gen8_reset_engines;
1643
	else if (INTEL_INFO(dev)->gen >= 6)
1644
		return gen6_reset_engines;
1645
	else if (IS_GEN5(dev))
1646
		return ironlake_do_reset;
1647
	else if (IS_G4X(dev))
1648
		return g4x_do_reset;
1649
	else if (IS_G33(dev))
1650
		return g33_do_reset;
1651
	else if (INTEL_INFO(dev)->gen >= 3)
1652
		return i915_do_reset;
1653
	else
1654 1655 1656
		return NULL;
}

1657
int intel_gpu_reset(struct drm_device *dev, unsigned engine_mask)
1658
{
1659
	struct drm_i915_private *dev_priv = to_i915(dev);
1660
	int (*reset)(struct drm_device *, unsigned);
1661
	int ret;
1662 1663 1664

	reset = intel_get_gpu_reset(dev);
	if (reset == NULL)
1665
		return -ENODEV;
1666

1667 1668 1669 1670
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1671
	ret = reset(dev, engine_mask);
1672 1673 1674
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1675 1676 1677 1678 1679
}

bool intel_has_gpu_reset(struct drm_device *dev)
{
	return intel_get_gpu_reset(dev) != NULL;
1680 1681
}

1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;
	unsigned long irqflags;

	if (!i915.enable_guc_submission)
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1701
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1702
{
1703
	return check_for_unclaimed_mmio(dev_priv);
1704
}
1705

1706
bool
1707 1708 1709 1710
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1711
		return false;
1712 1713 1714 1715 1716 1717 1718

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1719
		return true;
1720
	}
1721 1722

	return false;
1723
}