intel_uncore.c 55.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28
#include <asm/iosf_mbi.h>
29 30
#include <linux/pm_runtime.h>

31
#define FORCEWAKE_ACK_TIMEOUT_MS 50
32
#define GT_FIFO_TIMEOUT_MS	 10
33

34
#define __raw_posting_read(...) ((void)__raw_uncore_read32(__VA_ARGS__))
35

36 37 38 39
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
40 41 42 43 44 45
	"vdbox0",
	"vdbox1",
	"vdbox2",
	"vdbox3",
	"vebox0",
	"vebox1",
46 47 48
};

const char *
49
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
50
{
51
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
52 53 54 55 56 57 58 59 60

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

61
#define fw_ack(d) readl((d)->reg_ack)
62 63
#define fw_set(d, val) writel(_MASKED_BIT_ENABLE((val)), (d)->reg_set)
#define fw_clear(d, val) writel(_MASKED_BIT_DISABLE((val)), (d)->reg_set)
64

65
static inline void
66
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
67
{
68 69 70 71 72
	/*
	 * We don't really know if the powerwell for the forcewake domain we are
	 * trying to reset here does exist at this point (engines could be fused
	 * off in ICL+), so no waiting for acks
	 */
73 74
	/* WaRsClearFWBitsAtReset:bdw,skl */
	fw_clear(d, 0xffff);
75 76
}

77 78
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
79
{
80 81
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
82
			       NSEC_PER_MSEC,
83 84
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
85 86
}

87
static inline int
88
__wait_for_ack(const struct intel_uncore_forcewake_domain *d,
89 90 91
	       const u32 ack,
	       const u32 value)
{
92
	return wait_for_atomic((fw_ack(d) & ack) == value,
93 94 95 96
			       FORCEWAKE_ACK_TIMEOUT_MS);
}

static inline int
97
wait_ack_clear(const struct intel_uncore_forcewake_domain *d,
98 99
	       const u32 ack)
{
100
	return __wait_for_ack(d, ack, 0);
101 102 103
}

static inline int
104
wait_ack_set(const struct intel_uncore_forcewake_domain *d,
105 106
	     const u32 ack)
{
107
	return __wait_for_ack(d, ack, ack);
108 109
}

110
static inline void
111
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
112
{
113
	if (wait_ack_clear(d, FORCEWAKE_KERNEL))
114 115 116
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
117

118 119 120 121 122 123
enum ack_type {
	ACK_CLEAR = 0,
	ACK_SET
};

static int
124
fw_domain_wait_ack_with_fallback(const struct intel_uncore_forcewake_domain *d,
125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
				 const enum ack_type type)
{
	const u32 ack_bit = FORCEWAKE_KERNEL;
	const u32 value = type == ACK_SET ? ack_bit : 0;
	unsigned int pass;
	bool ack_detected;

	/*
	 * There is a possibility of driver's wake request colliding
	 * with hardware's own wake requests and that can cause
	 * hardware to not deliver the driver's ack message.
	 *
	 * Use a fallback bit toggle to kick the gpu state machine
	 * in the hope that the original ack will be delivered along with
	 * the fallback ack.
	 *
141 142 143
	 * This workaround is described in HSDES #1604254524 and it's known as:
	 * WaRsForcewakeAddDelayForAck:skl,bxt,kbl,glk,cfl,cnl,icl
	 * although the name is a bit misleading.
144 145 146 147
	 */

	pass = 1;
	do {
148
		wait_ack_clear(d, FORCEWAKE_KERNEL_FALLBACK);
149

150
		fw_set(d, FORCEWAKE_KERNEL_FALLBACK);
151 152
		/* Give gt some time to relax before the polling frenzy */
		udelay(10 * pass);
153
		wait_ack_set(d, FORCEWAKE_KERNEL_FALLBACK);
154

155
		ack_detected = (fw_ack(d) & ack_bit) == value;
156

157
		fw_clear(d, FORCEWAKE_KERNEL_FALLBACK);
158 159 160 161 162
	} while (!ack_detected && pass++ < 10);

	DRM_DEBUG_DRIVER("%s had to use fallback to %s ack, 0x%x (passes %u)\n",
			 intel_uncore_forcewake_domain_to_str(d->id),
			 type == ACK_SET ? "set" : "clear",
163
			 fw_ack(d),
164 165 166 167 168 169
			 pass);

	return ack_detected ? 0 : -ETIMEDOUT;
}

static inline void
170
fw_domain_wait_ack_clear_fallback(const struct intel_uncore_forcewake_domain *d)
171
{
172
	if (likely(!wait_ack_clear(d, FORCEWAKE_KERNEL)))
173 174
		return;

175 176
	if (fw_domain_wait_ack_with_fallback(d, ACK_CLEAR))
		fw_domain_wait_ack_clear(d);
177 178
}

179
static inline void
180
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
181
{
182
	fw_set(d, FORCEWAKE_KERNEL);
183
}
184

185
static inline void
186
fw_domain_wait_ack_set(const struct intel_uncore_forcewake_domain *d)
187
{
188
	if (wait_ack_set(d, FORCEWAKE_KERNEL))
189 190 191
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
192

193
static inline void
194
fw_domain_wait_ack_set_fallback(const struct intel_uncore_forcewake_domain *d)
195
{
196
	if (likely(!wait_ack_set(d, FORCEWAKE_KERNEL)))
197 198
		return;

199 200
	if (fw_domain_wait_ack_with_fallback(d, ACK_SET))
		fw_domain_wait_ack_set(d);
201 202
}

203
static inline void
204
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
205
{
206
	fw_clear(d, FORCEWAKE_KERNEL);
207 208
}

209
static void
210
fw_domains_get(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
211
{
212
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
213
	unsigned int tmp;
214

215
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
C
Chris Wilson 已提交
216

217
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
218
		fw_domain_wait_ack_clear(d);
219
		fw_domain_get(d);
220
	}
221

222
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
223
		fw_domain_wait_ack_set(d);
224

225
	uncore->fw_domains_active |= fw_domains;
226 227 228
}

static void
229
fw_domains_get_with_fallback(struct intel_uncore *uncore,
230 231 232 233 234
			     enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *d;
	unsigned int tmp;

235
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
236

237
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
238
		fw_domain_wait_ack_clear_fallback(d);
239
		fw_domain_get(d);
240 241
	}

242
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
243
		fw_domain_wait_ack_set_fallback(d);
244

245
	uncore->fw_domains_active |= fw_domains;
246
}
247

248
static void
249
fw_domains_put(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
250 251
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
252 253
	unsigned int tmp;

254
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
255

256
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
257
		fw_domain_put(d);
258

259
	uncore->fw_domains_active &= ~fw_domains;
260
}
261

262
static void
263
fw_domains_reset(struct intel_uncore *uncore,
264
		 enum forcewake_domains fw_domains)
265 266
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
267
	unsigned int tmp;
268

C
Chris Wilson 已提交
269
	if (!fw_domains)
270
		return;
271

272
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
C
Chris Wilson 已提交
273

274
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
275
		fw_domain_reset(d);
276 277
}

278
static inline u32 gt_thread_status(struct intel_uncore *uncore)
279 280 281
{
	u32 val;

282
	val = __raw_uncore_read32(uncore, GEN6_GT_THREAD_STATUS_REG);
283 284 285 286 287
	val &= GEN6_GT_THREAD_STATUS_CORE_MASK;

	return val;
}

288
static void __gen6_gt_wait_for_thread_c0(struct intel_uncore *uncore)
289
{
290 291
	/*
	 * w/a for a sporadic read returning 0 by waiting for the GT
292 293
	 * thread to wake up.
	 */
294
	WARN_ONCE(wait_for_atomic_us(gt_thread_status(uncore) == 0, 5000),
295
		  "GT thread status wait timed out\n");
296 297
}

298
static void fw_domains_get_with_thread_status(struct intel_uncore *uncore,
299
					      enum forcewake_domains fw_domains)
300
{
301
	fw_domains_get(uncore, fw_domains);
302

303
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
304
	__gen6_gt_wait_for_thread_c0(uncore);
305 306
}

307
static inline u32 fifo_free_entries(struct intel_uncore *uncore)
308
{
309
	u32 count = __raw_uncore_read32(uncore, GTFIFOCTL);
310 311 312 313

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

314
static void __gen6_gt_wait_for_fifo(struct intel_uncore *uncore)
315
{
316
	u32 n;
317

318 319
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
320 321
	if (IS_VALLEYVIEW(uncore_to_i915(uncore)))
		n = fifo_free_entries(uncore);
322
	else
323
		n = uncore->fifo_count;
324 325

	if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
326
		if (wait_for_atomic((n = fifo_free_entries(uncore)) >
327 328 329 330
				    GT_FIFO_NUM_RESERVED_ENTRIES,
				    GT_FIFO_TIMEOUT_MS)) {
			DRM_DEBUG("GT_FIFO timeout, entries: %u\n", n);
			return;
331 332 333
		}
	}

334
	uncore->fifo_count = n - 1;
335 336
}

337 338
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
339
{
340 341
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
342
	struct intel_uncore *uncore = forcewake_domain_to_uncore(domain);
343
	unsigned long irqflags;
Z
Zhe Wang 已提交
344

345
	assert_rpm_device_not_suspended(uncore->rpm);
Z
Zhe Wang 已提交
346

347 348 349
	if (xchg(&domain->active, false))
		return HRTIMER_RESTART;

350
	spin_lock_irqsave(&uncore->lock, irqflags);
351 352 353
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

354
	if (--domain->wake_count == 0)
355
		uncore->funcs.force_wake_put(uncore, domain->mask);
356

357
	spin_unlock_irqrestore(&uncore->lock, irqflags);
358 359

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
360 361
}

362
/* Note callers must have acquired the PUNIT->PMIC bus, before calling this. */
363
static unsigned int
364
intel_uncore_forcewake_reset(struct intel_uncore *uncore)
Z
Zhe Wang 已提交
365
{
366
	unsigned long irqflags;
367
	struct intel_uncore_forcewake_domain *domain;
368
	int retry_count = 100;
369
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
370

371 372
	iosf_mbi_assert_punit_acquired();

373 374 375 376 377
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
378 379
		unsigned int tmp;

380
		active_domains = 0;
Z
Zhe Wang 已提交
381

382
		for_each_fw_domain(domain, uncore, tmp) {
383
			smp_store_mb(domain->active, false);
384
			if (hrtimer_cancel(&domain->timer) == 0)
385
				continue;
Z
Zhe Wang 已提交
386

387
			intel_uncore_fw_release_timer(&domain->timer);
388
		}
389

390
		spin_lock_irqsave(&uncore->lock, irqflags);
391

392
		for_each_fw_domain(domain, uncore, tmp) {
393
			if (hrtimer_active(&domain->timer))
394
				active_domains |= domain->mask;
395
		}
396

397 398
		if (active_domains == 0)
			break;
399

400 401 402 403
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
404

405
		spin_unlock_irqrestore(&uncore->lock, irqflags);
406 407
		cond_resched();
	}
408

409 410
	WARN_ON(active_domains);

411
	fw = uncore->fw_domains_active;
412
	if (fw)
413
		uncore->funcs.force_wake_put(uncore, fw);
414

415 416
	fw_domains_reset(uncore, uncore->fw_domains);
	assert_forcewakes_inactive(uncore);
417

418
	spin_unlock_irqrestore(&uncore->lock, irqflags);
419 420

	return fw; /* track the lost user forcewake domains */
421 422
}

423
static bool
424
fpga_check_for_unclaimed_mmio(struct intel_uncore *uncore)
425 426 427
{
	u32 dbg;

428
	dbg = __raw_uncore_read32(uncore, FPGA_DBG);
429 430 431
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

432
	__raw_uncore_write32(uncore, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
433 434 435 436

	return true;
}

437
static bool
438
vlv_check_for_unclaimed_mmio(struct intel_uncore *uncore)
439 440 441
{
	u32 cer;

442
	cer = __raw_uncore_read32(uncore, CLAIM_ER);
443 444 445
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

446
	__raw_uncore_write32(uncore, CLAIM_ER, CLAIM_ER_CLR);
447 448 449 450

	return true;
}

451
static bool
452
gen6_check_for_fifo_debug(struct intel_uncore *uncore)
453 454 455
{
	u32 fifodbg;

456
	fifodbg = __raw_uncore_read32(uncore, GTFIFODBG);
457 458 459

	if (unlikely(fifodbg)) {
		DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg);
460
		__raw_uncore_write32(uncore, GTFIFODBG, fifodbg);
461 462 463 464 465
	}

	return fifodbg;
}

466
static bool
467
check_for_unclaimed_mmio(struct intel_uncore *uncore)
468
{
469 470
	bool ret = false;

471
	if (intel_uncore_has_fpga_dbg_unclaimed(uncore))
472
		ret |= fpga_check_for_unclaimed_mmio(uncore);
473

474
	if (intel_uncore_has_dbg_unclaimed(uncore))
475
		ret |= vlv_check_for_unclaimed_mmio(uncore);
476

477
	if (intel_uncore_has_fifo(uncore))
478
		ret |= gen6_check_for_fifo_debug(uncore);
479

480
	return ret;
481 482
}

483
static void __intel_uncore_early_sanitize(struct intel_uncore *uncore,
484
					  unsigned int restore_forcewake)
485
{
486
	/* clear out unclaimed reg detection bit */
487
	if (check_for_unclaimed_mmio(uncore))
488
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
489

490
	/* WaDisableShadowRegForCpd:chv */
491
	if (IS_CHERRYVIEW(uncore_to_i915(uncore))) {
492 493 494 495
		__raw_uncore_write32(uncore, GTFIFOCTL,
				     __raw_uncore_read32(uncore, GTFIFOCTL) |
				     GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				     GT_FIFO_CTL_RC6_POLICY_STALL);
496 497
	}

498
	iosf_mbi_punit_acquire();
499
	intel_uncore_forcewake_reset(uncore);
500
	if (restore_forcewake) {
501 502 503
		spin_lock_irq(&uncore->lock);
		uncore->funcs.force_wake_get(uncore, restore_forcewake);

504
		if (intel_uncore_has_fifo(uncore))
505
			uncore->fifo_count = fifo_free_entries(uncore);
506
		spin_unlock_irq(&uncore->lock);
507
	}
508
	iosf_mbi_punit_release();
509 510
}

511
void intel_uncore_suspend(struct intel_uncore *uncore)
512
{
513 514
	iosf_mbi_punit_acquire();
	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
515 516
		&uncore->pmic_bus_access_nb);
	uncore->fw_domains_saved = intel_uncore_forcewake_reset(uncore);
517
	iosf_mbi_punit_release();
518 519
}

520
void intel_uncore_resume_early(struct intel_uncore *uncore)
521
{
522 523
	unsigned int restore_forcewake;

524 525
	restore_forcewake = fetch_and_zero(&uncore->fw_domains_saved);
	__intel_uncore_early_sanitize(uncore, restore_forcewake);
526

527
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
528 529
}

530
void intel_uncore_runtime_resume(struct intel_uncore *uncore)
531
{
532
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
533 534
}

535
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
536
{
537
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
538
	intel_sanitize_gt_powersave(dev_priv);
539 540
}

541
static void __intel_uncore_forcewake_get(struct intel_uncore *uncore,
542 543 544
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
545
	unsigned int tmp;
546

547
	fw_domains &= uncore->fw_domains;
548

549
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
550
		if (domain->wake_count++) {
551
			fw_domains &= ~domain->mask;
552 553 554
			domain->active = true;
		}
	}
555

556
	if (fw_domains)
557
		uncore->funcs.force_wake_get(uncore, fw_domains);
558 559
}

560 561
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
562
 * @uncore: the intel_uncore structure
563 564 565 566 567 568 569 570 571
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
572
 */
573
void intel_uncore_forcewake_get(struct intel_uncore *uncore,
574
				enum forcewake_domains fw_domains)
575 576 577
{
	unsigned long irqflags;

578
	if (!uncore->funcs.force_wake_get)
579 580
		return;

581
	__assert_rpm_wakelock_held(uncore->rpm);
582

583 584 585
	spin_lock_irqsave(&uncore->lock, irqflags);
	__intel_uncore_forcewake_get(uncore, fw_domains);
	spin_unlock_irqrestore(&uncore->lock, irqflags);
586 587
}

588 589
/**
 * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace
590
 * @uncore: the intel_uncore structure
591 592 593 594 595
 *
 * This function is a wrapper around intel_uncore_forcewake_get() to acquire
 * the GT powerwell and in the process disable our debugging for the
 * duration of userspace's bypass.
 */
596
void intel_uncore_forcewake_user_get(struct intel_uncore *uncore)
597
{
598 599
	spin_lock_irq(&uncore->lock);
	if (!uncore->user_forcewake.count++) {
600
		intel_uncore_forcewake_get__locked(uncore, FORCEWAKE_ALL);
601 602

		/* Save and disable mmio debugging for the user bypass */
603 604 605
		uncore->user_forcewake.saved_mmio_check =
			uncore->unclaimed_mmio_check;
		uncore->user_forcewake.saved_mmio_debug =
606
			i915_modparams.mmio_debug;
607

608
		uncore->unclaimed_mmio_check = 0;
609
		i915_modparams.mmio_debug = 0;
610
	}
611
	spin_unlock_irq(&uncore->lock);
612 613 614 615
}

/**
 * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace
616
 * @uncore: the intel_uncore structure
617 618 619 620
 *
 * This function complements intel_uncore_forcewake_user_get() and releases
 * the GT powerwell taken on behalf of the userspace bypass.
 */
621
void intel_uncore_forcewake_user_put(struct intel_uncore *uncore)
622
{
623 624
	spin_lock_irq(&uncore->lock);
	if (!--uncore->user_forcewake.count) {
625 626
		if (intel_uncore_unclaimed_mmio(uncore))
			dev_info(uncore_to_i915(uncore)->drm.dev,
627 628
				 "Invalid mmio detected during user access\n");

629 630
		uncore->unclaimed_mmio_check =
			uncore->user_forcewake.saved_mmio_check;
631
		i915_modparams.mmio_debug =
632
			uncore->user_forcewake.saved_mmio_debug;
633

634
		intel_uncore_forcewake_put__locked(uncore, FORCEWAKE_ALL);
635
	}
636
	spin_unlock_irq(&uncore->lock);
637 638
}

639
/**
640
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
641
 * @uncore: the intel_uncore structure
642
 * @fw_domains: forcewake domains to get reference on
643
 *
644 645
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
646
 */
647
void intel_uncore_forcewake_get__locked(struct intel_uncore *uncore,
648 649
					enum forcewake_domains fw_domains)
{
650 651 652
	lockdep_assert_held(&uncore->lock);

	if (!uncore->funcs.force_wake_get)
653 654
		return;

655
	__intel_uncore_forcewake_get(uncore, fw_domains);
656 657
}

658
static void __intel_uncore_forcewake_put(struct intel_uncore *uncore,
659
					 enum forcewake_domains fw_domains)
660
{
661
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
662
	unsigned int tmp;
663

664
	fw_domains &= uncore->fw_domains;
665

666
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
667 668 669
		if (WARN_ON(domain->wake_count == 0))
			continue;

670 671
		if (--domain->wake_count) {
			domain->active = true;
672
			continue;
673
		}
674

675
		fw_domain_arm_timer(domain);
676
	}
677
}
678

679 680
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
681
 * @uncore: the intel_uncore structure
682 683 684 685 686
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
687
void intel_uncore_forcewake_put(struct intel_uncore *uncore,
688 689 690 691
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

692
	if (!uncore->funcs.force_wake_put)
693 694
		return;

695 696 697
	spin_lock_irqsave(&uncore->lock, irqflags);
	__intel_uncore_forcewake_put(uncore, fw_domains);
	spin_unlock_irqrestore(&uncore->lock, irqflags);
698 699
}

700 701
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
702
 * @uncore: the intel_uncore structure
703 704 705 706 707
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
708
void intel_uncore_forcewake_put__locked(struct intel_uncore *uncore,
709 710
					enum forcewake_domains fw_domains)
{
711 712 713
	lockdep_assert_held(&uncore->lock);

	if (!uncore->funcs.force_wake_put)
714 715
		return;

716
	__intel_uncore_forcewake_put(uncore, fw_domains);
717 718
}

719
void assert_forcewakes_inactive(struct intel_uncore *uncore)
720
{
721
	if (!uncore->funcs.force_wake_get)
722 723
		return;

724
	WARN(uncore->fw_domains_active,
725
	     "Expected all fw_domains to be inactive, but %08x are still on\n",
726
	     uncore->fw_domains_active);
727 728
}

729
void assert_forcewakes_active(struct intel_uncore *uncore,
730 731
			      enum forcewake_domains fw_domains)
{
732
	if (!uncore->funcs.force_wake_get)
733 734
		return;

735
	__assert_rpm_wakelock_held(uncore->rpm);
736

737 738
	fw_domains &= uncore->fw_domains;
	WARN(fw_domains & ~uncore->fw_domains_active,
739
	     "Expected %08x fw_domains to be active, but %08x are off\n",
740
	     fw_domains, fw_domains & ~uncore->fw_domains_active);
741 742
}

743
/* We give fast paths for the really cool registers */
744
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
745

746 747 748
#define GEN11_NEEDS_FORCE_WAKE(reg) \
	((reg) < 0x40000 || ((reg) >= 0x1c0000 && (reg) < 0x1dc000))

749
#define __gen6_reg_read_fw_domains(uncore, offset) \
750 751 752 753 754 755 756 757 758
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
759
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
760 761 762 763 764 765 766 767 768
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

788
static enum forcewake_domains
789
find_fw_domain(struct intel_uncore *uncore, u32 offset)
790
{
T
Tvrtko Ursulin 已提交
791
	const struct intel_forcewake_range *entry;
792

T
Tvrtko Ursulin 已提交
793
	entry = BSEARCH(offset,
794 795
			uncore->fw_domains_table,
			uncore->fw_domains_table_entries,
796
			fw_range_cmp);
797

798 799 800
	if (!entry)
		return 0;

801 802 803 804 805 806
	/*
	 * The list of FW domains depends on the SKU in gen11+ so we
	 * can't determine it statically. We use FORCEWAKE_ALL and
	 * translate it here to the list of available domains.
	 */
	if (entry->domains == FORCEWAKE_ALL)
807
		return uncore->fw_domains;
808

809
	WARN(entry->domains & ~uncore->fw_domains,
810
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
811
	     entry->domains & ~uncore->fw_domains, offset);
812 813

	return entry->domains;
814 815 816 817
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
818

T
Tvrtko Ursulin 已提交
819
#define HAS_FWTABLE(dev_priv) \
820
	(INTEL_GEN(dev_priv) >= 9 || \
T
Tvrtko Ursulin 已提交
821 822 823
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

824
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
825 826 827 828 829 830
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
831
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
832 833
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
834

835
#define __fwtable_reg_read_fw_domains(uncore, offset) \
836 837
({ \
	enum forcewake_domains __fwd = 0; \
838
	if (NEEDS_FORCE_WAKE((offset))) \
839
		__fwd = find_fw_domain(uncore, offset); \
840 841 842
	__fwd; \
})

843
#define __gen11_fwtable_reg_read_fw_domains(uncore, offset) \
844 845 846
({ \
	enum forcewake_domains __fwd = 0; \
	if (GEN11_NEEDS_FORCE_WAKE((offset))) \
847
		__fwd = find_fw_domain(uncore, offset); \
848 849 850
	__fwd; \
})

851
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
852
static const i915_reg_t gen8_shadowed_regs[] = {
853 854 855 856 857 858
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
859 860 861
	/* TODO: Other registers are not yet used */
};

862 863 864 865 866 867 868 869 870 871 872 873 874 875
static const i915_reg_t gen11_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),		/* 0x2000 (base) */
	GEN6_RPNSWREQ,				/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,			/* 0xA00C */
	RING_TAIL(BLT_RING_BASE),		/* 0x22000 (base) */
	RING_TAIL(GEN11_BSD_RING_BASE),		/* 0x1C0000 (base) */
	RING_TAIL(GEN11_BSD2_RING_BASE),	/* 0x1C4000 (base) */
	RING_TAIL(GEN11_VEBOX_RING_BASE),	/* 0x1C8000 (base) */
	RING_TAIL(GEN11_BSD3_RING_BASE),	/* 0x1D0000 (base) */
	RING_TAIL(GEN11_BSD4_RING_BASE),	/* 0x1D4000 (base) */
	RING_TAIL(GEN11_VEBOX2_RING_BASE),	/* 0x1D8000 (base) */
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
876
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
877
{
T
Tvrtko Ursulin 已提交
878
	u32 offset = i915_mmio_reg_offset(*reg);
879

T
Tvrtko Ursulin 已提交
880
	if (key < offset)
881
		return -1;
T
Tvrtko Ursulin 已提交
882
	else if (key > offset)
883 884 885 886 887
		return 1;
	else
		return 0;
}

888 889 890 891 892 893
#define __is_genX_shadowed(x) \
static bool is_gen##x##_shadowed(u32 offset) \
{ \
	const i915_reg_t *regs = gen##x##_shadowed_regs; \
	return BSEARCH(offset, regs, ARRAY_SIZE(gen##x##_shadowed_regs), \
		       mmio_reg_cmp); \
894 895
}

896 897 898
__is_genX_shadowed(8)
__is_genX_shadowed(11)

899
#define __gen8_reg_write_fw_domains(uncore, offset) \
900 901 902 903 904 905 906 907 908
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

909
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
910 911
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
912
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
913
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
914
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
915
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
916
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
917
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
918 919
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
920
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
921 922
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
923 924 925 926 927
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
928

929
#define __fwtable_reg_write_fw_domains(uncore, offset) \
930 931
({ \
	enum forcewake_domains __fwd = 0; \
932
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
933
		__fwd = find_fw_domain(uncore, offset); \
934 935 936
	__fwd; \
})

937
#define __gen11_fwtable_reg_write_fw_domains(uncore, offset) \
938 939 940
({ \
	enum forcewake_domains __fwd = 0; \
	if (GEN11_NEEDS_FORCE_WAKE((offset)) && !is_gen11_shadowed(offset)) \
941
		__fwd = find_fw_domain(uncore, offset); \
942 943 944
	__fwd; \
})

945
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
946
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
947
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
948 949
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
950
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
951
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
952
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
953
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
954
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
955
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
956
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
957
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
958
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
959
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
960
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
961
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
962
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
963
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
964
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
965
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
966
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
967
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
968
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
969
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
970
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
971
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
972
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
973
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
974
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
975
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
976
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
977
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
978 979
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
980

981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
static const struct intel_forcewake_range __gen11_fw_ranges[] = {
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8500, 0x8bff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_ALL),
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb480, 0xdfff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xe900, 0x243ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x24800, 0x3ffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x40000, 0x1bffff, 0),
	GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
	GEN_FW_RANGE(0x1c4000, 0x1c7fff, FORCEWAKE_MEDIA_VDBOX1),
	GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0),
	GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
	GEN_FW_RANGE(0x1d4000, 0x1d7fff, FORCEWAKE_MEDIA_VDBOX3),
	GEN_FW_RANGE(0x1d8000, 0x1dbfff, FORCEWAKE_MEDIA_VEBOX1)
};

1015
static void
1016
ilk_dummy_write(struct intel_uncore *uncore)
1017 1018 1019 1020
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
1021
	__raw_uncore_write32(uncore, MI_MODE, 0);
1022 1023 1024
}

static void
1025
__unclaimed_reg_debug(struct intel_uncore *uncore,
1026 1027 1028
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
1029
{
1030
	if (WARN(check_for_unclaimed_mmio(uncore) && !before,
1031 1032
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
1033
		 i915_mmio_reg_offset(reg)))
1034 1035
		/* Only report the first N failures */
		i915_modparams.mmio_debug--;
1036 1037
}

1038
static inline void
1039
unclaimed_reg_debug(struct intel_uncore *uncore,
1040 1041 1042 1043
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
1044
	if (likely(!i915_modparams.mmio_debug))
1045 1046
		return;

1047
	__unclaimed_reg_debug(uncore, reg, read, before);
1048 1049
}

1050
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
1051
	u##x val = 0; \
1052
	__assert_rpm_wakelock_held(uncore->rpm);
B
Ben Widawsky 已提交
1053

1054
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
1055 1056 1057
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1058
#define __gen2_read(x) \
1059
static u##x \
1060
gen2_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1061
	GEN2_READ_HEADER(x); \
1062
	val = __raw_uncore_read##x(uncore, reg); \
1063
	GEN2_READ_FOOTER; \
1064 1065 1066 1067
}

#define __gen5_read(x) \
static u##x \
1068
gen5_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1069
	GEN2_READ_HEADER(x); \
1070
	ilk_dummy_write(uncore); \
1071
	val = __raw_uncore_read##x(uncore, reg); \
1072
	GEN2_READ_FOOTER; \
1073 1074
}

1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
1091
	u32 offset = i915_mmio_reg_offset(reg); \
1092 1093
	unsigned long irqflags; \
	u##x val = 0; \
1094
	__assert_rpm_wakelock_held(uncore->rpm); \
1095
	spin_lock_irqsave(&uncore->lock, irqflags); \
1096
	unclaimed_reg_debug(uncore, reg, true, true)
1097 1098

#define GEN6_READ_FOOTER \
1099
	unclaimed_reg_debug(uncore, reg, true, false); \
1100
	spin_unlock_irqrestore(&uncore->lock, irqflags); \
1101 1102 1103
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1104
static noinline void ___force_wake_auto(struct intel_uncore *uncore,
1105
					enum forcewake_domains fw_domains)
1106 1107
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
1108 1109
	unsigned int tmp;

1110
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
1111

1112
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp)
1113 1114
		fw_domain_arm_timer(domain);

1115
	uncore->funcs.force_wake_get(uncore, fw_domains);
1116 1117
}

1118
static inline void __force_wake_auto(struct intel_uncore *uncore,
1119 1120
				     enum forcewake_domains fw_domains)
{
1121 1122 1123
	if (WARN_ON(!fw_domains))
		return;

1124
	/* Turn on all requested but inactive supported forcewake domains. */
1125 1126
	fw_domains &= uncore->fw_domains;
	fw_domains &= ~uncore->fw_domains_active;
1127

1128
	if (fw_domains)
1129
		___force_wake_auto(uncore, fw_domains);
1130 1131
}

1132
#define __gen_read(func, x) \
1133
static u##x \
1134
func##_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1135
	enum forcewake_domains fw_engine; \
1136
	GEN6_READ_HEADER(x); \
1137
	fw_engine = __##func##_reg_read_fw_domains(uncore, offset); \
1138
	if (fw_engine) \
1139
		__force_wake_auto(uncore, fw_engine); \
1140
	val = __raw_uncore_read##x(uncore, reg); \
1141
	GEN6_READ_FOOTER; \
1142
}
1143 1144
#define __gen6_read(x) __gen_read(gen6, x)
#define __fwtable_read(x) __gen_read(fwtable, x)
1145
#define __gen11_fwtable_read(x) __gen_read(gen11_fwtable, x)
1146

1147 1148 1149 1150
__gen11_fwtable_read(8)
__gen11_fwtable_read(16)
__gen11_fwtable_read(32)
__gen11_fwtable_read(64)
1151 1152 1153 1154
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
1155 1156 1157 1158 1159
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

1160
#undef __gen11_fwtable_read
1161
#undef __fwtable_read
1162
#undef __gen6_read
1163 1164
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
1165

1166
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1167
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1168
	__assert_rpm_wakelock_held(uncore->rpm); \
1169

1170
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1171

1172
#define __gen2_write(x) \
1173
static void \
1174
gen2_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1175
	GEN2_WRITE_HEADER; \
1176
	__raw_uncore_write##x(uncore, reg, val); \
1177
	GEN2_WRITE_FOOTER; \
1178 1179 1180 1181
}

#define __gen5_write(x) \
static void \
1182
gen5_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1183
	GEN2_WRITE_HEADER; \
1184
	ilk_dummy_write(uncore); \
1185
	__raw_uncore_write##x(uncore, reg, val); \
1186
	GEN2_WRITE_FOOTER; \
1187 1188
}

1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1203
	u32 offset = i915_mmio_reg_offset(reg); \
1204 1205
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1206
	__assert_rpm_wakelock_held(uncore->rpm); \
1207
	spin_lock_irqsave(&uncore->lock, irqflags); \
1208
	unclaimed_reg_debug(uncore, reg, false, true)
1209 1210

#define GEN6_WRITE_FOOTER \
1211
	unclaimed_reg_debug(uncore, reg, false, false); \
1212
	spin_unlock_irqrestore(&uncore->lock, irqflags)
1213

1214 1215
#define __gen6_write(x) \
static void \
1216
gen6_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1217
	GEN6_WRITE_HEADER; \
1218
	if (NEEDS_FORCE_WAKE(offset)) \
1219
		__gen6_gt_wait_for_fifo(uncore); \
1220
	__raw_uncore_write##x(uncore, reg, val); \
1221
	GEN6_WRITE_FOOTER; \
1222 1223
}

1224
#define __gen_write(func, x) \
1225
static void \
1226
func##_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1227
	enum forcewake_domains fw_engine; \
1228
	GEN6_WRITE_HEADER; \
1229
	fw_engine = __##func##_reg_write_fw_domains(uncore, offset); \
1230
	if (fw_engine) \
1231
		__force_wake_auto(uncore, fw_engine); \
1232
	__raw_uncore_write##x(uncore, reg, val); \
1233
	GEN6_WRITE_FOOTER; \
1234
}
1235 1236
#define __gen8_write(x) __gen_write(gen8, x)
#define __fwtable_write(x) __gen_write(fwtable, x)
1237
#define __gen11_fwtable_write(x) __gen_write(gen11_fwtable, x)
1238

1239 1240 1241
__gen11_fwtable_write(8)
__gen11_fwtable_write(16)
__gen11_fwtable_write(32)
1242 1243 1244
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1245 1246 1247
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1248 1249 1250 1251
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1252
#undef __gen11_fwtable_write
1253
#undef __fwtable_write
1254
#undef __gen8_write
1255
#undef __gen6_write
1256 1257
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1258

1259
#define ASSIGN_WRITE_MMIO_VFUNCS(uncore, x) \
1260
do { \
1261 1262 1263
	(uncore)->funcs.mmio_writeb = x##_write8; \
	(uncore)->funcs.mmio_writew = x##_write16; \
	(uncore)->funcs.mmio_writel = x##_write32; \
1264 1265
} while (0)

1266
#define ASSIGN_READ_MMIO_VFUNCS(uncore, x) \
1267
do { \
1268 1269 1270 1271
	(uncore)->funcs.mmio_readb = x##_read8; \
	(uncore)->funcs.mmio_readw = x##_read16; \
	(uncore)->funcs.mmio_readl = x##_read32; \
	(uncore)->funcs.mmio_readq = x##_read64; \
1272 1273
} while (0)

1274

1275
static void fw_domain_init(struct intel_uncore *uncore,
1276
			   enum forcewake_domain_id domain_id,
1277 1278
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1279 1280 1281 1282 1283 1284
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

1285
	d = &uncore->fw_domain[domain_id];
1286 1287 1288

	WARN_ON(d->wake_count);

1289 1290 1291
	WARN_ON(!i915_mmio_reg_valid(reg_set));
	WARN_ON(!i915_mmio_reg_valid(reg_ack));

1292
	d->wake_count = 0;
1293 1294
	d->reg_set = uncore->regs + i915_mmio_reg_offset(reg_set);
	d->reg_ack = uncore->regs + i915_mmio_reg_offset(reg_ack);
1295 1296 1297

	d->id = domain_id;

1298 1299 1300
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
1301 1302 1303 1304 1305 1306 1307
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX1));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX2 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX2));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX3 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX3));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX1));

1308

C
Chris Wilson 已提交
1309
	d->mask = BIT(domain_id);
1310

1311 1312
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1313

1314
	uncore->fw_domains |= BIT(domain_id);
1315

1316
	fw_domain_reset(d);
1317 1318
}

1319
static void fw_domain_fini(struct intel_uncore *uncore,
1320 1321 1322 1323 1324 1325 1326
			   enum forcewake_domain_id domain_id)
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

1327
	d = &uncore->fw_domain[domain_id];
1328 1329 1330 1331 1332

	WARN_ON(d->wake_count);
	WARN_ON(hrtimer_cancel(&d->timer));
	memset(d, 0, sizeof(*d));

1333
	uncore->fw_domains &= ~BIT(domain_id);
1334 1335
}

1336
static void intel_uncore_fw_domains_init(struct intel_uncore *uncore)
1337
{
1338 1339
	struct drm_i915_private *i915 = uncore_to_i915(uncore);

1340
	if (!intel_uncore_has_forcewake(uncore))
1341 1342
		return;

1343
	if (INTEL_GEN(i915) >= 11) {
1344 1345
		int i;

1346
		uncore->funcs.force_wake_get =
1347
			fw_domains_get_with_fallback;
1348 1349
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1350 1351
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
1352
		fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1353 1354 1355
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		for (i = 0; i < I915_MAX_VCS; i++) {
1356
			if (!HAS_ENGINE(i915, _VCS(i)))
1357 1358
				continue;

1359
			fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VDBOX0 + i,
1360 1361 1362 1363
				       FORCEWAKE_MEDIA_VDBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(i));
		}
		for (i = 0; i < I915_MAX_VECS; i++) {
1364
			if (!HAS_ENGINE(i915, _VECS(i)))
1365 1366
				continue;

1367
			fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VEBOX0 + i,
1368 1369 1370
				       FORCEWAKE_MEDIA_VEBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(i));
		}
1371 1372
	} else if (IS_GEN_RANGE(i915, 9, 10)) {
		uncore->funcs.force_wake_get =
1373
			fw_domains_get_with_fallback;
1374 1375
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1376 1377
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
1378
		fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1379 1380
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
1381
		fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1382
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1383 1384 1385 1386
	} else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) {
		uncore->funcs.force_wake_get = fw_domains_get;
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1387
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
1388
		fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1389
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1390 1391
	} else if (IS_HASWELL(i915) || IS_BROADWELL(i915)) {
		uncore->funcs.force_wake_get =
1392
			fw_domains_get_with_thread_status;
1393 1394
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1395
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1396
	} else if (IS_IVYBRIDGE(i915)) {
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1408
		uncore->funcs.force_wake_get =
1409
			fw_domains_get_with_thread_status;
1410
		uncore->funcs.force_wake_put = fw_domains_put;
1411

1412 1413
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1414 1415 1416
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1417
		 */
1418

1419
		__raw_uncore_write32(uncore, FORCEWAKE, 0);
1420
		__raw_posting_read(uncore, ECOBUS);
1421

1422
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1423
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1424

1425 1426
		spin_lock_irq(&uncore->lock);
		fw_domains_get_with_thread_status(uncore, FORCEWAKE_RENDER);
1427
		ecobus = __raw_uncore_read32(uncore, ECOBUS);
1428 1429
		fw_domains_put(uncore, FORCEWAKE_RENDER);
		spin_unlock_irq(&uncore->lock);
1430

1431
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1432 1433
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1434
			fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1435
				       FORCEWAKE, FORCEWAKE_ACK);
1436
		}
1437 1438
	} else if (IS_GEN(i915, 6)) {
		uncore->funcs.force_wake_get =
1439
			fw_domains_get_with_thread_status;
1440 1441
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1442
			       FORCEWAKE, FORCEWAKE_ACK);
1443
	}
1444 1445

	/* All future platforms are expected to require complex power gating */
1446
	WARN_ON(uncore->fw_domains == 0);
1447 1448
}

1449
#define ASSIGN_FW_DOMAINS_TABLE(uncore, d) \
1450
{ \
1451
	(uncore)->fw_domains_table = \
1452
			(struct intel_forcewake_range *)(d); \
1453
	(uncore)->fw_domains_table_entries = ARRAY_SIZE((d)); \
1454 1455
}

1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
	struct drm_i915_private *dev_priv = container_of(nb,
			struct drm_i915_private, uncore.pmic_bus_access_nb);

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
1471 1472 1473 1474 1475
		 *
		 * The notifier is unregistered during intel_runtime_suspend(),
		 * so it's ok to access the HW here without holding a RPM
		 * wake reference -> disable wakeref asserts for the time of
		 * the access.
1476
		 */
1477
		disable_rpm_wakeref_asserts(dev_priv);
1478
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
1479
		enable_rpm_wakeref_asserts(dev_priv);
1480 1481
		break;
	case MBI_PMIC_BUS_ACCESS_END:
1482
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
1483 1484 1485 1486 1487 1488
		break;
	}

	return NOTIFY_OK;
}

1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
static int uncore_mmio_setup(struct intel_uncore *uncore)
{
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
	struct pci_dev *pdev = i915->drm.pdev;
	int mmio_bar;
	int mmio_size;

	mmio_bar = IS_GEN(i915, 2) ? 1 : 0;
	/*
	 * Before gen4, the registers and the GTT are behind different BARs.
	 * However, from gen4 onwards, the registers and the GTT are shared
	 * in the same BAR, so we want to restrict this ioremap from
	 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
	 * the register BAR remains the same size for all the earlier
	 * generations up to Ironlake.
	 */
	if (INTEL_GEN(i915) < 5)
		mmio_size = 512 * 1024;
	else
		mmio_size = 2 * 1024 * 1024;
	uncore->regs = pci_iomap(pdev, mmio_bar, mmio_size);
	if (uncore->regs == NULL) {
		DRM_ERROR("failed to map registers\n");

		return -EIO;
	}

	return 0;
}

static void uncore_mmio_cleanup(struct intel_uncore *uncore)
{
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
	struct pci_dev *pdev = i915->drm.pdev;

	pci_iounmap(pdev, uncore->regs);
}

1527 1528 1529 1530
void intel_uncore_init_early(struct intel_uncore *uncore)
{
	spin_lock_init(&uncore->lock);
}
1531

1532
int intel_uncore_init_mmio(struct intel_uncore *uncore)
1533
{
1534
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
1535 1536 1537 1538 1539
	int ret;

	ret = uncore_mmio_setup(uncore);
	if (ret)
		return ret;
1540 1541

	i915_check_vgpu(i915);
1542

1543 1544 1545
	if (INTEL_GEN(i915) > 5 && !intel_vgpu_active(i915))
		uncore->flags |= UNCORE_HAS_FORCEWAKE;

1546 1547
	intel_uncore_fw_domains_init(uncore);
	__intel_uncore_early_sanitize(uncore, 0);
1548

1549 1550
	uncore->unclaimed_mmio_check = 1;
	uncore->pmic_bus_access_nb.notifier_call =
1551
		i915_pmic_bus_access_notifier;
1552

1553 1554
	uncore->rpm = &i915->runtime_pm;

1555 1556 1557 1558 1559 1560 1561 1562
	if (!intel_uncore_has_forcewake(uncore)) {
		if (IS_GEN(i915, 5)) {
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen5);
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen5);
		} else {
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen2);
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen2);
		}
1563 1564 1565 1566 1567 1568
	} else if (IS_GEN_RANGE(i915, 6, 7)) {
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen6);

		if (IS_VALLEYVIEW(i915)) {
			ASSIGN_FW_DOMAINS_TABLE(uncore, __vlv_fw_ranges);
			ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1569
		} else {
1570
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1571
		}
1572 1573 1574 1575 1576
	} else if (IS_GEN(i915, 8)) {
		if (IS_CHERRYVIEW(i915)) {
			ASSIGN_FW_DOMAINS_TABLE(uncore, __chv_fw_ranges);
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
			ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1577 1578

		} else {
1579 1580
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen8);
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1581
		}
1582 1583 1584 1585
	} else if (IS_GEN_RANGE(i915, 9, 10)) {
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen9_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1586
	} else {
1587 1588 1589
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen11_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen11_fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, gen11_fwtable);
1590
	}
1591

1592 1593 1594 1595 1596 1597 1598 1599 1600
	if (HAS_FPGA_DBG_UNCLAIMED(i915))
		uncore->flags |= UNCORE_HAS_FPGA_DBG_UNCLAIMED;

	if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
		uncore->flags |= UNCORE_HAS_DBG_UNCLAIMED;

	if (IS_GEN_RANGE(i915, 6, 7))
		uncore->flags |= UNCORE_HAS_FIFO;

1601
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
1602 1603

	return 0;
1604 1605
}

1606 1607 1608 1609 1610
/*
 * We might have detected that some engines are fused off after we initialized
 * the forcewake domains. Prune them, to make sure they only reference existing
 * engines.
 */
1611
void intel_uncore_prune_mmio_domains(struct intel_uncore *uncore)
1612
{
1613 1614 1615 1616
	struct drm_i915_private *i915 = uncore_to_i915(uncore);

	if (INTEL_GEN(i915) >= 11) {
		enum forcewake_domains fw_domains = uncore->fw_domains;
1617 1618 1619 1620 1621 1622
		enum forcewake_domain_id domain_id;
		int i;

		for (i = 0; i < I915_MAX_VCS; i++) {
			domain_id = FW_DOMAIN_ID_MEDIA_VDBOX0 + i;

1623
			if (HAS_ENGINE(i915, _VCS(i)))
1624 1625 1626
				continue;

			if (fw_domains & BIT(domain_id))
1627
				fw_domain_fini(uncore, domain_id);
1628 1629 1630 1631 1632
		}

		for (i = 0; i < I915_MAX_VECS; i++) {
			domain_id = FW_DOMAIN_ID_MEDIA_VEBOX0 + i;

1633
			if (HAS_ENGINE(i915, _VECS(i)))
1634 1635 1636
				continue;

			if (fw_domains & BIT(domain_id))
1637
				fw_domain_fini(uncore, domain_id);
1638 1639 1640 1641
		}
	}
}

1642
void intel_uncore_fini_mmio(struct intel_uncore *uncore)
1643 1644
{
	/* Paranoia: make sure we have disabled everything before we exit. */
1645
	intel_uncore_sanitize(uncore_to_i915(uncore));
1646 1647 1648

	iosf_mbi_punit_acquire();
	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
1649 1650
		&uncore->pmic_bus_access_nb);
	intel_uncore_forcewake_reset(uncore);
1651
	iosf_mbi_punit_release();
1652
	uncore_mmio_cleanup(uncore);
1653 1654
}

1655 1656 1657 1658 1659 1660 1661 1662
static const struct reg_whitelist {
	i915_reg_t offset_ldw;
	i915_reg_t offset_udw;
	u16 gen_mask;
	u8 size;
} reg_read_whitelist[] = { {
	.offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	.offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
1663
	.gen_mask = INTEL_GEN_MASK(4, 11),
1664 1665
	.size = 8
} };
1666 1667 1668 1669

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1670
	struct drm_i915_private *dev_priv = to_i915(dev);
1671
	struct drm_i915_reg_read *reg = data;
1672
	struct reg_whitelist const *entry;
1673
	intel_wakeref_t wakeref;
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
	unsigned int flags;
	int remain;
	int ret = 0;

	entry = reg_read_whitelist;
	remain = ARRAY_SIZE(reg_read_whitelist);
	while (remain) {
		u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw);

		GEM_BUG_ON(!is_power_of_2(entry->size));
		GEM_BUG_ON(entry->size > 8);
		GEM_BUG_ON(entry_offset & (entry->size - 1));

		if (INTEL_INFO(dev_priv)->gen_mask & entry->gen_mask &&
		    entry_offset == (reg->offset & -entry->size))
1689
			break;
1690 1691
		entry++;
		remain--;
1692 1693
	}

1694
	if (!remain)
1695 1696
		return -EINVAL;

1697
	flags = reg->offset & (entry->size - 1);
1698

1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (entry->size == 8 && flags == I915_REG_READ_8B_WA)
			reg->val = I915_READ64_2x32(entry->offset_ldw,
						    entry->offset_udw);
		else if (entry->size == 8 && flags == 0)
			reg->val = I915_READ64(entry->offset_ldw);
		else if (entry->size == 4 && flags == 0)
			reg->val = I915_READ(entry->offset_ldw);
		else if (entry->size == 2 && flags == 0)
			reg->val = I915_READ16(entry->offset_ldw);
		else if (entry->size == 1 && flags == 0)
			reg->val = I915_READ8(entry->offset_ldw);
		else
			ret = -EINVAL;
	}
1714

1715
	return ret;
1716 1717
}

1718
/**
1719
 * __intel_wait_for_register_fw - wait until register matches expected state
1720
 * @uncore: the struct intel_uncore
1721 1722 1723
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1724 1725 1726
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1727 1728
 *
 * This routine waits until the target register @reg contains the expected
1729 1730 1731 1732
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1733
 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
1734
 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
1735
 * must be not larger than 20,0000 microseconds.
1736 1737 1738 1739 1740 1741 1742 1743
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1744
int __intel_wait_for_register_fw(struct intel_uncore *uncore,
1745
				 i915_reg_t reg,
1746 1747 1748 1749
				 u32 mask,
				 u32 value,
				 unsigned int fast_timeout_us,
				 unsigned int slow_timeout_ms,
1750
				 u32 *out_value)
1751
{
1752
	u32 uninitialized_var(reg_value);
1753
#define done (((reg_value = intel_uncore_read_fw(uncore, reg)) & mask) == value)
1754 1755
	int ret;

1756
	/* Catch any overuse of this function */
1757 1758
	might_sleep_if(slow_timeout_ms);
	GEM_BUG_ON(fast_timeout_us > 20000);
1759

1760 1761
	ret = -ETIMEDOUT;
	if (fast_timeout_us && fast_timeout_us <= 20000)
1762
		ret = _wait_for_atomic(done, fast_timeout_us, 0);
1763
	if (ret && slow_timeout_ms)
1764
		ret = wait_for(done, slow_timeout_ms);
1765

1766 1767
	if (out_value)
		*out_value = reg_value;
1768

1769 1770 1771 1772 1773
	return ret;
#undef done
}

/**
1774
 * __intel_wait_for_register - wait until register matches expected state
1775
 * @uncore: the struct intel_uncore
1776 1777 1778
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1779 1780 1781
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1782 1783
 *
 * This routine waits until the target register @reg contains the expected
1784 1785 1786 1787
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1788 1789 1790 1791
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1792 1793 1794 1795 1796 1797 1798 1799
int __intel_wait_for_register(struct intel_uncore *uncore,
			      i915_reg_t reg,
			      u32 mask,
			      u32 value,
			      unsigned int fast_timeout_us,
			      unsigned int slow_timeout_ms,
			      u32 *out_value)
{
1800
	unsigned fw =
1801
		intel_uncore_forcewake_for_reg(uncore, reg, FW_REG_READ);
1802
	u32 reg_value;
1803 1804
	int ret;

1805
	might_sleep_if(slow_timeout_ms);
1806

1807 1808
	spin_lock_irq(&uncore->lock);
	intel_uncore_forcewake_get__locked(uncore, fw);
1809

1810
	ret = __intel_wait_for_register_fw(uncore,
1811
					   reg, mask, value,
1812
					   fast_timeout_us, 0, &reg_value);
1813

1814 1815
	intel_uncore_forcewake_put__locked(uncore, fw);
	spin_unlock_irq(&uncore->lock);
1816

1817
	if (ret && slow_timeout_ms)
1818 1819
		ret = __wait_for(reg_value = intel_uncore_read_notrace(uncore,
								       reg),
1820 1821 1822
				 (reg_value & mask) == value,
				 slow_timeout_ms * 1000, 10, 1000);

1823 1824 1825
	/* just trace the final value */
	trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);

1826 1827
	if (out_value)
		*out_value = reg_value;
1828 1829

	return ret;
1830 1831
}

1832
bool intel_uncore_unclaimed_mmio(struct intel_uncore *uncore)
1833
{
1834
	return check_for_unclaimed_mmio(uncore);
1835
}
1836

1837
bool
1838
intel_uncore_arm_unclaimed_mmio_detection(struct intel_uncore *uncore)
1839
{
1840 1841
	bool ret = false;

1842
	spin_lock_irq(&uncore->lock);
1843

1844
	if (unlikely(uncore->unclaimed_mmio_check <= 0))
1845
		goto out;
1846

1847
	if (unlikely(intel_uncore_unclaimed_mmio(uncore))) {
1848 1849 1850 1851 1852 1853
		if (!i915_modparams.mmio_debug) {
			DRM_DEBUG("Unclaimed register detected, "
				  "enabling oneshot unclaimed register reporting. "
				  "Please use i915.mmio_debug=N for more information.\n");
			i915_modparams.mmio_debug++;
		}
1854
		uncore->unclaimed_mmio_check--;
1855
		ret = true;
1856
	}
1857

1858
out:
1859
	spin_unlock_irq(&uncore->lock);
1860 1861

	return ret;
1862
}
1863 1864

static enum forcewake_domains
1865
intel_uncore_forcewake_for_read(struct intel_uncore *uncore,
1866 1867
				i915_reg_t reg)
{
1868
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
T
Tvrtko Ursulin 已提交
1869
	u32 offset = i915_mmio_reg_offset(reg);
1870 1871
	enum forcewake_domains fw_domains;

1872
	if (INTEL_GEN(i915) >= 11) {
1873
		fw_domains = __gen11_fwtable_reg_read_fw_domains(uncore, offset);
1874
	} else if (HAS_FWTABLE(i915)) {
1875
		fw_domains = __fwtable_reg_read_fw_domains(uncore, offset);
1876
	} else if (INTEL_GEN(i915) >= 6) {
1877
		fw_domains = __gen6_reg_read_fw_domains(uncore, offset);
T
Tvrtko Ursulin 已提交
1878
	} else {
1879 1880
		/* on devices with FW we expect to hit one of the above cases */
		if (intel_uncore_has_forcewake(uncore))
1881
			MISSING_CASE(INTEL_GEN(i915));
1882

T
Tvrtko Ursulin 已提交
1883
		fw_domains = 0;
1884 1885
	}

1886
	WARN_ON(fw_domains & ~uncore->fw_domains);
1887 1888 1889 1890 1891

	return fw_domains;
}

static enum forcewake_domains
1892
intel_uncore_forcewake_for_write(struct intel_uncore *uncore,
1893 1894
				 i915_reg_t reg)
{
1895
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
1896
	u32 offset = i915_mmio_reg_offset(reg);
1897 1898
	enum forcewake_domains fw_domains;

1899
	if (INTEL_GEN(i915) >= 11) {
1900
		fw_domains = __gen11_fwtable_reg_write_fw_domains(uncore, offset);
1901
	} else if (HAS_FWTABLE(i915) && !IS_VALLEYVIEW(i915)) {
1902
		fw_domains = __fwtable_reg_write_fw_domains(uncore, offset);
1903
	} else if (IS_GEN(i915, 8)) {
1904
		fw_domains = __gen8_reg_write_fw_domains(uncore, offset);
1905
	} else if (IS_GEN_RANGE(i915, 6, 7)) {
1906
		fw_domains = FORCEWAKE_RENDER;
1907
	} else {
1908 1909
		/* on devices with FW we expect to hit one of the above cases */
		if (intel_uncore_has_forcewake(uncore))
1910
			MISSING_CASE(INTEL_GEN(i915));
1911

1912
		fw_domains = 0;
1913 1914
	}

1915
	WARN_ON(fw_domains & ~uncore->fw_domains);
1916 1917 1918 1919 1920 1921 1922

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
1923
 * @uncore: pointer to struct intel_uncore
1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
1935
intel_uncore_forcewake_for_reg(struct intel_uncore *uncore,
1936 1937 1938 1939 1940 1941
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

1942
	if (!intel_uncore_has_forcewake(uncore))
T
Tvrtko Ursulin 已提交
1943 1944
		return 0;

1945
	if (op & FW_REG_READ)
1946
		fw_domains = intel_uncore_forcewake_for_read(uncore, reg);
1947 1948

	if (op & FW_REG_WRITE)
1949
		fw_domains |= intel_uncore_forcewake_for_write(uncore, reg);
1950 1951 1952

	return fw_domains;
}
1953 1954

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1955
#include "selftests/mock_uncore.c"
1956 1957
#include "selftests/intel_uncore.c"
#endif