intel_uncore.c 55.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

24 25 26
#include <linux/pm_runtime.h>
#include <asm/iosf_mbi.h>

27
#include "i915_drv.h"
28
#include "i915_vgpu.h"
29 30
#include "intel_drv.h"
#include "intel_pm.h"
31

32
#define FORCEWAKE_ACK_TIMEOUT_MS 50
33
#define GT_FIFO_TIMEOUT_MS	 10
34

35
#define __raw_posting_read(...) ((void)__raw_uncore_read32(__VA_ARGS__))
36

37 38 39 40
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
41 42 43 44 45 46
	"vdbox0",
	"vdbox1",
	"vdbox2",
	"vdbox3",
	"vebox0",
	"vebox1",
47 48 49
};

const char *
50
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
51
{
52
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
53 54 55 56 57 58 59 60 61

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

62
#define fw_ack(d) readl((d)->reg_ack)
63 64
#define fw_set(d, val) writel(_MASKED_BIT_ENABLE((val)), (d)->reg_set)
#define fw_clear(d, val) writel(_MASKED_BIT_DISABLE((val)), (d)->reg_set)
65

66
static inline void
67
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
68
{
69 70 71 72 73
	/*
	 * We don't really know if the powerwell for the forcewake domain we are
	 * trying to reset here does exist at this point (engines could be fused
	 * off in ICL+), so no waiting for acks
	 */
74 75
	/* WaRsClearFWBitsAtReset:bdw,skl */
	fw_clear(d, 0xffff);
76 77
}

78 79
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
80
{
81 82
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
83
			       NSEC_PER_MSEC,
84 85
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
86 87
}

88
static inline int
89
__wait_for_ack(const struct intel_uncore_forcewake_domain *d,
90 91 92
	       const u32 ack,
	       const u32 value)
{
93
	return wait_for_atomic((fw_ack(d) & ack) == value,
94 95 96 97
			       FORCEWAKE_ACK_TIMEOUT_MS);
}

static inline int
98
wait_ack_clear(const struct intel_uncore_forcewake_domain *d,
99 100
	       const u32 ack)
{
101
	return __wait_for_ack(d, ack, 0);
102 103 104
}

static inline int
105
wait_ack_set(const struct intel_uncore_forcewake_domain *d,
106 107
	     const u32 ack)
{
108
	return __wait_for_ack(d, ack, ack);
109 110
}

111
static inline void
112
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
113
{
114
	if (wait_ack_clear(d, FORCEWAKE_KERNEL)) {
115 116
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
117 118
		add_taint_for_CI(TAINT_WARN); /* CI now unreliable */
	}
119
}
120

121 122 123 124 125 126
enum ack_type {
	ACK_CLEAR = 0,
	ACK_SET
};

static int
127
fw_domain_wait_ack_with_fallback(const struct intel_uncore_forcewake_domain *d,
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
				 const enum ack_type type)
{
	const u32 ack_bit = FORCEWAKE_KERNEL;
	const u32 value = type == ACK_SET ? ack_bit : 0;
	unsigned int pass;
	bool ack_detected;

	/*
	 * There is a possibility of driver's wake request colliding
	 * with hardware's own wake requests and that can cause
	 * hardware to not deliver the driver's ack message.
	 *
	 * Use a fallback bit toggle to kick the gpu state machine
	 * in the hope that the original ack will be delivered along with
	 * the fallback ack.
	 *
144 145 146
	 * This workaround is described in HSDES #1604254524 and it's known as:
	 * WaRsForcewakeAddDelayForAck:skl,bxt,kbl,glk,cfl,cnl,icl
	 * although the name is a bit misleading.
147 148 149 150
	 */

	pass = 1;
	do {
151
		wait_ack_clear(d, FORCEWAKE_KERNEL_FALLBACK);
152

153
		fw_set(d, FORCEWAKE_KERNEL_FALLBACK);
154 155
		/* Give gt some time to relax before the polling frenzy */
		udelay(10 * pass);
156
		wait_ack_set(d, FORCEWAKE_KERNEL_FALLBACK);
157

158
		ack_detected = (fw_ack(d) & ack_bit) == value;
159

160
		fw_clear(d, FORCEWAKE_KERNEL_FALLBACK);
161 162 163 164 165
	} while (!ack_detected && pass++ < 10);

	DRM_DEBUG_DRIVER("%s had to use fallback to %s ack, 0x%x (passes %u)\n",
			 intel_uncore_forcewake_domain_to_str(d->id),
			 type == ACK_SET ? "set" : "clear",
166
			 fw_ack(d),
167 168 169 170 171 172
			 pass);

	return ack_detected ? 0 : -ETIMEDOUT;
}

static inline void
173
fw_domain_wait_ack_clear_fallback(const struct intel_uncore_forcewake_domain *d)
174
{
175
	if (likely(!wait_ack_clear(d, FORCEWAKE_KERNEL)))
176 177
		return;

178 179
	if (fw_domain_wait_ack_with_fallback(d, ACK_CLEAR))
		fw_domain_wait_ack_clear(d);
180 181
}

182
static inline void
183
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
184
{
185
	fw_set(d, FORCEWAKE_KERNEL);
186
}
187

188
static inline void
189
fw_domain_wait_ack_set(const struct intel_uncore_forcewake_domain *d)
190
{
191
	if (wait_ack_set(d, FORCEWAKE_KERNEL)) {
192 193
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
194 195
		add_taint_for_CI(TAINT_WARN); /* CI now unreliable */
	}
196
}
197

198
static inline void
199
fw_domain_wait_ack_set_fallback(const struct intel_uncore_forcewake_domain *d)
200
{
201
	if (likely(!wait_ack_set(d, FORCEWAKE_KERNEL)))
202 203
		return;

204 205
	if (fw_domain_wait_ack_with_fallback(d, ACK_SET))
		fw_domain_wait_ack_set(d);
206 207
}

208
static inline void
209
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
210
{
211
	fw_clear(d, FORCEWAKE_KERNEL);
212 213
}

214
static void
215
fw_domains_get(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
216
{
217
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
218
	unsigned int tmp;
219

220
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
C
Chris Wilson 已提交
221

222
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
223
		fw_domain_wait_ack_clear(d);
224
		fw_domain_get(d);
225
	}
226

227
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
228
		fw_domain_wait_ack_set(d);
229

230
	uncore->fw_domains_active |= fw_domains;
231 232 233
}

static void
234
fw_domains_get_with_fallback(struct intel_uncore *uncore,
235 236 237 238 239
			     enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *d;
	unsigned int tmp;

240
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
241

242
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
243
		fw_domain_wait_ack_clear_fallback(d);
244
		fw_domain_get(d);
245 246
	}

247
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
248
		fw_domain_wait_ack_set_fallback(d);
249

250
	uncore->fw_domains_active |= fw_domains;
251
}
252

253
static void
254
fw_domains_put(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
255 256
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
257 258
	unsigned int tmp;

259
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
260

261
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
262
		fw_domain_put(d);
263

264
	uncore->fw_domains_active &= ~fw_domains;
265
}
266

267
static void
268
fw_domains_reset(struct intel_uncore *uncore,
269
		 enum forcewake_domains fw_domains)
270 271
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
272
	unsigned int tmp;
273

C
Chris Wilson 已提交
274
	if (!fw_domains)
275
		return;
276

277
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
C
Chris Wilson 已提交
278

279
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
280
		fw_domain_reset(d);
281 282
}

283
static inline u32 gt_thread_status(struct intel_uncore *uncore)
284 285 286
{
	u32 val;

287
	val = __raw_uncore_read32(uncore, GEN6_GT_THREAD_STATUS_REG);
288 289 290 291 292
	val &= GEN6_GT_THREAD_STATUS_CORE_MASK;

	return val;
}

293
static void __gen6_gt_wait_for_thread_c0(struct intel_uncore *uncore)
294
{
295 296
	/*
	 * w/a for a sporadic read returning 0 by waiting for the GT
297 298
	 * thread to wake up.
	 */
299
	WARN_ONCE(wait_for_atomic_us(gt_thread_status(uncore) == 0, 5000),
300
		  "GT thread status wait timed out\n");
301 302
}

303
static void fw_domains_get_with_thread_status(struct intel_uncore *uncore,
304
					      enum forcewake_domains fw_domains)
305
{
306
	fw_domains_get(uncore, fw_domains);
307

308
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
309
	__gen6_gt_wait_for_thread_c0(uncore);
310 311
}

312
static inline u32 fifo_free_entries(struct intel_uncore *uncore)
313
{
314
	u32 count = __raw_uncore_read32(uncore, GTFIFOCTL);
315 316 317 318

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

319
static void __gen6_gt_wait_for_fifo(struct intel_uncore *uncore)
320
{
321
	u32 n;
322

323 324
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
325 326
	if (IS_VALLEYVIEW(uncore_to_i915(uncore)))
		n = fifo_free_entries(uncore);
327
	else
328
		n = uncore->fifo_count;
329 330

	if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
331
		if (wait_for_atomic((n = fifo_free_entries(uncore)) >
332 333 334 335
				    GT_FIFO_NUM_RESERVED_ENTRIES,
				    GT_FIFO_TIMEOUT_MS)) {
			DRM_DEBUG("GT_FIFO timeout, entries: %u\n", n);
			return;
336 337 338
		}
	}

339
	uncore->fifo_count = n - 1;
340 341
}

342 343
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
344
{
345 346
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
347
	struct intel_uncore *uncore = forcewake_domain_to_uncore(domain);
348
	unsigned long irqflags;
Z
Zhe Wang 已提交
349

350
	assert_rpm_device_not_suspended(uncore->rpm);
Z
Zhe Wang 已提交
351

352 353 354
	if (xchg(&domain->active, false))
		return HRTIMER_RESTART;

355
	spin_lock_irqsave(&uncore->lock, irqflags);
356 357 358
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

359
	if (--domain->wake_count == 0)
360
		uncore->funcs.force_wake_put(uncore, domain->mask);
361

362
	spin_unlock_irqrestore(&uncore->lock, irqflags);
363 364

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
365 366
}

367
/* Note callers must have acquired the PUNIT->PMIC bus, before calling this. */
368
static unsigned int
369
intel_uncore_forcewake_reset(struct intel_uncore *uncore)
Z
Zhe Wang 已提交
370
{
371
	unsigned long irqflags;
372
	struct intel_uncore_forcewake_domain *domain;
373
	int retry_count = 100;
374
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
375

376 377
	iosf_mbi_assert_punit_acquired();

378 379 380 381 382
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
383 384
		unsigned int tmp;

385
		active_domains = 0;
Z
Zhe Wang 已提交
386

387
		for_each_fw_domain(domain, uncore, tmp) {
388
			smp_store_mb(domain->active, false);
389
			if (hrtimer_cancel(&domain->timer) == 0)
390
				continue;
Z
Zhe Wang 已提交
391

392
			intel_uncore_fw_release_timer(&domain->timer);
393
		}
394

395
		spin_lock_irqsave(&uncore->lock, irqflags);
396

397
		for_each_fw_domain(domain, uncore, tmp) {
398
			if (hrtimer_active(&domain->timer))
399
				active_domains |= domain->mask;
400
		}
401

402 403
		if (active_domains == 0)
			break;
404

405 406 407 408
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
409

410
		spin_unlock_irqrestore(&uncore->lock, irqflags);
411 412
		cond_resched();
	}
413

414 415
	WARN_ON(active_domains);

416
	fw = uncore->fw_domains_active;
417
	if (fw)
418
		uncore->funcs.force_wake_put(uncore, fw);
419

420 421
	fw_domains_reset(uncore, uncore->fw_domains);
	assert_forcewakes_inactive(uncore);
422

423
	spin_unlock_irqrestore(&uncore->lock, irqflags);
424 425

	return fw; /* track the lost user forcewake domains */
426 427
}

428
static bool
429
fpga_check_for_unclaimed_mmio(struct intel_uncore *uncore)
430 431 432
{
	u32 dbg;

433
	dbg = __raw_uncore_read32(uncore, FPGA_DBG);
434 435 436
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

437
	__raw_uncore_write32(uncore, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
438 439 440 441

	return true;
}

442
static bool
443
vlv_check_for_unclaimed_mmio(struct intel_uncore *uncore)
444 445 446
{
	u32 cer;

447
	cer = __raw_uncore_read32(uncore, CLAIM_ER);
448 449 450
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

451
	__raw_uncore_write32(uncore, CLAIM_ER, CLAIM_ER_CLR);
452 453 454 455

	return true;
}

456
static bool
457
gen6_check_for_fifo_debug(struct intel_uncore *uncore)
458 459 460
{
	u32 fifodbg;

461
	fifodbg = __raw_uncore_read32(uncore, GTFIFODBG);
462 463 464

	if (unlikely(fifodbg)) {
		DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg);
465
		__raw_uncore_write32(uncore, GTFIFODBG, fifodbg);
466 467 468 469 470
	}

	return fifodbg;
}

471
static bool
472
check_for_unclaimed_mmio(struct intel_uncore *uncore)
473
{
474 475
	bool ret = false;

476
	if (intel_uncore_has_fpga_dbg_unclaimed(uncore))
477
		ret |= fpga_check_for_unclaimed_mmio(uncore);
478

479
	if (intel_uncore_has_dbg_unclaimed(uncore))
480
		ret |= vlv_check_for_unclaimed_mmio(uncore);
481

482
	if (intel_uncore_has_fifo(uncore))
483
		ret |= gen6_check_for_fifo_debug(uncore);
484

485
	return ret;
486 487
}

488
static void __intel_uncore_early_sanitize(struct intel_uncore *uncore,
489
					  unsigned int restore_forcewake)
490
{
491
	/* clear out unclaimed reg detection bit */
492
	if (check_for_unclaimed_mmio(uncore))
493
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
494

495
	/* WaDisableShadowRegForCpd:chv */
496
	if (IS_CHERRYVIEW(uncore_to_i915(uncore))) {
497 498 499 500
		__raw_uncore_write32(uncore, GTFIFOCTL,
				     __raw_uncore_read32(uncore, GTFIFOCTL) |
				     GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				     GT_FIFO_CTL_RC6_POLICY_STALL);
501 502
	}

503
	iosf_mbi_punit_acquire();
504
	intel_uncore_forcewake_reset(uncore);
505
	if (restore_forcewake) {
506 507 508
		spin_lock_irq(&uncore->lock);
		uncore->funcs.force_wake_get(uncore, restore_forcewake);

509
		if (intel_uncore_has_fifo(uncore))
510
			uncore->fifo_count = fifo_free_entries(uncore);
511
		spin_unlock_irq(&uncore->lock);
512
	}
513
	iosf_mbi_punit_release();
514 515
}

516
void intel_uncore_suspend(struct intel_uncore *uncore)
517
{
518 519
	iosf_mbi_punit_acquire();
	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
520 521
		&uncore->pmic_bus_access_nb);
	uncore->fw_domains_saved = intel_uncore_forcewake_reset(uncore);
522
	iosf_mbi_punit_release();
523 524
}

525
void intel_uncore_resume_early(struct intel_uncore *uncore)
526
{
527 528
	unsigned int restore_forcewake;

529 530
	restore_forcewake = fetch_and_zero(&uncore->fw_domains_saved);
	__intel_uncore_early_sanitize(uncore, restore_forcewake);
531

532
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
533 534
}

535
void intel_uncore_runtime_resume(struct intel_uncore *uncore)
536
{
537
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
538 539
}

540
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
541
{
542
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
543
	intel_sanitize_gt_powersave(dev_priv);
544 545
}

546
static void __intel_uncore_forcewake_get(struct intel_uncore *uncore,
547 548 549
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
550
	unsigned int tmp;
551

552
	fw_domains &= uncore->fw_domains;
553

554
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
555
		if (domain->wake_count++) {
556
			fw_domains &= ~domain->mask;
557 558 559
			domain->active = true;
		}
	}
560

561
	if (fw_domains)
562
		uncore->funcs.force_wake_get(uncore, fw_domains);
563 564
}

565 566
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
567
 * @uncore: the intel_uncore structure
568 569 570 571 572 573 574 575 576
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
577
 */
578
void intel_uncore_forcewake_get(struct intel_uncore *uncore,
579
				enum forcewake_domains fw_domains)
580 581 582
{
	unsigned long irqflags;

583
	if (!uncore->funcs.force_wake_get)
584 585
		return;

586
	assert_rpm_wakelock_held(uncore->rpm);
587

588 589 590
	spin_lock_irqsave(&uncore->lock, irqflags);
	__intel_uncore_forcewake_get(uncore, fw_domains);
	spin_unlock_irqrestore(&uncore->lock, irqflags);
591 592
}

593 594
/**
 * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace
595
 * @uncore: the intel_uncore structure
596 597 598 599 600
 *
 * This function is a wrapper around intel_uncore_forcewake_get() to acquire
 * the GT powerwell and in the process disable our debugging for the
 * duration of userspace's bypass.
 */
601
void intel_uncore_forcewake_user_get(struct intel_uncore *uncore)
602
{
603 604
	spin_lock_irq(&uncore->lock);
	if (!uncore->user_forcewake.count++) {
605
		intel_uncore_forcewake_get__locked(uncore, FORCEWAKE_ALL);
606 607

		/* Save and disable mmio debugging for the user bypass */
608 609 610
		uncore->user_forcewake.saved_mmio_check =
			uncore->unclaimed_mmio_check;
		uncore->user_forcewake.saved_mmio_debug =
611
			i915_modparams.mmio_debug;
612

613
		uncore->unclaimed_mmio_check = 0;
614
		i915_modparams.mmio_debug = 0;
615
	}
616
	spin_unlock_irq(&uncore->lock);
617 618 619 620
}

/**
 * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace
621
 * @uncore: the intel_uncore structure
622 623 624 625
 *
 * This function complements intel_uncore_forcewake_user_get() and releases
 * the GT powerwell taken on behalf of the userspace bypass.
 */
626
void intel_uncore_forcewake_user_put(struct intel_uncore *uncore)
627
{
628 629
	spin_lock_irq(&uncore->lock);
	if (!--uncore->user_forcewake.count) {
630 631
		if (intel_uncore_unclaimed_mmio(uncore))
			dev_info(uncore_to_i915(uncore)->drm.dev,
632 633
				 "Invalid mmio detected during user access\n");

634 635
		uncore->unclaimed_mmio_check =
			uncore->user_forcewake.saved_mmio_check;
636
		i915_modparams.mmio_debug =
637
			uncore->user_forcewake.saved_mmio_debug;
638

639
		intel_uncore_forcewake_put__locked(uncore, FORCEWAKE_ALL);
640
	}
641
	spin_unlock_irq(&uncore->lock);
642 643
}

644
/**
645
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
646
 * @uncore: the intel_uncore structure
647
 * @fw_domains: forcewake domains to get reference on
648
 *
649 650
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
651
 */
652
void intel_uncore_forcewake_get__locked(struct intel_uncore *uncore,
653 654
					enum forcewake_domains fw_domains)
{
655 656 657
	lockdep_assert_held(&uncore->lock);

	if (!uncore->funcs.force_wake_get)
658 659
		return;

660
	__intel_uncore_forcewake_get(uncore, fw_domains);
661 662
}

663
static void __intel_uncore_forcewake_put(struct intel_uncore *uncore,
664
					 enum forcewake_domains fw_domains)
665
{
666
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
667
	unsigned int tmp;
668

669
	fw_domains &= uncore->fw_domains;
670

671
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
672 673 674
		if (WARN_ON(domain->wake_count == 0))
			continue;

675 676
		if (--domain->wake_count) {
			domain->active = true;
677
			continue;
678
		}
679

680
		fw_domain_arm_timer(domain);
681
	}
682
}
683

684 685
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
686
 * @uncore: the intel_uncore structure
687 688 689 690 691
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
692
void intel_uncore_forcewake_put(struct intel_uncore *uncore,
693 694 695 696
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

697
	if (!uncore->funcs.force_wake_put)
698 699
		return;

700 701 702
	spin_lock_irqsave(&uncore->lock, irqflags);
	__intel_uncore_forcewake_put(uncore, fw_domains);
	spin_unlock_irqrestore(&uncore->lock, irqflags);
703 704
}

705 706
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
707
 * @uncore: the intel_uncore structure
708 709 710 711 712
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
713
void intel_uncore_forcewake_put__locked(struct intel_uncore *uncore,
714 715
					enum forcewake_domains fw_domains)
{
716 717 718
	lockdep_assert_held(&uncore->lock);

	if (!uncore->funcs.force_wake_put)
719 720
		return;

721
	__intel_uncore_forcewake_put(uncore, fw_domains);
722 723
}

724
void assert_forcewakes_inactive(struct intel_uncore *uncore)
725
{
726
	if (!uncore->funcs.force_wake_get)
727 728
		return;

729
	WARN(uncore->fw_domains_active,
730
	     "Expected all fw_domains to be inactive, but %08x are still on\n",
731
	     uncore->fw_domains_active);
732 733
}

734
void assert_forcewakes_active(struct intel_uncore *uncore,
735 736
			      enum forcewake_domains fw_domains)
{
737
	if (!uncore->funcs.force_wake_get)
738 739
		return;

740
	assert_rpm_wakelock_held(uncore->rpm);
741

742 743
	fw_domains &= uncore->fw_domains;
	WARN(fw_domains & ~uncore->fw_domains_active,
744
	     "Expected %08x fw_domains to be active, but %08x are off\n",
745
	     fw_domains, fw_domains & ~uncore->fw_domains_active);
746 747
}

748
/* We give fast paths for the really cool registers */
749
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
750

751 752 753
#define GEN11_NEEDS_FORCE_WAKE(reg) \
	((reg) < 0x40000 || ((reg) >= 0x1c0000 && (reg) < 0x1dc000))

754
#define __gen6_reg_read_fw_domains(uncore, offset) \
755 756 757 758 759 760 761 762 763
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
764
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
765 766 767 768 769 770 771 772 773
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

793
static enum forcewake_domains
794
find_fw_domain(struct intel_uncore *uncore, u32 offset)
795
{
T
Tvrtko Ursulin 已提交
796
	const struct intel_forcewake_range *entry;
797

T
Tvrtko Ursulin 已提交
798
	entry = BSEARCH(offset,
799 800
			uncore->fw_domains_table,
			uncore->fw_domains_table_entries,
801
			fw_range_cmp);
802

803 804 805
	if (!entry)
		return 0;

806 807 808 809 810 811
	/*
	 * The list of FW domains depends on the SKU in gen11+ so we
	 * can't determine it statically. We use FORCEWAKE_ALL and
	 * translate it here to the list of available domains.
	 */
	if (entry->domains == FORCEWAKE_ALL)
812
		return uncore->fw_domains;
813

814
	WARN(entry->domains & ~uncore->fw_domains,
815
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
816
	     entry->domains & ~uncore->fw_domains, offset);
817 818

	return entry->domains;
819 820 821 822
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
823

T
Tvrtko Ursulin 已提交
824
#define HAS_FWTABLE(dev_priv) \
825
	(INTEL_GEN(dev_priv) >= 9 || \
T
Tvrtko Ursulin 已提交
826 827 828
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

829
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
830 831 832 833 834 835
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
836
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
837 838
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
839

840
#define __fwtable_reg_read_fw_domains(uncore, offset) \
841 842
({ \
	enum forcewake_domains __fwd = 0; \
843
	if (NEEDS_FORCE_WAKE((offset))) \
844
		__fwd = find_fw_domain(uncore, offset); \
845 846 847
	__fwd; \
})

848
#define __gen11_fwtable_reg_read_fw_domains(uncore, offset) \
849 850 851
({ \
	enum forcewake_domains __fwd = 0; \
	if (GEN11_NEEDS_FORCE_WAKE((offset))) \
852
		__fwd = find_fw_domain(uncore, offset); \
853 854 855
	__fwd; \
})

856
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
857
static const i915_reg_t gen8_shadowed_regs[] = {
858 859 860 861 862 863
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
864 865 866
	/* TODO: Other registers are not yet used */
};

867 868 869 870 871 872 873 874 875 876 877 878 879 880
static const i915_reg_t gen11_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),		/* 0x2000 (base) */
	GEN6_RPNSWREQ,				/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,			/* 0xA00C */
	RING_TAIL(BLT_RING_BASE),		/* 0x22000 (base) */
	RING_TAIL(GEN11_BSD_RING_BASE),		/* 0x1C0000 (base) */
	RING_TAIL(GEN11_BSD2_RING_BASE),	/* 0x1C4000 (base) */
	RING_TAIL(GEN11_VEBOX_RING_BASE),	/* 0x1C8000 (base) */
	RING_TAIL(GEN11_BSD3_RING_BASE),	/* 0x1D0000 (base) */
	RING_TAIL(GEN11_BSD4_RING_BASE),	/* 0x1D4000 (base) */
	RING_TAIL(GEN11_VEBOX2_RING_BASE),	/* 0x1D8000 (base) */
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
881
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
882
{
T
Tvrtko Ursulin 已提交
883
	u32 offset = i915_mmio_reg_offset(*reg);
884

T
Tvrtko Ursulin 已提交
885
	if (key < offset)
886
		return -1;
T
Tvrtko Ursulin 已提交
887
	else if (key > offset)
888 889 890 891 892
		return 1;
	else
		return 0;
}

893 894 895 896 897 898
#define __is_genX_shadowed(x) \
static bool is_gen##x##_shadowed(u32 offset) \
{ \
	const i915_reg_t *regs = gen##x##_shadowed_regs; \
	return BSEARCH(offset, regs, ARRAY_SIZE(gen##x##_shadowed_regs), \
		       mmio_reg_cmp); \
899 900
}

901 902 903
__is_genX_shadowed(8)
__is_genX_shadowed(11)

904
#define __gen8_reg_write_fw_domains(uncore, offset) \
905 906 907 908 909 910 911 912 913
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

914
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
915 916
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
917
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
918
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
919
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
920
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
921
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
922
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
923 924
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
925
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
926 927
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
928 929 930 931 932
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
933

934
#define __fwtable_reg_write_fw_domains(uncore, offset) \
935 936
({ \
	enum forcewake_domains __fwd = 0; \
937
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
938
		__fwd = find_fw_domain(uncore, offset); \
939 940 941
	__fwd; \
})

942
#define __gen11_fwtable_reg_write_fw_domains(uncore, offset) \
943 944 945
({ \
	enum forcewake_domains __fwd = 0; \
	if (GEN11_NEEDS_FORCE_WAKE((offset)) && !is_gen11_shadowed(offset)) \
946
		__fwd = find_fw_domain(uncore, offset); \
947 948 949
	__fwd; \
})

950
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
951
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
952
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
953 954
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
955
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
956
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
957
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
958
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
959
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
960
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
961
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
962
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
963
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
964
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
965
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
966
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
967
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
968
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
969
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
970
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
971
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
972
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
973
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
974
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
975
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
976
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
977
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
978
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
979
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
980
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
981
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
982
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
983 984
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
985

986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
static const struct intel_forcewake_range __gen11_fw_ranges[] = {
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8500, 0x8bff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_ALL),
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb480, 0xdfff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xe900, 0x243ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x24800, 0x3ffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x40000, 0x1bffff, 0),
	GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
	GEN_FW_RANGE(0x1c4000, 0x1c7fff, FORCEWAKE_MEDIA_VDBOX1),
	GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0),
	GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
	GEN_FW_RANGE(0x1d4000, 0x1d7fff, FORCEWAKE_MEDIA_VDBOX3),
	GEN_FW_RANGE(0x1d8000, 0x1dbfff, FORCEWAKE_MEDIA_VEBOX1)
};

1020
static void
1021
ilk_dummy_write(struct intel_uncore *uncore)
1022 1023 1024 1025
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
1026
	__raw_uncore_write32(uncore, MI_MODE, 0);
1027 1028 1029
}

static void
1030
__unclaimed_reg_debug(struct intel_uncore *uncore,
1031 1032 1033
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
1034
{
1035
	if (WARN(check_for_unclaimed_mmio(uncore) && !before,
1036 1037
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
1038
		 i915_mmio_reg_offset(reg)))
1039 1040
		/* Only report the first N failures */
		i915_modparams.mmio_debug--;
1041 1042
}

1043
static inline void
1044
unclaimed_reg_debug(struct intel_uncore *uncore,
1045 1046 1047 1048
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
1049
	if (likely(!i915_modparams.mmio_debug))
1050 1051
		return;

1052
	__unclaimed_reg_debug(uncore, reg, read, before);
1053 1054
}

1055
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
1056
	u##x val = 0; \
1057
	assert_rpm_wakelock_held(uncore->rpm);
B
Ben Widawsky 已提交
1058

1059
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
1060 1061 1062
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1063
#define __gen2_read(x) \
1064
static u##x \
1065
gen2_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1066
	GEN2_READ_HEADER(x); \
1067
	val = __raw_uncore_read##x(uncore, reg); \
1068
	GEN2_READ_FOOTER; \
1069 1070 1071 1072
}

#define __gen5_read(x) \
static u##x \
1073
gen5_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1074
	GEN2_READ_HEADER(x); \
1075
	ilk_dummy_write(uncore); \
1076
	val = __raw_uncore_read##x(uncore, reg); \
1077
	GEN2_READ_FOOTER; \
1078 1079
}

1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
1096
	u32 offset = i915_mmio_reg_offset(reg); \
1097 1098
	unsigned long irqflags; \
	u##x val = 0; \
1099
	assert_rpm_wakelock_held(uncore->rpm); \
1100
	spin_lock_irqsave(&uncore->lock, irqflags); \
1101
	unclaimed_reg_debug(uncore, reg, true, true)
1102 1103

#define GEN6_READ_FOOTER \
1104
	unclaimed_reg_debug(uncore, reg, true, false); \
1105
	spin_unlock_irqrestore(&uncore->lock, irqflags); \
1106 1107 1108
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1109
static noinline void ___force_wake_auto(struct intel_uncore *uncore,
1110
					enum forcewake_domains fw_domains)
1111 1112
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
1113 1114
	unsigned int tmp;

1115
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
1116

1117
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp)
1118 1119
		fw_domain_arm_timer(domain);

1120
	uncore->funcs.force_wake_get(uncore, fw_domains);
1121 1122
}

1123
static inline void __force_wake_auto(struct intel_uncore *uncore,
1124 1125
				     enum forcewake_domains fw_domains)
{
1126 1127 1128
	if (WARN_ON(!fw_domains))
		return;

1129
	/* Turn on all requested but inactive supported forcewake domains. */
1130 1131
	fw_domains &= uncore->fw_domains;
	fw_domains &= ~uncore->fw_domains_active;
1132

1133
	if (fw_domains)
1134
		___force_wake_auto(uncore, fw_domains);
1135 1136
}

1137
#define __gen_read(func, x) \
1138
static u##x \
1139
func##_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1140
	enum forcewake_domains fw_engine; \
1141
	GEN6_READ_HEADER(x); \
1142
	fw_engine = __##func##_reg_read_fw_domains(uncore, offset); \
1143
	if (fw_engine) \
1144
		__force_wake_auto(uncore, fw_engine); \
1145
	val = __raw_uncore_read##x(uncore, reg); \
1146
	GEN6_READ_FOOTER; \
1147
}
1148 1149
#define __gen6_read(x) __gen_read(gen6, x)
#define __fwtable_read(x) __gen_read(fwtable, x)
1150
#define __gen11_fwtable_read(x) __gen_read(gen11_fwtable, x)
1151

1152 1153 1154 1155
__gen11_fwtable_read(8)
__gen11_fwtable_read(16)
__gen11_fwtable_read(32)
__gen11_fwtable_read(64)
1156 1157 1158 1159
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
1160 1161 1162 1163 1164
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

1165
#undef __gen11_fwtable_read
1166
#undef __fwtable_read
1167
#undef __gen6_read
1168 1169
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
1170

1171
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1172
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1173
	assert_rpm_wakelock_held(uncore->rpm); \
1174

1175
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1176

1177
#define __gen2_write(x) \
1178
static void \
1179
gen2_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1180
	GEN2_WRITE_HEADER; \
1181
	__raw_uncore_write##x(uncore, reg, val); \
1182
	GEN2_WRITE_FOOTER; \
1183 1184 1185 1186
}

#define __gen5_write(x) \
static void \
1187
gen5_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1188
	GEN2_WRITE_HEADER; \
1189
	ilk_dummy_write(uncore); \
1190
	__raw_uncore_write##x(uncore, reg, val); \
1191
	GEN2_WRITE_FOOTER; \
1192 1193
}

1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1208
	u32 offset = i915_mmio_reg_offset(reg); \
1209 1210
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1211
	assert_rpm_wakelock_held(uncore->rpm); \
1212
	spin_lock_irqsave(&uncore->lock, irqflags); \
1213
	unclaimed_reg_debug(uncore, reg, false, true)
1214 1215

#define GEN6_WRITE_FOOTER \
1216
	unclaimed_reg_debug(uncore, reg, false, false); \
1217
	spin_unlock_irqrestore(&uncore->lock, irqflags)
1218

1219 1220
#define __gen6_write(x) \
static void \
1221
gen6_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1222
	GEN6_WRITE_HEADER; \
1223
	if (NEEDS_FORCE_WAKE(offset)) \
1224
		__gen6_gt_wait_for_fifo(uncore); \
1225
	__raw_uncore_write##x(uncore, reg, val); \
1226
	GEN6_WRITE_FOOTER; \
1227 1228
}

1229
#define __gen_write(func, x) \
1230
static void \
1231
func##_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1232
	enum forcewake_domains fw_engine; \
1233
	GEN6_WRITE_HEADER; \
1234
	fw_engine = __##func##_reg_write_fw_domains(uncore, offset); \
1235
	if (fw_engine) \
1236
		__force_wake_auto(uncore, fw_engine); \
1237
	__raw_uncore_write##x(uncore, reg, val); \
1238
	GEN6_WRITE_FOOTER; \
1239
}
1240 1241
#define __gen8_write(x) __gen_write(gen8, x)
#define __fwtable_write(x) __gen_write(fwtable, x)
1242
#define __gen11_fwtable_write(x) __gen_write(gen11_fwtable, x)
1243

1244 1245 1246
__gen11_fwtable_write(8)
__gen11_fwtable_write(16)
__gen11_fwtable_write(32)
1247 1248 1249
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1250 1251 1252
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1253 1254 1255 1256
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1257
#undef __gen11_fwtable_write
1258
#undef __fwtable_write
1259
#undef __gen8_write
1260
#undef __gen6_write
1261 1262
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1263

1264
#define ASSIGN_WRITE_MMIO_VFUNCS(uncore, x) \
1265
do { \
1266 1267 1268
	(uncore)->funcs.mmio_writeb = x##_write8; \
	(uncore)->funcs.mmio_writew = x##_write16; \
	(uncore)->funcs.mmio_writel = x##_write32; \
1269 1270
} while (0)

1271
#define ASSIGN_READ_MMIO_VFUNCS(uncore, x) \
1272
do { \
1273 1274 1275 1276
	(uncore)->funcs.mmio_readb = x##_read8; \
	(uncore)->funcs.mmio_readw = x##_read16; \
	(uncore)->funcs.mmio_readl = x##_read32; \
	(uncore)->funcs.mmio_readq = x##_read64; \
1277 1278
} while (0)

1279

1280
static void fw_domain_init(struct intel_uncore *uncore,
1281
			   enum forcewake_domain_id domain_id,
1282 1283
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1284 1285 1286 1287 1288 1289
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

1290
	d = &uncore->fw_domain[domain_id];
1291 1292 1293

	WARN_ON(d->wake_count);

1294 1295 1296
	WARN_ON(!i915_mmio_reg_valid(reg_set));
	WARN_ON(!i915_mmio_reg_valid(reg_ack));

1297
	d->wake_count = 0;
1298 1299
	d->reg_set = uncore->regs + i915_mmio_reg_offset(reg_set);
	d->reg_ack = uncore->regs + i915_mmio_reg_offset(reg_ack);
1300 1301 1302

	d->id = domain_id;

1303 1304 1305
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
1306 1307 1308 1309 1310 1311 1312
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX1));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX2 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX2));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX3 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX3));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX1));

1313

C
Chris Wilson 已提交
1314
	d->mask = BIT(domain_id);
1315

1316 1317
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1318

1319
	uncore->fw_domains |= BIT(domain_id);
1320

1321
	fw_domain_reset(d);
1322 1323
}

1324
static void fw_domain_fini(struct intel_uncore *uncore,
1325 1326 1327 1328 1329 1330 1331
			   enum forcewake_domain_id domain_id)
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

1332
	d = &uncore->fw_domain[domain_id];
1333 1334 1335 1336 1337

	WARN_ON(d->wake_count);
	WARN_ON(hrtimer_cancel(&d->timer));
	memset(d, 0, sizeof(*d));

1338
	uncore->fw_domains &= ~BIT(domain_id);
1339 1340
}

1341
static void intel_uncore_fw_domains_init(struct intel_uncore *uncore)
1342
{
1343 1344
	struct drm_i915_private *i915 = uncore_to_i915(uncore);

1345
	if (!intel_uncore_has_forcewake(uncore))
1346 1347
		return;

1348
	if (INTEL_GEN(i915) >= 11) {
1349 1350
		int i;

1351
		uncore->funcs.force_wake_get =
1352
			fw_domains_get_with_fallback;
1353 1354
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1355 1356
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
1357
		fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1358 1359 1360
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		for (i = 0; i < I915_MAX_VCS; i++) {
1361
			if (!HAS_ENGINE(i915, _VCS(i)))
1362 1363
				continue;

1364
			fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VDBOX0 + i,
1365 1366 1367 1368
				       FORCEWAKE_MEDIA_VDBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(i));
		}
		for (i = 0; i < I915_MAX_VECS; i++) {
1369
			if (!HAS_ENGINE(i915, _VECS(i)))
1370 1371
				continue;

1372
			fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VEBOX0 + i,
1373 1374 1375
				       FORCEWAKE_MEDIA_VEBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(i));
		}
1376 1377
	} else if (IS_GEN_RANGE(i915, 9, 10)) {
		uncore->funcs.force_wake_get =
1378
			fw_domains_get_with_fallback;
1379 1380
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1381 1382
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
1383
		fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1384 1385
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
1386
		fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1387
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1388 1389 1390 1391
	} else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) {
		uncore->funcs.force_wake_get = fw_domains_get;
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1392
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
1393
		fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1394
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1395 1396
	} else if (IS_HASWELL(i915) || IS_BROADWELL(i915)) {
		uncore->funcs.force_wake_get =
1397
			fw_domains_get_with_thread_status;
1398 1399
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1400
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1401
	} else if (IS_IVYBRIDGE(i915)) {
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1413
		uncore->funcs.force_wake_get =
1414
			fw_domains_get_with_thread_status;
1415
		uncore->funcs.force_wake_put = fw_domains_put;
1416

1417 1418
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1419 1420 1421
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1422
		 */
1423

1424
		__raw_uncore_write32(uncore, FORCEWAKE, 0);
1425
		__raw_posting_read(uncore, ECOBUS);
1426

1427
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1428
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1429

1430 1431
		spin_lock_irq(&uncore->lock);
		fw_domains_get_with_thread_status(uncore, FORCEWAKE_RENDER);
1432
		ecobus = __raw_uncore_read32(uncore, ECOBUS);
1433 1434
		fw_domains_put(uncore, FORCEWAKE_RENDER);
		spin_unlock_irq(&uncore->lock);
1435

1436
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1437 1438
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1439
			fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1440
				       FORCEWAKE, FORCEWAKE_ACK);
1441
		}
1442 1443
	} else if (IS_GEN(i915, 6)) {
		uncore->funcs.force_wake_get =
1444
			fw_domains_get_with_thread_status;
1445 1446
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1447
			       FORCEWAKE, FORCEWAKE_ACK);
1448
	}
1449 1450

	/* All future platforms are expected to require complex power gating */
1451
	WARN_ON(uncore->fw_domains == 0);
1452 1453
}

1454
#define ASSIGN_FW_DOMAINS_TABLE(uncore, d) \
1455
{ \
1456
	(uncore)->fw_domains_table = \
1457
			(struct intel_forcewake_range *)(d); \
1458
	(uncore)->fw_domains_table_entries = ARRAY_SIZE((d)); \
1459 1460
}

1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
	struct drm_i915_private *dev_priv = container_of(nb,
			struct drm_i915_private, uncore.pmic_bus_access_nb);

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
1476 1477 1478 1479 1480
		 *
		 * The notifier is unregistered during intel_runtime_suspend(),
		 * so it's ok to access the HW here without holding a RPM
		 * wake reference -> disable wakeref asserts for the time of
		 * the access.
1481
		 */
1482
		disable_rpm_wakeref_asserts(dev_priv);
1483
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
1484
		enable_rpm_wakeref_asserts(dev_priv);
1485 1486
		break;
	case MBI_PMIC_BUS_ACCESS_END:
1487
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
1488 1489 1490 1491 1492 1493
		break;
	}

	return NOTIFY_OK;
}

1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
static int uncore_mmio_setup(struct intel_uncore *uncore)
{
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
	struct pci_dev *pdev = i915->drm.pdev;
	int mmio_bar;
	int mmio_size;

	mmio_bar = IS_GEN(i915, 2) ? 1 : 0;
	/*
	 * Before gen4, the registers and the GTT are behind different BARs.
	 * However, from gen4 onwards, the registers and the GTT are shared
	 * in the same BAR, so we want to restrict this ioremap from
	 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
	 * the register BAR remains the same size for all the earlier
	 * generations up to Ironlake.
	 */
	if (INTEL_GEN(i915) < 5)
		mmio_size = 512 * 1024;
	else
		mmio_size = 2 * 1024 * 1024;
	uncore->regs = pci_iomap(pdev, mmio_bar, mmio_size);
	if (uncore->regs == NULL) {
		DRM_ERROR("failed to map registers\n");

		return -EIO;
	}

	return 0;
}

static void uncore_mmio_cleanup(struct intel_uncore *uncore)
{
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
	struct pci_dev *pdev = i915->drm.pdev;

	pci_iounmap(pdev, uncore->regs);
}

1532 1533 1534 1535
void intel_uncore_init_early(struct intel_uncore *uncore)
{
	spin_lock_init(&uncore->lock);
}
1536

1537
int intel_uncore_init_mmio(struct intel_uncore *uncore)
1538
{
1539
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
1540 1541 1542 1543 1544
	int ret;

	ret = uncore_mmio_setup(uncore);
	if (ret)
		return ret;
1545 1546

	i915_check_vgpu(i915);
1547

1548 1549 1550
	if (INTEL_GEN(i915) > 5 && !intel_vgpu_active(i915))
		uncore->flags |= UNCORE_HAS_FORCEWAKE;

1551 1552
	intel_uncore_fw_domains_init(uncore);
	__intel_uncore_early_sanitize(uncore, 0);
1553

1554 1555
	uncore->unclaimed_mmio_check = 1;
	uncore->pmic_bus_access_nb.notifier_call =
1556
		i915_pmic_bus_access_notifier;
1557

1558 1559
	uncore->rpm = &i915->runtime_pm;

1560 1561 1562 1563 1564 1565 1566 1567
	if (!intel_uncore_has_forcewake(uncore)) {
		if (IS_GEN(i915, 5)) {
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen5);
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen5);
		} else {
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen2);
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen2);
		}
1568 1569 1570 1571 1572 1573
	} else if (IS_GEN_RANGE(i915, 6, 7)) {
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen6);

		if (IS_VALLEYVIEW(i915)) {
			ASSIGN_FW_DOMAINS_TABLE(uncore, __vlv_fw_ranges);
			ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1574
		} else {
1575
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1576
		}
1577 1578 1579 1580 1581
	} else if (IS_GEN(i915, 8)) {
		if (IS_CHERRYVIEW(i915)) {
			ASSIGN_FW_DOMAINS_TABLE(uncore, __chv_fw_ranges);
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
			ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1582 1583

		} else {
1584 1585
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen8);
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1586
		}
1587 1588 1589 1590
	} else if (IS_GEN_RANGE(i915, 9, 10)) {
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen9_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1591
	} else {
1592 1593 1594
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen11_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen11_fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, gen11_fwtable);
1595
	}
1596

1597 1598 1599 1600 1601 1602 1603 1604 1605
	if (HAS_FPGA_DBG_UNCLAIMED(i915))
		uncore->flags |= UNCORE_HAS_FPGA_DBG_UNCLAIMED;

	if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
		uncore->flags |= UNCORE_HAS_DBG_UNCLAIMED;

	if (IS_GEN_RANGE(i915, 6, 7))
		uncore->flags |= UNCORE_HAS_FIFO;

1606
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
1607 1608

	return 0;
1609 1610
}

1611 1612 1613 1614 1615
/*
 * We might have detected that some engines are fused off after we initialized
 * the forcewake domains. Prune them, to make sure they only reference existing
 * engines.
 */
1616
void intel_uncore_prune_mmio_domains(struct intel_uncore *uncore)
1617
{
1618 1619 1620 1621
	struct drm_i915_private *i915 = uncore_to_i915(uncore);

	if (INTEL_GEN(i915) >= 11) {
		enum forcewake_domains fw_domains = uncore->fw_domains;
1622 1623 1624 1625 1626 1627
		enum forcewake_domain_id domain_id;
		int i;

		for (i = 0; i < I915_MAX_VCS; i++) {
			domain_id = FW_DOMAIN_ID_MEDIA_VDBOX0 + i;

1628
			if (HAS_ENGINE(i915, _VCS(i)))
1629 1630 1631
				continue;

			if (fw_domains & BIT(domain_id))
1632
				fw_domain_fini(uncore, domain_id);
1633 1634 1635 1636 1637
		}

		for (i = 0; i < I915_MAX_VECS; i++) {
			domain_id = FW_DOMAIN_ID_MEDIA_VEBOX0 + i;

1638
			if (HAS_ENGINE(i915, _VECS(i)))
1639 1640 1641
				continue;

			if (fw_domains & BIT(domain_id))
1642
				fw_domain_fini(uncore, domain_id);
1643 1644 1645 1646
		}
	}
}

1647
void intel_uncore_fini_mmio(struct intel_uncore *uncore)
1648 1649
{
	/* Paranoia: make sure we have disabled everything before we exit. */
1650
	intel_uncore_sanitize(uncore_to_i915(uncore));
1651 1652 1653

	iosf_mbi_punit_acquire();
	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
1654 1655
		&uncore->pmic_bus_access_nb);
	intel_uncore_forcewake_reset(uncore);
1656
	iosf_mbi_punit_release();
1657
	uncore_mmio_cleanup(uncore);
1658 1659
}

1660 1661 1662 1663 1664 1665 1666 1667
static const struct reg_whitelist {
	i915_reg_t offset_ldw;
	i915_reg_t offset_udw;
	u16 gen_mask;
	u8 size;
} reg_read_whitelist[] = { {
	.offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	.offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
1668
	.gen_mask = INTEL_GEN_MASK(4, 11),
1669 1670
	.size = 8
} };
1671 1672 1673 1674

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1675 1676
	struct drm_i915_private *i915 = to_i915(dev);
	struct intel_uncore *uncore = &i915->uncore;
1677
	struct drm_i915_reg_read *reg = data;
1678
	struct reg_whitelist const *entry;
1679
	intel_wakeref_t wakeref;
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
	unsigned int flags;
	int remain;
	int ret = 0;

	entry = reg_read_whitelist;
	remain = ARRAY_SIZE(reg_read_whitelist);
	while (remain) {
		u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw);

		GEM_BUG_ON(!is_power_of_2(entry->size));
		GEM_BUG_ON(entry->size > 8);
		GEM_BUG_ON(entry_offset & (entry->size - 1));

1693
		if (INTEL_INFO(i915)->gen_mask & entry->gen_mask &&
1694
		    entry_offset == (reg->offset & -entry->size))
1695
			break;
1696 1697
		entry++;
		remain--;
1698 1699
	}

1700
	if (!remain)
1701 1702
		return -EINVAL;

1703
	flags = reg->offset & (entry->size - 1);
1704

1705
	with_intel_runtime_pm(i915, wakeref) {
1706
		if (entry->size == 8 && flags == I915_REG_READ_8B_WA)
1707 1708 1709
			reg->val = intel_uncore_read64_2x32(uncore,
							    entry->offset_ldw,
							    entry->offset_udw);
1710
		else if (entry->size == 8 && flags == 0)
1711 1712
			reg->val = intel_uncore_read64(uncore,
						       entry->offset_ldw);
1713
		else if (entry->size == 4 && flags == 0)
1714
			reg->val = intel_uncore_read(uncore, entry->offset_ldw);
1715
		else if (entry->size == 2 && flags == 0)
1716 1717
			reg->val = intel_uncore_read16(uncore,
						       entry->offset_ldw);
1718
		else if (entry->size == 1 && flags == 0)
1719 1720
			reg->val = intel_uncore_read8(uncore,
						      entry->offset_ldw);
1721 1722 1723
		else
			ret = -EINVAL;
	}
1724

1725
	return ret;
1726 1727
}

1728
/**
1729
 * __intel_wait_for_register_fw - wait until register matches expected state
1730
 * @uncore: the struct intel_uncore
1731 1732 1733
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1734 1735 1736
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1737 1738
 *
 * This routine waits until the target register @reg contains the expected
1739 1740 1741 1742
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1743
 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
1744
 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
1745
 * must be not larger than 20,0000 microseconds.
1746 1747 1748 1749 1750 1751 1752 1753
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1754
int __intel_wait_for_register_fw(struct intel_uncore *uncore,
1755
				 i915_reg_t reg,
1756 1757 1758 1759
				 u32 mask,
				 u32 value,
				 unsigned int fast_timeout_us,
				 unsigned int slow_timeout_ms,
1760
				 u32 *out_value)
1761
{
1762
	u32 uninitialized_var(reg_value);
1763
#define done (((reg_value = intel_uncore_read_fw(uncore, reg)) & mask) == value)
1764 1765
	int ret;

1766
	/* Catch any overuse of this function */
1767 1768
	might_sleep_if(slow_timeout_ms);
	GEM_BUG_ON(fast_timeout_us > 20000);
1769

1770 1771
	ret = -ETIMEDOUT;
	if (fast_timeout_us && fast_timeout_us <= 20000)
1772
		ret = _wait_for_atomic(done, fast_timeout_us, 0);
1773
	if (ret && slow_timeout_ms)
1774
		ret = wait_for(done, slow_timeout_ms);
1775

1776 1777
	if (out_value)
		*out_value = reg_value;
1778

1779 1780 1781 1782 1783
	return ret;
#undef done
}

/**
1784
 * __intel_wait_for_register - wait until register matches expected state
1785
 * @uncore: the struct intel_uncore
1786 1787 1788
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1789 1790 1791
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1792 1793
 *
 * This routine waits until the target register @reg contains the expected
1794 1795 1796 1797
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1798 1799 1800 1801
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1802 1803 1804 1805 1806 1807 1808 1809
int __intel_wait_for_register(struct intel_uncore *uncore,
			      i915_reg_t reg,
			      u32 mask,
			      u32 value,
			      unsigned int fast_timeout_us,
			      unsigned int slow_timeout_ms,
			      u32 *out_value)
{
1810
	unsigned fw =
1811
		intel_uncore_forcewake_for_reg(uncore, reg, FW_REG_READ);
1812
	u32 reg_value;
1813 1814
	int ret;

1815
	might_sleep_if(slow_timeout_ms);
1816

1817 1818
	spin_lock_irq(&uncore->lock);
	intel_uncore_forcewake_get__locked(uncore, fw);
1819

1820
	ret = __intel_wait_for_register_fw(uncore,
1821
					   reg, mask, value,
1822
					   fast_timeout_us, 0, &reg_value);
1823

1824 1825
	intel_uncore_forcewake_put__locked(uncore, fw);
	spin_unlock_irq(&uncore->lock);
1826

1827
	if (ret && slow_timeout_ms)
1828 1829
		ret = __wait_for(reg_value = intel_uncore_read_notrace(uncore,
								       reg),
1830 1831 1832
				 (reg_value & mask) == value,
				 slow_timeout_ms * 1000, 10, 1000);

1833 1834 1835
	/* just trace the final value */
	trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);

1836 1837
	if (out_value)
		*out_value = reg_value;
1838 1839

	return ret;
1840 1841
}

1842
bool intel_uncore_unclaimed_mmio(struct intel_uncore *uncore)
1843
{
1844
	return check_for_unclaimed_mmio(uncore);
1845
}
1846

1847
bool
1848
intel_uncore_arm_unclaimed_mmio_detection(struct intel_uncore *uncore)
1849
{
1850 1851
	bool ret = false;

1852
	spin_lock_irq(&uncore->lock);
1853

1854
	if (unlikely(uncore->unclaimed_mmio_check <= 0))
1855
		goto out;
1856

1857
	if (unlikely(intel_uncore_unclaimed_mmio(uncore))) {
1858 1859 1860 1861 1862 1863
		if (!i915_modparams.mmio_debug) {
			DRM_DEBUG("Unclaimed register detected, "
				  "enabling oneshot unclaimed register reporting. "
				  "Please use i915.mmio_debug=N for more information.\n");
			i915_modparams.mmio_debug++;
		}
1864
		uncore->unclaimed_mmio_check--;
1865
		ret = true;
1866
	}
1867

1868
out:
1869
	spin_unlock_irq(&uncore->lock);
1870 1871

	return ret;
1872
}
1873 1874

static enum forcewake_domains
1875
intel_uncore_forcewake_for_read(struct intel_uncore *uncore,
1876 1877
				i915_reg_t reg)
{
1878
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
T
Tvrtko Ursulin 已提交
1879
	u32 offset = i915_mmio_reg_offset(reg);
1880 1881
	enum forcewake_domains fw_domains;

1882
	if (INTEL_GEN(i915) >= 11) {
1883
		fw_domains = __gen11_fwtable_reg_read_fw_domains(uncore, offset);
1884
	} else if (HAS_FWTABLE(i915)) {
1885
		fw_domains = __fwtable_reg_read_fw_domains(uncore, offset);
1886
	} else if (INTEL_GEN(i915) >= 6) {
1887
		fw_domains = __gen6_reg_read_fw_domains(uncore, offset);
T
Tvrtko Ursulin 已提交
1888
	} else {
1889 1890
		/* on devices with FW we expect to hit one of the above cases */
		if (intel_uncore_has_forcewake(uncore))
1891
			MISSING_CASE(INTEL_GEN(i915));
1892

T
Tvrtko Ursulin 已提交
1893
		fw_domains = 0;
1894 1895
	}

1896
	WARN_ON(fw_domains & ~uncore->fw_domains);
1897 1898 1899 1900 1901

	return fw_domains;
}

static enum forcewake_domains
1902
intel_uncore_forcewake_for_write(struct intel_uncore *uncore,
1903 1904
				 i915_reg_t reg)
{
1905
	struct drm_i915_private *i915 = uncore_to_i915(uncore);
1906
	u32 offset = i915_mmio_reg_offset(reg);
1907 1908
	enum forcewake_domains fw_domains;

1909
	if (INTEL_GEN(i915) >= 11) {
1910
		fw_domains = __gen11_fwtable_reg_write_fw_domains(uncore, offset);
1911
	} else if (HAS_FWTABLE(i915) && !IS_VALLEYVIEW(i915)) {
1912
		fw_domains = __fwtable_reg_write_fw_domains(uncore, offset);
1913
	} else if (IS_GEN(i915, 8)) {
1914
		fw_domains = __gen8_reg_write_fw_domains(uncore, offset);
1915
	} else if (IS_GEN_RANGE(i915, 6, 7)) {
1916
		fw_domains = FORCEWAKE_RENDER;
1917
	} else {
1918 1919
		/* on devices with FW we expect to hit one of the above cases */
		if (intel_uncore_has_forcewake(uncore))
1920
			MISSING_CASE(INTEL_GEN(i915));
1921

1922
		fw_domains = 0;
1923 1924
	}

1925
	WARN_ON(fw_domains & ~uncore->fw_domains);
1926 1927 1928 1929 1930 1931 1932

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
1933
 * @uncore: pointer to struct intel_uncore
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
1945
intel_uncore_forcewake_for_reg(struct intel_uncore *uncore,
1946 1947 1948 1949 1950 1951
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

1952
	if (!intel_uncore_has_forcewake(uncore))
T
Tvrtko Ursulin 已提交
1953 1954
		return 0;

1955
	if (op & FW_REG_READ)
1956
		fw_domains = intel_uncore_forcewake_for_read(uncore, reg);
1957 1958

	if (op & FW_REG_WRITE)
1959
		fw_domains |= intel_uncore_forcewake_for_write(uncore, reg);
1960 1961 1962

	return fw_domains;
}
1963 1964

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1965
#include "selftests/mock_uncore.c"
1966 1967
#include "selftests/intel_uncore.c"
#endif