intel_uncore.c 56.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

24 25 26
#include <linux/pm_runtime.h>
#include <asm/iosf_mbi.h>

27
#include "i915_drv.h"
28
#include "i915_vgpu.h"
29 30
#include "intel_drv.h"
#include "intel_pm.h"
31

32
#define FORCEWAKE_ACK_TIMEOUT_MS 50
33
#define GT_FIFO_TIMEOUT_MS	 10
34

35
#define __raw_posting_read(...) ((void)__raw_uncore_read32(__VA_ARGS__))
36

37 38 39 40
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
41 42 43 44 45 46
	"vdbox0",
	"vdbox1",
	"vdbox2",
	"vdbox3",
	"vebox0",
	"vebox1",
47 48 49
};

const char *
50
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
51
{
52
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
53 54 55 56 57 58 59 60 61

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

62
#define fw_ack(d) readl((d)->reg_ack)
63 64
#define fw_set(d, val) writel(_MASKED_BIT_ENABLE((val)), (d)->reg_set)
#define fw_clear(d, val) writel(_MASKED_BIT_DISABLE((val)), (d)->reg_set)
65

66
static inline void
67
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
68
{
69 70 71 72 73
	/*
	 * We don't really know if the powerwell for the forcewake domain we are
	 * trying to reset here does exist at this point (engines could be fused
	 * off in ICL+), so no waiting for acks
	 */
74 75
	/* WaRsClearFWBitsAtReset:bdw,skl */
	fw_clear(d, 0xffff);
76 77
}

78 79
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
80
{
81 82
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
83
			       NSEC_PER_MSEC,
84 85
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
86 87
}

88
static inline int
89
__wait_for_ack(const struct intel_uncore_forcewake_domain *d,
90 91 92
	       const u32 ack,
	       const u32 value)
{
93
	return wait_for_atomic((fw_ack(d) & ack) == value,
94 95 96 97
			       FORCEWAKE_ACK_TIMEOUT_MS);
}

static inline int
98
wait_ack_clear(const struct intel_uncore_forcewake_domain *d,
99 100
	       const u32 ack)
{
101
	return __wait_for_ack(d, ack, 0);
102 103 104
}

static inline int
105
wait_ack_set(const struct intel_uncore_forcewake_domain *d,
106 107
	     const u32 ack)
{
108
	return __wait_for_ack(d, ack, ack);
109 110
}

111
static inline void
112
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
113
{
114
	if (wait_ack_clear(d, FORCEWAKE_KERNEL)) {
115 116
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
117 118
		add_taint_for_CI(TAINT_WARN); /* CI now unreliable */
	}
119
}
120

121 122 123 124 125 126
enum ack_type {
	ACK_CLEAR = 0,
	ACK_SET
};

static int
127
fw_domain_wait_ack_with_fallback(const struct intel_uncore_forcewake_domain *d,
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
				 const enum ack_type type)
{
	const u32 ack_bit = FORCEWAKE_KERNEL;
	const u32 value = type == ACK_SET ? ack_bit : 0;
	unsigned int pass;
	bool ack_detected;

	/*
	 * There is a possibility of driver's wake request colliding
	 * with hardware's own wake requests and that can cause
	 * hardware to not deliver the driver's ack message.
	 *
	 * Use a fallback bit toggle to kick the gpu state machine
	 * in the hope that the original ack will be delivered along with
	 * the fallback ack.
	 *
144 145 146
	 * This workaround is described in HSDES #1604254524 and it's known as:
	 * WaRsForcewakeAddDelayForAck:skl,bxt,kbl,glk,cfl,cnl,icl
	 * although the name is a bit misleading.
147 148 149 150
	 */

	pass = 1;
	do {
151
		wait_ack_clear(d, FORCEWAKE_KERNEL_FALLBACK);
152

153
		fw_set(d, FORCEWAKE_KERNEL_FALLBACK);
154 155
		/* Give gt some time to relax before the polling frenzy */
		udelay(10 * pass);
156
		wait_ack_set(d, FORCEWAKE_KERNEL_FALLBACK);
157

158
		ack_detected = (fw_ack(d) & ack_bit) == value;
159

160
		fw_clear(d, FORCEWAKE_KERNEL_FALLBACK);
161 162 163 164 165
	} while (!ack_detected && pass++ < 10);

	DRM_DEBUG_DRIVER("%s had to use fallback to %s ack, 0x%x (passes %u)\n",
			 intel_uncore_forcewake_domain_to_str(d->id),
			 type == ACK_SET ? "set" : "clear",
166
			 fw_ack(d),
167 168 169 170 171 172
			 pass);

	return ack_detected ? 0 : -ETIMEDOUT;
}

static inline void
173
fw_domain_wait_ack_clear_fallback(const struct intel_uncore_forcewake_domain *d)
174
{
175
	if (likely(!wait_ack_clear(d, FORCEWAKE_KERNEL)))
176 177
		return;

178 179
	if (fw_domain_wait_ack_with_fallback(d, ACK_CLEAR))
		fw_domain_wait_ack_clear(d);
180 181
}

182
static inline void
183
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
184
{
185
	fw_set(d, FORCEWAKE_KERNEL);
186
}
187

188
static inline void
189
fw_domain_wait_ack_set(const struct intel_uncore_forcewake_domain *d)
190
{
191
	if (wait_ack_set(d, FORCEWAKE_KERNEL)) {
192 193
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
194 195
		add_taint_for_CI(TAINT_WARN); /* CI now unreliable */
	}
196
}
197

198
static inline void
199
fw_domain_wait_ack_set_fallback(const struct intel_uncore_forcewake_domain *d)
200
{
201
	if (likely(!wait_ack_set(d, FORCEWAKE_KERNEL)))
202 203
		return;

204 205
	if (fw_domain_wait_ack_with_fallback(d, ACK_SET))
		fw_domain_wait_ack_set(d);
206 207
}

208
static inline void
209
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
210
{
211
	fw_clear(d, FORCEWAKE_KERNEL);
212 213
}

214
static void
215
fw_domains_get(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
216
{
217
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
218
	unsigned int tmp;
219

220
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
C
Chris Wilson 已提交
221

222
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
223
		fw_domain_wait_ack_clear(d);
224
		fw_domain_get(d);
225
	}
226

227
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
228
		fw_domain_wait_ack_set(d);
229

230
	uncore->fw_domains_active |= fw_domains;
231 232 233
}

static void
234
fw_domains_get_with_fallback(struct intel_uncore *uncore,
235 236 237 238 239
			     enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *d;
	unsigned int tmp;

240
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
241

242
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
243
		fw_domain_wait_ack_clear_fallback(d);
244
		fw_domain_get(d);
245 246
	}

247
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
248
		fw_domain_wait_ack_set_fallback(d);
249

250
	uncore->fw_domains_active |= fw_domains;
251
}
252

253
static void
254
fw_domains_put(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
255 256
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
257 258
	unsigned int tmp;

259
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
260

261
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
262
		fw_domain_put(d);
263

264
	uncore->fw_domains_active &= ~fw_domains;
265
}
266

267
static void
268
fw_domains_reset(struct intel_uncore *uncore,
269
		 enum forcewake_domains fw_domains)
270 271
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
272
	unsigned int tmp;
273

C
Chris Wilson 已提交
274
	if (!fw_domains)
275
		return;
276

277
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
C
Chris Wilson 已提交
278

279
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
280
		fw_domain_reset(d);
281 282
}

283
static inline u32 gt_thread_status(struct intel_uncore *uncore)
284 285 286
{
	u32 val;

287
	val = __raw_uncore_read32(uncore, GEN6_GT_THREAD_STATUS_REG);
288 289 290 291 292
	val &= GEN6_GT_THREAD_STATUS_CORE_MASK;

	return val;
}

293
static void __gen6_gt_wait_for_thread_c0(struct intel_uncore *uncore)
294
{
295 296
	/*
	 * w/a for a sporadic read returning 0 by waiting for the GT
297 298
	 * thread to wake up.
	 */
299
	WARN_ONCE(wait_for_atomic_us(gt_thread_status(uncore) == 0, 5000),
300
		  "GT thread status wait timed out\n");
301 302
}

303
static void fw_domains_get_with_thread_status(struct intel_uncore *uncore,
304
					      enum forcewake_domains fw_domains)
305
{
306
	fw_domains_get(uncore, fw_domains);
307

308
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
309
	__gen6_gt_wait_for_thread_c0(uncore);
310 311
}

312
static inline u32 fifo_free_entries(struct intel_uncore *uncore)
313
{
314
	u32 count = __raw_uncore_read32(uncore, GTFIFOCTL);
315 316 317 318

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

319
static void __gen6_gt_wait_for_fifo(struct intel_uncore *uncore)
320
{
321
	u32 n;
322

323 324
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
325
	if (IS_VALLEYVIEW(uncore->i915))
326
		n = fifo_free_entries(uncore);
327
	else
328
		n = uncore->fifo_count;
329 330

	if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
331
		if (wait_for_atomic((n = fifo_free_entries(uncore)) >
332 333 334 335
				    GT_FIFO_NUM_RESERVED_ENTRIES,
				    GT_FIFO_TIMEOUT_MS)) {
			DRM_DEBUG("GT_FIFO timeout, entries: %u\n", n);
			return;
336 337 338
		}
	}

339
	uncore->fifo_count = n - 1;
340 341
}

342 343
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
344
{
345 346
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
347
	struct intel_uncore *uncore = domain->uncore;
348
	unsigned long irqflags;
Z
Zhe Wang 已提交
349

350
	assert_rpm_device_not_suspended(uncore->rpm);
Z
Zhe Wang 已提交
351

352 353 354
	if (xchg(&domain->active, false))
		return HRTIMER_RESTART;

355
	spin_lock_irqsave(&uncore->lock, irqflags);
356 357 358
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

359
	if (--domain->wake_count == 0)
360
		uncore->funcs.force_wake_put(uncore, domain->mask);
361

362
	spin_unlock_irqrestore(&uncore->lock, irqflags);
363 364

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
365 366
}

367
/* Note callers must have acquired the PUNIT->PMIC bus, before calling this. */
368
static unsigned int
369
intel_uncore_forcewake_reset(struct intel_uncore *uncore)
Z
Zhe Wang 已提交
370
{
371
	unsigned long irqflags;
372
	struct intel_uncore_forcewake_domain *domain;
373
	int retry_count = 100;
374
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
375

376 377
	iosf_mbi_assert_punit_acquired();

378 379 380 381 382
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
383 384
		unsigned int tmp;

385
		active_domains = 0;
Z
Zhe Wang 已提交
386

387
		for_each_fw_domain(domain, uncore, tmp) {
388
			smp_store_mb(domain->active, false);
389
			if (hrtimer_cancel(&domain->timer) == 0)
390
				continue;
Z
Zhe Wang 已提交
391

392
			intel_uncore_fw_release_timer(&domain->timer);
393
		}
394

395
		spin_lock_irqsave(&uncore->lock, irqflags);
396

397
		for_each_fw_domain(domain, uncore, tmp) {
398
			if (hrtimer_active(&domain->timer))
399
				active_domains |= domain->mask;
400
		}
401

402 403
		if (active_domains == 0)
			break;
404

405 406 407 408
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
409

410
		spin_unlock_irqrestore(&uncore->lock, irqflags);
411 412
		cond_resched();
	}
413

414 415
	WARN_ON(active_domains);

416
	fw = uncore->fw_domains_active;
417
	if (fw)
418
		uncore->funcs.force_wake_put(uncore, fw);
419

420 421
	fw_domains_reset(uncore, uncore->fw_domains);
	assert_forcewakes_inactive(uncore);
422

423
	spin_unlock_irqrestore(&uncore->lock, irqflags);
424 425

	return fw; /* track the lost user forcewake domains */
426 427
}

428
static bool
429
fpga_check_for_unclaimed_mmio(struct intel_uncore *uncore)
430 431 432
{
	u32 dbg;

433
	dbg = __raw_uncore_read32(uncore, FPGA_DBG);
434 435 436
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

437
	__raw_uncore_write32(uncore, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
438 439 440 441

	return true;
}

442
static bool
443
vlv_check_for_unclaimed_mmio(struct intel_uncore *uncore)
444 445 446
{
	u32 cer;

447
	cer = __raw_uncore_read32(uncore, CLAIM_ER);
448 449 450
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

451
	__raw_uncore_write32(uncore, CLAIM_ER, CLAIM_ER_CLR);
452 453 454 455

	return true;
}

456
static bool
457
gen6_check_for_fifo_debug(struct intel_uncore *uncore)
458 459 460
{
	u32 fifodbg;

461
	fifodbg = __raw_uncore_read32(uncore, GTFIFODBG);
462 463 464

	if (unlikely(fifodbg)) {
		DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg);
465
		__raw_uncore_write32(uncore, GTFIFODBG, fifodbg);
466 467 468 469 470
	}

	return fifodbg;
}

471
static bool
472
check_for_unclaimed_mmio(struct intel_uncore *uncore)
473
{
474 475
	bool ret = false;

476
	if (intel_uncore_has_fpga_dbg_unclaimed(uncore))
477
		ret |= fpga_check_for_unclaimed_mmio(uncore);
478

479
	if (intel_uncore_has_dbg_unclaimed(uncore))
480
		ret |= vlv_check_for_unclaimed_mmio(uncore);
481

482
	if (intel_uncore_has_fifo(uncore))
483
		ret |= gen6_check_for_fifo_debug(uncore);
484

485
	return ret;
486 487
}

488 489
static void forcewake_early_sanitize(struct intel_uncore *uncore,
				     unsigned int restore_forcewake)
490
{
491
	GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
492

493
	/* WaDisableShadowRegForCpd:chv */
494
	if (IS_CHERRYVIEW(uncore->i915)) {
495 496 497 498
		__raw_uncore_write32(uncore, GTFIFOCTL,
				     __raw_uncore_read32(uncore, GTFIFOCTL) |
				     GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				     GT_FIFO_CTL_RC6_POLICY_STALL);
499 500
	}

501
	iosf_mbi_punit_acquire();
502
	intel_uncore_forcewake_reset(uncore);
503
	if (restore_forcewake) {
504 505 506
		spin_lock_irq(&uncore->lock);
		uncore->funcs.force_wake_get(uncore, restore_forcewake);

507
		if (intel_uncore_has_fifo(uncore))
508
			uncore->fifo_count = fifo_free_entries(uncore);
509
		spin_unlock_irq(&uncore->lock);
510
	}
511
	iosf_mbi_punit_release();
512 513
}

514
void intel_uncore_suspend(struct intel_uncore *uncore)
515
{
516 517 518
	if (!intel_uncore_has_forcewake(uncore))
		return;

519 520
	iosf_mbi_punit_acquire();
	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
521 522
		&uncore->pmic_bus_access_nb);
	uncore->fw_domains_saved = intel_uncore_forcewake_reset(uncore);
523
	iosf_mbi_punit_release();
524 525
}

526
void intel_uncore_resume_early(struct intel_uncore *uncore)
527
{
528 529
	unsigned int restore_forcewake;

530 531 532 533 534 535
	if (intel_uncore_unclaimed_mmio(uncore))
		DRM_DEBUG("unclaimed mmio detected on resume, clearing\n");

	if (!intel_uncore_has_forcewake(uncore))
		return;

536
	restore_forcewake = fetch_and_zero(&uncore->fw_domains_saved);
537
	forcewake_early_sanitize(uncore, restore_forcewake);
538

539
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
540 541
}

542
void intel_uncore_runtime_resume(struct intel_uncore *uncore)
543
{
544 545 546
	if (!intel_uncore_has_forcewake(uncore))
		return;

547
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
548 549
}

550
static void __intel_uncore_forcewake_get(struct intel_uncore *uncore,
551 552 553
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
554
	unsigned int tmp;
555

556
	fw_domains &= uncore->fw_domains;
557

558
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
559
		if (domain->wake_count++) {
560
			fw_domains &= ~domain->mask;
561 562 563
			domain->active = true;
		}
	}
564

565
	if (fw_domains)
566
		uncore->funcs.force_wake_get(uncore, fw_domains);
567 568
}

569 570
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
571
 * @uncore: the intel_uncore structure
572 573 574 575 576 577 578 579 580
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
581
 */
582
void intel_uncore_forcewake_get(struct intel_uncore *uncore,
583
				enum forcewake_domains fw_domains)
584 585 586
{
	unsigned long irqflags;

587
	if (!uncore->funcs.force_wake_get)
588 589
		return;

590
	assert_rpm_wakelock_held(uncore->rpm);
591

592 593 594
	spin_lock_irqsave(&uncore->lock, irqflags);
	__intel_uncore_forcewake_get(uncore, fw_domains);
	spin_unlock_irqrestore(&uncore->lock, irqflags);
595 596
}

597 598
/**
 * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace
599
 * @uncore: the intel_uncore structure
600 601 602 603 604
 *
 * This function is a wrapper around intel_uncore_forcewake_get() to acquire
 * the GT powerwell and in the process disable our debugging for the
 * duration of userspace's bypass.
 */
605
void intel_uncore_forcewake_user_get(struct intel_uncore *uncore)
606
{
607 608
	spin_lock_irq(&uncore->lock);
	if (!uncore->user_forcewake.count++) {
609
		intel_uncore_forcewake_get__locked(uncore, FORCEWAKE_ALL);
610 611

		/* Save and disable mmio debugging for the user bypass */
612 613 614
		uncore->user_forcewake.saved_mmio_check =
			uncore->unclaimed_mmio_check;
		uncore->user_forcewake.saved_mmio_debug =
615
			i915_modparams.mmio_debug;
616

617
		uncore->unclaimed_mmio_check = 0;
618
		i915_modparams.mmio_debug = 0;
619
	}
620
	spin_unlock_irq(&uncore->lock);
621 622 623 624
}

/**
 * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace
625
 * @uncore: the intel_uncore structure
626 627 628 629
 *
 * This function complements intel_uncore_forcewake_user_get() and releases
 * the GT powerwell taken on behalf of the userspace bypass.
 */
630
void intel_uncore_forcewake_user_put(struct intel_uncore *uncore)
631
{
632 633
	spin_lock_irq(&uncore->lock);
	if (!--uncore->user_forcewake.count) {
634
		if (intel_uncore_unclaimed_mmio(uncore))
635
			dev_info(uncore->i915->drm.dev,
636 637
				 "Invalid mmio detected during user access\n");

638 639
		uncore->unclaimed_mmio_check =
			uncore->user_forcewake.saved_mmio_check;
640
		i915_modparams.mmio_debug =
641
			uncore->user_forcewake.saved_mmio_debug;
642

643
		intel_uncore_forcewake_put__locked(uncore, FORCEWAKE_ALL);
644
	}
645
	spin_unlock_irq(&uncore->lock);
646 647
}

648
/**
649
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
650
 * @uncore: the intel_uncore structure
651
 * @fw_domains: forcewake domains to get reference on
652
 *
653 654
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
655
 */
656
void intel_uncore_forcewake_get__locked(struct intel_uncore *uncore,
657 658
					enum forcewake_domains fw_domains)
{
659 660 661
	lockdep_assert_held(&uncore->lock);

	if (!uncore->funcs.force_wake_get)
662 663
		return;

664
	__intel_uncore_forcewake_get(uncore, fw_domains);
665 666
}

667
static void __intel_uncore_forcewake_put(struct intel_uncore *uncore,
668
					 enum forcewake_domains fw_domains)
669
{
670
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
671
	unsigned int tmp;
672

673
	fw_domains &= uncore->fw_domains;
674

675
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
676 677 678
		if (WARN_ON(domain->wake_count == 0))
			continue;

679 680
		if (--domain->wake_count) {
			domain->active = true;
681
			continue;
682
		}
683

684
		fw_domain_arm_timer(domain);
685
	}
686
}
687

688 689
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
690
 * @uncore: the intel_uncore structure
691 692 693 694 695
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
696
void intel_uncore_forcewake_put(struct intel_uncore *uncore,
697 698 699 700
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

701
	if (!uncore->funcs.force_wake_put)
702 703
		return;

704 705 706
	spin_lock_irqsave(&uncore->lock, irqflags);
	__intel_uncore_forcewake_put(uncore, fw_domains);
	spin_unlock_irqrestore(&uncore->lock, irqflags);
707 708
}

709 710
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
711
 * @uncore: the intel_uncore structure
712 713 714 715 716
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
717
void intel_uncore_forcewake_put__locked(struct intel_uncore *uncore,
718 719
					enum forcewake_domains fw_domains)
{
720 721 722
	lockdep_assert_held(&uncore->lock);

	if (!uncore->funcs.force_wake_put)
723 724
		return;

725
	__intel_uncore_forcewake_put(uncore, fw_domains);
726 727
}

728
void assert_forcewakes_inactive(struct intel_uncore *uncore)
729
{
730
	if (!uncore->funcs.force_wake_get)
731 732
		return;

733
	WARN(uncore->fw_domains_active,
734
	     "Expected all fw_domains to be inactive, but %08x are still on\n",
735
	     uncore->fw_domains_active);
736 737
}

738
void assert_forcewakes_active(struct intel_uncore *uncore,
739 740
			      enum forcewake_domains fw_domains)
{
741 742 743 744 745 746
	struct intel_uncore_forcewake_domain *domain;
	unsigned int tmp;

	if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
		return;

747
	if (!uncore->funcs.force_wake_get)
748 749
		return;

750
	assert_rpm_wakelock_held(uncore->rpm);
751

752 753
	fw_domains &= uncore->fw_domains;
	WARN(fw_domains & ~uncore->fw_domains_active,
754
	     "Expected %08x fw_domains to be active, but %08x are off\n",
755
	     fw_domains, fw_domains & ~uncore->fw_domains_active);
756 757 758 759 760 761

	/*
	 * Check that the caller has an explicit wakeref and we don't mistake
	 * it for the auto wakeref.
	 */
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
762
		unsigned int actual = READ_ONCE(domain->wake_count);
763 764 765 766 767
		unsigned int expect = 1;

		if (hrtimer_active(&domain->timer) && READ_ONCE(domain->active))
			expect++; /* pending automatic release */

768
		if (WARN(actual < expect,
769
			 "Expected domain %d to be held awake by caller, count=%d\n",
770
			 domain->id, actual))
771 772
			break;
	}
773 774
}

775
/* We give fast paths for the really cool registers */
776
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
777

778 779 780
#define GEN11_NEEDS_FORCE_WAKE(reg) \
	((reg) < 0x40000 || ((reg) >= 0x1c0000 && (reg) < 0x1dc000))

781
#define __gen6_reg_read_fw_domains(uncore, offset) \
782 783 784 785 786 787 788 789 790
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
791
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
792 793 794 795 796 797 798 799 800
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

820
static enum forcewake_domains
821
find_fw_domain(struct intel_uncore *uncore, u32 offset)
822
{
T
Tvrtko Ursulin 已提交
823
	const struct intel_forcewake_range *entry;
824

T
Tvrtko Ursulin 已提交
825
	entry = BSEARCH(offset,
826 827
			uncore->fw_domains_table,
			uncore->fw_domains_table_entries,
828
			fw_range_cmp);
829

830 831 832
	if (!entry)
		return 0;

833 834 835 836 837 838
	/*
	 * The list of FW domains depends on the SKU in gen11+ so we
	 * can't determine it statically. We use FORCEWAKE_ALL and
	 * translate it here to the list of available domains.
	 */
	if (entry->domains == FORCEWAKE_ALL)
839
		return uncore->fw_domains;
840

841
	WARN(entry->domains & ~uncore->fw_domains,
842
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
843
	     entry->domains & ~uncore->fw_domains, offset);
844 845

	return entry->domains;
846 847 848 849
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
850

T
Tvrtko Ursulin 已提交
851
#define HAS_FWTABLE(dev_priv) \
852
	(INTEL_GEN(dev_priv) >= 9 || \
T
Tvrtko Ursulin 已提交
853 854 855
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

856
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
857 858 859 860 861 862
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
863
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
864 865
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
866

867
#define __fwtable_reg_read_fw_domains(uncore, offset) \
868 869
({ \
	enum forcewake_domains __fwd = 0; \
870
	if (NEEDS_FORCE_WAKE((offset))) \
871
		__fwd = find_fw_domain(uncore, offset); \
872 873 874
	__fwd; \
})

875
#define __gen11_fwtable_reg_read_fw_domains(uncore, offset) \
876 877 878
({ \
	enum forcewake_domains __fwd = 0; \
	if (GEN11_NEEDS_FORCE_WAKE((offset))) \
879
		__fwd = find_fw_domain(uncore, offset); \
880 881 882
	__fwd; \
})

883
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
884
static const i915_reg_t gen8_shadowed_regs[] = {
885 886 887 888 889 890
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
891 892 893
	/* TODO: Other registers are not yet used */
};

894 895 896 897 898 899 900 901 902 903 904 905 906 907
static const i915_reg_t gen11_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),		/* 0x2000 (base) */
	GEN6_RPNSWREQ,				/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,			/* 0xA00C */
	RING_TAIL(BLT_RING_BASE),		/* 0x22000 (base) */
	RING_TAIL(GEN11_BSD_RING_BASE),		/* 0x1C0000 (base) */
	RING_TAIL(GEN11_BSD2_RING_BASE),	/* 0x1C4000 (base) */
	RING_TAIL(GEN11_VEBOX_RING_BASE),	/* 0x1C8000 (base) */
	RING_TAIL(GEN11_BSD3_RING_BASE),	/* 0x1D0000 (base) */
	RING_TAIL(GEN11_BSD4_RING_BASE),	/* 0x1D4000 (base) */
	RING_TAIL(GEN11_VEBOX2_RING_BASE),	/* 0x1D8000 (base) */
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
908
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
909
{
T
Tvrtko Ursulin 已提交
910
	u32 offset = i915_mmio_reg_offset(*reg);
911

T
Tvrtko Ursulin 已提交
912
	if (key < offset)
913
		return -1;
T
Tvrtko Ursulin 已提交
914
	else if (key > offset)
915 916 917 918 919
		return 1;
	else
		return 0;
}

920 921 922 923 924 925
#define __is_genX_shadowed(x) \
static bool is_gen##x##_shadowed(u32 offset) \
{ \
	const i915_reg_t *regs = gen##x##_shadowed_regs; \
	return BSEARCH(offset, regs, ARRAY_SIZE(gen##x##_shadowed_regs), \
		       mmio_reg_cmp); \
926 927
}

928 929 930
__is_genX_shadowed(8)
__is_genX_shadowed(11)

931 932 933 934 935 936
static enum forcewake_domains
gen6_reg_write_fw_domains(struct intel_uncore *uncore, i915_reg_t reg)
{
	return FORCEWAKE_RENDER;
}

937
#define __gen8_reg_write_fw_domains(uncore, offset) \
938 939 940 941 942 943 944 945 946
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

947
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
948 949
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
950
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
951
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
952
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
953
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
954
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
955
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
956 957
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
958
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
959 960
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
961 962 963 964 965
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
966

967
#define __fwtable_reg_write_fw_domains(uncore, offset) \
968 969
({ \
	enum forcewake_domains __fwd = 0; \
970
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
971
		__fwd = find_fw_domain(uncore, offset); \
972 973 974
	__fwd; \
})

975
#define __gen11_fwtable_reg_write_fw_domains(uncore, offset) \
976 977 978
({ \
	enum forcewake_domains __fwd = 0; \
	if (GEN11_NEEDS_FORCE_WAKE((offset)) && !is_gen11_shadowed(offset)) \
979
		__fwd = find_fw_domain(uncore, offset); \
980 981 982
	__fwd; \
})

983
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
984
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
985
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
986 987
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
988
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
989
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
990
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
991
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
992
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
993
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
994
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
995
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
996
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
997
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
998
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
999
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
1000
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
1001
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
1002
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
1003
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
1004
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
1005
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
1006
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
1007
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
1008
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
1009
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
1010
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
1011
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
1012
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
1013
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
1014
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
1015
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
1016 1017
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
1018

1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
static const struct intel_forcewake_range __gen11_fw_ranges[] = {
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8500, 0x8bff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_ALL),
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb480, 0xdfff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xe900, 0x243ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x24800, 0x3ffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x40000, 0x1bffff, 0),
	GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
	GEN_FW_RANGE(0x1c4000, 0x1c7fff, FORCEWAKE_MEDIA_VDBOX1),
	GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0),
	GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
	GEN_FW_RANGE(0x1d4000, 0x1d7fff, FORCEWAKE_MEDIA_VDBOX3),
	GEN_FW_RANGE(0x1d8000, 0x1dbfff, FORCEWAKE_MEDIA_VEBOX1)
};

1053
static void
1054
ilk_dummy_write(struct intel_uncore *uncore)
1055 1056 1057 1058
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
1059
	__raw_uncore_write32(uncore, MI_MODE, 0);
1060 1061 1062
}

static void
1063
__unclaimed_reg_debug(struct intel_uncore *uncore,
1064 1065 1066
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
1067
{
1068
	if (WARN(check_for_unclaimed_mmio(uncore) && !before,
1069 1070
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
1071
		 i915_mmio_reg_offset(reg)))
1072 1073
		/* Only report the first N failures */
		i915_modparams.mmio_debug--;
1074 1075
}

1076
static inline void
1077
unclaimed_reg_debug(struct intel_uncore *uncore,
1078 1079 1080 1081
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
1082
	if (likely(!i915_modparams.mmio_debug))
1083 1084
		return;

1085
	__unclaimed_reg_debug(uncore, reg, read, before);
1086 1087
}

1088
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
1089
	u##x val = 0; \
1090
	assert_rpm_wakelock_held(uncore->rpm);
B
Ben Widawsky 已提交
1091

1092
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
1093 1094 1095
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1096
#define __gen2_read(x) \
1097
static u##x \
1098
gen2_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1099
	GEN2_READ_HEADER(x); \
1100
	val = __raw_uncore_read##x(uncore, reg); \
1101
	GEN2_READ_FOOTER; \
1102 1103 1104 1105
}

#define __gen5_read(x) \
static u##x \
1106
gen5_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1107
	GEN2_READ_HEADER(x); \
1108
	ilk_dummy_write(uncore); \
1109
	val = __raw_uncore_read##x(uncore, reg); \
1110
	GEN2_READ_FOOTER; \
1111 1112
}

1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
1129
	u32 offset = i915_mmio_reg_offset(reg); \
1130 1131
	unsigned long irqflags; \
	u##x val = 0; \
1132
	assert_rpm_wakelock_held(uncore->rpm); \
1133
	spin_lock_irqsave(&uncore->lock, irqflags); \
1134
	unclaimed_reg_debug(uncore, reg, true, true)
1135 1136

#define GEN6_READ_FOOTER \
1137
	unclaimed_reg_debug(uncore, reg, true, false); \
1138
	spin_unlock_irqrestore(&uncore->lock, irqflags); \
1139 1140 1141
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1142
static noinline void ___force_wake_auto(struct intel_uncore *uncore,
1143
					enum forcewake_domains fw_domains)
1144 1145
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
1146 1147
	unsigned int tmp;

1148
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
1149

1150
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp)
1151 1152
		fw_domain_arm_timer(domain);

1153
	uncore->funcs.force_wake_get(uncore, fw_domains);
1154 1155
}

1156
static inline void __force_wake_auto(struct intel_uncore *uncore,
1157 1158
				     enum forcewake_domains fw_domains)
{
1159 1160 1161
	if (WARN_ON(!fw_domains))
		return;

1162
	/* Turn on all requested but inactive supported forcewake domains. */
1163 1164
	fw_domains &= uncore->fw_domains;
	fw_domains &= ~uncore->fw_domains_active;
1165

1166
	if (fw_domains)
1167
		___force_wake_auto(uncore, fw_domains);
1168 1169
}

1170
#define __gen_read(func, x) \
1171
static u##x \
1172
func##_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1173
	enum forcewake_domains fw_engine; \
1174
	GEN6_READ_HEADER(x); \
1175
	fw_engine = __##func##_reg_read_fw_domains(uncore, offset); \
1176
	if (fw_engine) \
1177
		__force_wake_auto(uncore, fw_engine); \
1178
	val = __raw_uncore_read##x(uncore, reg); \
1179
	GEN6_READ_FOOTER; \
1180
}
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197

#define __gen_reg_read_funcs(func) \
static enum forcewake_domains \
func##_reg_read_fw_domains(struct intel_uncore *uncore, i915_reg_t reg) { \
	return __##func##_reg_read_fw_domains(uncore, i915_mmio_reg_offset(reg)); \
} \
\
__gen_read(func, 8) \
__gen_read(func, 16) \
__gen_read(func, 32) \
__gen_read(func, 64)

__gen_reg_read_funcs(gen11_fwtable);
__gen_reg_read_funcs(fwtable);
__gen_reg_read_funcs(gen6);

#undef __gen_reg_read_funcs
1198 1199
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
1200

1201
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1202
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1203
	assert_rpm_wakelock_held(uncore->rpm); \
1204

1205
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1206

1207
#define __gen2_write(x) \
1208
static void \
1209
gen2_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1210
	GEN2_WRITE_HEADER; \
1211
	__raw_uncore_write##x(uncore, reg, val); \
1212
	GEN2_WRITE_FOOTER; \
1213 1214 1215 1216
}

#define __gen5_write(x) \
static void \
1217
gen5_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1218
	GEN2_WRITE_HEADER; \
1219
	ilk_dummy_write(uncore); \
1220
	__raw_uncore_write##x(uncore, reg, val); \
1221
	GEN2_WRITE_FOOTER; \
1222 1223
}

1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1238
	u32 offset = i915_mmio_reg_offset(reg); \
1239 1240
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1241
	assert_rpm_wakelock_held(uncore->rpm); \
1242
	spin_lock_irqsave(&uncore->lock, irqflags); \
1243
	unclaimed_reg_debug(uncore, reg, false, true)
1244 1245

#define GEN6_WRITE_FOOTER \
1246
	unclaimed_reg_debug(uncore, reg, false, false); \
1247
	spin_unlock_irqrestore(&uncore->lock, irqflags)
1248

1249 1250
#define __gen6_write(x) \
static void \
1251
gen6_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1252
	GEN6_WRITE_HEADER; \
1253
	if (NEEDS_FORCE_WAKE(offset)) \
1254
		__gen6_gt_wait_for_fifo(uncore); \
1255
	__raw_uncore_write##x(uncore, reg, val); \
1256
	GEN6_WRITE_FOOTER; \
1257
}
1258 1259 1260
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)
1261

1262
#define __gen_write(func, x) \
1263
static void \
1264
func##_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1265
	enum forcewake_domains fw_engine; \
1266
	GEN6_WRITE_HEADER; \
1267
	fw_engine = __##func##_reg_write_fw_domains(uncore, offset); \
1268
	if (fw_engine) \
1269
		__force_wake_auto(uncore, fw_engine); \
1270
	__raw_uncore_write##x(uncore, reg, val); \
1271
	GEN6_WRITE_FOOTER; \
1272
}
1273

1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
#define __gen_reg_write_funcs(func) \
static enum forcewake_domains \
func##_reg_write_fw_domains(struct intel_uncore *uncore, i915_reg_t reg) { \
	return __##func##_reg_write_fw_domains(uncore, i915_mmio_reg_offset(reg)); \
} \
\
__gen_write(func, 8) \
__gen_write(func, 16) \
__gen_write(func, 32)

__gen_reg_write_funcs(gen11_fwtable);
__gen_reg_write_funcs(fwtable);
__gen_reg_write_funcs(gen8);

#undef __gen_reg_write_funcs
1289 1290
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1291

1292
#define ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, x) \
1293
do { \
1294 1295 1296
	(uncore)->funcs.mmio_writeb = x##_write8; \
	(uncore)->funcs.mmio_writew = x##_write16; \
	(uncore)->funcs.mmio_writel = x##_write32; \
1297 1298
} while (0)

1299
#define ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, x) \
1300
do { \
1301 1302 1303 1304
	(uncore)->funcs.mmio_readb = x##_read8; \
	(uncore)->funcs.mmio_readw = x##_read16; \
	(uncore)->funcs.mmio_readl = x##_read32; \
	(uncore)->funcs.mmio_readq = x##_read64; \
1305 1306
} while (0)

1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
#define ASSIGN_WRITE_MMIO_VFUNCS(uncore, x) \
do { \
	ASSIGN_RAW_WRITE_MMIO_VFUNCS((uncore), x); \
	(uncore)->funcs.write_fw_domains = x##_reg_write_fw_domains; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(uncore, x) \
do { \
	ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, x); \
	(uncore)->funcs.read_fw_domains = x##_reg_read_fw_domains; \
} while (0)
1318

1319 1320 1321 1322
static int __fw_domain_init(struct intel_uncore *uncore,
			    enum forcewake_domain_id domain_id,
			    i915_reg_t reg_set,
			    i915_reg_t reg_ack)
1323 1324 1325
{
	struct intel_uncore_forcewake_domain *d;

1326 1327
	GEM_BUG_ON(domain_id >= FW_DOMAIN_ID_COUNT);
	GEM_BUG_ON(uncore->fw_domain[domain_id]);
1328

1329 1330
	if (i915_inject_load_failure())
		return -ENOMEM;
1331

1332 1333 1334
	d = kzalloc(sizeof(*d), GFP_KERNEL);
	if (!d)
		return -ENOMEM;
1335

1336 1337 1338
	WARN_ON(!i915_mmio_reg_valid(reg_set));
	WARN_ON(!i915_mmio_reg_valid(reg_ack));

1339
	d->uncore = uncore;
1340
	d->wake_count = 0;
1341 1342
	d->reg_set = uncore->regs + i915_mmio_reg_offset(reg_set);
	d->reg_ack = uncore->regs + i915_mmio_reg_offset(reg_ack);
1343 1344 1345

	d->id = domain_id;

1346 1347 1348
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
1349 1350 1351 1352 1353 1354 1355
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX1));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX2 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX2));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX3 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX3));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX1));

C
Chris Wilson 已提交
1356
	d->mask = BIT(domain_id);
1357

1358 1359
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1360

1361
	uncore->fw_domains |= BIT(domain_id);
1362

1363
	fw_domain_reset(d);
1364 1365 1366 1367

	uncore->fw_domain[domain_id] = d;

	return 0;
1368 1369
}

1370
static void fw_domain_fini(struct intel_uncore *uncore,
1371 1372 1373 1374
			   enum forcewake_domain_id domain_id)
{
	struct intel_uncore_forcewake_domain *d;

1375
	GEM_BUG_ON(domain_id >= FW_DOMAIN_ID_COUNT);
1376

1377 1378 1379
	d = fetch_and_zero(&uncore->fw_domain[domain_id]);
	if (!d)
		return;
1380

1381
	uncore->fw_domains &= ~BIT(domain_id);
1382 1383
	WARN_ON(d->wake_count);
	WARN_ON(hrtimer_cancel(&d->timer));
1384 1385
	kfree(d);
}
1386

1387 1388 1389 1390 1391 1392 1393
static void intel_uncore_fw_domains_fini(struct intel_uncore *uncore)
{
	struct intel_uncore_forcewake_domain *d;
	int tmp;

	for_each_fw_domain(d, uncore, tmp)
		fw_domain_fini(uncore, d->id);
1394 1395
}

1396
static int intel_uncore_fw_domains_init(struct intel_uncore *uncore)
1397
{
1398
	struct drm_i915_private *i915 = uncore->i915;
1399
	int ret = 0;
1400

1401
	GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
1402

1403 1404 1405
#define fw_domain_init(uncore__, id__, set__, ack__) \
	(ret ?: (ret = __fw_domain_init((uncore__), (id__), (set__), (ack__))))

1406
	if (INTEL_GEN(i915) >= 11) {
1407 1408
		int i;

1409
		uncore->funcs.force_wake_get = fw_domains_get_with_fallback;
1410 1411
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1412 1413
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
1414
		fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1415 1416
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
1417

1418
		for (i = 0; i < I915_MAX_VCS; i++) {
1419
			if (!HAS_ENGINE(i915, _VCS(i)))
1420 1421
				continue;

1422
			fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VDBOX0 + i,
1423 1424 1425 1426
				       FORCEWAKE_MEDIA_VDBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(i));
		}
		for (i = 0; i < I915_MAX_VECS; i++) {
1427
			if (!HAS_ENGINE(i915, _VECS(i)))
1428 1429
				continue;

1430
			fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VEBOX0 + i,
1431 1432 1433
				       FORCEWAKE_MEDIA_VEBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(i));
		}
1434
	} else if (IS_GEN_RANGE(i915, 9, 10)) {
1435
		uncore->funcs.force_wake_get = fw_domains_get_with_fallback;
1436 1437
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1438 1439
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
1440
		fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1441 1442
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
1443
		fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1444
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1445 1446 1447 1448
	} else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) {
		uncore->funcs.force_wake_get = fw_domains_get;
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1449
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
1450
		fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1451
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1452 1453
	} else if (IS_HASWELL(i915) || IS_BROADWELL(i915)) {
		uncore->funcs.force_wake_get =
1454
			fw_domains_get_with_thread_status;
1455 1456
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1457
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1458
	} else if (IS_IVYBRIDGE(i915)) {
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1470
		uncore->funcs.force_wake_get =
1471
			fw_domains_get_with_thread_status;
1472
		uncore->funcs.force_wake_put = fw_domains_put;
1473

1474 1475
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1476 1477 1478
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1479
		 */
1480

1481
		__raw_uncore_write32(uncore, FORCEWAKE, 0);
1482
		__raw_posting_read(uncore, ECOBUS);
1483

1484 1485 1486 1487
		ret = __fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
		if (ret)
			goto out;
1488

1489 1490
		spin_lock_irq(&uncore->lock);
		fw_domains_get_with_thread_status(uncore, FORCEWAKE_RENDER);
1491
		ecobus = __raw_uncore_read32(uncore, ECOBUS);
1492 1493
		fw_domains_put(uncore, FORCEWAKE_RENDER);
		spin_unlock_irq(&uncore->lock);
1494

1495
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1496 1497
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1498
			fw_domain_fini(uncore, FW_DOMAIN_ID_RENDER);
1499
			fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1500
				       FORCEWAKE, FORCEWAKE_ACK);
1501
		}
1502 1503
	} else if (IS_GEN(i915, 6)) {
		uncore->funcs.force_wake_get =
1504
			fw_domains_get_with_thread_status;
1505 1506
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1507
			       FORCEWAKE, FORCEWAKE_ACK);
1508
	}
1509

1510 1511
#undef fw_domain_init

1512
	/* All future platforms are expected to require complex power gating */
1513 1514 1515 1516 1517 1518 1519
	WARN_ON(!ret && uncore->fw_domains == 0);

out:
	if (ret)
		intel_uncore_fw_domains_fini(uncore);

	return ret;
1520 1521
}

1522
#define ASSIGN_FW_DOMAINS_TABLE(uncore, d) \
1523
{ \
1524
	(uncore)->fw_domains_table = \
1525
			(struct intel_forcewake_range *)(d); \
1526
	(uncore)->fw_domains_table_entries = ARRAY_SIZE((d)); \
1527 1528
}

1529 1530 1531
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
1532 1533
	struct intel_uncore *uncore = container_of(nb,
			struct intel_uncore, pmic_bus_access_nb);
1534 1535 1536 1537 1538 1539 1540 1541 1542 1543

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
1544 1545 1546 1547 1548
		 *
		 * The notifier is unregistered during intel_runtime_suspend(),
		 * so it's ok to access the HW here without holding a RPM
		 * wake reference -> disable wakeref asserts for the time of
		 * the access.
1549
		 */
1550 1551 1552
		disable_rpm_wakeref_asserts(uncore->rpm);
		intel_uncore_forcewake_get(uncore, FORCEWAKE_ALL);
		enable_rpm_wakeref_asserts(uncore->rpm);
1553 1554
		break;
	case MBI_PMIC_BUS_ACCESS_END:
1555
		intel_uncore_forcewake_put(uncore, FORCEWAKE_ALL);
1556 1557 1558 1559 1560 1561
		break;
	}

	return NOTIFY_OK;
}

1562 1563
static int uncore_mmio_setup(struct intel_uncore *uncore)
{
1564
	struct drm_i915_private *i915 = uncore->i915;
1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
	struct pci_dev *pdev = i915->drm.pdev;
	int mmio_bar;
	int mmio_size;

	mmio_bar = IS_GEN(i915, 2) ? 1 : 0;
	/*
	 * Before gen4, the registers and the GTT are behind different BARs.
	 * However, from gen4 onwards, the registers and the GTT are shared
	 * in the same BAR, so we want to restrict this ioremap from
	 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
	 * the register BAR remains the same size for all the earlier
	 * generations up to Ironlake.
	 */
	if (INTEL_GEN(i915) < 5)
		mmio_size = 512 * 1024;
	else
		mmio_size = 2 * 1024 * 1024;
	uncore->regs = pci_iomap(pdev, mmio_bar, mmio_size);
	if (uncore->regs == NULL) {
		DRM_ERROR("failed to map registers\n");

		return -EIO;
	}

	return 0;
}

static void uncore_mmio_cleanup(struct intel_uncore *uncore)
{
1594
	struct pci_dev *pdev = uncore->i915->drm.pdev;
1595 1596 1597 1598

	pci_iounmap(pdev, uncore->regs);
}

1599 1600
void intel_uncore_init_early(struct intel_uncore *uncore,
			     struct drm_i915_private *i915)
1601 1602
{
	spin_lock_init(&uncore->lock);
1603 1604
	uncore->i915 = i915;
	uncore->rpm = &i915->runtime_pm;
1605
}
1606

1607
static void uncore_raw_init(struct intel_uncore *uncore)
1608
{
1609
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore));
1610

1611 1612 1613 1614 1615 1616 1617 1618
	if (IS_GEN(uncore->i915, 5)) {
		ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, gen5);
		ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, gen5);
	} else {
		ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, gen2);
		ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, gen2);
	}
}
1619

1620
static int uncore_forcewake_init(struct intel_uncore *uncore)
1621 1622
{
	struct drm_i915_private *i915 = uncore->i915;
1623
	int ret;
1624

1625
	GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
1626

1627 1628 1629 1630
	ret = intel_uncore_fw_domains_init(uncore);
	if (ret)
		return ret;

1631
	forcewake_early_sanitize(uncore, 0);
1632

1633
	if (IS_GEN_RANGE(i915, 6, 7)) {
1634 1635 1636 1637 1638
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen6);

		if (IS_VALLEYVIEW(i915)) {
			ASSIGN_FW_DOMAINS_TABLE(uncore, __vlv_fw_ranges);
			ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1639
		} else {
1640
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1641
		}
1642 1643 1644 1645 1646
	} else if (IS_GEN(i915, 8)) {
		if (IS_CHERRYVIEW(i915)) {
			ASSIGN_FW_DOMAINS_TABLE(uncore, __chv_fw_ranges);
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
			ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1647
		} else {
1648 1649
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen8);
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1650
		}
1651 1652 1653 1654
	} else if (IS_GEN_RANGE(i915, 9, 10)) {
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen9_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1655
	} else {
1656 1657 1658
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen11_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen11_fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, gen11_fwtable);
1659
	}
1660

1661 1662
	uncore->pmic_bus_access_nb.notifier_call = i915_pmic_bus_access_notifier;
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
1663 1664

	return 0;
1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
}

int intel_uncore_init_mmio(struct intel_uncore *uncore)
{
	struct drm_i915_private *i915 = uncore->i915;
	int ret;

	ret = uncore_mmio_setup(uncore);
	if (ret)
		return ret;

	if (INTEL_GEN(i915) > 5 && !intel_vgpu_active(i915))
		uncore->flags |= UNCORE_HAS_FORCEWAKE;

	uncore->unclaimed_mmio_check = 1;

1681
	if (!intel_uncore_has_forcewake(uncore)) {
1682
		uncore_raw_init(uncore);
1683 1684 1685 1686 1687
	} else {
		ret = uncore_forcewake_init(uncore);
		if (ret)
			goto out_mmio_cleanup;
	}
1688

1689 1690 1691 1692 1693 1694
	/* make sure fw funcs are set if and only if we have fw*/
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.force_wake_get);
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.force_wake_put);
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.read_fw_domains);
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.write_fw_domains);

1695 1696 1697 1698 1699 1700 1701 1702 1703
	if (HAS_FPGA_DBG_UNCLAIMED(i915))
		uncore->flags |= UNCORE_HAS_FPGA_DBG_UNCLAIMED;

	if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
		uncore->flags |= UNCORE_HAS_DBG_UNCLAIMED;

	if (IS_GEN_RANGE(i915, 6, 7))
		uncore->flags |= UNCORE_HAS_FIFO;

1704 1705 1706
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(uncore))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
1707 1708

	return 0;
1709 1710 1711 1712 1713

out_mmio_cleanup:
	uncore_mmio_cleanup(uncore);

	return ret;
1714 1715
}

1716 1717 1718 1719 1720
/*
 * We might have detected that some engines are fused off after we initialized
 * the forcewake domains. Prune them, to make sure they only reference existing
 * engines.
 */
1721
void intel_uncore_prune_mmio_domains(struct intel_uncore *uncore)
1722
{
1723
	struct drm_i915_private *i915 = uncore->i915;
1724 1725 1726
	enum forcewake_domains fw_domains = uncore->fw_domains;
	enum forcewake_domain_id domain_id;
	int i;
1727

1728 1729
	if (!intel_uncore_has_forcewake(uncore) || INTEL_GEN(i915) < 11)
		return;
1730

1731 1732
	for (i = 0; i < I915_MAX_VCS; i++) {
		domain_id = FW_DOMAIN_ID_MEDIA_VDBOX0 + i;
1733

1734 1735
		if (HAS_ENGINE(i915, _VCS(i)))
			continue;
1736

1737 1738 1739
		if (fw_domains & BIT(domain_id))
			fw_domain_fini(uncore, domain_id);
	}
1740

1741 1742
	for (i = 0; i < I915_MAX_VECS; i++) {
		domain_id = FW_DOMAIN_ID_MEDIA_VEBOX0 + i;
1743

1744 1745
		if (HAS_ENGINE(i915, _VECS(i)))
			continue;
1746

1747 1748
		if (fw_domains & BIT(domain_id))
			fw_domain_fini(uncore, domain_id);
1749 1750 1751
	}
}

1752
void intel_uncore_fini_mmio(struct intel_uncore *uncore)
1753
{
1754 1755 1756 1757 1758
	if (intel_uncore_has_forcewake(uncore)) {
		iosf_mbi_punit_acquire();
		iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
			&uncore->pmic_bus_access_nb);
		intel_uncore_forcewake_reset(uncore);
1759
		intel_uncore_fw_domains_fini(uncore);
1760 1761 1762
		iosf_mbi_punit_release();
	}

1763
	uncore_mmio_cleanup(uncore);
1764 1765
}

1766 1767 1768 1769 1770 1771 1772 1773
static const struct reg_whitelist {
	i915_reg_t offset_ldw;
	i915_reg_t offset_udw;
	u16 gen_mask;
	u8 size;
} reg_read_whitelist[] = { {
	.offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	.offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
1774
	.gen_mask = INTEL_GEN_MASK(4, 11),
1775 1776
	.size = 8
} };
1777 1778 1779 1780

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1781 1782
	struct drm_i915_private *i915 = to_i915(dev);
	struct intel_uncore *uncore = &i915->uncore;
1783
	struct drm_i915_reg_read *reg = data;
1784
	struct reg_whitelist const *entry;
1785
	intel_wakeref_t wakeref;
1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798
	unsigned int flags;
	int remain;
	int ret = 0;

	entry = reg_read_whitelist;
	remain = ARRAY_SIZE(reg_read_whitelist);
	while (remain) {
		u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw);

		GEM_BUG_ON(!is_power_of_2(entry->size));
		GEM_BUG_ON(entry->size > 8);
		GEM_BUG_ON(entry_offset & (entry->size - 1));

1799
		if (INTEL_INFO(i915)->gen_mask & entry->gen_mask &&
1800
		    entry_offset == (reg->offset & -entry->size))
1801
			break;
1802 1803
		entry++;
		remain--;
1804 1805
	}

1806
	if (!remain)
1807 1808
		return -EINVAL;

1809
	flags = reg->offset & (entry->size - 1);
1810

1811
	with_intel_runtime_pm(&i915->runtime_pm, wakeref) {
1812
		if (entry->size == 8 && flags == I915_REG_READ_8B_WA)
1813 1814 1815
			reg->val = intel_uncore_read64_2x32(uncore,
							    entry->offset_ldw,
							    entry->offset_udw);
1816
		else if (entry->size == 8 && flags == 0)
1817 1818
			reg->val = intel_uncore_read64(uncore,
						       entry->offset_ldw);
1819
		else if (entry->size == 4 && flags == 0)
1820
			reg->val = intel_uncore_read(uncore, entry->offset_ldw);
1821
		else if (entry->size == 2 && flags == 0)
1822 1823
			reg->val = intel_uncore_read16(uncore,
						       entry->offset_ldw);
1824
		else if (entry->size == 1 && flags == 0)
1825 1826
			reg->val = intel_uncore_read8(uncore,
						      entry->offset_ldw);
1827 1828 1829
		else
			ret = -EINVAL;
	}
1830

1831
	return ret;
1832 1833
}

1834
/**
1835
 * __intel_wait_for_register_fw - wait until register matches expected state
1836
 * @uncore: the struct intel_uncore
1837 1838 1839
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1840 1841 1842
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1843 1844
 *
 * This routine waits until the target register @reg contains the expected
1845 1846 1847 1848
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1849
 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
1850
 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
1851
 * must be not larger than 20,0000 microseconds.
1852 1853 1854 1855 1856 1857 1858 1859
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1860
int __intel_wait_for_register_fw(struct intel_uncore *uncore,
1861
				 i915_reg_t reg,
1862 1863 1864 1865
				 u32 mask,
				 u32 value,
				 unsigned int fast_timeout_us,
				 unsigned int slow_timeout_ms,
1866
				 u32 *out_value)
1867
{
1868
	u32 uninitialized_var(reg_value);
1869
#define done (((reg_value = intel_uncore_read_fw(uncore, reg)) & mask) == value)
1870 1871
	int ret;

1872
	/* Catch any overuse of this function */
1873 1874
	might_sleep_if(slow_timeout_ms);
	GEM_BUG_ON(fast_timeout_us > 20000);
1875

1876 1877
	ret = -ETIMEDOUT;
	if (fast_timeout_us && fast_timeout_us <= 20000)
1878
		ret = _wait_for_atomic(done, fast_timeout_us, 0);
1879
	if (ret && slow_timeout_ms)
1880
		ret = wait_for(done, slow_timeout_ms);
1881

1882 1883
	if (out_value)
		*out_value = reg_value;
1884

1885 1886 1887 1888 1889
	return ret;
#undef done
}

/**
1890
 * __intel_wait_for_register - wait until register matches expected state
1891
 * @uncore: the struct intel_uncore
1892 1893 1894
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1895 1896 1897
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1898 1899
 *
 * This routine waits until the target register @reg contains the expected
1900 1901 1902 1903
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1904 1905 1906 1907
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1908 1909 1910 1911 1912 1913 1914 1915
int __intel_wait_for_register(struct intel_uncore *uncore,
			      i915_reg_t reg,
			      u32 mask,
			      u32 value,
			      unsigned int fast_timeout_us,
			      unsigned int slow_timeout_ms,
			      u32 *out_value)
{
1916
	unsigned fw =
1917
		intel_uncore_forcewake_for_reg(uncore, reg, FW_REG_READ);
1918
	u32 reg_value;
1919 1920
	int ret;

1921
	might_sleep_if(slow_timeout_ms);
1922

1923 1924
	spin_lock_irq(&uncore->lock);
	intel_uncore_forcewake_get__locked(uncore, fw);
1925

1926
	ret = __intel_wait_for_register_fw(uncore,
1927
					   reg, mask, value,
1928
					   fast_timeout_us, 0, &reg_value);
1929

1930 1931
	intel_uncore_forcewake_put__locked(uncore, fw);
	spin_unlock_irq(&uncore->lock);
1932

1933
	if (ret && slow_timeout_ms)
1934 1935
		ret = __wait_for(reg_value = intel_uncore_read_notrace(uncore,
								       reg),
1936 1937 1938
				 (reg_value & mask) == value,
				 slow_timeout_ms * 1000, 10, 1000);

1939 1940 1941
	/* just trace the final value */
	trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);

1942 1943
	if (out_value)
		*out_value = reg_value;
1944 1945

	return ret;
1946 1947
}

1948
bool intel_uncore_unclaimed_mmio(struct intel_uncore *uncore)
1949
{
1950
	return check_for_unclaimed_mmio(uncore);
1951
}
1952

1953
bool
1954
intel_uncore_arm_unclaimed_mmio_detection(struct intel_uncore *uncore)
1955
{
1956 1957
	bool ret = false;

1958
	spin_lock_irq(&uncore->lock);
1959

1960
	if (unlikely(uncore->unclaimed_mmio_check <= 0))
1961
		goto out;
1962

1963
	if (unlikely(intel_uncore_unclaimed_mmio(uncore))) {
1964 1965 1966 1967 1968 1969
		if (!i915_modparams.mmio_debug) {
			DRM_DEBUG("Unclaimed register detected, "
				  "enabling oneshot unclaimed register reporting. "
				  "Please use i915.mmio_debug=N for more information.\n");
			i915_modparams.mmio_debug++;
		}
1970
		uncore->unclaimed_mmio_check--;
1971
		ret = true;
1972
	}
1973

1974
out:
1975
	spin_unlock_irq(&uncore->lock);
1976 1977

	return ret;
1978
}
1979 1980 1981 1982

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
1983
 * @uncore: pointer to struct intel_uncore
1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
1995
intel_uncore_forcewake_for_reg(struct intel_uncore *uncore,
1996 1997 1998 1999 2000 2001
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

2002
	if (!intel_uncore_has_forcewake(uncore))
T
Tvrtko Ursulin 已提交
2003 2004
		return 0;

2005
	if (op & FW_REG_READ)
2006
		fw_domains = uncore->funcs.read_fw_domains(uncore, reg);
2007 2008

	if (op & FW_REG_WRITE)
2009 2010 2011
		fw_domains |= uncore->funcs.write_fw_domains(uncore, reg);

	WARN_ON(fw_domains & ~uncore->fw_domains);
2012 2013 2014

	return fw_domains;
}
2015 2016

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2017
#include "selftests/mock_uncore.c"
2018 2019
#include "selftests/intel_uncore.c"
#endif