intel_uncore.c 56.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

24 25 26
#include <linux/pm_runtime.h>
#include <asm/iosf_mbi.h>

27
#include "i915_drv.h"
28
#include "i915_vgpu.h"
29 30
#include "intel_drv.h"
#include "intel_pm.h"
31

32
#define FORCEWAKE_ACK_TIMEOUT_MS 50
33
#define GT_FIFO_TIMEOUT_MS	 10
34

35
#define __raw_posting_read(...) ((void)__raw_uncore_read32(__VA_ARGS__))
36

37 38 39 40
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
41 42 43 44 45 46
	"vdbox0",
	"vdbox1",
	"vdbox2",
	"vdbox3",
	"vebox0",
	"vebox1",
47 48 49
};

const char *
50
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
51
{
52
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
53 54 55 56 57 58 59 60 61

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

62
#define fw_ack(d) readl((d)->reg_ack)
63 64
#define fw_set(d, val) writel(_MASKED_BIT_ENABLE((val)), (d)->reg_set)
#define fw_clear(d, val) writel(_MASKED_BIT_DISABLE((val)), (d)->reg_set)
65

66
static inline void
67
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
68
{
69 70 71 72 73
	/*
	 * We don't really know if the powerwell for the forcewake domain we are
	 * trying to reset here does exist at this point (engines could be fused
	 * off in ICL+), so no waiting for acks
	 */
74 75
	/* WaRsClearFWBitsAtReset:bdw,skl */
	fw_clear(d, 0xffff);
76 77
}

78 79
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
80
{
81 82
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
83
			       NSEC_PER_MSEC,
84 85
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
86 87
}

88
static inline int
89
__wait_for_ack(const struct intel_uncore_forcewake_domain *d,
90 91 92
	       const u32 ack,
	       const u32 value)
{
93
	return wait_for_atomic((fw_ack(d) & ack) == value,
94 95 96 97
			       FORCEWAKE_ACK_TIMEOUT_MS);
}

static inline int
98
wait_ack_clear(const struct intel_uncore_forcewake_domain *d,
99 100
	       const u32 ack)
{
101
	return __wait_for_ack(d, ack, 0);
102 103 104
}

static inline int
105
wait_ack_set(const struct intel_uncore_forcewake_domain *d,
106 107
	     const u32 ack)
{
108
	return __wait_for_ack(d, ack, ack);
109 110
}

111
static inline void
112
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
113
{
114
	if (wait_ack_clear(d, FORCEWAKE_KERNEL)) {
115 116
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
117 118
		add_taint_for_CI(TAINT_WARN); /* CI now unreliable */
	}
119
}
120

121 122 123 124 125 126
enum ack_type {
	ACK_CLEAR = 0,
	ACK_SET
};

static int
127
fw_domain_wait_ack_with_fallback(const struct intel_uncore_forcewake_domain *d,
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
				 const enum ack_type type)
{
	const u32 ack_bit = FORCEWAKE_KERNEL;
	const u32 value = type == ACK_SET ? ack_bit : 0;
	unsigned int pass;
	bool ack_detected;

	/*
	 * There is a possibility of driver's wake request colliding
	 * with hardware's own wake requests and that can cause
	 * hardware to not deliver the driver's ack message.
	 *
	 * Use a fallback bit toggle to kick the gpu state machine
	 * in the hope that the original ack will be delivered along with
	 * the fallback ack.
	 *
144 145 146
	 * This workaround is described in HSDES #1604254524 and it's known as:
	 * WaRsForcewakeAddDelayForAck:skl,bxt,kbl,glk,cfl,cnl,icl
	 * although the name is a bit misleading.
147 148 149 150
	 */

	pass = 1;
	do {
151
		wait_ack_clear(d, FORCEWAKE_KERNEL_FALLBACK);
152

153
		fw_set(d, FORCEWAKE_KERNEL_FALLBACK);
154 155
		/* Give gt some time to relax before the polling frenzy */
		udelay(10 * pass);
156
		wait_ack_set(d, FORCEWAKE_KERNEL_FALLBACK);
157

158
		ack_detected = (fw_ack(d) & ack_bit) == value;
159

160
		fw_clear(d, FORCEWAKE_KERNEL_FALLBACK);
161 162 163 164 165
	} while (!ack_detected && pass++ < 10);

	DRM_DEBUG_DRIVER("%s had to use fallback to %s ack, 0x%x (passes %u)\n",
			 intel_uncore_forcewake_domain_to_str(d->id),
			 type == ACK_SET ? "set" : "clear",
166
			 fw_ack(d),
167 168 169 170 171 172
			 pass);

	return ack_detected ? 0 : -ETIMEDOUT;
}

static inline void
173
fw_domain_wait_ack_clear_fallback(const struct intel_uncore_forcewake_domain *d)
174
{
175
	if (likely(!wait_ack_clear(d, FORCEWAKE_KERNEL)))
176 177
		return;

178 179
	if (fw_domain_wait_ack_with_fallback(d, ACK_CLEAR))
		fw_domain_wait_ack_clear(d);
180 181
}

182
static inline void
183
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
184
{
185
	fw_set(d, FORCEWAKE_KERNEL);
186
}
187

188
static inline void
189
fw_domain_wait_ack_set(const struct intel_uncore_forcewake_domain *d)
190
{
191
	if (wait_ack_set(d, FORCEWAKE_KERNEL)) {
192 193
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
194 195
		add_taint_for_CI(TAINT_WARN); /* CI now unreliable */
	}
196
}
197

198
static inline void
199
fw_domain_wait_ack_set_fallback(const struct intel_uncore_forcewake_domain *d)
200
{
201
	if (likely(!wait_ack_set(d, FORCEWAKE_KERNEL)))
202 203
		return;

204 205
	if (fw_domain_wait_ack_with_fallback(d, ACK_SET))
		fw_domain_wait_ack_set(d);
206 207
}

208
static inline void
209
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
210
{
211
	fw_clear(d, FORCEWAKE_KERNEL);
212 213
}

214
static void
215
fw_domains_get(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
216
{
217
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
218
	unsigned int tmp;
219

220
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
C
Chris Wilson 已提交
221

222
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
223
		fw_domain_wait_ack_clear(d);
224
		fw_domain_get(d);
225
	}
226

227
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
228
		fw_domain_wait_ack_set(d);
229

230
	uncore->fw_domains_active |= fw_domains;
231 232 233
}

static void
234
fw_domains_get_with_fallback(struct intel_uncore *uncore,
235 236 237 238 239
			     enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *d;
	unsigned int tmp;

240
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
241

242
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp) {
243
		fw_domain_wait_ack_clear_fallback(d);
244
		fw_domain_get(d);
245 246
	}

247
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
248
		fw_domain_wait_ack_set_fallback(d);
249

250
	uncore->fw_domains_active |= fw_domains;
251
}
252

253
static void
254
fw_domains_put(struct intel_uncore *uncore, enum forcewake_domains fw_domains)
255 256
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
257 258
	unsigned int tmp;

259
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
260

261
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
262
		fw_domain_put(d);
263

264
	uncore->fw_domains_active &= ~fw_domains;
265
}
266

267
static void
268
fw_domains_reset(struct intel_uncore *uncore,
269
		 enum forcewake_domains fw_domains)
270 271
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
272
	unsigned int tmp;
273

C
Chris Wilson 已提交
274
	if (!fw_domains)
275
		return;
276

277
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
C
Chris Wilson 已提交
278

279
	for_each_fw_domain_masked(d, fw_domains, uncore, tmp)
280
		fw_domain_reset(d);
281 282
}

283
static inline u32 gt_thread_status(struct intel_uncore *uncore)
284 285 286
{
	u32 val;

287
	val = __raw_uncore_read32(uncore, GEN6_GT_THREAD_STATUS_REG);
288 289 290 291 292
	val &= GEN6_GT_THREAD_STATUS_CORE_MASK;

	return val;
}

293
static void __gen6_gt_wait_for_thread_c0(struct intel_uncore *uncore)
294
{
295 296
	/*
	 * w/a for a sporadic read returning 0 by waiting for the GT
297 298
	 * thread to wake up.
	 */
299
	WARN_ONCE(wait_for_atomic_us(gt_thread_status(uncore) == 0, 5000),
300
		  "GT thread status wait timed out\n");
301 302
}

303
static void fw_domains_get_with_thread_status(struct intel_uncore *uncore,
304
					      enum forcewake_domains fw_domains)
305
{
306
	fw_domains_get(uncore, fw_domains);
307

308
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
309
	__gen6_gt_wait_for_thread_c0(uncore);
310 311
}

312
static inline u32 fifo_free_entries(struct intel_uncore *uncore)
313
{
314
	u32 count = __raw_uncore_read32(uncore, GTFIFOCTL);
315 316 317 318

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

319
static void __gen6_gt_wait_for_fifo(struct intel_uncore *uncore)
320
{
321
	u32 n;
322

323 324
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
325
	if (IS_VALLEYVIEW(uncore->i915))
326
		n = fifo_free_entries(uncore);
327
	else
328
		n = uncore->fifo_count;
329 330

	if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
331
		if (wait_for_atomic((n = fifo_free_entries(uncore)) >
332 333 334 335
				    GT_FIFO_NUM_RESERVED_ENTRIES,
				    GT_FIFO_TIMEOUT_MS)) {
			DRM_DEBUG("GT_FIFO timeout, entries: %u\n", n);
			return;
336 337 338
		}
	}

339
	uncore->fifo_count = n - 1;
340 341
}

342 343
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
344
{
345 346
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
347
	struct intel_uncore *uncore = domain->uncore;
348
	unsigned long irqflags;
Z
Zhe Wang 已提交
349

350
	assert_rpm_device_not_suspended(uncore->rpm);
Z
Zhe Wang 已提交
351

352 353 354
	if (xchg(&domain->active, false))
		return HRTIMER_RESTART;

355
	spin_lock_irqsave(&uncore->lock, irqflags);
356 357 358
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

359
	if (--domain->wake_count == 0)
360
		uncore->funcs.force_wake_put(uncore, domain->mask);
361

362
	spin_unlock_irqrestore(&uncore->lock, irqflags);
363 364

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
365 366
}

367
/* Note callers must have acquired the PUNIT->PMIC bus, before calling this. */
368
static unsigned int
369
intel_uncore_forcewake_reset(struct intel_uncore *uncore)
Z
Zhe Wang 已提交
370
{
371
	unsigned long irqflags;
372
	struct intel_uncore_forcewake_domain *domain;
373
	int retry_count = 100;
374
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
375

376 377
	iosf_mbi_assert_punit_acquired();

378 379 380 381 382
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
383 384
		unsigned int tmp;

385
		active_domains = 0;
Z
Zhe Wang 已提交
386

387
		for_each_fw_domain(domain, uncore, tmp) {
388
			smp_store_mb(domain->active, false);
389
			if (hrtimer_cancel(&domain->timer) == 0)
390
				continue;
Z
Zhe Wang 已提交
391

392
			intel_uncore_fw_release_timer(&domain->timer);
393
		}
394

395
		spin_lock_irqsave(&uncore->lock, irqflags);
396

397
		for_each_fw_domain(domain, uncore, tmp) {
398
			if (hrtimer_active(&domain->timer))
399
				active_domains |= domain->mask;
400
		}
401

402 403
		if (active_domains == 0)
			break;
404

405 406 407 408
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
409

410
		spin_unlock_irqrestore(&uncore->lock, irqflags);
411 412
		cond_resched();
	}
413

414 415
	WARN_ON(active_domains);

416
	fw = uncore->fw_domains_active;
417
	if (fw)
418
		uncore->funcs.force_wake_put(uncore, fw);
419

420 421
	fw_domains_reset(uncore, uncore->fw_domains);
	assert_forcewakes_inactive(uncore);
422

423
	spin_unlock_irqrestore(&uncore->lock, irqflags);
424 425

	return fw; /* track the lost user forcewake domains */
426 427
}

428
static bool
429
fpga_check_for_unclaimed_mmio(struct intel_uncore *uncore)
430 431 432
{
	u32 dbg;

433
	dbg = __raw_uncore_read32(uncore, FPGA_DBG);
434 435 436
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

437
	__raw_uncore_write32(uncore, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
438 439 440 441

	return true;
}

442
static bool
443
vlv_check_for_unclaimed_mmio(struct intel_uncore *uncore)
444 445 446
{
	u32 cer;

447
	cer = __raw_uncore_read32(uncore, CLAIM_ER);
448 449 450
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

451
	__raw_uncore_write32(uncore, CLAIM_ER, CLAIM_ER_CLR);
452 453 454 455

	return true;
}

456
static bool
457
gen6_check_for_fifo_debug(struct intel_uncore *uncore)
458 459 460
{
	u32 fifodbg;

461
	fifodbg = __raw_uncore_read32(uncore, GTFIFODBG);
462 463 464

	if (unlikely(fifodbg)) {
		DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg);
465
		__raw_uncore_write32(uncore, GTFIFODBG, fifodbg);
466 467 468 469 470
	}

	return fifodbg;
}

471
static bool
472
check_for_unclaimed_mmio(struct intel_uncore *uncore)
473
{
474 475
	bool ret = false;

476
	if (intel_uncore_has_fpga_dbg_unclaimed(uncore))
477
		ret |= fpga_check_for_unclaimed_mmio(uncore);
478

479
	if (intel_uncore_has_dbg_unclaimed(uncore))
480
		ret |= vlv_check_for_unclaimed_mmio(uncore);
481

482
	if (intel_uncore_has_fifo(uncore))
483
		ret |= gen6_check_for_fifo_debug(uncore);
484

485
	return ret;
486 487
}

488 489
static void forcewake_early_sanitize(struct intel_uncore *uncore,
				     unsigned int restore_forcewake)
490
{
491
	GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
492

493
	/* WaDisableShadowRegForCpd:chv */
494
	if (IS_CHERRYVIEW(uncore->i915)) {
495 496 497 498
		__raw_uncore_write32(uncore, GTFIFOCTL,
				     __raw_uncore_read32(uncore, GTFIFOCTL) |
				     GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				     GT_FIFO_CTL_RC6_POLICY_STALL);
499 500
	}

501
	iosf_mbi_punit_acquire();
502
	intel_uncore_forcewake_reset(uncore);
503
	if (restore_forcewake) {
504 505 506
		spin_lock_irq(&uncore->lock);
		uncore->funcs.force_wake_get(uncore, restore_forcewake);

507
		if (intel_uncore_has_fifo(uncore))
508
			uncore->fifo_count = fifo_free_entries(uncore);
509
		spin_unlock_irq(&uncore->lock);
510
	}
511
	iosf_mbi_punit_release();
512 513
}

514
void intel_uncore_suspend(struct intel_uncore *uncore)
515
{
516 517 518
	if (!intel_uncore_has_forcewake(uncore))
		return;

519 520
	iosf_mbi_punit_acquire();
	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
521 522
		&uncore->pmic_bus_access_nb);
	uncore->fw_domains_saved = intel_uncore_forcewake_reset(uncore);
523
	iosf_mbi_punit_release();
524 525
}

526
void intel_uncore_resume_early(struct intel_uncore *uncore)
527
{
528 529
	unsigned int restore_forcewake;

530 531 532 533 534 535
	if (intel_uncore_unclaimed_mmio(uncore))
		DRM_DEBUG("unclaimed mmio detected on resume, clearing\n");

	if (!intel_uncore_has_forcewake(uncore))
		return;

536
	restore_forcewake = fetch_and_zero(&uncore->fw_domains_saved);
537
	forcewake_early_sanitize(uncore, restore_forcewake);
538

539
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
540 541
}

542
void intel_uncore_runtime_resume(struct intel_uncore *uncore)
543
{
544 545 546
	if (!intel_uncore_has_forcewake(uncore))
		return;

547
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
548 549
}

550
static void __intel_uncore_forcewake_get(struct intel_uncore *uncore,
551 552 553
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
554
	unsigned int tmp;
555

556
	fw_domains &= uncore->fw_domains;
557

558
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
559
		if (domain->wake_count++) {
560
			fw_domains &= ~domain->mask;
561 562 563
			domain->active = true;
		}
	}
564

565
	if (fw_domains)
566
		uncore->funcs.force_wake_get(uncore, fw_domains);
567 568
}

569 570
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
571
 * @uncore: the intel_uncore structure
572 573 574 575 576 577 578 579 580
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
581
 */
582
void intel_uncore_forcewake_get(struct intel_uncore *uncore,
583
				enum forcewake_domains fw_domains)
584 585 586
{
	unsigned long irqflags;

587
	if (!uncore->funcs.force_wake_get)
588 589
		return;

590
	assert_rpm_wakelock_held(uncore->rpm);
591

592 593 594
	spin_lock_irqsave(&uncore->lock, irqflags);
	__intel_uncore_forcewake_get(uncore, fw_domains);
	spin_unlock_irqrestore(&uncore->lock, irqflags);
595 596
}

597 598
/**
 * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace
599
 * @uncore: the intel_uncore structure
600 601 602 603 604
 *
 * This function is a wrapper around intel_uncore_forcewake_get() to acquire
 * the GT powerwell and in the process disable our debugging for the
 * duration of userspace's bypass.
 */
605
void intel_uncore_forcewake_user_get(struct intel_uncore *uncore)
606
{
607 608
	spin_lock_irq(&uncore->lock);
	if (!uncore->user_forcewake.count++) {
609
		intel_uncore_forcewake_get__locked(uncore, FORCEWAKE_ALL);
610 611

		/* Save and disable mmio debugging for the user bypass */
612 613 614
		uncore->user_forcewake.saved_mmio_check =
			uncore->unclaimed_mmio_check;
		uncore->user_forcewake.saved_mmio_debug =
615
			i915_modparams.mmio_debug;
616

617
		uncore->unclaimed_mmio_check = 0;
618
		i915_modparams.mmio_debug = 0;
619
	}
620
	spin_unlock_irq(&uncore->lock);
621 622 623 624
}

/**
 * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace
625
 * @uncore: the intel_uncore structure
626 627 628 629
 *
 * This function complements intel_uncore_forcewake_user_get() and releases
 * the GT powerwell taken on behalf of the userspace bypass.
 */
630
void intel_uncore_forcewake_user_put(struct intel_uncore *uncore)
631
{
632 633
	spin_lock_irq(&uncore->lock);
	if (!--uncore->user_forcewake.count) {
634
		if (intel_uncore_unclaimed_mmio(uncore))
635
			dev_info(uncore->i915->drm.dev,
636 637
				 "Invalid mmio detected during user access\n");

638 639
		uncore->unclaimed_mmio_check =
			uncore->user_forcewake.saved_mmio_check;
640
		i915_modparams.mmio_debug =
641
			uncore->user_forcewake.saved_mmio_debug;
642

643
		intel_uncore_forcewake_put__locked(uncore, FORCEWAKE_ALL);
644
	}
645
	spin_unlock_irq(&uncore->lock);
646 647
}

648
/**
649
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
650
 * @uncore: the intel_uncore structure
651
 * @fw_domains: forcewake domains to get reference on
652
 *
653 654
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
655
 */
656
void intel_uncore_forcewake_get__locked(struct intel_uncore *uncore,
657 658
					enum forcewake_domains fw_domains)
{
659 660 661
	lockdep_assert_held(&uncore->lock);

	if (!uncore->funcs.force_wake_get)
662 663
		return;

664
	__intel_uncore_forcewake_get(uncore, fw_domains);
665 666
}

667
static void __intel_uncore_forcewake_put(struct intel_uncore *uncore,
668
					 enum forcewake_domains fw_domains)
669
{
670
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
671
	unsigned int tmp;
672

673
	fw_domains &= uncore->fw_domains;
674

675
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp) {
676 677 678
		if (WARN_ON(domain->wake_count == 0))
			continue;

679 680
		if (--domain->wake_count) {
			domain->active = true;
681
			continue;
682
		}
683

684
		fw_domain_arm_timer(domain);
685
	}
686
}
687

688 689
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
690
 * @uncore: the intel_uncore structure
691 692 693 694 695
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
696
void intel_uncore_forcewake_put(struct intel_uncore *uncore,
697 698 699 700
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

701
	if (!uncore->funcs.force_wake_put)
702 703
		return;

704 705 706
	spin_lock_irqsave(&uncore->lock, irqflags);
	__intel_uncore_forcewake_put(uncore, fw_domains);
	spin_unlock_irqrestore(&uncore->lock, irqflags);
707 708
}

709 710
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
711
 * @uncore: the intel_uncore structure
712 713 714 715 716
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
717
void intel_uncore_forcewake_put__locked(struct intel_uncore *uncore,
718 719
					enum forcewake_domains fw_domains)
{
720 721 722
	lockdep_assert_held(&uncore->lock);

	if (!uncore->funcs.force_wake_put)
723 724
		return;

725
	__intel_uncore_forcewake_put(uncore, fw_domains);
726 727
}

728
void assert_forcewakes_inactive(struct intel_uncore *uncore)
729
{
730
	if (!uncore->funcs.force_wake_get)
731 732
		return;

733
	WARN(uncore->fw_domains_active,
734
	     "Expected all fw_domains to be inactive, but %08x are still on\n",
735
	     uncore->fw_domains_active);
736 737
}

738
void assert_forcewakes_active(struct intel_uncore *uncore,
739 740
			      enum forcewake_domains fw_domains)
{
741
	if (!uncore->funcs.force_wake_get)
742 743
		return;

744
	assert_rpm_wakelock_held(uncore->rpm);
745

746 747
	fw_domains &= uncore->fw_domains;
	WARN(fw_domains & ~uncore->fw_domains_active,
748
	     "Expected %08x fw_domains to be active, but %08x are off\n",
749
	     fw_domains, fw_domains & ~uncore->fw_domains_active);
750 751
}

752
/* We give fast paths for the really cool registers */
753
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
754

755 756 757
#define GEN11_NEEDS_FORCE_WAKE(reg) \
	((reg) < 0x40000 || ((reg) >= 0x1c0000 && (reg) < 0x1dc000))

758
#define __gen6_reg_read_fw_domains(uncore, offset) \
759 760 761 762 763 764 765 766 767
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
768
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
769 770 771 772 773 774 775 776 777
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

797
static enum forcewake_domains
798
find_fw_domain(struct intel_uncore *uncore, u32 offset)
799
{
T
Tvrtko Ursulin 已提交
800
	const struct intel_forcewake_range *entry;
801

T
Tvrtko Ursulin 已提交
802
	entry = BSEARCH(offset,
803 804
			uncore->fw_domains_table,
			uncore->fw_domains_table_entries,
805
			fw_range_cmp);
806

807 808 809
	if (!entry)
		return 0;

810 811 812 813 814 815
	/*
	 * The list of FW domains depends on the SKU in gen11+ so we
	 * can't determine it statically. We use FORCEWAKE_ALL and
	 * translate it here to the list of available domains.
	 */
	if (entry->domains == FORCEWAKE_ALL)
816
		return uncore->fw_domains;
817

818
	WARN(entry->domains & ~uncore->fw_domains,
819
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
820
	     entry->domains & ~uncore->fw_domains, offset);
821 822

	return entry->domains;
823 824 825 826
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
827

T
Tvrtko Ursulin 已提交
828
#define HAS_FWTABLE(dev_priv) \
829
	(INTEL_GEN(dev_priv) >= 9 || \
T
Tvrtko Ursulin 已提交
830 831 832
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

833
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
834 835 836 837 838 839
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
840
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
841 842
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
843

844
#define __fwtable_reg_read_fw_domains(uncore, offset) \
845 846
({ \
	enum forcewake_domains __fwd = 0; \
847
	if (NEEDS_FORCE_WAKE((offset))) \
848
		__fwd = find_fw_domain(uncore, offset); \
849 850 851
	__fwd; \
})

852
#define __gen11_fwtable_reg_read_fw_domains(uncore, offset) \
853 854 855
({ \
	enum forcewake_domains __fwd = 0; \
	if (GEN11_NEEDS_FORCE_WAKE((offset))) \
856
		__fwd = find_fw_domain(uncore, offset); \
857 858 859
	__fwd; \
})

860
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
861
static const i915_reg_t gen8_shadowed_regs[] = {
862 863 864 865 866 867
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
868 869 870
	/* TODO: Other registers are not yet used */
};

871 872 873 874 875 876 877 878 879 880 881 882 883 884
static const i915_reg_t gen11_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),		/* 0x2000 (base) */
	GEN6_RPNSWREQ,				/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,			/* 0xA00C */
	RING_TAIL(BLT_RING_BASE),		/* 0x22000 (base) */
	RING_TAIL(GEN11_BSD_RING_BASE),		/* 0x1C0000 (base) */
	RING_TAIL(GEN11_BSD2_RING_BASE),	/* 0x1C4000 (base) */
	RING_TAIL(GEN11_VEBOX_RING_BASE),	/* 0x1C8000 (base) */
	RING_TAIL(GEN11_BSD3_RING_BASE),	/* 0x1D0000 (base) */
	RING_TAIL(GEN11_BSD4_RING_BASE),	/* 0x1D4000 (base) */
	RING_TAIL(GEN11_VEBOX2_RING_BASE),	/* 0x1D8000 (base) */
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
885
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
886
{
T
Tvrtko Ursulin 已提交
887
	u32 offset = i915_mmio_reg_offset(*reg);
888

T
Tvrtko Ursulin 已提交
889
	if (key < offset)
890
		return -1;
T
Tvrtko Ursulin 已提交
891
	else if (key > offset)
892 893 894 895 896
		return 1;
	else
		return 0;
}

897 898 899 900 901 902
#define __is_genX_shadowed(x) \
static bool is_gen##x##_shadowed(u32 offset) \
{ \
	const i915_reg_t *regs = gen##x##_shadowed_regs; \
	return BSEARCH(offset, regs, ARRAY_SIZE(gen##x##_shadowed_regs), \
		       mmio_reg_cmp); \
903 904
}

905 906 907
__is_genX_shadowed(8)
__is_genX_shadowed(11)

908 909 910 911 912 913
static enum forcewake_domains
gen6_reg_write_fw_domains(struct intel_uncore *uncore, i915_reg_t reg)
{
	return FORCEWAKE_RENDER;
}

914
#define __gen8_reg_write_fw_domains(uncore, offset) \
915 916 917 918 919 920 921 922 923
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

924
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
925 926
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
927
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
928
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
929
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
930
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
931
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
932
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
933 934
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
935
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
936 937
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
938 939 940 941 942
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
943

944
#define __fwtable_reg_write_fw_domains(uncore, offset) \
945 946
({ \
	enum forcewake_domains __fwd = 0; \
947
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
948
		__fwd = find_fw_domain(uncore, offset); \
949 950 951
	__fwd; \
})

952
#define __gen11_fwtable_reg_write_fw_domains(uncore, offset) \
953 954 955
({ \
	enum forcewake_domains __fwd = 0; \
	if (GEN11_NEEDS_FORCE_WAKE((offset)) && !is_gen11_shadowed(offset)) \
956
		__fwd = find_fw_domain(uncore, offset); \
957 958 959
	__fwd; \
})

960
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
961
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
962
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
963 964
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
965
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
966
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
967
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
968
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
969
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
970
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
971
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
972
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
973
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
974
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
975
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
976
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
977
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
978
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
979
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
980
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
981
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
982
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
983
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
984
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
985
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
986
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
987
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
988
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
989
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
990
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
991
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
992
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
993 994
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
995

996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
static const struct intel_forcewake_range __gen11_fw_ranges[] = {
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8500, 0x8bff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_ALL),
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb480, 0xdfff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xe900, 0x243ff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x24800, 0x3ffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x40000, 0x1bffff, 0),
	GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
	GEN_FW_RANGE(0x1c4000, 0x1c7fff, FORCEWAKE_MEDIA_VDBOX1),
	GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0),
	GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_BLITTER),
	GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
	GEN_FW_RANGE(0x1d4000, 0x1d7fff, FORCEWAKE_MEDIA_VDBOX3),
	GEN_FW_RANGE(0x1d8000, 0x1dbfff, FORCEWAKE_MEDIA_VEBOX1)
};

1030
static void
1031
ilk_dummy_write(struct intel_uncore *uncore)
1032 1033 1034 1035
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
1036
	__raw_uncore_write32(uncore, MI_MODE, 0);
1037 1038 1039
}

static void
1040
__unclaimed_reg_debug(struct intel_uncore *uncore,
1041 1042 1043
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
1044
{
1045
	if (WARN(check_for_unclaimed_mmio(uncore) && !before,
1046 1047
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
1048
		 i915_mmio_reg_offset(reg)))
1049 1050
		/* Only report the first N failures */
		i915_modparams.mmio_debug--;
1051 1052
}

1053
static inline void
1054
unclaimed_reg_debug(struct intel_uncore *uncore,
1055 1056 1057 1058
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
1059
	if (likely(!i915_modparams.mmio_debug))
1060 1061
		return;

1062
	__unclaimed_reg_debug(uncore, reg, read, before);
1063 1064
}

1065
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
1066
	u##x val = 0; \
1067
	assert_rpm_wakelock_held(uncore->rpm);
B
Ben Widawsky 已提交
1068

1069
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
1070 1071 1072
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1073
#define __gen2_read(x) \
1074
static u##x \
1075
gen2_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1076
	GEN2_READ_HEADER(x); \
1077
	val = __raw_uncore_read##x(uncore, reg); \
1078
	GEN2_READ_FOOTER; \
1079 1080 1081 1082
}

#define __gen5_read(x) \
static u##x \
1083
gen5_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1084
	GEN2_READ_HEADER(x); \
1085
	ilk_dummy_write(uncore); \
1086
	val = __raw_uncore_read##x(uncore, reg); \
1087
	GEN2_READ_FOOTER; \
1088 1089
}

1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
1106
	u32 offset = i915_mmio_reg_offset(reg); \
1107 1108
	unsigned long irqflags; \
	u##x val = 0; \
1109
	assert_rpm_wakelock_held(uncore->rpm); \
1110
	spin_lock_irqsave(&uncore->lock, irqflags); \
1111
	unclaimed_reg_debug(uncore, reg, true, true)
1112 1113

#define GEN6_READ_FOOTER \
1114
	unclaimed_reg_debug(uncore, reg, true, false); \
1115
	spin_unlock_irqrestore(&uncore->lock, irqflags); \
1116 1117 1118
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1119
static noinline void ___force_wake_auto(struct intel_uncore *uncore,
1120
					enum forcewake_domains fw_domains)
1121 1122
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
1123 1124
	unsigned int tmp;

1125
	GEM_BUG_ON(fw_domains & ~uncore->fw_domains);
1126

1127
	for_each_fw_domain_masked(domain, fw_domains, uncore, tmp)
1128 1129
		fw_domain_arm_timer(domain);

1130
	uncore->funcs.force_wake_get(uncore, fw_domains);
1131 1132
}

1133
static inline void __force_wake_auto(struct intel_uncore *uncore,
1134 1135
				     enum forcewake_domains fw_domains)
{
1136 1137 1138
	if (WARN_ON(!fw_domains))
		return;

1139
	/* Turn on all requested but inactive supported forcewake domains. */
1140 1141
	fw_domains &= uncore->fw_domains;
	fw_domains &= ~uncore->fw_domains_active;
1142

1143
	if (fw_domains)
1144
		___force_wake_auto(uncore, fw_domains);
1145 1146
}

1147
#define __gen_read(func, x) \
1148
static u##x \
1149
func##_read##x(struct intel_uncore *uncore, i915_reg_t reg, bool trace) { \
1150
	enum forcewake_domains fw_engine; \
1151
	GEN6_READ_HEADER(x); \
1152
	fw_engine = __##func##_reg_read_fw_domains(uncore, offset); \
1153
	if (fw_engine) \
1154
		__force_wake_auto(uncore, fw_engine); \
1155
	val = __raw_uncore_read##x(uncore, reg); \
1156
	GEN6_READ_FOOTER; \
1157
}
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174

#define __gen_reg_read_funcs(func) \
static enum forcewake_domains \
func##_reg_read_fw_domains(struct intel_uncore *uncore, i915_reg_t reg) { \
	return __##func##_reg_read_fw_domains(uncore, i915_mmio_reg_offset(reg)); \
} \
\
__gen_read(func, 8) \
__gen_read(func, 16) \
__gen_read(func, 32) \
__gen_read(func, 64)

__gen_reg_read_funcs(gen11_fwtable);
__gen_reg_read_funcs(fwtable);
__gen_reg_read_funcs(gen6);

#undef __gen_reg_read_funcs
1175 1176
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
1177

1178
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1179
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1180
	assert_rpm_wakelock_held(uncore->rpm); \
1181

1182
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1183

1184
#define __gen2_write(x) \
1185
static void \
1186
gen2_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1187
	GEN2_WRITE_HEADER; \
1188
	__raw_uncore_write##x(uncore, reg, val); \
1189
	GEN2_WRITE_FOOTER; \
1190 1191 1192 1193
}

#define __gen5_write(x) \
static void \
1194
gen5_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1195
	GEN2_WRITE_HEADER; \
1196
	ilk_dummy_write(uncore); \
1197
	__raw_uncore_write##x(uncore, reg, val); \
1198
	GEN2_WRITE_FOOTER; \
1199 1200
}

1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1215
	u32 offset = i915_mmio_reg_offset(reg); \
1216 1217
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1218
	assert_rpm_wakelock_held(uncore->rpm); \
1219
	spin_lock_irqsave(&uncore->lock, irqflags); \
1220
	unclaimed_reg_debug(uncore, reg, false, true)
1221 1222

#define GEN6_WRITE_FOOTER \
1223
	unclaimed_reg_debug(uncore, reg, false, false); \
1224
	spin_unlock_irqrestore(&uncore->lock, irqflags)
1225

1226 1227
#define __gen6_write(x) \
static void \
1228
gen6_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1229
	GEN6_WRITE_HEADER; \
1230
	if (NEEDS_FORCE_WAKE(offset)) \
1231
		__gen6_gt_wait_for_fifo(uncore); \
1232
	__raw_uncore_write##x(uncore, reg, val); \
1233
	GEN6_WRITE_FOOTER; \
1234
}
1235 1236 1237
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)
1238

1239
#define __gen_write(func, x) \
1240
static void \
1241
func##_write##x(struct intel_uncore *uncore, i915_reg_t reg, u##x val, bool trace) { \
1242
	enum forcewake_domains fw_engine; \
1243
	GEN6_WRITE_HEADER; \
1244
	fw_engine = __##func##_reg_write_fw_domains(uncore, offset); \
1245
	if (fw_engine) \
1246
		__force_wake_auto(uncore, fw_engine); \
1247
	__raw_uncore_write##x(uncore, reg, val); \
1248
	GEN6_WRITE_FOOTER; \
1249
}
1250

1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
#define __gen_reg_write_funcs(func) \
static enum forcewake_domains \
func##_reg_write_fw_domains(struct intel_uncore *uncore, i915_reg_t reg) { \
	return __##func##_reg_write_fw_domains(uncore, i915_mmio_reg_offset(reg)); \
} \
\
__gen_write(func, 8) \
__gen_write(func, 16) \
__gen_write(func, 32)

__gen_reg_write_funcs(gen11_fwtable);
__gen_reg_write_funcs(fwtable);
__gen_reg_write_funcs(gen8);

#undef __gen_reg_write_funcs
1266 1267
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1268

1269
#define ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, x) \
1270
do { \
1271 1272 1273
	(uncore)->funcs.mmio_writeb = x##_write8; \
	(uncore)->funcs.mmio_writew = x##_write16; \
	(uncore)->funcs.mmio_writel = x##_write32; \
1274 1275
} while (0)

1276
#define ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, x) \
1277
do { \
1278 1279 1280 1281
	(uncore)->funcs.mmio_readb = x##_read8; \
	(uncore)->funcs.mmio_readw = x##_read16; \
	(uncore)->funcs.mmio_readl = x##_read32; \
	(uncore)->funcs.mmio_readq = x##_read64; \
1282 1283
} while (0)

1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
#define ASSIGN_WRITE_MMIO_VFUNCS(uncore, x) \
do { \
	ASSIGN_RAW_WRITE_MMIO_VFUNCS((uncore), x); \
	(uncore)->funcs.write_fw_domains = x##_reg_write_fw_domains; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(uncore, x) \
do { \
	ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, x); \
	(uncore)->funcs.read_fw_domains = x##_reg_read_fw_domains; \
} while (0)
1295

1296 1297 1298 1299
static int __fw_domain_init(struct intel_uncore *uncore,
			    enum forcewake_domain_id domain_id,
			    i915_reg_t reg_set,
			    i915_reg_t reg_ack)
1300 1301 1302
{
	struct intel_uncore_forcewake_domain *d;

1303 1304
	GEM_BUG_ON(domain_id >= FW_DOMAIN_ID_COUNT);
	GEM_BUG_ON(uncore->fw_domain[domain_id]);
1305

1306 1307
	if (i915_inject_load_failure())
		return -ENOMEM;
1308

1309 1310 1311
	d = kzalloc(sizeof(*d), GFP_KERNEL);
	if (!d)
		return -ENOMEM;
1312

1313 1314 1315
	WARN_ON(!i915_mmio_reg_valid(reg_set));
	WARN_ON(!i915_mmio_reg_valid(reg_ack));

1316
	d->uncore = uncore;
1317
	d->wake_count = 0;
1318 1319
	d->reg_set = uncore->regs + i915_mmio_reg_offset(reg_set);
	d->reg_ack = uncore->regs + i915_mmio_reg_offset(reg_ack);
1320 1321 1322

	d->id = domain_id;

1323 1324 1325
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
1326 1327 1328 1329 1330 1331 1332
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX1));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX2 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX2));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX3 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX3));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX0));
	BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX1));

C
Chris Wilson 已提交
1333
	d->mask = BIT(domain_id);
1334

1335 1336
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1337

1338
	uncore->fw_domains |= BIT(domain_id);
1339

1340
	fw_domain_reset(d);
1341 1342 1343 1344

	uncore->fw_domain[domain_id] = d;

	return 0;
1345 1346
}

1347
static void fw_domain_fini(struct intel_uncore *uncore,
1348 1349 1350 1351
			   enum forcewake_domain_id domain_id)
{
	struct intel_uncore_forcewake_domain *d;

1352
	GEM_BUG_ON(domain_id >= FW_DOMAIN_ID_COUNT);
1353

1354 1355 1356
	d = fetch_and_zero(&uncore->fw_domain[domain_id]);
	if (!d)
		return;
1357

1358
	uncore->fw_domains &= ~BIT(domain_id);
1359 1360
	WARN_ON(d->wake_count);
	WARN_ON(hrtimer_cancel(&d->timer));
1361 1362
	kfree(d);
}
1363

1364 1365 1366 1367 1368 1369 1370
static void intel_uncore_fw_domains_fini(struct intel_uncore *uncore)
{
	struct intel_uncore_forcewake_domain *d;
	int tmp;

	for_each_fw_domain(d, uncore, tmp)
		fw_domain_fini(uncore, d->id);
1371 1372
}

1373
static int intel_uncore_fw_domains_init(struct intel_uncore *uncore)
1374
{
1375
	struct drm_i915_private *i915 = uncore->i915;
1376
	int ret = 0;
1377

1378
	GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
1379

1380 1381 1382
#define fw_domain_init(uncore__, id__, set__, ack__) \
	(ret ?: (ret = __fw_domain_init((uncore__), (id__), (set__), (ack__))))

1383
	if (INTEL_GEN(i915) >= 11) {
1384 1385
		int i;

1386
		uncore->funcs.force_wake_get = fw_domains_get_with_fallback;
1387 1388
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1389 1390
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
1391
		fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1392 1393
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
1394

1395
		for (i = 0; i < I915_MAX_VCS; i++) {
1396
			if (!HAS_ENGINE(i915, _VCS(i)))
1397 1398
				continue;

1399
			fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VDBOX0 + i,
1400 1401 1402 1403
				       FORCEWAKE_MEDIA_VDBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(i));
		}
		for (i = 0; i < I915_MAX_VECS; i++) {
1404
			if (!HAS_ENGINE(i915, _VECS(i)))
1405 1406
				continue;

1407
			fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA_VEBOX0 + i,
1408 1409 1410
				       FORCEWAKE_MEDIA_VEBOX_GEN11(i),
				       FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(i));
		}
1411
	} else if (IS_GEN_RANGE(i915, 9, 10)) {
1412
		uncore->funcs.force_wake_get = fw_domains_get_with_fallback;
1413 1414
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1415 1416
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
1417
		fw_domain_init(uncore, FW_DOMAIN_ID_BLITTER,
1418 1419
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
1420
		fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1421
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1422 1423 1424 1425
	} else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) {
		uncore->funcs.force_wake_get = fw_domains_get;
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1426
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
1427
		fw_domain_init(uncore, FW_DOMAIN_ID_MEDIA,
1428
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1429 1430
	} else if (IS_HASWELL(i915) || IS_BROADWELL(i915)) {
		uncore->funcs.force_wake_get =
1431
			fw_domains_get_with_thread_status;
1432 1433
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1434
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1435
	} else if (IS_IVYBRIDGE(i915)) {
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1447
		uncore->funcs.force_wake_get =
1448
			fw_domains_get_with_thread_status;
1449
		uncore->funcs.force_wake_put = fw_domains_put;
1450

1451 1452
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1453 1454 1455
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1456
		 */
1457

1458
		__raw_uncore_write32(uncore, FORCEWAKE, 0);
1459
		__raw_posting_read(uncore, ECOBUS);
1460

1461 1462 1463 1464
		ret = __fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
		if (ret)
			goto out;
1465

1466 1467
		spin_lock_irq(&uncore->lock);
		fw_domains_get_with_thread_status(uncore, FORCEWAKE_RENDER);
1468
		ecobus = __raw_uncore_read32(uncore, ECOBUS);
1469 1470
		fw_domains_put(uncore, FORCEWAKE_RENDER);
		spin_unlock_irq(&uncore->lock);
1471

1472
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1473 1474
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1475
			fw_domain_fini(uncore, FW_DOMAIN_ID_RENDER);
1476
			fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1477
				       FORCEWAKE, FORCEWAKE_ACK);
1478
		}
1479 1480
	} else if (IS_GEN(i915, 6)) {
		uncore->funcs.force_wake_get =
1481
			fw_domains_get_with_thread_status;
1482 1483
		uncore->funcs.force_wake_put = fw_domains_put;
		fw_domain_init(uncore, FW_DOMAIN_ID_RENDER,
1484
			       FORCEWAKE, FORCEWAKE_ACK);
1485
	}
1486

1487 1488
#undef fw_domain_init

1489
	/* All future platforms are expected to require complex power gating */
1490 1491 1492 1493 1494 1495 1496
	WARN_ON(!ret && uncore->fw_domains == 0);

out:
	if (ret)
		intel_uncore_fw_domains_fini(uncore);

	return ret;
1497 1498
}

1499
#define ASSIGN_FW_DOMAINS_TABLE(uncore, d) \
1500
{ \
1501
	(uncore)->fw_domains_table = \
1502
			(struct intel_forcewake_range *)(d); \
1503
	(uncore)->fw_domains_table_entries = ARRAY_SIZE((d)); \
1504 1505
}

1506 1507 1508
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
1509 1510
	struct intel_uncore *uncore = container_of(nb,
			struct intel_uncore, pmic_bus_access_nb);
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
1521 1522 1523 1524 1525
		 *
		 * The notifier is unregistered during intel_runtime_suspend(),
		 * so it's ok to access the HW here without holding a RPM
		 * wake reference -> disable wakeref asserts for the time of
		 * the access.
1526
		 */
1527 1528 1529
		disable_rpm_wakeref_asserts(uncore->rpm);
		intel_uncore_forcewake_get(uncore, FORCEWAKE_ALL);
		enable_rpm_wakeref_asserts(uncore->rpm);
1530 1531
		break;
	case MBI_PMIC_BUS_ACCESS_END:
1532
		intel_uncore_forcewake_put(uncore, FORCEWAKE_ALL);
1533 1534 1535 1536 1537 1538
		break;
	}

	return NOTIFY_OK;
}

1539 1540
static int uncore_mmio_setup(struct intel_uncore *uncore)
{
1541
	struct drm_i915_private *i915 = uncore->i915;
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
	struct pci_dev *pdev = i915->drm.pdev;
	int mmio_bar;
	int mmio_size;

	mmio_bar = IS_GEN(i915, 2) ? 1 : 0;
	/*
	 * Before gen4, the registers and the GTT are behind different BARs.
	 * However, from gen4 onwards, the registers and the GTT are shared
	 * in the same BAR, so we want to restrict this ioremap from
	 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
	 * the register BAR remains the same size for all the earlier
	 * generations up to Ironlake.
	 */
	if (INTEL_GEN(i915) < 5)
		mmio_size = 512 * 1024;
	else
		mmio_size = 2 * 1024 * 1024;
	uncore->regs = pci_iomap(pdev, mmio_bar, mmio_size);
	if (uncore->regs == NULL) {
		DRM_ERROR("failed to map registers\n");

		return -EIO;
	}

	return 0;
}

static void uncore_mmio_cleanup(struct intel_uncore *uncore)
{
1571
	struct pci_dev *pdev = uncore->i915->drm.pdev;
1572 1573 1574 1575

	pci_iounmap(pdev, uncore->regs);
}

1576 1577
void intel_uncore_init_early(struct intel_uncore *uncore,
			     struct drm_i915_private *i915)
1578 1579
{
	spin_lock_init(&uncore->lock);
1580 1581
	uncore->i915 = i915;
	uncore->rpm = &i915->runtime_pm;
1582
}
1583

1584
static void uncore_raw_init(struct intel_uncore *uncore)
1585
{
1586
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore));
1587

1588 1589 1590 1591 1592 1593 1594 1595
	if (IS_GEN(uncore->i915, 5)) {
		ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, gen5);
		ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, gen5);
	} else {
		ASSIGN_RAW_WRITE_MMIO_VFUNCS(uncore, gen2);
		ASSIGN_RAW_READ_MMIO_VFUNCS(uncore, gen2);
	}
}
1596

1597
static int uncore_forcewake_init(struct intel_uncore *uncore)
1598 1599
{
	struct drm_i915_private *i915 = uncore->i915;
1600
	int ret;
1601

1602
	GEM_BUG_ON(!intel_uncore_has_forcewake(uncore));
1603

1604 1605 1606 1607
	ret = intel_uncore_fw_domains_init(uncore);
	if (ret)
		return ret;

1608
	forcewake_early_sanitize(uncore, 0);
1609

1610
	if (IS_GEN_RANGE(i915, 6, 7)) {
1611 1612 1613 1614 1615
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen6);

		if (IS_VALLEYVIEW(i915)) {
			ASSIGN_FW_DOMAINS_TABLE(uncore, __vlv_fw_ranges);
			ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1616
		} else {
1617
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1618
		}
1619 1620 1621 1622 1623
	} else if (IS_GEN(i915, 8)) {
		if (IS_CHERRYVIEW(i915)) {
			ASSIGN_FW_DOMAINS_TABLE(uncore, __chv_fw_ranges);
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
			ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1624
		} else {
1625 1626
			ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen8);
			ASSIGN_READ_MMIO_VFUNCS(uncore, gen6);
1627
		}
1628 1629 1630 1631
	} else if (IS_GEN_RANGE(i915, 9, 10)) {
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen9_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, fwtable);
1632
	} else {
1633 1634 1635
		ASSIGN_FW_DOMAINS_TABLE(uncore, __gen11_fw_ranges);
		ASSIGN_WRITE_MMIO_VFUNCS(uncore, gen11_fwtable);
		ASSIGN_READ_MMIO_VFUNCS(uncore, gen11_fwtable);
1636
	}
1637

1638 1639
	uncore->pmic_bus_access_nb.notifier_call = i915_pmic_bus_access_notifier;
	iosf_mbi_register_pmic_bus_access_notifier(&uncore->pmic_bus_access_nb);
1640 1641

	return 0;
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
}

int intel_uncore_init_mmio(struct intel_uncore *uncore)
{
	struct drm_i915_private *i915 = uncore->i915;
	int ret;

	ret = uncore_mmio_setup(uncore);
	if (ret)
		return ret;

	if (INTEL_GEN(i915) > 5 && !intel_vgpu_active(i915))
		uncore->flags |= UNCORE_HAS_FORCEWAKE;

	uncore->unclaimed_mmio_check = 1;

1658
	if (!intel_uncore_has_forcewake(uncore)) {
1659
		uncore_raw_init(uncore);
1660 1661 1662 1663 1664
	} else {
		ret = uncore_forcewake_init(uncore);
		if (ret)
			goto out_mmio_cleanup;
	}
1665

1666 1667 1668 1669 1670 1671
	/* make sure fw funcs are set if and only if we have fw*/
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.force_wake_get);
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.force_wake_put);
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.read_fw_domains);
	GEM_BUG_ON(intel_uncore_has_forcewake(uncore) != !!uncore->funcs.write_fw_domains);

1672 1673 1674 1675 1676 1677 1678 1679 1680
	if (HAS_FPGA_DBG_UNCLAIMED(i915))
		uncore->flags |= UNCORE_HAS_FPGA_DBG_UNCLAIMED;

	if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915))
		uncore->flags |= UNCORE_HAS_DBG_UNCLAIMED;

	if (IS_GEN_RANGE(i915, 6, 7))
		uncore->flags |= UNCORE_HAS_FIFO;

1681 1682 1683
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(uncore))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
1684 1685

	return 0;
1686 1687 1688 1689 1690

out_mmio_cleanup:
	uncore_mmio_cleanup(uncore);

	return ret;
1691 1692
}

1693 1694 1695 1696 1697
/*
 * We might have detected that some engines are fused off after we initialized
 * the forcewake domains. Prune them, to make sure they only reference existing
 * engines.
 */
1698
void intel_uncore_prune_mmio_domains(struct intel_uncore *uncore)
1699
{
1700
	struct drm_i915_private *i915 = uncore->i915;
1701 1702 1703
	enum forcewake_domains fw_domains = uncore->fw_domains;
	enum forcewake_domain_id domain_id;
	int i;
1704

1705 1706
	if (!intel_uncore_has_forcewake(uncore) || INTEL_GEN(i915) < 11)
		return;
1707

1708 1709
	for (i = 0; i < I915_MAX_VCS; i++) {
		domain_id = FW_DOMAIN_ID_MEDIA_VDBOX0 + i;
1710

1711 1712
		if (HAS_ENGINE(i915, _VCS(i)))
			continue;
1713

1714 1715 1716
		if (fw_domains & BIT(domain_id))
			fw_domain_fini(uncore, domain_id);
	}
1717

1718 1719
	for (i = 0; i < I915_MAX_VECS; i++) {
		domain_id = FW_DOMAIN_ID_MEDIA_VEBOX0 + i;
1720

1721 1722
		if (HAS_ENGINE(i915, _VECS(i)))
			continue;
1723

1724 1725
		if (fw_domains & BIT(domain_id))
			fw_domain_fini(uncore, domain_id);
1726 1727 1728
	}
}

1729
void intel_uncore_fini_mmio(struct intel_uncore *uncore)
1730
{
1731 1732 1733 1734 1735
	if (intel_uncore_has_forcewake(uncore)) {
		iosf_mbi_punit_acquire();
		iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
			&uncore->pmic_bus_access_nb);
		intel_uncore_forcewake_reset(uncore);
1736
		intel_uncore_fw_domains_fini(uncore);
1737 1738 1739
		iosf_mbi_punit_release();
	}

1740
	uncore_mmio_cleanup(uncore);
1741 1742
}

1743 1744 1745 1746 1747 1748 1749 1750
static const struct reg_whitelist {
	i915_reg_t offset_ldw;
	i915_reg_t offset_udw;
	u16 gen_mask;
	u8 size;
} reg_read_whitelist[] = { {
	.offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	.offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
1751
	.gen_mask = INTEL_GEN_MASK(4, 11),
1752 1753
	.size = 8
} };
1754 1755 1756 1757

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1758 1759
	struct drm_i915_private *i915 = to_i915(dev);
	struct intel_uncore *uncore = &i915->uncore;
1760
	struct drm_i915_reg_read *reg = data;
1761
	struct reg_whitelist const *entry;
1762
	intel_wakeref_t wakeref;
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
	unsigned int flags;
	int remain;
	int ret = 0;

	entry = reg_read_whitelist;
	remain = ARRAY_SIZE(reg_read_whitelist);
	while (remain) {
		u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw);

		GEM_BUG_ON(!is_power_of_2(entry->size));
		GEM_BUG_ON(entry->size > 8);
		GEM_BUG_ON(entry_offset & (entry->size - 1));

1776
		if (INTEL_INFO(i915)->gen_mask & entry->gen_mask &&
1777
		    entry_offset == (reg->offset & -entry->size))
1778
			break;
1779 1780
		entry++;
		remain--;
1781 1782
	}

1783
	if (!remain)
1784 1785
		return -EINVAL;

1786
	flags = reg->offset & (entry->size - 1);
1787

1788
	with_intel_runtime_pm(&i915->runtime_pm, wakeref) {
1789
		if (entry->size == 8 && flags == I915_REG_READ_8B_WA)
1790 1791 1792
			reg->val = intel_uncore_read64_2x32(uncore,
							    entry->offset_ldw,
							    entry->offset_udw);
1793
		else if (entry->size == 8 && flags == 0)
1794 1795
			reg->val = intel_uncore_read64(uncore,
						       entry->offset_ldw);
1796
		else if (entry->size == 4 && flags == 0)
1797
			reg->val = intel_uncore_read(uncore, entry->offset_ldw);
1798
		else if (entry->size == 2 && flags == 0)
1799 1800
			reg->val = intel_uncore_read16(uncore,
						       entry->offset_ldw);
1801
		else if (entry->size == 1 && flags == 0)
1802 1803
			reg->val = intel_uncore_read8(uncore,
						      entry->offset_ldw);
1804 1805 1806
		else
			ret = -EINVAL;
	}
1807

1808
	return ret;
1809 1810
}

1811
/**
1812
 * __intel_wait_for_register_fw - wait until register matches expected state
1813
 * @uncore: the struct intel_uncore
1814 1815 1816
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1817 1818 1819
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1820 1821
 *
 * This routine waits until the target register @reg contains the expected
1822 1823 1824 1825
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1826
 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
1827
 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
1828
 * must be not larger than 20,0000 microseconds.
1829 1830 1831 1832 1833 1834 1835 1836
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1837
int __intel_wait_for_register_fw(struct intel_uncore *uncore,
1838
				 i915_reg_t reg,
1839 1840 1841 1842
				 u32 mask,
				 u32 value,
				 unsigned int fast_timeout_us,
				 unsigned int slow_timeout_ms,
1843
				 u32 *out_value)
1844
{
1845
	u32 uninitialized_var(reg_value);
1846
#define done (((reg_value = intel_uncore_read_fw(uncore, reg)) & mask) == value)
1847 1848
	int ret;

1849
	/* Catch any overuse of this function */
1850 1851
	might_sleep_if(slow_timeout_ms);
	GEM_BUG_ON(fast_timeout_us > 20000);
1852

1853 1854
	ret = -ETIMEDOUT;
	if (fast_timeout_us && fast_timeout_us <= 20000)
1855
		ret = _wait_for_atomic(done, fast_timeout_us, 0);
1856
	if (ret && slow_timeout_ms)
1857
		ret = wait_for(done, slow_timeout_ms);
1858

1859 1860
	if (out_value)
		*out_value = reg_value;
1861

1862 1863 1864 1865 1866
	return ret;
#undef done
}

/**
1867
 * __intel_wait_for_register - wait until register matches expected state
1868
 * @uncore: the struct intel_uncore
1869 1870 1871
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1872 1873 1874
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1875 1876
 *
 * This routine waits until the target register @reg contains the expected
1877 1878 1879 1880
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1881 1882 1883 1884
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1885 1886 1887 1888 1889 1890 1891 1892
int __intel_wait_for_register(struct intel_uncore *uncore,
			      i915_reg_t reg,
			      u32 mask,
			      u32 value,
			      unsigned int fast_timeout_us,
			      unsigned int slow_timeout_ms,
			      u32 *out_value)
{
1893
	unsigned fw =
1894
		intel_uncore_forcewake_for_reg(uncore, reg, FW_REG_READ);
1895
	u32 reg_value;
1896 1897
	int ret;

1898
	might_sleep_if(slow_timeout_ms);
1899

1900 1901
	spin_lock_irq(&uncore->lock);
	intel_uncore_forcewake_get__locked(uncore, fw);
1902

1903
	ret = __intel_wait_for_register_fw(uncore,
1904
					   reg, mask, value,
1905
					   fast_timeout_us, 0, &reg_value);
1906

1907 1908
	intel_uncore_forcewake_put__locked(uncore, fw);
	spin_unlock_irq(&uncore->lock);
1909

1910
	if (ret && slow_timeout_ms)
1911 1912
		ret = __wait_for(reg_value = intel_uncore_read_notrace(uncore,
								       reg),
1913 1914 1915
				 (reg_value & mask) == value,
				 slow_timeout_ms * 1000, 10, 1000);

1916 1917 1918
	/* just trace the final value */
	trace_i915_reg_rw(false, reg, reg_value, sizeof(reg_value), true);

1919 1920
	if (out_value)
		*out_value = reg_value;
1921 1922

	return ret;
1923 1924
}

1925
bool intel_uncore_unclaimed_mmio(struct intel_uncore *uncore)
1926
{
1927
	return check_for_unclaimed_mmio(uncore);
1928
}
1929

1930
bool
1931
intel_uncore_arm_unclaimed_mmio_detection(struct intel_uncore *uncore)
1932
{
1933 1934
	bool ret = false;

1935
	spin_lock_irq(&uncore->lock);
1936

1937
	if (unlikely(uncore->unclaimed_mmio_check <= 0))
1938
		goto out;
1939

1940
	if (unlikely(intel_uncore_unclaimed_mmio(uncore))) {
1941 1942 1943 1944 1945 1946
		if (!i915_modparams.mmio_debug) {
			DRM_DEBUG("Unclaimed register detected, "
				  "enabling oneshot unclaimed register reporting. "
				  "Please use i915.mmio_debug=N for more information.\n");
			i915_modparams.mmio_debug++;
		}
1947
		uncore->unclaimed_mmio_check--;
1948
		ret = true;
1949
	}
1950

1951
out:
1952
	spin_unlock_irq(&uncore->lock);
1953 1954

	return ret;
1955
}
1956 1957 1958 1959

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
1960
 * @uncore: pointer to struct intel_uncore
1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
1972
intel_uncore_forcewake_for_reg(struct intel_uncore *uncore,
1973 1974 1975 1976 1977 1978
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

1979
	if (!intel_uncore_has_forcewake(uncore))
T
Tvrtko Ursulin 已提交
1980 1981
		return 0;

1982
	if (op & FW_REG_READ)
1983
		fw_domains = uncore->funcs.read_fw_domains(uncore, reg);
1984 1985

	if (op & FW_REG_WRITE)
1986 1987 1988
		fw_domains |= uncore->funcs.write_fw_domains(uncore, reg);

	WARN_ON(fw_domains & ~uncore->fw_domains);
1989 1990 1991

	return fw_domains;
}
1992 1993

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1994
#include "selftests/mock_uncore.c"
1995 1996
#include "selftests/intel_uncore.c"
#endif