intel_uncore.c 37.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28 29
#include <linux/pm_runtime.h>

30 31
#define FORCEWAKE_ACK_TIMEOUT_MS 2

32 33 34 35 36 37 38 39 40 41 42 43 44 45
#define __raw_i915_read8(dev_priv__, reg__) readb((dev_priv__)->regs + (reg__))
#define __raw_i915_write8(dev_priv__, reg__, val__) writeb(val__, (dev_priv__)->regs + (reg__))

#define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
#define __raw_i915_write16(dev_priv__, reg__, val__) writew(val__, (dev_priv__)->regs + (reg__))

#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
#define __raw_i915_write32(dev_priv__, reg__, val__) writel(val__, (dev_priv__)->regs + (reg__))

#define __raw_i915_read64(dev_priv__, reg__) readq((dev_priv__)->regs + (reg__))
#define __raw_i915_write64(dev_priv__, reg__, val__) writeq(val__, (dev_priv__)->regs + (reg__))

#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32(dev_priv__, reg__)

46 47 48 49 50 51 52
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
53
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
54 55 56 57 58 59 60 61 62 63 64 65
{
	BUILD_BUG_ON((sizeof(forcewake_domain_names)/sizeof(const char *)) !=
		     FW_DOMAIN_ID_COUNT);

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

66 67 68
static void
assert_device_not_suspended(struct drm_i915_private *dev_priv)
{
69 70
	WARN_ONCE(HAS_RUNTIME_PM(dev_priv->dev) && dev_priv->pm.suspended,
		  "Device suspended\n");
71
}
72

73 74
static inline void
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
75
{
76
	WARN_ON(d->reg_set == 0);
77
	__raw_i915_write32(d->i915, d->reg_set, d->val_reset);
78 79
}

80 81
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
82
{
83
	mod_timer_pinned(&d->timer, jiffies + 1);
84 85
}

86 87
static inline void
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
88
{
89 90
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL) == 0,
91
			    FORCEWAKE_ACK_TIMEOUT_MS))
92 93 94
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
95

96 97 98 99 100
static inline void
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_set);
}
101

102 103 104 105 106
static inline void
fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
{
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL),
107
			    FORCEWAKE_ACK_TIMEOUT_MS))
108 109 110
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
111

112 113 114 115
static inline void
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_clear);
116 117
}

118 119
static inline void
fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
120
{
121 122 123
	/* something from same cacheline, but not from the set register */
	if (d->reg_post)
		__raw_posting_read(d->i915, d->reg_post);
124 125
}

126
static void
127
fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
128
{
129
	struct intel_uncore_forcewake_domain *d;
130
	enum forcewake_domain_id id;
131

132 133 134 135 136 137
	for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
		fw_domain_wait_ack_clear(d);
		fw_domain_get(d);
		fw_domain_wait_ack(d);
	}
}
138

139
static void
140
fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
141 142
{
	struct intel_uncore_forcewake_domain *d;
143
	enum forcewake_domain_id id;
144

145 146 147 148 149
	for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
		fw_domain_put(d);
		fw_domain_posting_read(d);
	}
}
150

151 152 153 154
static void
fw_domains_posting_read(struct drm_i915_private *dev_priv)
{
	struct intel_uncore_forcewake_domain *d;
155
	enum forcewake_domain_id id;
156 157 158 159 160 161 162 163 164

	/* No need to do for all, just do for first found */
	for_each_fw_domain(d, dev_priv, id) {
		fw_domain_posting_read(d);
		break;
	}
}

static void
165
fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
166 167
{
	struct intel_uncore_forcewake_domain *d;
168
	enum forcewake_domain_id id;
169

170 171
	WARN_ON(dev_priv->uncore.fw_domains == 0);

172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
	for_each_fw_domain_mask(d, fw_domains, dev_priv, id)
		fw_domain_reset(d);

	fw_domains_posting_read(dev_priv);
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
189
					      enum forcewake_domains fw_domains)
190 191
{
	fw_domains_get(dev_priv, fw_domains);
192

193
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
194
	__gen6_gt_wait_for_thread_c0(dev_priv);
195 196 197 198 199
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
200 201

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
202 203
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
204 205
}

206
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
207
				     enum forcewake_domains fw_domains)
208
{
209
	fw_domains_put(dev_priv, fw_domains);
210 211 212 213 214 215 216
	gen6_gt_check_fifodbg(dev_priv);
}

static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

217 218 219 220 221 222 223
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
	if (IS_VALLEYVIEW(dev_priv->dev))
		dev_priv->uncore.fifo_count =
			__raw_i915_read32(dev_priv, GTFIFOCTL) &
						GT_FIFO_FREE_ENTRIES_MASK;

224 225
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
226
		u32 fifo = __raw_i915_read32(dev_priv, GTFIFOCTL) & GT_FIFO_FREE_ENTRIES_MASK;
227 228
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
229
			fifo = __raw_i915_read32(dev_priv, GTFIFOCTL) & GT_FIFO_FREE_ENTRIES_MASK;
230 231 232 233 234 235 236 237 238 239
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

240
static void intel_uncore_fw_release_timer(unsigned long arg)
Z
Zhe Wang 已提交
241
{
242 243
	struct intel_uncore_forcewake_domain *domain = (void *)arg;
	unsigned long irqflags;
Z
Zhe Wang 已提交
244

245
	assert_device_not_suspended(domain->i915);
Z
Zhe Wang 已提交
246

247 248 249 250 251 252 253 254 255
	spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

	if (--domain->wake_count == 0)
		domain->i915->uncore.funcs.force_wake_put(domain->i915,
							  1 << domain->id);

	spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
Z
Zhe Wang 已提交
256 257
}

258
void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
Z
Zhe Wang 已提交
259
{
260
	struct drm_i915_private *dev_priv = dev->dev_private;
261
	unsigned long irqflags;
262
	struct intel_uncore_forcewake_domain *domain;
263 264 265
	int retry_count = 100;
	enum forcewake_domain_id id;
	enum forcewake_domains fw = 0, active_domains;
Z
Zhe Wang 已提交
266

267 268 269 270 271 272
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
		active_domains = 0;
Z
Zhe Wang 已提交
273

274 275 276
		for_each_fw_domain(domain, dev_priv, id) {
			if (del_timer_sync(&domain->timer) == 0)
				continue;
Z
Zhe Wang 已提交
277

278
			intel_uncore_fw_release_timer((unsigned long)domain);
279
		}
280

281
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
282

283 284 285 286
		for_each_fw_domain(domain, dev_priv, id) {
			if (timer_pending(&domain->timer))
				active_domains |= (1 << id);
		}
287

288 289
		if (active_domains == 0)
			break;
290

291 292 293 294
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
295

296 297 298
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
299

300 301 302 303 304 305 306 307
	WARN_ON(active_domains);

	for_each_fw_domain(domain, dev_priv, id)
		if (domain->wake_count)
			fw |= 1 << id;

	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
308

309
	fw_domains_reset(dev_priv, FORCEWAKE_ALL);
Z
Zhe Wang 已提交
310

311 312 313 314 315 316 317 318 319 320
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

		if (IS_GEN6(dev) || IS_GEN7(dev))
			dev_priv->uncore.fifo_count =
				__raw_i915_read32(dev_priv, GTFIFOCTL) &
				GT_FIFO_FREE_ENTRIES_MASK;
	}

321
	if (!restore)
322
		assert_forcewakes_inactive(dev_priv);
323

324
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
325 326
}

327
static void intel_uncore_ellc_detect(struct drm_device *dev)
328 329 330
{
	struct drm_i915_private *dev_priv = dev->dev_private;

331 332
	if ((IS_HASWELL(dev) || IS_BROADWELL(dev) ||
	     INTEL_INFO(dev)->gen >= 9) &&
333
	    (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) & EDRAM_ENABLED)) {
334 335 336 337 338 339 340 341
		/* The docs do not explain exactly how the calculation can be
		 * made. It is somewhat guessable, but for now, it's always
		 * 128MB.
		 * NB: We can't write IDICR yet because we do not have gt funcs
		 * set up */
		dev_priv->ellc_size = 128;
		DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
	}
342 343 344 345 346 347 348 349 350
}

static void __intel_uncore_early_sanitize(struct drm_device *dev,
					  bool restore_forcewake)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_FPGA_DBG_UNCLAIMED(dev))
		__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
351

352 353 354 355 356
	/* clear out old GT FIFO errors */
	if (IS_GEN6(dev) || IS_GEN7(dev))
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

357
	intel_uncore_forcewake_reset(dev, restore_forcewake);
358 359
}

360 361 362 363 364 365
void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
{
	__intel_uncore_early_sanitize(dev, restore_forcewake);
	i915_check_and_clear_faults(dev);
}

366 367
void intel_uncore_sanitize(struct drm_device *dev)
{
368 369 370 371
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
	intel_disable_gt_powersave(dev);
}

372 373 374 375 376 377 378 379 380 381 382 383
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
384
 */
385
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
386
				enum forcewake_domains fw_domains)
387 388
{
	unsigned long irqflags;
389
	struct intel_uncore_forcewake_domain *domain;
390
	enum forcewake_domain_id id;
391

392 393 394
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

395
	WARN_ON(dev_priv->pm.suspended);
396

397 398
	fw_domains &= dev_priv->uncore.fw_domains;

399
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Z
Zhe Wang 已提交
400

401 402 403
	for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
		if (domain->wake_count++)
			fw_domains &= ~(1 << id);
404
	}
405

406 407 408
	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);

409 410 411
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

412 413 414 415 416 417 418
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
419
 */
420
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
421
				enum forcewake_domains fw_domains)
422 423
{
	unsigned long irqflags;
424
	struct intel_uncore_forcewake_domain *domain;
425
	enum forcewake_domain_id id;
426

427 428 429
	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

430 431
	fw_domains &= dev_priv->uncore.fw_domains;

432 433
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

434 435 436 437 438 439 440 441
	for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

		domain->wake_count++;
442
		fw_domain_arm_timer(domain);
443
	}
444

445 446 447
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

448
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
449
{
450
	struct intel_uncore_forcewake_domain *domain;
451
	enum forcewake_domain_id id;
452

453 454 455
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

456
	for_each_fw_domain(domain, dev_priv, id)
457
		WARN_ON(domain->wake_count);
458 459
}

460 461
/* We give fast paths for the really cool registers */
#define NEEDS_FORCE_WAKE(dev_priv, reg) \
462
	 ((reg) < 0x40000 && (reg) != FORCEWAKE)
463

464
#define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
465

466 467 468 469 470 471 472 473 474 475 476 477 478
#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
	 REG_RANGE((reg), 0x5000, 0x8000) || \
	 REG_RANGE((reg), 0xB000, 0x12000) || \
	 REG_RANGE((reg), 0x2E000, 0x30000))

#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x22000, 0x24000) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

#define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
479
	 REG_RANGE((reg), 0x5200, 0x8000) || \
480
	 REG_RANGE((reg), 0x8300, 0x8500) || \
481
	 REG_RANGE((reg), 0xB000, 0xB480) || \
482 483 484 485 486 487 488 489
	 REG_RANGE((reg), 0xE000, 0xE800))

#define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x8800, 0x8900) || \
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1C000) || \
	 REG_RANGE((reg), 0x1E800, 0x1EA00) || \
490
	 REG_RANGE((reg), 0x30000, 0x38000))
491 492 493 494 495 496

#define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x4000, 0x5000) || \
	 REG_RANGE((reg), 0x8000, 0x8300) || \
	 REG_RANGE((reg), 0x8500, 0x8600) || \
	 REG_RANGE((reg), 0x9000, 0xB000) || \
497
	 REG_RANGE((reg), 0xF000, 0x10000))
498

499
#define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
500
	REG_RANGE((reg), 0xB00,  0x2000)
501 502

#define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
503 504
	(REG_RANGE((reg), 0x2000, 0x2700) || \
	 REG_RANGE((reg), 0x3000, 0x4000) || \
505
	 REG_RANGE((reg), 0x5200, 0x8000) || \
506
	 REG_RANGE((reg), 0x8140, 0x8160) || \
507 508 509
	 REG_RANGE((reg), 0x8300, 0x8500) || \
	 REG_RANGE((reg), 0x8C00, 0x8D00) || \
	 REG_RANGE((reg), 0xB000, 0xB480) || \
510 511
	 REG_RANGE((reg), 0xE000, 0xE900) || \
	 REG_RANGE((reg), 0x24400, 0x24800))
512 513

#define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
514 515
	(REG_RANGE((reg), 0x8130, 0x8140) || \
	 REG_RANGE((reg), 0x8800, 0x8A00) || \
516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1EA00) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

#define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
	REG_RANGE((reg), 0x9400, 0x9800)

#define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
	((reg) < 0x40000 &&\
	 !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))

531 532 533 534 535 536
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
537
	__raw_i915_write32(dev_priv, MI_MODE, 0);
538 539 540
}

static void
541 542
hsw_unclaimed_reg_debug(struct drm_i915_private *dev_priv, u32 reg, bool read,
			bool before)
543
{
544 545 546 547 548 549
	const char *op = read ? "reading" : "writing to";
	const char *when = before ? "before" : "after";

	if (!i915.mmio_debug)
		return;

550
	if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
551 552
		WARN(1, "Unclaimed register detected %s %s register 0x%x\n",
		     when, op, reg);
553
		__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
554 555 556 557
	}
}

static void
558
hsw_unclaimed_reg_detect(struct drm_i915_private *dev_priv)
559
{
560 561 562
	if (i915.mmio_debug)
		return;

563
	if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
564
		DRM_ERROR("Unclaimed register detected. Please use the i915.mmio_debug=1 to debug this problem.");
565
		__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
566 567 568
	}
}

569
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
570
	u##x val = 0; \
571
	assert_device_not_suspended(dev_priv);
B
Ben Widawsky 已提交
572

573
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
574 575 576
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

577
#define __gen2_read(x) \
578
static u##x \
579 580
gen2_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
	GEN2_READ_HEADER(x); \
581
	val = __raw_i915_read##x(dev_priv, reg); \
582
	GEN2_READ_FOOTER; \
583 584 585 586 587
}

#define __gen5_read(x) \
static u##x \
gen5_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
588
	GEN2_READ_HEADER(x); \
589 590
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
591
	GEN2_READ_FOOTER; \
592 593
}

594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
	unsigned long irqflags; \
	u##x val = 0; \
	assert_device_not_suspended(dev_priv); \
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define GEN6_READ_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

620
static inline void __force_wake_get(struct drm_i915_private *dev_priv,
621
				    enum forcewake_domains fw_domains)
622 623
{
	struct intel_uncore_forcewake_domain *domain;
624
	enum forcewake_domain_id id;
625 626 627 628 629

	if (WARN_ON(!fw_domains))
		return;

	/* Ideally GCC would be constant-fold and eliminate this loop */
630
	for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
631
		if (domain->wake_count) {
632
			fw_domains &= ~(1 << id);
633 634 635 636
			continue;
		}

		domain->wake_count++;
637
		fw_domain_arm_timer(domain);
638 639 640 641 642 643
	}

	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

644 645 646 647 648 649 650 651
#define __vgpu_read(x) \
static u##x \
vgpu_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
	GEN6_READ_HEADER(x); \
	val = __raw_i915_read##x(dev_priv, reg); \
	GEN6_READ_FOOTER; \
}

652 653 654
#define __gen6_read(x) \
static u##x \
gen6_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
655
	GEN6_READ_HEADER(x); \
656
	hsw_unclaimed_reg_debug(dev_priv, reg, true, true); \
657 658
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) \
		__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
659
	val = __raw_i915_read##x(dev_priv, reg); \
660
	hsw_unclaimed_reg_debug(dev_priv, reg, true, false); \
661
	GEN6_READ_FOOTER; \
662 663
}

664 665 666
#define __vlv_read(x) \
static u##x \
vlv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
667
	GEN6_READ_HEADER(x); \
668 669 670 671
	if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg)) \
		__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
	else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)) \
		__force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
672
	val = __raw_i915_read##x(dev_priv, reg); \
673
	GEN6_READ_FOOTER; \
674 675
}

676 677 678
#define __chv_read(x) \
static u##x \
chv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
679
	GEN6_READ_HEADER(x); \
680 681 682 683 684 685 686
	if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg)) \
		__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
	else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg)) \
		__force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
	else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg)) \
		__force_wake_get(dev_priv, \
				 FORCEWAKE_RENDER | FORCEWAKE_MEDIA); \
687
	val = __raw_i915_read##x(dev_priv, reg); \
688
	GEN6_READ_FOOTER; \
689
}
690

691 692 693 694 695 696
#define SKL_NEEDS_FORCE_WAKE(dev_priv, reg)	\
	 ((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))

#define __gen9_read(x) \
static u##x \
gen9_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
697
	enum forcewake_domains fw_engine; \
698
	GEN6_READ_HEADER(x); \
699 700 701 702 703 704 705 706 707 708 709 710 711
	if (!SKL_NEEDS_FORCE_WAKE((dev_priv), (reg)))	\
		fw_engine = 0; \
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg))	\
		fw_engine = FORCEWAKE_RENDER; \
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg)) \
		fw_engine = FORCEWAKE_MEDIA; \
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg)) \
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		fw_engine = FORCEWAKE_BLITTER; \
	if (fw_engine) \
		__force_wake_get(dev_priv, fw_engine); \
	val = __raw_i915_read##x(dev_priv, reg); \
712
	GEN6_READ_FOOTER; \
713 714
}

715 716 717 718
__vgpu_read(8)
__vgpu_read(16)
__vgpu_read(32)
__vgpu_read(64)
719 720 721 722
__gen9_read(8)
__gen9_read(16)
__gen9_read(32)
__gen9_read(64)
723 724 725 726
__chv_read(8)
__chv_read(16)
__chv_read(32)
__chv_read(64)
727 728 729 730
__vlv_read(8)
__vlv_read(16)
__vlv_read(32)
__vlv_read(64)
731 732 733 734 735
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

736
#undef __gen9_read
737
#undef __chv_read
738
#undef __vlv_read
739
#undef __gen6_read
740
#undef __vgpu_read
741 742
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
743

744
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
745
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
746
	assert_device_not_suspended(dev_priv); \
747

748
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
749

750
#define __gen2_write(x) \
751
static void \
752 753
gen2_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
	GEN2_WRITE_HEADER; \
754
	__raw_i915_write##x(dev_priv, reg, val); \
755
	GEN2_WRITE_FOOTER; \
756 757 758 759 760
}

#define __gen5_write(x) \
static void \
gen5_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
761
	GEN2_WRITE_HEADER; \
762 763
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
764
	GEN2_WRITE_FOOTER; \
765 766
}

767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen5_write(64)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)
__gen2_write(64)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
	assert_device_not_suspended(dev_priv); \
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define GEN6_WRITE_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

791 792 793 794
#define __gen6_write(x) \
static void \
gen6_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
	u32 __fifo_ret = 0; \
795
	GEN6_WRITE_HEADER; \
796 797 798 799 800 801 802
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
803
	GEN6_WRITE_FOOTER; \
804 805 806 807 808
}

#define __hsw_write(x) \
static void \
hsw_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
809
	u32 __fifo_ret = 0; \
810
	GEN6_WRITE_HEADER; \
811 812 813
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
814
	hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
815
	__raw_i915_write##x(dev_priv, reg, val); \
816 817 818
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
819 820
	hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
	hsw_unclaimed_reg_detect(dev_priv); \
821
	GEN6_WRITE_FOOTER; \
822
}
823

824 825 826 827 828 829 830 831
#define __vgpu_write(x) \
static void vgpu_write##x(struct drm_i915_private *dev_priv, \
			  off_t reg, u##x val, bool trace) { \
	GEN6_WRITE_HEADER; \
	__raw_i915_write##x(dev_priv, reg, val); \
	GEN6_WRITE_FOOTER; \
}

832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855
static const u32 gen8_shadowed_regs[] = {
	FORCEWAKE_MT,
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	/* TODO: Other registers are not yet used */
};

static bool is_gen8_shadowed(struct drm_i915_private *dev_priv, u32 reg)
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
		if (reg == gen8_shadowed_regs[i])
			return true;

	return false;
}

#define __gen8_write(x) \
static void \
gen8_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
856
	GEN6_WRITE_HEADER; \
857
	hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
858 859 860
	if (reg < 0x40000 && !is_gen8_shadowed(dev_priv, reg)) \
		__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
	__raw_i915_write##x(dev_priv, reg, val); \
861 862
	hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
	hsw_unclaimed_reg_detect(dev_priv); \
863
	GEN6_WRITE_FOOTER; \
864 865
}

866 867 868 869
#define __chv_write(x) \
static void \
chv_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
	bool shadowed = is_gen8_shadowed(dev_priv, reg); \
870
	GEN6_WRITE_HEADER; \
871
	if (!shadowed) { \
872 873 874 875 876 877
		if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg)) \
			__force_wake_get(dev_priv, FORCEWAKE_RENDER); \
		else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg)) \
			__force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
		else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg)) \
			__force_wake_get(dev_priv, FORCEWAKE_RENDER | FORCEWAKE_MEDIA); \
878 879
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
880
	GEN6_WRITE_FOOTER; \
881 882
}

Z
Zhe Wang 已提交
883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
static const u32 gen9_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	FORCEWAKE_BLITTER_GEN9,
	FORCEWAKE_RENDER_GEN9,
	FORCEWAKE_MEDIA_GEN9,
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	/* TODO: Other registers are not yet used */
};

static bool is_gen9_shadowed(struct drm_i915_private *dev_priv, u32 reg)
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
		if (reg == gen9_shadowed_regs[i])
			return true;

	return false;
}

906 907 908 909
#define __gen9_write(x) \
static void \
gen9_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, \
		bool trace) { \
910
	enum forcewake_domains fw_engine; \
911
	GEN6_WRITE_HEADER; \
912 913 914 915 916 917 918 919 920 921 922 923 924 925
	if (!SKL_NEEDS_FORCE_WAKE((dev_priv), (reg)) ||	\
	    is_gen9_shadowed(dev_priv, reg)) \
		fw_engine = 0; \
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg)) \
		fw_engine = FORCEWAKE_RENDER; \
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg)) \
		fw_engine = FORCEWAKE_MEDIA; \
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg)) \
		fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		fw_engine = FORCEWAKE_BLITTER; \
	if (fw_engine) \
		__force_wake_get(dev_priv, fw_engine); \
	__raw_i915_write##x(dev_priv, reg, val); \
926
	GEN6_WRITE_FOOTER; \
927 928 929 930 931 932
}

__gen9_write(8)
__gen9_write(16)
__gen9_write(32)
__gen9_write(64)
933 934 935 936
__chv_write(8)
__chv_write(16)
__chv_write(32)
__chv_write(64)
937 938 939 940
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
__gen8_write(64)
941 942 943 944 945 946 947 948
__hsw_write(8)
__hsw_write(16)
__hsw_write(32)
__hsw_write(64)
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)
__gen6_write(64)
949 950 951 952
__vgpu_write(8)
__vgpu_write(16)
__vgpu_write(32)
__vgpu_write(64)
953

954
#undef __gen9_write
955
#undef __chv_write
956
#undef __gen8_write
957 958
#undef __hsw_write
#undef __gen6_write
959
#undef __vgpu_write
960 961
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
962

963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
	dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

979 980

static void fw_domain_init(struct drm_i915_private *dev_priv,
981 982
			   enum forcewake_domain_id domain_id,
			   u32 reg_set, u32 reg_ack)
983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
1002
		/* WaRsClearFWBitsAtReset:bdw,skl */
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

	if (IS_VALLEYVIEW(dev_priv))
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;
	else
		d->reg_post = 0;

	d->i915 = dev_priv;
	d->id = domain_id;

1018
	setup_timer(&d->timer, intel_uncore_fw_release_timer, (unsigned long)d);
1019 1020

	dev_priv->uncore.fw_domains |= (1 << domain_id);
1021 1022

	fw_domain_reset(d);
1023 1024
}

1025
static void intel_uncore_fw_domains_init(struct drm_device *dev)
1026 1027 1028
{
	struct drm_i915_private *dev_priv = dev->dev_private;

Z
Zhe Wang 已提交
1029
	if (IS_GEN9(dev)) {
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
Z
Zhe Wang 已提交
1040
	} else if (IS_VALLEYVIEW(dev)) {
1041
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1042 1043 1044 1045 1046
		if (!IS_CHERRYVIEW(dev))
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1047 1048 1049 1050
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1051
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1052 1053 1054 1055 1056
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
	} else if (IS_IVYBRIDGE(dev)) {
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1069 1070 1071 1072 1073
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1074 1075 1076 1077
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
		 * not working
		 */
1078 1079
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1080

1081
		mutex_lock(&dev->struct_mutex);
1082
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
1083
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1084
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
1085 1086
		mutex_unlock(&dev->struct_mutex);

1087
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1088 1089
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1090 1091
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1092 1093 1094
		}
	} else if (IS_GEN6(dev)) {
		dev_priv->uncore.funcs.force_wake_get =
1095
			fw_domains_get_with_thread_status;
1096
		dev_priv->uncore.funcs.force_wake_put =
1097 1098 1099
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1100
	}
1101 1102 1103 1104 1105 1106
}

void intel_uncore_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1107 1108
	i915_check_vgpu(dev);

1109 1110 1111
	intel_uncore_ellc_detect(dev);
	intel_uncore_fw_domains_init(dev);
	__intel_uncore_early_sanitize(dev, false);
1112

1113
	switch (INTEL_INFO(dev)->gen) {
1114
	default:
1115
		MISSING_CASE(INTEL_INFO(dev)->gen);
1116 1117 1118 1119 1120 1121
		return;
	case 9:
		ASSIGN_WRITE_MMIO_VFUNCS(gen9);
		ASSIGN_READ_MMIO_VFUNCS(gen9);
		break;
	case 8:
1122
		if (IS_CHERRYVIEW(dev)) {
1123 1124
			ASSIGN_WRITE_MMIO_VFUNCS(chv);
			ASSIGN_READ_MMIO_VFUNCS(chv);
1125 1126

		} else {
1127 1128
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1129
		}
1130
		break;
1131 1132
	case 7:
	case 6:
1133
		if (IS_HASWELL(dev)) {
1134
			ASSIGN_WRITE_MMIO_VFUNCS(hsw);
1135
		} else {
1136
			ASSIGN_WRITE_MMIO_VFUNCS(gen6);
1137
		}
1138 1139

		if (IS_VALLEYVIEW(dev)) {
1140
			ASSIGN_READ_MMIO_VFUNCS(vlv);
1141
		} else {
1142
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1143
		}
1144 1145
		break;
	case 5:
1146 1147
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
1148 1149 1150 1151
		break;
	case 4:
	case 3:
	case 2:
1152 1153
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
1154 1155
		break;
	}
1156

1157 1158 1159 1160 1161
	if (intel_vgpu_active(dev)) {
		ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
		ASSIGN_READ_MMIO_VFUNCS(vgpu);
	}

1162
	i915_check_and_clear_faults(dev);
1163
}
1164 1165
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1166 1167 1168 1169 1170

void intel_uncore_fini(struct drm_device *dev)
{
	/* Paranoia: make sure we have disabled everything before we exit. */
	intel_uncore_sanitize(dev);
1171
	intel_uncore_forcewake_reset(dev, false);
1172 1173
}

1174 1175
#define GEN_RANGE(l, h) GENMASK(h, l)

1176 1177 1178
static const struct register_whitelist {
	uint64_t offset;
	uint32_t size;
1179 1180
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1181
} whitelist[] = {
1182
	{ RING_TIMESTAMP(RENDER_RING_BASE), 8, GEN_RANGE(4, 9) },
1183 1184 1185 1186 1187 1188 1189 1190
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1191
	int i, ret = 0;
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
		if (entry->offset == reg->offset &&
		    (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1202 1203
	intel_runtime_pm_get(dev_priv);

1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
	switch (entry->size) {
	case 8:
		reg->val = I915_READ64(reg->offset);
		break;
	case 4:
		reg->val = I915_READ(reg->offset);
		break;
	case 2:
		reg->val = I915_READ16(reg->offset);
		break;
	case 1:
		reg->val = I915_READ8(reg->offset);
		break;
	default:
1218
		MISSING_CASE(entry->size);
1219 1220
		ret = -EINVAL;
		goto out;
1221 1222
	}

1223 1224 1225
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1226 1227
}

1228 1229 1230 1231 1232 1233
int i915_get_reset_stats_ioctl(struct drm_device *dev,
			       void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reset_stats *args = data;
	struct i915_ctx_hang_stats *hs;
1234
	struct intel_context *ctx;
1235 1236
	int ret;

1237 1238 1239
	if (args->flags || args->pad)
		return -EINVAL;

1240
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1241 1242 1243 1244 1245 1246
		return -EPERM;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1247 1248
	ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
	if (IS_ERR(ctx)) {
1249
		mutex_unlock(&dev->struct_mutex);
1250
		return PTR_ERR(ctx);
1251
	}
1252
	hs = &ctx->hang_stats;
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

	args->batch_active = hs->batch_active;
	args->batch_pending = hs->batch_pending;

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1267
static int i915_reset_complete(struct drm_device *dev)
1268 1269
{
	u8 gdrst;
1270
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1271
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1272 1273
}

1274
static int i915_do_reset(struct drm_device *dev)
1275
{
V
Ville Syrjälä 已提交
1276
	/* assert reset for at least 20 usec */
1277
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1278
	udelay(20);
1279
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1280

1281
	return wait_for(i915_reset_complete(dev), 500);
V
Ville Syrjälä 已提交
1282 1283 1284 1285 1286
}

static int g4x_reset_complete(struct drm_device *dev)
{
	u8 gdrst;
1287
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1288
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1289 1290
}

1291 1292 1293 1294 1295 1296
static int g33_do_reset(struct drm_device *dev)
{
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(dev), 500);
}

1297 1298 1299 1300 1301
static int g4x_do_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

1302
	pci_write_config_byte(dev->pdev, I915_GDRST,
1303
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1304
	ret =  wait_for(g4x_reset_complete(dev), 500);
1305 1306 1307 1308 1309 1310 1311
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1312
	pci_write_config_byte(dev->pdev, I915_GDRST,
1313
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1314
	ret =  wait_for(g4x_reset_complete(dev), 500);
1315 1316 1317 1318 1319 1320 1321
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1322
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1323 1324 1325 1326

	return 0;
}

1327 1328 1329 1330 1331 1332
static int ironlake_do_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
1333
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1334
	ret = wait_for((I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) &
1335
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
1336 1337 1338 1339
	if (ret)
		return ret;

	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
1340
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1341 1342 1343 1344 1345 1346 1347 1348
	ret = wait_for((I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) &
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
	if (ret)
		return ret;

	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, 0);

	return 0;
1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
}

static int gen6_do_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int	ret;

	/* Reset the chip */

	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1362
	__raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
1363 1364

	/* Spin waiting for the device to ack the reset request */
1365
	ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
1366

1367
	intel_uncore_forcewake_reset(dev, true);
1368

1369 1370 1371 1372 1373
	return ret;
}

int intel_gpu_reset(struct drm_device *dev)
{
1374 1375 1376 1377 1378 1379
	if (INTEL_INFO(dev)->gen >= 6)
		return gen6_do_reset(dev);
	else if (IS_GEN5(dev))
		return ironlake_do_reset(dev);
	else if (IS_G4X(dev))
		return g4x_do_reset(dev);
1380 1381 1382
	else if (IS_G33(dev))
		return g33_do_reset(dev);
	else if (INTEL_INFO(dev)->gen >= 3)
1383
		return i915_do_reset(dev);
1384 1385
	else
		return -ENODEV;
1386 1387 1388 1389 1390 1391 1392
}

void intel_uncore_check_errors(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_FPGA_DBG_UNCLAIMED(dev) &&
1393
	    (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
1394
		DRM_ERROR("Unclaimed register before interrupt\n");
1395
		__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
1396 1397
	}
}