intel_uncore.c 57.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28
#include <asm/iosf_mbi.h>
29 30
#include <linux/pm_runtime.h>

31
#define FORCEWAKE_ACK_TIMEOUT_MS 50
32
#define GT_FIFO_TIMEOUT_MS	 10
33

34
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
35

36 37 38 39 40 41 42
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
43
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
44
{
45
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
46 47 48 49 50 51 52 53 54 55

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
56 57
fw_domain_reset(struct drm_i915_private *i915,
		const struct intel_uncore_forcewake_domain *d)
58
{
59
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_reset);
60 61
}

62 63
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
64
{
65 66
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
T
Thomas Gleixner 已提交
67
			       NSEC_PER_MSEC,
68 69
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
70 71
}

72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
static inline int
__wait_for_ack(const struct drm_i915_private *i915,
	       const struct intel_uncore_forcewake_domain *d,
	       const u32 ack,
	       const u32 value)
{
	return wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) & ack) == value,
			       FORCEWAKE_ACK_TIMEOUT_MS);
}

static inline int
wait_ack_clear(const struct drm_i915_private *i915,
	       const struct intel_uncore_forcewake_domain *d,
	       const u32 ack)
{
	return __wait_for_ack(i915, d, ack, 0);
}

static inline int
wait_ack_set(const struct drm_i915_private *i915,
	     const struct intel_uncore_forcewake_domain *d,
	     const u32 ack)
{
	return __wait_for_ack(i915, d, ack, ack);
}

98
static inline void
99
fw_domain_wait_ack_clear(const struct drm_i915_private *i915,
100
			 const struct intel_uncore_forcewake_domain *d)
101
{
102
	if (wait_ack_clear(i915, d, FORCEWAKE_KERNEL))
103 104 105
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
106

107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
enum ack_type {
	ACK_CLEAR = 0,
	ACK_SET
};

static int
fw_domain_wait_ack_with_fallback(const struct drm_i915_private *i915,
				 const struct intel_uncore_forcewake_domain *d,
				 const enum ack_type type)
{
	const u32 ack_bit = FORCEWAKE_KERNEL;
	const u32 value = type == ACK_SET ? ack_bit : 0;
	unsigned int pass;
	bool ack_detected;

	/*
	 * There is a possibility of driver's wake request colliding
	 * with hardware's own wake requests and that can cause
	 * hardware to not deliver the driver's ack message.
	 *
	 * Use a fallback bit toggle to kick the gpu state machine
	 * in the hope that the original ack will be delivered along with
	 * the fallback ack.
	 *
	 * This workaround is described in HSDES #1604254524
	 */

	pass = 1;
	do {
		wait_ack_clear(i915, d, FORCEWAKE_KERNEL_FALLBACK);

		__raw_i915_write32(i915, d->reg_set,
				   _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL_FALLBACK));
		/* Give gt some time to relax before the polling frenzy */
		udelay(10 * pass);
		wait_ack_set(i915, d, FORCEWAKE_KERNEL_FALLBACK);

		ack_detected = (__raw_i915_read32(i915, d->reg_ack) & ack_bit) == value;

		__raw_i915_write32(i915, d->reg_set,
				   _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL_FALLBACK));
	} while (!ack_detected && pass++ < 10);

	DRM_DEBUG_DRIVER("%s had to use fallback to %s ack, 0x%x (passes %u)\n",
			 intel_uncore_forcewake_domain_to_str(d->id),
			 type == ACK_SET ? "set" : "clear",
			 __raw_i915_read32(i915, d->reg_ack),
			 pass);

	return ack_detected ? 0 : -ETIMEDOUT;
}

static inline void
fw_domain_wait_ack_clear_fallback(const struct drm_i915_private *i915,
				  const struct intel_uncore_forcewake_domain *d)
{
	if (likely(!wait_ack_clear(i915, d, FORCEWAKE_KERNEL)))
		return;

	if (fw_domain_wait_ack_with_fallback(i915, d, ACK_CLEAR))
		fw_domain_wait_ack_clear(i915, d);
}

170
static inline void
171 172
fw_domain_get(struct drm_i915_private *i915,
	      const struct intel_uncore_forcewake_domain *d)
173
{
174
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_set);
175
}
176

177
static inline void
178 179
fw_domain_wait_ack_set(const struct drm_i915_private *i915,
		       const struct intel_uncore_forcewake_domain *d)
180
{
181
	if (wait_ack_set(i915, d, FORCEWAKE_KERNEL))
182 183 184
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
185

186 187 188 189 190 191 192 193 194 195 196
static inline void
fw_domain_wait_ack_set_fallback(const struct drm_i915_private *i915,
				const struct intel_uncore_forcewake_domain *d)
{
	if (likely(!wait_ack_set(i915, d, FORCEWAKE_KERNEL)))
		return;

	if (fw_domain_wait_ack_with_fallback(i915, d, ACK_SET))
		fw_domain_wait_ack_set(i915, d);
}

197
static inline void
198
fw_domain_put(const struct drm_i915_private *i915,
199
	      const struct intel_uncore_forcewake_domain *d)
200
{
201
	__raw_i915_write32(i915, d->reg_set, i915->uncore.fw_clear);
202 203
}

204
static void
205
fw_domains_get(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
206
{
207
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
208
	unsigned int tmp;
209

C
Chris Wilson 已提交
210 211 212
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
213 214
		fw_domain_wait_ack_clear(i915, d);
		fw_domain_get(i915, d);
215
	}
216

C
Chris Wilson 已提交
217
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
		fw_domain_wait_ack_set(i915, d);

	i915->uncore.fw_domains_active |= fw_domains;
}

static void
fw_domains_get_with_fallback(struct drm_i915_private *i915,
			     enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *d;
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
		fw_domain_wait_ack_clear_fallback(i915, d);
		fw_domain_get(i915, d);
	}

	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
		fw_domain_wait_ack_set_fallback(i915, d);
239

240
	i915->uncore.fw_domains_active |= fw_domains;
241
}
242

243
static void
244
fw_domains_put(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
245 246
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
247 248 249
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
250

251
	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
252
		fw_domain_put(i915, d);
253

254
	i915->uncore.fw_domains_active &= ~fw_domains;
255
}
256

257
static void
258 259
fw_domains_reset(struct drm_i915_private *i915,
		 enum forcewake_domains fw_domains)
260 261
{
	struct intel_uncore_forcewake_domain *d;
C
Chris Wilson 已提交
262
	unsigned int tmp;
263

C
Chris Wilson 已提交
264
	if (!fw_domains)
265
		return;
266

C
Chris Wilson 已提交
267 268 269
	GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);

	for_each_fw_domain_masked(d, fw_domains, i915, tmp)
270
		fw_domain_reset(i915, d);
271 272 273 274 275 276 277 278 279 280 281 282 283
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
284
					      enum forcewake_domains fw_domains)
285 286
{
	fw_domains_get(dev_priv, fw_domains);
287

288
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
289
	__gen6_gt_wait_for_thread_c0(dev_priv);
290 291
}

292 293 294 295 296 297 298
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

299
static void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
300
{
301
	u32 n;
302

303 304
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
305
	if (IS_VALLEYVIEW(dev_priv))
306 307 308 309 310 311 312 313 314 315
		n = fifo_free_entries(dev_priv);
	else
		n = dev_priv->uncore.fifo_count;

	if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
		if (wait_for_atomic((n = fifo_free_entries(dev_priv)) >
				    GT_FIFO_NUM_RESERVED_ENTRIES,
				    GT_FIFO_TIMEOUT_MS)) {
			DRM_DEBUG("GT_FIFO timeout, entries: %u\n", n);
			return;
316 317 318
		}
	}

319
	dev_priv->uncore.fifo_count = n - 1;
320 321
}

322 323
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
324
{
325 326
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
327 328
	struct drm_i915_private *dev_priv =
		container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]);
329
	unsigned long irqflags;
Z
Zhe Wang 已提交
330

331
	assert_rpm_device_not_suspended(dev_priv);
Z
Zhe Wang 已提交
332

333 334 335
	if (xchg(&domain->active, false))
		return HRTIMER_RESTART;

336
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
337 338 339
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

340
	if (--domain->wake_count == 0)
341
		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
342

343
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
344 345

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
346 347
}

348
/* Note callers must have acquired the PUNIT->PMIC bus, before calling this. */
349 350
static void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
					 bool restore)
Z
Zhe Wang 已提交
351
{
352
	unsigned long irqflags;
353
	struct intel_uncore_forcewake_domain *domain;
354
	int retry_count = 100;
355
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
356

357 358
	iosf_mbi_assert_punit_acquired();

359 360 361 362 363
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
C
Chris Wilson 已提交
364 365
		unsigned int tmp;

366
		active_domains = 0;
Z
Zhe Wang 已提交
367

C
Chris Wilson 已提交
368
		for_each_fw_domain(domain, dev_priv, tmp) {
369
			smp_store_mb(domain->active, false);
370
			if (hrtimer_cancel(&domain->timer) == 0)
371
				continue;
Z
Zhe Wang 已提交
372

373
			intel_uncore_fw_release_timer(&domain->timer);
374
		}
375

376
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
377

C
Chris Wilson 已提交
378
		for_each_fw_domain(domain, dev_priv, tmp) {
379
			if (hrtimer_active(&domain->timer))
380
				active_domains |= domain->mask;
381
		}
382

383 384
		if (active_domains == 0)
			break;
385

386 387 388 389
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
390

391 392 393
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
394

395 396
	WARN_ON(active_domains);

397
	fw = dev_priv->uncore.fw_domains_active;
398 399
	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
400

401
	fw_domains_reset(dev_priv, dev_priv->uncore.fw_domains);
Z
Zhe Wang 已提交
402

403 404 405 406
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

407
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
408
			dev_priv->uncore.fifo_count =
409
				fifo_free_entries(dev_priv);
410 411
	}

412
	if (!restore)
413
		assert_forcewakes_inactive(dev_priv);
414

415
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
416 417
}

M
Mika Kuoppala 已提交
418 419 420 421 422 423 424 425 426 427 428 429
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

430
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
431
{
432 433 434
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
435 436
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
437
	 */
M
Mika Kuoppala 已提交
438 439
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
440

M
Mika Kuoppala 已提交
441
	return gen9_edram_size(dev_priv);
442
}
443

444 445 446 447 448 449 450 451 452
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
453
		 * set up */
454 455
	} else {
		dev_priv->edram_cap = 0;
456
	}
457 458 459 460

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
461 462
}

463
static bool
464
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
465 466 467 468 469 470 471 472 473 474 475 476
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

477 478 479 480 481 482 483 484 485 486 487 488 489 490
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
static bool
gen6_check_for_fifo_debug(struct drm_i915_private *dev_priv)
{
	u32 fifodbg;

	fifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);

	if (unlikely(fifodbg)) {
		DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg);
		__raw_i915_write32(dev_priv, GTFIFODBG, fifodbg);
	}

	return fifodbg;
}

506 507 508
static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
509 510
	bool ret = false;

511
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
512
		ret |= fpga_check_for_unclaimed_mmio(dev_priv);
513 514

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
515 516 517 518
		ret |= vlv_check_for_unclaimed_mmio(dev_priv);

	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
		ret |= gen6_check_for_fifo_debug(dev_priv);
519

520
	return ret;
521 522
}

523
static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
524 525
					  bool restore_forcewake)
{
526 527 528
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
529

530
	/* WaDisableShadowRegForCpd:chv */
531
	if (IS_CHERRYVIEW(dev_priv)) {
532 533 534 535 536 537
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

538
	iosf_mbi_punit_acquire();
539
	intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
540
	iosf_mbi_punit_release();
541 542
}

543
void intel_uncore_suspend(struct drm_i915_private *dev_priv)
544
{
545 546
	iosf_mbi_punit_acquire();
	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
547
		&dev_priv->uncore.pmic_bus_access_nb);
548
	intel_uncore_forcewake_reset(dev_priv, false);
549
	iosf_mbi_punit_release();
550 551 552 553 554
}

void intel_uncore_resume_early(struct drm_i915_private *dev_priv)
{
	__intel_uncore_early_sanitize(dev_priv, true);
555 556
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
557
	i915_check_and_clear_faults(dev_priv);
558 559
}

560
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
561
{
562 563
	i915_modparams.enable_rc6 =
		sanitize_rc6_option(dev_priv, i915_modparams.enable_rc6);
564

565
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
566
	intel_sanitize_gt_powersave(dev_priv);
567 568
}

569 570 571 572
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
573
	unsigned int tmp;
574 575 576

	fw_domains &= dev_priv->uncore.fw_domains;

577 578
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
		if (domain->wake_count++) {
579
			fw_domains &= ~domain->mask;
580 581 582
			domain->active = true;
		}
	}
583

584
	if (fw_domains)
585 586 587
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

588 589 590 591 592 593 594 595 596 597 598 599
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
600
 */
601
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
602
				enum forcewake_domains fw_domains)
603 604 605
{
	unsigned long irqflags;

606 607 608
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

609
	assert_rpm_wakelock_held(dev_priv);
610

611
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
612
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
613 614 615
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
/**
 * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace
 * @dev_priv: i915 device instance
 *
 * This function is a wrapper around intel_uncore_forcewake_get() to acquire
 * the GT powerwell and in the process disable our debugging for the
 * duration of userspace's bypass.
 */
void intel_uncore_forcewake_user_get(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->uncore.lock);
	if (!dev_priv->uncore.user_forcewake.count++) {
		intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);

		/* Save and disable mmio debugging for the user bypass */
		dev_priv->uncore.user_forcewake.saved_mmio_check =
			dev_priv->uncore.unclaimed_mmio_check;
		dev_priv->uncore.user_forcewake.saved_mmio_debug =
634
			i915_modparams.mmio_debug;
635 636

		dev_priv->uncore.unclaimed_mmio_check = 0;
637
		i915_modparams.mmio_debug = 0;
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
}

/**
 * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace
 * @dev_priv: i915 device instance
 *
 * This function complements intel_uncore_forcewake_user_get() and releases
 * the GT powerwell taken on behalf of the userspace bypass.
 */
void intel_uncore_forcewake_user_put(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->uncore.lock);
	if (!--dev_priv->uncore.user_forcewake.count) {
		if (intel_uncore_unclaimed_mmio(dev_priv))
			dev_info(dev_priv->drm.dev,
				 "Invalid mmio detected during user access\n");

		dev_priv->uncore.unclaimed_mmio_check =
			dev_priv->uncore.user_forcewake.saved_mmio_check;
659
		i915_modparams.mmio_debug =
660 661 662 663 664 665 666
			dev_priv->uncore.user_forcewake.saved_mmio_debug;

		intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
}

667
/**
668
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
669
 * @dev_priv: i915 device instance
670
 * @fw_domains: forcewake domains to get reference on
671
 *
672 673
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
674
 */
675 676 677
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
678
	lockdep_assert_held(&dev_priv->uncore.lock);
679 680 681 682 683 684 685 686 687

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
688
{
689
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
690
	unsigned int tmp;
691

692 693
	fw_domains &= dev_priv->uncore.fw_domains;

C
Chris Wilson 已提交
694
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
695 696 697
		if (WARN_ON(domain->wake_count == 0))
			continue;

698 699
		if (--domain->wake_count) {
			domain->active = true;
700
			continue;
701
		}
702

703
		fw_domain_arm_timer(domain);
704
	}
705
}
706

707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
725 726 727
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

728 729 730 731 732 733 734 735 736 737 738
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
739
	lockdep_assert_held(&dev_priv->uncore.lock);
740 741 742 743 744 745 746

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

747
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
748 749 750 751
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
	WARN(dev_priv->uncore.fw_domains_active,
	     "Expected all fw_domains to be inactive, but %08x are still on\n",
	     dev_priv->uncore.fw_domains_active);
}

void assert_forcewakes_active(struct drm_i915_private *dev_priv,
			      enum forcewake_domains fw_domains)
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	assert_rpm_wakelock_held(dev_priv);

	fw_domains &= dev_priv->uncore.fw_domains;
	WARN(fw_domains & ~dev_priv->uncore.fw_domains_active,
	     "Expected %08x fw_domains to be active, but %08x are off\n",
	     fw_domains, fw_domains & ~dev_priv->uncore.fw_domains_active);
769 770
}

771
/* We give fast paths for the really cool registers */
772
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
773

774 775 776 777 778 779 780 781 782 783
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

T
Tvrtko Ursulin 已提交
784
static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
785 786 787 788 789 790 791 792 793
{
	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

T
Tvrtko Ursulin 已提交
794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812
/* Copied and "macroized" from lib/bsearch.c */
#define BSEARCH(key, base, num, cmp) ({                                 \
	unsigned int start__ = 0, end__ = (num);                        \
	typeof(base) result__ = NULL;                                   \
	while (start__ < end__) {                                       \
		unsigned int mid__ = start__ + (end__ - start__) / 2;   \
		int ret__ = (cmp)((key), (base) + mid__);               \
		if (ret__ < 0) {                                        \
			end__ = mid__;                                  \
		} else if (ret__ > 0) {                                 \
			start__ = mid__ + 1;                            \
		} else {                                                \
			result__ = (base) + mid__;                      \
			break;                                          \
		}                                                       \
	}                                                               \
	result__;                                                       \
})

813
static enum forcewake_domains
814
find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
815
{
T
Tvrtko Ursulin 已提交
816
	const struct intel_forcewake_range *entry;
817

T
Tvrtko Ursulin 已提交
818 819 820
	entry = BSEARCH(offset,
			dev_priv->uncore.fw_domains_table,
			dev_priv->uncore.fw_domains_table_entries,
821
			fw_range_cmp);
822

823 824 825 826 827 828 829 830
	if (!entry)
		return 0;

	WARN(entry->domains & ~dev_priv->uncore.fw_domains,
	     "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
	     entry->domains & ~dev_priv->uncore.fw_domains, offset);

	return entry->domains;
831 832 833 834
}

#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
835

T
Tvrtko Ursulin 已提交
836
#define HAS_FWTABLE(dev_priv) \
837
	(INTEL_GEN(dev_priv) >= 9 || \
T
Tvrtko Ursulin 已提交
838 839 840
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

841
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
842 843 844 845 846 847
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
848
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
849 850
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
851

T
Tvrtko Ursulin 已提交
852
#define __fwtable_reg_read_fw_domains(offset) \
853 854
({ \
	enum forcewake_domains __fwd = 0; \
855
	if (NEEDS_FORCE_WAKE((offset))) \
856
		__fwd = find_fw_domain(dev_priv, offset); \
857 858 859
	__fwd; \
})

860
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
861
static const i915_reg_t gen8_shadowed_regs[] = {
862 863 864 865 866 867
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
868 869 870
	/* TODO: Other registers are not yet used */
};

T
Tvrtko Ursulin 已提交
871
static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
872
{
T
Tvrtko Ursulin 已提交
873
	u32 offset = i915_mmio_reg_offset(*reg);
874

T
Tvrtko Ursulin 已提交
875
	if (key < offset)
876
		return -1;
T
Tvrtko Ursulin 已提交
877
	else if (key > offset)
878 879 880 881 882
		return 1;
	else
		return 0;
}

883 884
static bool is_gen8_shadowed(u32 offset)
{
T
Tvrtko Ursulin 已提交
885
	const i915_reg_t *regs = gen8_shadowed_regs;
886

T
Tvrtko Ursulin 已提交
887 888
	return BSEARCH(offset, regs, ARRAY_SIZE(gen8_shadowed_regs),
		       mmio_reg_cmp);
889 890 891 892 893 894 895 896 897 898 899 900
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

901
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
902 903
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
904
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
905
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
906
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
907
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
908
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
909
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
910 911
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
912
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
913 914
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
915 916 917 918 919
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
920

921
#define __fwtable_reg_write_fw_domains(offset) \
922 923
({ \
	enum forcewake_domains __fwd = 0; \
924
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
925
		__fwd = find_fw_domain(dev_priv, offset); \
926 927 928
	__fwd; \
})

929
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
930
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
931
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
932 933
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
934
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
935
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
936
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
937
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
938
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
939
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
940
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
941
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
942
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
943
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
944
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
945
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
946
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
947
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
948
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
949
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
950
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
951
	GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
952
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
953
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
954
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
955
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
956
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
957
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
958
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
959
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
960
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
961
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
962 963
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
964

965 966 967 968 969 970
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
971
	__raw_i915_write32(dev_priv, MI_MODE, 0);
972 973 974
}

static void
975 976 977 978
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
979
{
980 981 982
	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
983
		 i915_mmio_reg_offset(reg)))
984 985
		/* Only report the first N failures */
		i915_modparams.mmio_debug--;
986 987
}

988 989 990 991 992 993
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
994
	if (likely(!i915_modparams.mmio_debug))
995 996 997 998 999
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

1000
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
1001
	u##x val = 0; \
1002
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
1003

1004
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
1005 1006 1007
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1008
#define __gen2_read(x) \
1009
static u##x \
1010
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
1011
	GEN2_READ_HEADER(x); \
1012
	val = __raw_i915_read##x(dev_priv, reg); \
1013
	GEN2_READ_FOOTER; \
1014 1015 1016 1017
}

#define __gen5_read(x) \
static u##x \
1018
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
1019
	GEN2_READ_HEADER(x); \
1020 1021
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
1022
	GEN2_READ_FOOTER; \
1023 1024
}

1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
1041
	u32 offset = i915_mmio_reg_offset(reg); \
1042 1043
	unsigned long irqflags; \
	u##x val = 0; \
1044
	assert_rpm_wakelock_held(dev_priv); \
1045 1046
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
1047 1048

#define GEN6_READ_FOOTER \
1049
	unclaimed_reg_debug(dev_priv, reg, true, false); \
1050 1051 1052 1053
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

1054 1055
static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
1056 1057
{
	struct intel_uncore_forcewake_domain *domain;
C
Chris Wilson 已提交
1058 1059 1060
	unsigned int tmp;

	GEM_BUG_ON(fw_domains & ~dev_priv->uncore.fw_domains);
1061

C
Chris Wilson 已提交
1062
	for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
1063 1064 1065 1066 1067 1068 1069 1070
		fw_domain_arm_timer(domain);

	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
{
1071 1072 1073
	if (WARN_ON(!fw_domains))
		return;

1074 1075 1076
	/* Turn on all requested but inactive supported forcewake domains. */
	fw_domains &= dev_priv->uncore.fw_domains;
	fw_domains &= ~dev_priv->uncore.fw_domains_active;
1077

1078 1079
	if (fw_domains)
		___force_wake_auto(dev_priv, fw_domains);
1080 1081
}

1082
#define __gen_read(func, x) \
1083
static u##x \
1084
func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
1085
	enum forcewake_domains fw_engine; \
1086
	GEN6_READ_HEADER(x); \
1087
	fw_engine = __##func##_reg_read_fw_domains(offset); \
1088
	if (fw_engine) \
1089
		__force_wake_auto(dev_priv, fw_engine); \
1090
	val = __raw_i915_read##x(dev_priv, reg); \
1091
	GEN6_READ_FOOTER; \
1092
}
1093 1094
#define __gen6_read(x) __gen_read(gen6, x)
#define __fwtable_read(x) __gen_read(fwtable, x)
1095

1096 1097 1098 1099
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
1100 1101 1102 1103 1104
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

1105
#undef __fwtable_read
1106
#undef __gen6_read
1107 1108
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
1109

1110
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
1111
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1112
	assert_rpm_wakelock_held(dev_priv); \
1113

1114
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
1115

1116
#define __gen2_write(x) \
1117
static void \
1118
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1119
	GEN2_WRITE_HEADER; \
1120
	__raw_i915_write##x(dev_priv, reg, val); \
1121
	GEN2_WRITE_FOOTER; \
1122 1123 1124 1125
}

#define __gen5_write(x) \
static void \
1126
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1127
	GEN2_WRITE_HEADER; \
1128 1129
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
1130
	GEN2_WRITE_FOOTER; \
1131 1132
}

1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1147
	u32 offset = i915_mmio_reg_offset(reg); \
1148 1149
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1150
	assert_rpm_wakelock_held(dev_priv); \
1151 1152
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
1153 1154

#define GEN6_WRITE_FOOTER \
1155
	unclaimed_reg_debug(dev_priv, reg, false, false); \
1156 1157
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

1158 1159
#define __gen6_write(x) \
static void \
1160
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1161
	GEN6_WRITE_HEADER; \
1162 1163
	if (NEEDS_FORCE_WAKE(offset)) \
		__gen6_gt_wait_for_fifo(dev_priv); \
1164
	__raw_i915_write##x(dev_priv, reg, val); \
1165
	GEN6_WRITE_FOOTER; \
1166 1167
}

1168
#define __gen_write(func, x) \
1169
static void \
1170
func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1171
	enum forcewake_domains fw_engine; \
1172
	GEN6_WRITE_HEADER; \
1173
	fw_engine = __##func##_reg_write_fw_domains(offset); \
1174
	if (fw_engine) \
1175
		__force_wake_auto(dev_priv, fw_engine); \
1176
	__raw_i915_write##x(dev_priv, reg, val); \
1177
	GEN6_WRITE_FOOTER; \
1178
}
1179 1180
#define __gen8_write(x) __gen_write(gen8, x)
#define __fwtable_write(x) __gen_write(fwtable, x)
1181

1182 1183 1184
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1185 1186 1187
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1188 1189 1190 1191
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1192
#undef __fwtable_write
1193
#undef __gen8_write
1194
#undef __gen6_write
1195 1196
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1197

1198
#define ASSIGN_WRITE_MMIO_VFUNCS(i915, x) \
1199
do { \
1200 1201 1202
	(i915)->uncore.funcs.mmio_writeb = x##_write8; \
	(i915)->uncore.funcs.mmio_writew = x##_write16; \
	(i915)->uncore.funcs.mmio_writel = x##_write32; \
1203 1204
} while (0)

1205
#define ASSIGN_READ_MMIO_VFUNCS(i915, x) \
1206
do { \
1207 1208 1209 1210
	(i915)->uncore.funcs.mmio_readb = x##_read8; \
	(i915)->uncore.funcs.mmio_readw = x##_read16; \
	(i915)->uncore.funcs.mmio_readl = x##_read32; \
	(i915)->uncore.funcs.mmio_readq = x##_read64; \
1211 1212
} while (0)

1213 1214

static void fw_domain_init(struct drm_i915_private *dev_priv,
1215
			   enum forcewake_domain_id domain_id,
1216 1217
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

1228 1229 1230
	WARN_ON(!i915_mmio_reg_valid(reg_set));
	WARN_ON(!i915_mmio_reg_valid(reg_ack));

1231 1232 1233 1234 1235 1236
	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	d->id = domain_id;

1237 1238 1239 1240
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

C
Chris Wilson 已提交
1241
	d->mask = BIT(domain_id);
1242

1243 1244
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1245

1246
	dev_priv->uncore.fw_domains |= BIT(domain_id);
1247

1248
	fw_domain_reset(dev_priv, d);
1249 1250
}

1251
static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1252
{
1253
	if (INTEL_GEN(dev_priv) <= 5 || intel_vgpu_active(dev_priv))
1254 1255
		return;

1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
	if (IS_GEN6(dev_priv)) {
		dev_priv->uncore.fw_reset = 0;
		dev_priv->uncore.fw_set = FORCEWAKE_KERNEL;
		dev_priv->uncore.fw_clear = 0;
	} else {
		/* WaRsClearFWBitsAtReset:bdw,skl */
		dev_priv->uncore.fw_reset = _MASKED_BIT_DISABLE(0xffff);
		dev_priv->uncore.fw_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		dev_priv->uncore.fw_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1267
	if (INTEL_GEN(dev_priv) >= 9) {
1268 1269
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_fallback;
1270 1271 1272 1273 1274 1275 1276 1277 1278
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1279
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1280
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1281
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1282 1283 1284 1285
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1286
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1287 1288
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1289
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1290 1291
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1292
	} else if (IS_IVYBRIDGE(dev_priv)) {
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1304 1305
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1306
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1307

1308 1309
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1310 1311 1312
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1313
		 */
1314 1315 1316 1317

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1318 1319
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1320

1321
		spin_lock_irq(&dev_priv->uncore.lock);
1322
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_RENDER);
1323
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1324
		fw_domains_put(dev_priv, FORCEWAKE_RENDER);
1325
		spin_unlock_irq(&dev_priv->uncore.lock);
1326

1327
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1328 1329
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1330 1331
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1332
		}
1333
	} else if (IS_GEN6(dev_priv)) {
1334
		dev_priv->uncore.funcs.force_wake_get =
1335
			fw_domains_get_with_thread_status;
1336
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1337 1338
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1339
	}
1340 1341 1342

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1343 1344
}

1345 1346 1347 1348 1349 1350 1351
#define ASSIGN_FW_DOMAINS_TABLE(d) \
{ \
	dev_priv->uncore.fw_domains_table = \
			(struct intel_forcewake_range *)(d); \
	dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
}

1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
					 unsigned long action, void *data)
{
	struct drm_i915_private *dev_priv = container_of(nb,
			struct drm_i915_private, uncore.pmic_bus_access_nb);

	switch (action) {
	case MBI_PMIC_BUS_ACCESS_BEGIN:
		/*
		 * forcewake all now to make sure that we don't need to do a
		 * forcewake later which on systems where this notifier gets
		 * called requires the punit to access to the shared pmic i2c
		 * bus, which will be busy after this notification, leading to:
		 * "render: timed out waiting for forcewake ack request."
		 * errors.
1367 1368 1369 1370 1371
		 *
		 * The notifier is unregistered during intel_runtime_suspend(),
		 * so it's ok to access the HW here without holding a RPM
		 * wake reference -> disable wakeref asserts for the time of
		 * the access.
1372
		 */
1373
		disable_rpm_wakeref_asserts(dev_priv);
1374
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1375
		enable_rpm_wakeref_asserts(dev_priv);
1376 1377 1378 1379 1380 1381 1382 1383 1384
		break;
	case MBI_PMIC_BUS_ACCESS_END:
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
		break;
	}

	return NOTIFY_OK;
}

1385
void intel_uncore_init(struct drm_i915_private *dev_priv)
1386
{
1387
	i915_check_vgpu(dev_priv);
1388

1389
	intel_uncore_edram_detect(dev_priv);
1390 1391
	intel_uncore_fw_domains_init(dev_priv);
	__intel_uncore_early_sanitize(dev_priv, false);
1392

1393
	dev_priv->uncore.unclaimed_mmio_check = 1;
1394 1395
	dev_priv->uncore.pmic_bus_access_nb.notifier_call =
		i915_pmic_bus_access_notifier;
1396

1397
	if (IS_GEN(dev_priv, 2, 4) || intel_vgpu_active(dev_priv)) {
1398 1399
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen2);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen2);
1400
	} else if (IS_GEN5(dev_priv)) {
1401 1402
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen5);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen5);
1403
	} else if (IS_GEN(dev_priv, 6, 7)) {
1404
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen6);
1405 1406 1407

		if (IS_VALLEYVIEW(dev_priv)) {
			ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
1408
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1409
		} else {
1410
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
1411
		}
1412
	} else if (IS_GEN8(dev_priv)) {
1413
		if (IS_CHERRYVIEW(dev_priv)) {
1414
			ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
1415 1416
			ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1417 1418

		} else {
1419 1420
			ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen8);
			ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
1421
		}
1422 1423
	} else {
		ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
1424 1425
		ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
		ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
1426
	}
1427

1428 1429
	iosf_mbi_register_pmic_bus_access_notifier(
		&dev_priv->uncore.pmic_bus_access_nb);
1430 1431
}

1432
void intel_uncore_fini(struct drm_i915_private *dev_priv)
1433 1434
{
	/* Paranoia: make sure we have disabled everything before we exit. */
1435
	intel_uncore_sanitize(dev_priv);
1436 1437 1438 1439

	iosf_mbi_punit_acquire();
	iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
		&dev_priv->uncore.pmic_bus_access_nb);
1440
	intel_uncore_forcewake_reset(dev_priv, false);
1441
	iosf_mbi_punit_release();
1442 1443
}

1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
static const struct reg_whitelist {
	i915_reg_t offset_ldw;
	i915_reg_t offset_udw;
	u16 gen_mask;
	u8 size;
} reg_read_whitelist[] = { {
	.offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	.offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	.gen_mask = INTEL_GEN_MASK(4, 10),
	.size = 8
} };
1455 1456 1457 1458

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1459
	struct drm_i915_private *dev_priv = to_i915(dev);
1460
	struct drm_i915_reg_read *reg = data;
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
	struct reg_whitelist const *entry;
	unsigned int flags;
	int remain;
	int ret = 0;

	entry = reg_read_whitelist;
	remain = ARRAY_SIZE(reg_read_whitelist);
	while (remain) {
		u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw);

		GEM_BUG_ON(!is_power_of_2(entry->size));
		GEM_BUG_ON(entry->size > 8);
		GEM_BUG_ON(entry_offset & (entry->size - 1));

		if (INTEL_INFO(dev_priv)->gen_mask & entry->gen_mask &&
		    entry_offset == (reg->offset & -entry->size))
1477
			break;
1478 1479
		entry++;
		remain--;
1480 1481
	}

1482
	if (!remain)
1483 1484
		return -EINVAL;

1485
	flags = reg->offset & (entry->size - 1);
1486

1487
	intel_runtime_pm_get(dev_priv);
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
	if (entry->size == 8 && flags == I915_REG_READ_8B_WA)
		reg->val = I915_READ64_2x32(entry->offset_ldw,
					    entry->offset_udw);
	else if (entry->size == 8 && flags == 0)
		reg->val = I915_READ64(entry->offset_ldw);
	else if (entry->size == 4 && flags == 0)
		reg->val = I915_READ(entry->offset_ldw);
	else if (entry->size == 2 && flags == 0)
		reg->val = I915_READ16(entry->offset_ldw);
	else if (entry->size == 1 && flags == 0)
		reg->val = I915_READ8(entry->offset_ldw);
	else
1500 1501
		ret = -EINVAL;
	intel_runtime_pm_put(dev_priv);
1502

1503
	return ret;
1504 1505
}

1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
static void gen3_stop_engine(struct intel_engine_cs *engine)
{
	struct drm_i915_private *dev_priv = engine->i915;
	const u32 base = engine->mmio_base;
	const i915_reg_t mode = RING_MI_MODE(base);

	I915_WRITE_FW(mode, _MASKED_BIT_ENABLE(STOP_RING));
	if (intel_wait_for_register_fw(dev_priv,
				       mode,
				       MODE_IDLE,
				       MODE_IDLE,
				       500))
		DRM_DEBUG_DRIVER("%s: timed out on STOP_RING\n",
				 engine->name);

1521 1522
	I915_WRITE_FW(RING_HEAD(base), I915_READ_FW(RING_TAIL(base)));

1523 1524 1525
	I915_WRITE_FW(RING_HEAD(base), 0);
	I915_WRITE_FW(RING_TAIL(base), 0);

1526 1527 1528
	/* The ring must be empty before it is disabled */
	I915_WRITE_FW(RING_CTL(base), 0);

1529 1530 1531 1532 1533 1534 1535 1536
	/* Check acts as a post */
	if (I915_READ_FW(RING_HEAD(base)) != 0)
		DRM_DEBUG_DRIVER("%s: ring head not parked\n",
				 engine->name);
}

static void i915_stop_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1537 1538 1539 1540
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

1541 1542 1543
	if (INTEL_GEN(dev_priv) < 3)
		return;

1544 1545
	for_each_engine_masked(engine, dev_priv, engine_mask, id)
		gen3_stop_engine(engine);
1546 1547
}

1548
static bool i915_reset_complete(struct pci_dev *pdev)
1549 1550
{
	u8 gdrst;
1551

1552
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1553
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1554 1555
}

1556
static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1557
{
1558
	struct pci_dev *pdev = dev_priv->drm.pdev;
1559

V
Ville Syrjälä 已提交
1560
	/* assert reset for at least 20 usec */
1561
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
1562
	usleep_range(50, 200);
1563
	pci_write_config_byte(pdev, I915_GDRST, 0);
1564

1565
	return wait_for(i915_reset_complete(pdev), 500);
V
Ville Syrjälä 已提交
1566 1567
}

1568
static bool g4x_reset_complete(struct pci_dev *pdev)
V
Ville Syrjälä 已提交
1569 1570
{
	u8 gdrst;
1571

1572
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1573
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1574 1575
}

1576
static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1577
{
1578
	struct pci_dev *pdev = dev_priv->drm.pdev;
1579

1580 1581
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(pdev), 500);
1582 1583
}

1584
static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1585
{
1586
	struct pci_dev *pdev = dev_priv->drm.pdev;
1587 1588 1589
	int ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
1590 1591
	I915_WRITE(VDECCLK_GATE_D,
		   I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
1592 1593
	POSTING_READ(VDECCLK_GATE_D);

1594
	pci_write_config_byte(pdev, I915_GDRST,
1595
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1596
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1597 1598
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for media reset failed\n");
1599
		goto out;
1600
	}
1601

1602 1603 1604 1605 1606 1607 1608
	pci_write_config_byte(pdev, I915_GDRST,
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
	ret =  wait_for(g4x_reset_complete(pdev), 500);
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for render reset failed\n");
		goto out;
	}
1609

1610
out:
1611
	pci_write_config_byte(pdev, I915_GDRST, 0);
1612 1613 1614 1615 1616

	I915_WRITE(VDECCLK_GATE_D,
		   I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1617
	return ret;
1618 1619
}

1620 1621
static int ironlake_do_reset(struct drm_i915_private *dev_priv,
			     unsigned engine_mask)
1622 1623 1624
{
	int ret;

1625
	I915_WRITE(ILK_GDSR, ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1626 1627 1628
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1629 1630 1631 1632
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for render reset failed\n");
		goto out;
	}
1633

1634
	I915_WRITE(ILK_GDSR, ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1635 1636 1637
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1638 1639 1640 1641
	if (ret) {
		DRM_DEBUG_DRIVER("Wait for media reset failed\n");
		goto out;
	}
1642

1643
out:
1644
	I915_WRITE(ILK_GDSR, 0);
1645 1646
	POSTING_READ(ILK_GDSR);
	return ret;
1647 1648
}

1649 1650 1651
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1652
{
1653 1654
	int err;

1655 1656 1657 1658
	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1659
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1660

1661
	/* Wait for the device to ack the reset requests */
1662
	err = intel_wait_for_register_fw(dev_priv,
1663 1664
					  GEN6_GDRST, hw_domain_mask, 0,
					  500);
1665 1666 1667 1668 1669
	if (err)
		DRM_DEBUG_DRIVER("Wait for 0x%08x engines reset failed\n",
				 hw_domain_mask);

	return err;
1670 1671 1672 1673
}

/**
 * gen6_reset_engines - reset individual engines
1674
 * @dev_priv: i915 device
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
1685 1686
static int gen6_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
{
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
1701 1702
		unsigned int tmp;

1703
		hw_mask = 0;
1704
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1705 1706 1707
			hw_mask |= hw_engine_mask[engine->id];
	}

1708
	return gen6_hw_domain_reset(dev_priv, hw_mask);
1709 1710
}

1711
/**
1712
 * __intel_wait_for_register_fw - wait until register matches expected state
1713 1714 1715 1716
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
1717 1718 1719
 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
 * @slow_timeout_ms: slow timeout in millisecond
 * @out_value: optional placeholder to hold registry value
1720 1721
 *
 * This routine waits until the target register @reg contains the expected
1722 1723 1724 1725
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1726
 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
1727
 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
1728
 * must be not larger than 20,0000 microseconds.
1729 1730 1731 1732 1733 1734 1735 1736
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
1737 1738
int __intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
				 i915_reg_t reg,
1739 1740 1741 1742
				 u32 mask,
				 u32 value,
				 unsigned int fast_timeout_us,
				 unsigned int slow_timeout_ms,
1743
				 u32 *out_value)
1744
{
1745
	u32 uninitialized_var(reg_value);
1746 1747 1748
#define done (((reg_value = I915_READ_FW(reg)) & mask) == value)
	int ret;

1749
	/* Catch any overuse of this function */
1750 1751
	might_sleep_if(slow_timeout_ms);
	GEM_BUG_ON(fast_timeout_us > 20000);
1752

1753 1754
	ret = -ETIMEDOUT;
	if (fast_timeout_us && fast_timeout_us <= 20000)
1755
		ret = _wait_for_atomic(done, fast_timeout_us, 0);
1756
	if (ret && slow_timeout_ms)
1757
		ret = wait_for(done, slow_timeout_ms);
1758

1759 1760
	if (out_value)
		*out_value = reg_value;
1761

1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
	return ret;
#undef done
}

/**
 * intel_wait_for_register - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1775 1776 1777 1778
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1779 1780 1781 1782 1783 1784
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register(struct drm_i915_private *dev_priv,
			    i915_reg_t reg,
1785 1786 1787
			    u32 mask,
			    u32 value,
			    unsigned int timeout_ms)
1788
{
1789 1790 1791 1792
	unsigned fw =
		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
	int ret;

1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
	might_sleep();

	spin_lock_irq(&dev_priv->uncore.lock);
	intel_uncore_forcewake_get__locked(dev_priv, fw);

	ret = __intel_wait_for_register_fw(dev_priv,
					   reg, mask, value,
					   2, 0, NULL);

	intel_uncore_forcewake_put__locked(dev_priv, fw);
	spin_unlock_irq(&dev_priv->uncore.lock);

1805 1806 1807 1808 1809
	if (ret)
		ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
			       timeout_ms);

	return ret;
1810 1811
}

1812
static int gen8_reset_engine_start(struct intel_engine_cs *engine)
1813
{
1814
	struct drm_i915_private *dev_priv = engine->i915;
1815 1816 1817 1818 1819
	int ret;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

1820 1821 1822 1823 1824
	ret = intel_wait_for_register_fw(dev_priv,
					 RING_RESET_CTL(engine->mmio_base),
					 RESET_CTL_READY_TO_RESET,
					 RESET_CTL_READY_TO_RESET,
					 700);
1825 1826 1827 1828 1829 1830
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

1831
static void gen8_reset_engine_cancel(struct intel_engine_cs *engine)
1832
{
1833
	struct drm_i915_private *dev_priv = engine->i915;
1834 1835 1836

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1837 1838
}

1839 1840
static int gen8_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1841 1842
{
	struct intel_engine_cs *engine;
1843
	unsigned int tmp;
1844

1845
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1846
		if (gen8_reset_engine_start(engine))
1847 1848
			goto not_ready;

1849
	return gen6_reset_engines(dev_priv, engine_mask);
1850 1851

not_ready:
1852
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1853
		gen8_reset_engine_cancel(engine);
1854 1855 1856 1857

	return -EIO;
}

1858 1859 1860
typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);

static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
1861
{
1862
	if (!i915_modparams.reset)
1863 1864
		return NULL;

1865
	if (INTEL_INFO(dev_priv)->gen >= 8)
1866
		return gen8_reset_engines;
1867
	else if (INTEL_INFO(dev_priv)->gen >= 6)
1868
		return gen6_reset_engines;
1869
	else if (IS_GEN5(dev_priv))
1870
		return ironlake_do_reset;
1871
	else if (IS_G4X(dev_priv))
1872
		return g4x_do_reset;
1873
	else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
1874
		return g33_do_reset;
1875
	else if (INTEL_INFO(dev_priv)->gen >= 3)
1876
		return i915_do_reset;
1877
	else
1878 1879 1880
		return NULL;
}

1881
int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1882
{
1883
	reset_func reset = intel_get_gpu_reset(dev_priv);
1884
	int retry;
1885
	int ret;
1886

1887 1888
	might_sleep();

1889 1890 1891 1892
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1893
	for (retry = 0; retry < 3; retry++) {
1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907

		/* We stop engines, otherwise we might get failed reset and a
		 * dead gpu (on elk). Also as modern gpu as kbl can suffer
		 * from system hang if batchbuffer is progressing when
		 * the reset is issued, regardless of READY_TO_RESET ack.
		 * Thus assume it is best to stop engines on all gens
		 * where we have a gpu reset.
		 *
		 * WaMediaResetMainRingCleanup:ctg,elk (presumably)
		 *
		 * FIXME: Wa for more modern gens needs to be validated
		 */
		i915_stop_engines(dev_priv, engine_mask);

1908 1909 1910
		ret = -ENODEV;
		if (reset)
			ret = reset(dev_priv, engine_mask);
1911 1912 1913 1914 1915
		if (ret != -ETIMEDOUT)
			break;

		cond_resched();
	}
1916 1917 1918
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1919 1920
}

1921
bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
1922
{
1923
	return intel_get_gpu_reset(dev_priv) != NULL;
1924 1925
}

1926 1927 1928
bool intel_has_reset_engine(struct drm_i915_private *dev_priv)
{
	return (dev_priv->info.has_reset_engine &&
1929
		i915_modparams.reset >= 2);
1930 1931
}

1932
int intel_reset_guc(struct drm_i915_private *dev_priv)
1933 1934 1935
{
	int ret;

1936
	if (!HAS_GUC(dev_priv))
1937 1938 1939 1940 1941 1942 1943 1944 1945
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1946
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1947
{
1948
	return check_for_unclaimed_mmio(dev_priv);
1949
}
1950

1951
bool
1952 1953
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
1954
	if (unlikely(i915_modparams.mmio_debug ||
1955
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1956
		return false;
1957 1958 1959 1960 1961

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
1962
		i915_modparams.mmio_debug++;
1963
		dev_priv->uncore.unclaimed_mmio_check--;
1964
		return true;
1965
	}
1966 1967

	return false;
1968
}
1969 1970 1971 1972 1973

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
T
Tvrtko Ursulin 已提交
1974
	u32 offset = i915_mmio_reg_offset(reg);
1975 1976
	enum forcewake_domains fw_domains;

T
Tvrtko Ursulin 已提交
1977 1978 1979 1980 1981 1982 1983
	if (HAS_FWTABLE(dev_priv)) {
		fw_domains = __fwtable_reg_read_fw_domains(offset);
	} else if (INTEL_GEN(dev_priv) >= 6) {
		fw_domains = __gen6_reg_read_fw_domains(offset);
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
1995
	u32 offset = i915_mmio_reg_offset(reg);
1996 1997
	enum forcewake_domains fw_domains;

1998 1999 2000 2001 2002
	if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
		fw_domains = __fwtable_reg_write_fw_domains(offset);
	} else if (IS_GEN8(dev_priv)) {
		fw_domains = __gen8_reg_write_fw_domains(offset);
	} else if (IS_GEN(dev_priv, 6, 7)) {
2003
		fw_domains = FORCEWAKE_RENDER;
2004 2005 2006
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

T
Tvrtko Ursulin 已提交
2036 2037 2038
	if (intel_vgpu_active(dev_priv))
		return 0;

2039 2040 2041 2042 2043 2044 2045 2046
	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}
2047 2048

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2049
#include "selftests/mock_uncore.c"
2050 2051
#include "selftests/intel_uncore.c"
#endif