intel_uncore.c 49.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28
#include <linux/pm_runtime.h>
29
#include <linux/bsearch.h>
30

31
#define FORCEWAKE_ACK_TIMEOUT_MS 50
32

33
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
34

35 36 37 38 39 40 41
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
42
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
43
{
44
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
45 46 47 48 49 50 51 52 53 54 55

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
56
{
57
	WARN_ON(!i915_mmio_reg_valid(d->reg_set));
58
	__raw_i915_write32(d->i915, d->reg_set, d->val_reset);
59 60
}

61 62
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
63
{
64 65 66 67 68
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
			       ktime_set(0, NSEC_PER_MSEC),
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
69 70
}

71 72
static inline void
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
73
{
74 75
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL) == 0,
76
			    FORCEWAKE_ACK_TIMEOUT_MS))
77 78 79
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
80

81 82 83 84 85
static inline void
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_set);
}
86

87 88 89 90 91
static inline void
fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
{
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL),
92
			    FORCEWAKE_ACK_TIMEOUT_MS))
93 94 95
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
96

97 98 99 100
static inline void
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_clear);
101 102
}

103 104
static inline void
fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
105
{
106
	/* something from same cacheline, but not from the set register */
107
	if (i915_mmio_reg_valid(d->reg_post))
108
		__raw_posting_read(d->i915, d->reg_post);
109 110
}

111
static void
112
fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
113
{
114
	struct intel_uncore_forcewake_domain *d;
115

116
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
117 118 119
		fw_domain_wait_ack_clear(d);
		fw_domain_get(d);
	}
120 121 122

	for_each_fw_domain_masked(d, fw_domains, dev_priv)
		fw_domain_wait_ack(d);
123
}
124

125
static void
126
fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
127 128
{
	struct intel_uncore_forcewake_domain *d;
129

130
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
131 132 133 134
		fw_domain_put(d);
		fw_domain_posting_read(d);
	}
}
135

136 137 138 139 140 141
static void
fw_domains_posting_read(struct drm_i915_private *dev_priv)
{
	struct intel_uncore_forcewake_domain *d;

	/* No need to do for all, just do for first found */
142
	for_each_fw_domain(d, dev_priv) {
143 144 145 146 147 148
		fw_domain_posting_read(d);
		break;
	}
}

static void
149
fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
150 151 152
{
	struct intel_uncore_forcewake_domain *d;

153 154
	if (dev_priv->uncore.fw_domains == 0)
		return;
155

156
	for_each_fw_domain_masked(d, fw_domains, dev_priv)
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
		fw_domain_reset(d);

	fw_domains_posting_read(dev_priv);
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
173
					      enum forcewake_domains fw_domains)
174 175
{
	fw_domains_get(dev_priv, fw_domains);
176

177
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
178
	__gen6_gt_wait_for_thread_c0(dev_priv);
179 180 181 182 183
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
184 185

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
186 187
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
188 189
}

190
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
191
				     enum forcewake_domains fw_domains)
192
{
193
	fw_domains_put(dev_priv, fw_domains);
194 195 196
	gen6_gt_check_fifodbg(dev_priv);
}

197 198 199 200 201 202 203
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

204 205 206 207
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

208 209
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
210
	if (IS_VALLEYVIEW(dev_priv))
211
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
212

213 214
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
215 216
		u32 fifo = fifo_free_entries(dev_priv);

217 218
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
219
			fifo = fifo_free_entries(dev_priv);
220 221 222 223 224 225 226 227 228 229
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

230 231
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
232
{
233 234
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
235
	struct drm_i915_private *dev_priv = domain->i915;
236
	unsigned long irqflags;
Z
Zhe Wang 已提交
237

238
	assert_rpm_device_not_suspended(dev_priv);
Z
Zhe Wang 已提交
239

240
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
241 242 243
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

244 245 246 247
	if (--domain->wake_count == 0) {
		dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
		dev_priv->uncore.fw_domains_active &= ~domain->mask;
	}
248

249
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
250 251

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
252 253
}

254 255
void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
				  bool restore)
Z
Zhe Wang 已提交
256
{
257
	unsigned long irqflags;
258
	struct intel_uncore_forcewake_domain *domain;
259
	int retry_count = 100;
260
	enum forcewake_domains fw, active_domains;
Z
Zhe Wang 已提交
261

262 263 264 265 266 267
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
		active_domains = 0;
Z
Zhe Wang 已提交
268

269
		for_each_fw_domain(domain, dev_priv) {
270
			if (hrtimer_cancel(&domain->timer) == 0)
271
				continue;
Z
Zhe Wang 已提交
272

273
			intel_uncore_fw_release_timer(&domain->timer);
274
		}
275

276
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
277

278
		for_each_fw_domain(domain, dev_priv) {
279
			if (hrtimer_active(&domain->timer))
280
				active_domains |= domain->mask;
281
		}
282

283 284
		if (active_domains == 0)
			break;
285

286 287 288 289
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
290

291 292 293
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
294

295 296
	WARN_ON(active_domains);

297
	fw = dev_priv->uncore.fw_domains_active;
298 299
	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
300

301
	fw_domains_reset(dev_priv, FORCEWAKE_ALL);
Z
Zhe Wang 已提交
302

303 304 305 306
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

307
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
308
			dev_priv->uncore.fifo_count =
309
				fifo_free_entries(dev_priv);
310 311
	}

312
	if (!restore)
313
		assert_forcewakes_inactive(dev_priv);
314

315
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
316 317
}

M
Mika Kuoppala 已提交
318 319 320 321 322 323 324 325 326 327 328 329
static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
{
	const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
	const unsigned int sets[4] = { 1, 1, 2, 2 };
	const u32 cap = dev_priv->edram_cap;

	return EDRAM_NUM_BANKS(cap) *
		ways[EDRAM_WAYS_IDX(cap)] *
		sets[EDRAM_SETS_IDX(cap)] *
		1024 * 1024;
}

330
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
331
{
332 333 334
	if (!HAS_EDRAM(dev_priv))
		return 0;

M
Mika Kuoppala 已提交
335 336
	/* The needed capability bits for size calculation
	 * are not there with pre gen9 so return 128MB always.
337
	 */
M
Mika Kuoppala 已提交
338 339
	if (INTEL_GEN(dev_priv) < 9)
		return 128 * 1024 * 1024;
340

M
Mika Kuoppala 已提交
341
	return gen9_edram_size(dev_priv);
342
}
343

344 345 346 347 348 349 350 351 352
static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
{
	if (IS_HASWELL(dev_priv) ||
	    IS_BROADWELL(dev_priv) ||
	    INTEL_GEN(dev_priv) >= 9) {
		dev_priv->edram_cap = __raw_i915_read32(dev_priv,
							HSW_EDRAM_CAP);

		/* NB: We can't write IDICR yet because we do not have gt funcs
353
		 * set up */
354 355
	} else {
		dev_priv->edram_cap = 0;
356
	}
357 358 359 360

	if (HAS_EDRAM(dev_priv))
		DRM_INFO("Found %lluMB of eDRAM\n",
			 intel_uncore_edram_size(dev_priv) / (1024 * 1024));
361 362
}

363
static bool
364
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
365 366 367 368 369 370 371 372 373 374 375 376
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
		return fpga_check_for_unclaimed_mmio(dev_priv);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		return vlv_check_for_unclaimed_mmio(dev_priv);

	return false;
}

403
static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
404 405
					  bool restore_forcewake)
{
406 407 408
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
409

410
	/* clear out old GT FIFO errors */
411
	if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
412 413 414
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

415
	/* WaDisableShadowRegForCpd:chv */
416
	if (IS_CHERRYVIEW(dev_priv)) {
417 418 419 420 421 422
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

423
	intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
424 425
}

426 427
void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
				 bool restore_forcewake)
428
{
429 430
	__intel_uncore_early_sanitize(dev_priv, restore_forcewake);
	i915_check_and_clear_faults(dev_priv);
431 432
}

433
void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
434
{
435
	i915.enable_rc6 = sanitize_rc6_option(dev_priv, i915.enable_rc6);
436

437
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
438
	intel_sanitize_gt_powersave(dev_priv);
439 440
}

441 442 443 444 445 446 447
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;

	fw_domains &= dev_priv->uncore.fw_domains;

448
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
449
		if (domain->wake_count++)
450
			fw_domains &= ~domain->mask;
451 452
	}

453
	if (fw_domains) {
454
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
455 456
		dev_priv->uncore.fw_domains_active |= fw_domains;
	}
457 458
}

459 460 461 462 463 464 465 466 467 468 469 470
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
471
 */
472
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
473
				enum forcewake_domains fw_domains)
474 475 476
{
	unsigned long irqflags;

477 478 479
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

480
	assert_rpm_wakelock_held(dev_priv);
481

482
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
483
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
484 485 486
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

487
/**
488
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
489
 * @dev_priv: i915 device instance
490
 * @fw_domains: forcewake domains to get reference on
491
 *
492 493
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
494
 */
495 496 497 498 499 500 501 502 503 504 505 506 507
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
508
{
509
	struct intel_uncore_forcewake_domain *domain;
510

511 512
	fw_domains &= dev_priv->uncore.fw_domains;

513
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
514 515 516 517 518 519
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

520
		fw_domain_arm_timer(domain);
521
	}
522
}
523

524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
542 543 544
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

564
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
565 566 567 568
{
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

569
	WARN_ON(dev_priv->uncore.fw_domains_active);
570 571
}

572
/* We give fast paths for the really cool registers */
573
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
574

575 576 577 578 579 580 581 582 583 584
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

585 586 587 588 589 590 591 592 593 594 595 596 597
static int fw_range_cmp(const void *key, const void *elt)
{
	const struct intel_forcewake_range *entry = elt;
	u32 offset = (u32)((unsigned long)key);

	if (offset < entry->start)
		return -1;
	else if (offset > entry->end)
		return 1;
	else
		return 0;
}

598
static enum forcewake_domains
599
find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
600
{
601 602
	const struct intel_forcewake_range *table, *entry;
	unsigned int num_entries;
603

604 605 606 607 608
	table = dev_priv->uncore.fw_domains_table;
	num_entries = dev_priv->uncore.fw_domains_table_entries;

	entry = bsearch((void *)(unsigned long)offset, (const void *)table,
			num_entries, sizeof(struct intel_forcewake_range),
609
			fw_range_cmp);
610

611
	return entry ? entry->domains : 0;
612 613
}

614
static void
615
intel_fw_table_check(struct drm_i915_private *dev_priv)
616
{
617 618
	const struct intel_forcewake_range *ranges;
	unsigned int num_ranges;
619 620 621 622 623 624
	s32 prev;
	unsigned int i;

	if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG))
		return;

625 626 627 628 629 630
	ranges = dev_priv->uncore.fw_domains_table;
	if (!ranges)
		return;

	num_ranges = dev_priv->uncore.fw_domains_table_entries;

631 632 633 634 635 636 637 638
	for (i = 0, prev = -1; i < num_ranges; i++, ranges++) {
		WARN_ON_ONCE(prev >= (s32)ranges->start);
		prev = ranges->start;
		WARN_ON_ONCE(prev >= (s32)ranges->end);
		prev = ranges->end;
	}
}

639 640
#define GEN_FW_RANGE(s, e, d) \
	{ .start = (s), .end = (e), .domains = (d) }
641

T
Tvrtko Ursulin 已提交
642 643 644 645 646
#define HAS_FWTABLE(dev_priv) \
	(IS_GEN9(dev_priv) || \
	 IS_CHERRYVIEW(dev_priv) || \
	 IS_VALLEYVIEW(dev_priv))

647
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
648 649 650 651 652 653
static const struct intel_forcewake_range __vlv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
654
	GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
655 656
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
657

T
Tvrtko Ursulin 已提交
658
#define __fwtable_reg_read_fw_domains(offset) \
659 660
({ \
	enum forcewake_domains __fwd = 0; \
661
	if (NEEDS_FORCE_WAKE((offset))) \
662
		__fwd = find_fw_domain(dev_priv, offset); \
663 664 665
	__fwd; \
})

666
/* *Must* be sorted by offset! See intel_shadow_table_check(). */
667
static const i915_reg_t gen8_shadowed_regs[] = {
668 669 670 671 672 673
	RING_TAIL(RENDER_RING_BASE),	/* 0x2000 (base) */
	GEN6_RPNSWREQ,			/* 0xA008 */
	GEN6_RC_VIDEO_FREQ,		/* 0xA00C */
	RING_TAIL(GEN6_BSD_RING_BASE),	/* 0x12000 (base) */
	RING_TAIL(VEBOX_RING_BASE),	/* 0x1a000 (base) */
	RING_TAIL(BLT_RING_BASE),	/* 0x22000 (base) */
674 675 676
	/* TODO: Other registers are not yet used */
};

677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
static void intel_shadow_table_check(void)
{
	const i915_reg_t *reg = gen8_shadowed_regs;
	s32 prev;
	u32 offset;
	unsigned int i;

	if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG))
		return;

	for (i = 0, prev = -1; i < ARRAY_SIZE(gen8_shadowed_regs); i++, reg++) {
		offset = i915_mmio_reg_offset(*reg);
		WARN_ON_ONCE(prev >= (s32)offset);
		prev = offset;
	}
}

694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
static bool is_gen8_shadowed(u32 offset)
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
		if (offset == gen8_shadowed_regs[i].reg)
			return true;

	return false;
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

714
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
715 716
static const struct intel_forcewake_range __chv_fw_ranges[] = {
	GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
717
	GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
718
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
719
	GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
720
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
721
	GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
722
	GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
723 724
	GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
725
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
726 727
	GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
	GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
728 729 730 731 732
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
	GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
};
733

734
#define __fwtable_reg_write_fw_domains(offset) \
735 736
({ \
	enum forcewake_domains __fwd = 0; \
737
	if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
738
		__fwd = find_fw_domain(dev_priv, offset); \
739 740 741
	__fwd; \
})

742
/* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
743
static const struct intel_forcewake_range __gen9_fw_ranges[] = {
744
	GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
745 746
	GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
	GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
747
	GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
748
	GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
749
	GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
750
	GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
751
	GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
752
	GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
753
	GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
754
	GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
755
	GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
756
	GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
757
	GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
758
	GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
759
	GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
760
	GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
761
	GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
762
	GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
763
	GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
764
	GEN_FW_RANGE(0xb480, 0xbfff, FORCEWAKE_BLITTER),
765
	GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
766
	GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
767
	GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
768
	GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
769
	GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
770
	GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
771
	GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
772
	GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
773
	GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
774
	GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
775 776
	GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
};
777

778 779 780 781 782 783
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
784
	__raw_i915_write32(dev_priv, MI_MODE, 0);
785 786 787
}

static void
788 789 790 791
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
792
{
793 794 795
	if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
		 "Unclaimed %s register 0x%x\n",
		 read ? "read from" : "write to",
796
		 i915_mmio_reg_offset(reg)))
797
		i915.mmio_debug--; /* Only report the first N failures */
798 799
}

800 801 802 803 804 805 806 807 808 809 810 811
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

812
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
813
	u##x val = 0; \
814
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
815

816
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
817 818 819
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

820
#define __gen2_read(x) \
821
static u##x \
822
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
823
	GEN2_READ_HEADER(x); \
824
	val = __raw_i915_read##x(dev_priv, reg); \
825
	GEN2_READ_FOOTER; \
826 827 828 829
}

#define __gen5_read(x) \
static u##x \
830
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
831
	GEN2_READ_HEADER(x); \
832 833
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
834
	GEN2_READ_FOOTER; \
835 836
}

837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
853
	u32 offset = i915_mmio_reg_offset(reg); \
854 855
	unsigned long irqflags; \
	u##x val = 0; \
856
	assert_rpm_wakelock_held(dev_priv); \
857 858
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
859 860

#define GEN6_READ_FOOTER \
861
	unclaimed_reg_debug(dev_priv, reg, true, false); \
862 863 864 865
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

866 867
static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
868 869 870
{
	struct intel_uncore_forcewake_domain *domain;

871 872 873 874 875 876 877 878 879 880
	for_each_fw_domain_masked(domain, fw_domains, dev_priv)
		fw_domain_arm_timer(domain);

	dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
	dev_priv->uncore.fw_domains_active |= fw_domains;
}

static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
{
881 882 883
	if (WARN_ON(!fw_domains))
		return;

884 885 886
	/* Turn on all requested but inactive supported forcewake domains. */
	fw_domains &= dev_priv->uncore.fw_domains;
	fw_domains &= ~dev_priv->uncore.fw_domains_active;
887

888 889
	if (fw_domains)
		___force_wake_auto(dev_priv, fw_domains);
890 891
}

892 893
#define __gen6_read(x) \
static u##x \
894
gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
895
	enum forcewake_domains fw_engine; \
896
	GEN6_READ_HEADER(x); \
897 898 899
	fw_engine = __gen6_reg_read_fw_domains(offset); \
	if (fw_engine) \
		__force_wake_auto(dev_priv, fw_engine); \
900
	val = __raw_i915_read##x(dev_priv, reg); \
901
	GEN6_READ_FOOTER; \
902 903
}

904
#define __fwtable_read(x) \
905
static u##x \
906
fwtable_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
907
	enum forcewake_domains fw_engine; \
908
	GEN6_READ_HEADER(x); \
T
Tvrtko Ursulin 已提交
909
	fw_engine = __fwtable_reg_read_fw_domains(offset); \
910
	if (fw_engine) \
911
		__force_wake_auto(dev_priv, fw_engine); \
912
	val = __raw_i915_read##x(dev_priv, reg); \
913
	GEN6_READ_FOOTER; \
914 915
}

916 917 918 919
__fwtable_read(8)
__fwtable_read(16)
__fwtable_read(32)
__fwtable_read(64)
920 921 922 923 924
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

925
#undef __fwtable_read
926
#undef __gen6_read
927 928
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
929

930 931 932
#define VGPU_READ_HEADER(x) \
	unsigned long irqflags; \
	u##x val = 0; \
933
	assert_rpm_device_not_suspended(dev_priv); \
934 935 936 937 938 939 940 941 942
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_READ_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

#define __vgpu_read(x) \
static u##x \
943
vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
944 945 946 947 948 949 950 951 952 953 954 955 956 957
	VGPU_READ_HEADER(x); \
	val = __raw_i915_read##x(dev_priv, reg); \
	VGPU_READ_FOOTER; \
}

__vgpu_read(8)
__vgpu_read(16)
__vgpu_read(32)
__vgpu_read(64)

#undef __vgpu_read
#undef VGPU_READ_FOOTER
#undef VGPU_READ_HEADER

958
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
959
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
960
	assert_rpm_wakelock_held(dev_priv); \
961

962
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
963

964
#define __gen2_write(x) \
965
static void \
966
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
967
	GEN2_WRITE_HEADER; \
968
	__raw_i915_write##x(dev_priv, reg, val); \
969
	GEN2_WRITE_FOOTER; \
970 971 972 973
}

#define __gen5_write(x) \
static void \
974
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
975
	GEN2_WRITE_HEADER; \
976 977
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
978
	GEN2_WRITE_FOOTER; \
979 980
}

981 982 983 984 985 986 987 988 989 990 991 992 993 994
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
995
	u32 offset = i915_mmio_reg_offset(reg); \
996 997
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
998
	assert_rpm_wakelock_held(dev_priv); \
999 1000
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
1001 1002

#define GEN6_WRITE_FOOTER \
1003
	unclaimed_reg_debug(dev_priv, reg, false, false); \
1004 1005
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

1006 1007
#define __gen6_write(x) \
static void \
1008
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1009
	u32 __fifo_ret = 0; \
1010
	GEN6_WRITE_HEADER; \
1011
	if (NEEDS_FORCE_WAKE(offset)) { \
1012 1013 1014 1015 1016 1017
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1018
	GEN6_WRITE_FOOTER; \
1019 1020
}

1021 1022
#define __gen8_write(x) \
static void \
1023
gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1024
	enum forcewake_domains fw_engine; \
1025
	GEN6_WRITE_HEADER; \
1026 1027 1028
	fw_engine = __gen8_reg_write_fw_domains(offset); \
	if (fw_engine) \
		__force_wake_auto(dev_priv, fw_engine); \
1029
	__raw_i915_write##x(dev_priv, reg, val); \
1030
	GEN6_WRITE_FOOTER; \
1031 1032
}

1033
#define __fwtable_write(x) \
1034
static void \
1035
fwtable_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1036
	enum forcewake_domains fw_engine; \
1037
	GEN6_WRITE_HEADER; \
1038
	fw_engine = __fwtable_reg_write_fw_domains(offset); \
1039
	if (fw_engine) \
1040
		__force_wake_auto(dev_priv, fw_engine); \
1041
	__raw_i915_write##x(dev_priv, reg, val); \
1042
	GEN6_WRITE_FOOTER; \
1043 1044
}

1045 1046 1047
__fwtable_write(8)
__fwtable_write(16)
__fwtable_write(32)
1048 1049 1050
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
1051 1052 1053 1054
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)

1055
#undef __fwtable_write
1056
#undef __gen8_write
1057
#undef __gen6_write
1058 1059
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1060

1061 1062 1063
#define VGPU_WRITE_HEADER \
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1064
	assert_rpm_device_not_suspended(dev_priv); \
1065 1066 1067 1068 1069 1070 1071
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_WRITE_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

#define __vgpu_write(x) \
static void vgpu_write##x(struct drm_i915_private *dev_priv, \
1072
			  i915_reg_t reg, u##x val, bool trace) { \
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
	VGPU_WRITE_HEADER; \
	__raw_i915_write##x(dev_priv, reg, val); \
	VGPU_WRITE_FOOTER; \
}

__vgpu_write(8)
__vgpu_write(16)
__vgpu_write(32)

#undef __vgpu_write
#undef VGPU_WRITE_FOOTER
#undef VGPU_WRITE_HEADER

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

1101 1102

static void fw_domain_init(struct drm_i915_private *dev_priv,
1103
			   enum forcewake_domain_id domain_id,
1104 1105
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
1125
		/* WaRsClearFWBitsAtReset:bdw,skl */
1126 1127 1128 1129 1130
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1131
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1132 1133 1134 1135 1136 1137 1138
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;

	d->i915 = dev_priv;
	d->id = domain_id;

1139 1140 1141 1142 1143 1144
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

	d->mask = 1 << domain_id;

1145 1146
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1147 1148

	dev_priv->uncore.fw_domains |= (1 << domain_id);
1149 1150

	fw_domain_reset(d);
1151 1152
}

1153
static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
1154
{
1155
	if (INTEL_INFO(dev_priv)->gen <= 5)
1156 1157
		return;

1158
	if (IS_GEN9(dev_priv)) {
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1169
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1170
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1171
		if (!IS_CHERRYVIEW(dev_priv))
1172 1173 1174 1175
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1176 1177 1178 1179
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1180
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1181 1182
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
1183
		if (IS_HASWELL(dev_priv))
1184 1185 1186 1187
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1188 1189
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1190
	} else if (IS_IVYBRIDGE(dev_priv)) {
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1202 1203 1204 1205 1206
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1207 1208
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1209 1210 1211
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1212
		 */
1213 1214 1215 1216

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1217 1218
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1219

1220
		spin_lock_irq(&dev_priv->uncore.lock);
1221
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
1222
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1223
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
1224
		spin_unlock_irq(&dev_priv->uncore.lock);
1225

1226
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1227 1228
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1229 1230
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1231
		}
1232
	} else if (IS_GEN6(dev_priv)) {
1233
		dev_priv->uncore.funcs.force_wake_get =
1234
			fw_domains_get_with_thread_status;
1235
		dev_priv->uncore.funcs.force_wake_put =
1236 1237 1238
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1239
	}
1240 1241 1242

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1243 1244
}

1245 1246 1247 1248 1249 1250 1251
#define ASSIGN_FW_DOMAINS_TABLE(d) \
{ \
	dev_priv->uncore.fw_domains_table = \
			(struct intel_forcewake_range *)(d); \
	dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
}

1252
void intel_uncore_init(struct drm_i915_private *dev_priv)
1253
{
1254
	i915_check_vgpu(dev_priv);
1255

1256
	intel_uncore_edram_detect(dev_priv);
1257 1258
	intel_uncore_fw_domains_init(dev_priv);
	__intel_uncore_early_sanitize(dev_priv, false);
1259

1260 1261
	dev_priv->uncore.unclaimed_mmio_check = 1;

1262
	switch (INTEL_INFO(dev_priv)->gen) {
1263
	default:
1264
	case 9:
1265
		ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
1266
		ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
1267
		ASSIGN_READ_MMIO_VFUNCS(fwtable);
1268 1269
		break;
	case 8:
1270
		if (IS_CHERRYVIEW(dev_priv)) {
1271
			ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
1272
			ASSIGN_WRITE_MMIO_VFUNCS(fwtable);
1273
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
1274 1275

		} else {
1276 1277
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1278
		}
1279
		break;
1280 1281
	case 7:
	case 6:
1282
		ASSIGN_WRITE_MMIO_VFUNCS(gen6);
1283

1284
		if (IS_VALLEYVIEW(dev_priv)) {
1285
			ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
1286
			ASSIGN_READ_MMIO_VFUNCS(fwtable);
1287
		} else {
1288
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1289
		}
1290 1291
		break;
	case 5:
1292 1293
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
1294 1295 1296 1297
		break;
	case 4:
	case 3:
	case 2:
1298 1299
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
1300 1301
		break;
	}
1302

1303
	intel_fw_table_check(dev_priv);
1304 1305
	if (INTEL_GEN(dev_priv) >= 8)
		intel_shadow_table_check();
1306

1307
	if (intel_vgpu_active(dev_priv)) {
1308 1309 1310 1311
		ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
		ASSIGN_READ_MMIO_VFUNCS(vgpu);
	}

1312
	i915_check_and_clear_faults(dev_priv);
1313
}
1314 1315
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1316

1317
void intel_uncore_fini(struct drm_i915_private *dev_priv)
1318 1319
{
	/* Paranoia: make sure we have disabled everything before we exit. */
1320 1321
	intel_uncore_sanitize(dev_priv);
	intel_uncore_forcewake_reset(dev_priv, false);
1322 1323
}

1324
#define GEN_RANGE(l, h) GENMASK((h) - 1, (l) - 1)
1325

1326
static const struct register_whitelist {
1327
	i915_reg_t offset_ldw, offset_udw;
1328
	uint32_t size;
1329 1330
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1331
} whitelist[] = {
1332 1333 1334
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1335 1336 1337 1338 1339
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
1340
	struct drm_i915_private *dev_priv = to_i915(dev);
1341 1342
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1343
	unsigned size;
1344
	i915_reg_t offset_ldw, offset_udw;
1345
	int i, ret = 0;
1346 1347

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1348
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1349
		    (INTEL_INFO(dev)->gen_mask & entry->gen_bitmask))
1350 1351 1352 1353 1354 1355
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1356 1357 1358 1359
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1360 1361
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1362
	size = entry->size;
1363
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1364

1365 1366
	intel_runtime_pm_get(dev_priv);

1367 1368
	switch (size) {
	case 8 | 1:
1369
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1370
		break;
1371
	case 8:
1372
		reg->val = I915_READ64(offset_ldw);
1373 1374
		break;
	case 4:
1375
		reg->val = I915_READ(offset_ldw);
1376 1377
		break;
	case 2:
1378
		reg->val = I915_READ16(offset_ldw);
1379 1380
		break;
	case 1:
1381
		reg->val = I915_READ8(offset_ldw);
1382 1383
		break;
	default:
1384 1385
		ret = -EINVAL;
		goto out;
1386 1387
	}

1388 1389 1390
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1391 1392
}

1393
static int i915_reset_complete(struct pci_dev *pdev)
1394 1395
{
	u8 gdrst;
1396
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1397
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1398 1399
}

1400
static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1401
{
1402
	struct pci_dev *pdev = dev_priv->drm.pdev;
1403

V
Ville Syrjälä 已提交
1404
	/* assert reset for at least 20 usec */
1405
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1406
	udelay(20);
1407
	pci_write_config_byte(pdev, I915_GDRST, 0);
1408

1409
	return wait_for(i915_reset_complete(pdev), 500);
V
Ville Syrjälä 已提交
1410 1411
}

1412
static int g4x_reset_complete(struct pci_dev *pdev)
V
Ville Syrjälä 已提交
1413 1414
{
	u8 gdrst;
1415
	pci_read_config_byte(pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1416
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1417 1418
}

1419
static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1420
{
1421
	struct pci_dev *pdev = dev_priv->drm.pdev;
1422 1423
	pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(pdev), 500);
1424 1425
}

1426
static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1427
{
1428
	struct pci_dev *pdev = dev_priv->drm.pdev;
1429 1430
	int ret;

1431
	pci_write_config_byte(pdev, I915_GDRST,
1432
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
1433
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1434 1435 1436 1437 1438 1439 1440
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1441
	pci_write_config_byte(pdev, I915_GDRST,
1442
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
1443
	ret =  wait_for(g4x_reset_complete(pdev), 500);
1444 1445 1446 1447 1448 1449 1450
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1451
	pci_write_config_byte(pdev, I915_GDRST, 0);
1452 1453 1454 1455

	return 0;
}

1456 1457
static int ironlake_do_reset(struct drm_i915_private *dev_priv,
			     unsigned engine_mask)
1458 1459 1460
{
	int ret;

1461
	I915_WRITE(ILK_GDSR,
1462
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1463 1464 1465
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1466 1467 1468
	if (ret)
		return ret;

1469
	I915_WRITE(ILK_GDSR,
1470
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1471 1472 1473
	ret = intel_wait_for_register(dev_priv,
				      ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
				      500);
1474 1475 1476
	if (ret)
		return ret;

1477
	I915_WRITE(ILK_GDSR, 0);
1478 1479

	return 0;
1480 1481
}

1482 1483 1484
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1485 1486 1487 1488 1489
{
	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1490
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1491

1492
	/* Spin waiting for the device to ack the reset requests */
1493 1494 1495
	return intel_wait_for_register_fw(dev_priv,
					  GEN6_GDRST, hw_domain_mask, 0,
					  500);
1496 1497 1498 1499
}

/**
 * gen6_reset_engines - reset individual engines
1500
 * @dev_priv: i915 device
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
1511 1512
static int gen6_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
{
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
1528 1529
		unsigned int tmp;

1530
		hw_mask = 0;
1531
		for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1532 1533 1534 1535
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1536

1537
	intel_uncore_forcewake_reset(dev_priv, true);
1538

1539 1540 1541
	return ret;
}

1542 1543 1544 1545 1546 1547 1548 1549 1550
/**
 * intel_wait_for_register_fw - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1551 1552 1553 1554
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ_FW(reg) & mask) == value
 *
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Note that this routine assumes the caller holds forcewake asserted, it is
 * not suitable for very long waits. See intel_wait_for_register() if you
 * wish to wait without holding forcewake for the duration (i.e. you expect
 * the wait to be slow).
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
			       i915_reg_t reg,
			       const u32 mask,
			       const u32 value,
			       const unsigned long timeout_ms)
{
#define done ((I915_READ_FW(reg) & mask) == value)
	int ret = wait_for_us(done, 2);
	if (ret)
		ret = wait_for(done, timeout_ms);
	return ret;
#undef done
}

/**
 * intel_wait_for_register - wait until register matches expected state
 * @dev_priv: the i915 device
 * @reg: the register to read
 * @mask: mask to apply to register value
 * @value: expected value
 * @timeout_ms: timeout in millisecond
 *
 * This routine waits until the target register @reg contains the expected
1587 1588 1589 1590
 * @value after applying the @mask, i.e. it waits until ::
 *
 *     (I915_READ(reg) & mask) == value
 *
1591 1592 1593 1594 1595 1596 1597 1598 1599
 * Otherwise, the wait will timeout after @timeout_ms milliseconds.
 *
 * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
 */
int intel_wait_for_register(struct drm_i915_private *dev_priv,
			    i915_reg_t reg,
			    const u32 mask,
			    const u32 value,
			    const unsigned long timeout_ms)
1600
{
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613

	unsigned fw =
		intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
	int ret;

	intel_uncore_forcewake_get(dev_priv, fw);
	ret = wait_for_us((I915_READ_FW(reg) & mask) == value, 2);
	intel_uncore_forcewake_put(dev_priv, fw);
	if (ret)
		ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value,
			       timeout_ms);

	return ret;
1614 1615 1616 1617
}

static int gen8_request_engine_reset(struct intel_engine_cs *engine)
{
1618
	struct drm_i915_private *dev_priv = engine->i915;
1619 1620 1621 1622 1623
	int ret;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

1624 1625 1626 1627 1628
	ret = intel_wait_for_register_fw(dev_priv,
					 RING_RESET_CTL(engine->mmio_base),
					 RESET_CTL_READY_TO_RESET,
					 RESET_CTL_READY_TO_RESET,
					 700);
1629 1630 1631 1632 1633 1634 1635 1636
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
{
1637
	struct drm_i915_private *dev_priv = engine->i915;
1638 1639 1640

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1641 1642
}

1643 1644
static int gen8_reset_engines(struct drm_i915_private *dev_priv,
			      unsigned engine_mask)
1645 1646
{
	struct intel_engine_cs *engine;
1647
	unsigned int tmp;
1648

1649
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1650
		if (gen8_request_engine_reset(engine))
1651 1652
			goto not_ready;

1653
	return gen6_reset_engines(dev_priv, engine_mask);
1654 1655

not_ready:
1656
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
1657
		gen8_unrequest_engine_reset(engine);
1658 1659 1660 1661

	return -EIO;
}

1662 1663 1664
typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);

static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
1665
{
1666 1667 1668
	if (!i915.reset)
		return NULL;

1669
	if (INTEL_INFO(dev_priv)->gen >= 8)
1670
		return gen8_reset_engines;
1671
	else if (INTEL_INFO(dev_priv)->gen >= 6)
1672
		return gen6_reset_engines;
1673
	else if (IS_GEN5(dev_priv))
1674
		return ironlake_do_reset;
1675
	else if (IS_G4X(dev_priv))
1676
		return g4x_do_reset;
1677
	else if (IS_G33(dev_priv))
1678
		return g33_do_reset;
1679
	else if (INTEL_INFO(dev_priv)->gen >= 3)
1680
		return i915_do_reset;
1681
	else
1682 1683 1684
		return NULL;
}

1685
int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
1686
{
1687
	reset_func reset;
1688
	int ret;
1689

1690
	reset = intel_get_gpu_reset(dev_priv);
1691
	if (reset == NULL)
1692
		return -ENODEV;
1693

1694 1695 1696 1697
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1698
	ret = reset(dev_priv, engine_mask);
1699 1700 1701
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1702 1703
}

1704
bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
1705
{
1706
	return intel_get_gpu_reset(dev_priv) != NULL;
1707 1708
}

1709 1710 1711 1712 1713
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;
	unsigned long irqflags;

1714
	if (!HAS_GUC(dev_priv))
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1728
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1729
{
1730
	return check_for_unclaimed_mmio(dev_priv);
1731
}
1732

1733
bool
1734 1735 1736 1737
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1738
		return false;
1739 1740 1741 1742 1743 1744 1745

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1746
		return true;
1747
	}
1748 1749

	return false;
1750
}
1751 1752 1753 1754 1755

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
T
Tvrtko Ursulin 已提交
1756
	u32 offset = i915_mmio_reg_offset(reg);
1757 1758
	enum forcewake_domains fw_domains;

T
Tvrtko Ursulin 已提交
1759 1760 1761 1762 1763 1764 1765
	if (HAS_FWTABLE(dev_priv)) {
		fw_domains = __fwtable_reg_read_fw_domains(offset);
	} else if (INTEL_GEN(dev_priv) >= 6) {
		fw_domains = __gen6_reg_read_fw_domains(offset);
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
1777
	u32 offset = i915_mmio_reg_offset(reg);
1778 1779
	enum forcewake_domains fw_domains;

1780 1781 1782 1783 1784
	if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
		fw_domains = __fwtable_reg_write_fw_domains(offset);
	} else if (IS_GEN8(dev_priv)) {
		fw_domains = __gen8_reg_write_fw_domains(offset);
	} else if (IS_GEN(dev_priv, 6, 7)) {
1785
		fw_domains = FORCEWAKE_RENDER;
1786 1787 1788
	} else {
		WARN_ON(!IS_GEN(dev_priv, 2, 5));
		fw_domains = 0;
1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

T
Tvrtko Ursulin 已提交
1818 1819 1820
	if (intel_vgpu_active(dev_priv))
		return 0;

1821 1822 1823 1824 1825 1826 1827 1828
	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}