i915_irq.c 120.5 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

52 53 54 55
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

56 57 58 59
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

60
static const u32 hpd_ibx[HPD_NUM_PINS] = {
61 62 63 64 65 66 67
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

68
static const u32 hpd_cpt[HPD_NUM_PINS] = {
69
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
70
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71 72 73 74 75
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
76
static const u32 hpd_spt[HPD_NUM_PINS] = {
77
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
78 79 80 81 82 83
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

84
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85 86 87 88 89 90 91 92
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

93
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94 95 96 97 98 99 100 101
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

102
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103 104 105 106 107 108 109 110
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

111 112
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
113
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114 115 116 117
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

118
/* IIR can theoretically queue up two events. Be paranoid. */
119
#define GEN8_IRQ_RESET_NDX(type, which) do { \
120 121 122 123 124 125 126 127 128
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

129
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
130
	I915_WRITE(type##IMR, 0xffffffff); \
131
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
132
	I915_WRITE(type##IER, 0); \
133 134 135 136
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
137 138
} while (0)

139 140 141
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
142 143
static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
				    i915_reg_t reg)
144 145 146 147 148 149 150
{
	u32 val = I915_READ(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151
	     i915_mmio_reg_offset(reg), val);
152 153 154 155 156
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
}
157

P
Paulo Zanoni 已提交
158
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159
	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
160
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
161 162
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
163 164 165
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166
	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
P
Paulo Zanoni 已提交
167
	I915_WRITE(type##IER, (ier_val)); \
168 169
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
170 171
} while (0)

172
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173
static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
174

175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
				     uint32_t mask,
				     uint32_t bits)
{
	uint32_t val;

	assert_spin_locked(&dev_priv->irq_lock);
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits)
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

213 214 215 216 217 218
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
219 220 221
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask)
222
{
223 224
	uint32_t new_val;

225 226
	assert_spin_locked(&dev_priv->irq_lock);

227 228
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

229
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
230 231
		return;

232 233 234 235 236 237
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
238
		I915_WRITE(DEIMR, dev_priv->irq_mask);
239
		POSTING_READ(DEIMR);
240 241 242
	}
}

P
Paulo Zanoni 已提交
243 244 245 246 247 248 249 250 251 252 253 254
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

255 256
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

257
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258 259
		return;

P
Paulo Zanoni 已提交
260 261 262 263 264
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
}

265
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
266 267
{
	ilk_update_gt_irq(dev_priv, mask, mask);
268
	POSTING_READ_FW(GTIMR);
P
Paulo Zanoni 已提交
269 270
}

271
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
272 273 274 275
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

276
static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
277 278 279 280
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

281
static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
282 283 284 285
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

286
static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
287 288 289 290
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
291
/**
292 293 294 295 296
 * snb_update_pm_irq - update GEN6_PMIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
P
Paulo Zanoni 已提交
297 298 299 300
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
301
	uint32_t new_val;
P
Paulo Zanoni 已提交
302

303 304
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
305 306
	assert_spin_locked(&dev_priv->irq_lock);

307
	new_val = dev_priv->pm_imr;
308 309 310
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

311 312 313
	if (new_val != dev_priv->pm_imr) {
		dev_priv->pm_imr = new_val;
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
314
		POSTING_READ(gen6_pm_imr(dev_priv));
315
	}
P
Paulo Zanoni 已提交
316 317
}

318
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
P
Paulo Zanoni 已提交
319
{
320 321 322
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
323 324 325
	snb_update_pm_irq(dev_priv, mask, mask);
}

326
static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
P
Paulo Zanoni 已提交
327 328 329 330
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

331
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
332 333 334 335
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

336
	__gen6_mask_pm_irq(dev_priv, mask);
337 338
}

339
void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
I
Imre Deak 已提交
340
{
341
	i915_reg_t reg = gen6_pm_iir(dev_priv);
I
Imre Deak 已提交
342

343 344 345 346
	assert_spin_locked(&dev_priv->irq_lock);

	I915_WRITE(reg, reset_mask);
	I915_WRITE(reg, reset_mask);
I
Imre Deak 已提交
347
	POSTING_READ(reg);
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
}

void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

	dev_priv->pm_ier |= enable_mask;
	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
	gen6_unmask_pm_irq(dev_priv, enable_mask);
	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
}

void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

	dev_priv->pm_ier &= ~disable_mask;
	__gen6_mask_pm_irq(dev_priv, disable_mask);
	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
	/* though a barrier is missing here, but don't really need a one */
}

void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
374
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
375 376 377
	spin_unlock_irq(&dev_priv->irq_lock);
}

378
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
379
{
380 381 382
	if (READ_ONCE(dev_priv->rps.interrupts_enabled))
		return;

383
	spin_lock_irq(&dev_priv->irq_lock);
384 385
	WARN_ON_ONCE(dev_priv->rps.pm_iir);
	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
386
	dev_priv->rps.interrupts_enabled = true;
387
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
388

389 390 391
	spin_unlock_irq(&dev_priv->irq_lock);
}

392 393
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
394
	return (mask & ~dev_priv->rps.pm_intr_keep);
395 396
}

397
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
398
{
399 400 401
	if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
		return;

I
Imre Deak 已提交
402 403
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
404

405
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
406

407
	gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
408 409

	spin_unlock_irq(&dev_priv->irq_lock);
410
	synchronize_irq(dev_priv->drm.irq);
411 412 413 414 415 416 417 418

	/* Now that we will not be generating any more work, flush any
	 * outsanding tasks. As we are called on the RPS idle path,
	 * we will reset the GPU to minimum frequencies, so the current
	 * state of the worker can be discarded.
	 */
	cancel_work_sync(&dev_priv->rps.work);
	gen6_reset_rps_interrupts(dev_priv);
419 420
}

421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
	spin_unlock_irq(&dev_priv->irq_lock);
}

void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	if (!dev_priv->guc.interrupts_enabled) {
		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
				       dev_priv->pm_guc_events);
		dev_priv->guc.interrupts_enabled = true;
		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
	}
	spin_unlock_irq(&dev_priv->irq_lock);
}

void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->guc.interrupts_enabled = false;

	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);

	spin_unlock_irq(&dev_priv->irq_lock);
	synchronize_irq(dev_priv->drm.irq);

	gen9_reset_guc_interrupts(dev_priv);
}

453
/**
454 455 456 457 458
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
				uint32_t interrupt_mask,
				uint32_t enabled_irq_mask)
{
	uint32_t new_val;
	uint32_t old_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

517 518 519 520 521 522
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
523 524 525
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
526 527 528 529 530
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

531 532
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

533 534
	assert_spin_locked(&dev_priv->irq_lock);

535
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
536 537
		return;

538 539 540
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
541

D
Daniel Vetter 已提交
542
static void
543 544
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
545
{
546
	i915_reg_t reg = PIPESTAT(pipe);
547
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
548

549
	assert_spin_locked(&dev_priv->irq_lock);
550
	WARN_ON(!intel_irqs_enabled(dev_priv));
551

552 553 554 555
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
556 557 558
		return;

	if ((pipestat & enable_mask) == enable_mask)
559 560
		return;

561 562
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

563
	/* Enable the interrupt, clear any pending status */
564
	pipestat |= enable_mask | status_mask;
565 566
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
567 568
}

D
Daniel Vetter 已提交
569
static void
570 571
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
572
{
573
	i915_reg_t reg = PIPESTAT(pipe);
574
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
575

576
	assert_spin_locked(&dev_priv->irq_lock);
577
	WARN_ON(!intel_irqs_enabled(dev_priv));
578

579 580 581 582
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
583 584
		return;

585 586 587
	if ((pipestat & enable_mask) == 0)
		return;

588 589
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

590
	pipestat &= ~enable_mask;
591 592
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
593 594
}

595 596 597 598 599
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
600 601
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
602 603 604
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
605 606 607 608 609 610
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
611 612 613 614 615 616 617 618 619 620 621 622

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

623 624 625 626 627 628
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

629
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
630
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
631 632 633
							   status_mask);
	else
		enable_mask = status_mask << 16;
634 635 636 637 638 639 640 641 642
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

643
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
644
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
645 646 647
							   status_mask);
	else
		enable_mask = status_mask << 16;
648 649 650
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

651
/**
652
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
653
 * @dev_priv: i915 device private
654
 */
655
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
656
{
657
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
658 659
		return;

660
	spin_lock_irq(&dev_priv->irq_lock);
661

662
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
663
	if (INTEL_GEN(dev_priv) >= 4)
664
		i915_enable_pipestat(dev_priv, PIPE_A,
665
				     PIPE_LEGACY_BLC_EVENT_STATUS);
666

667
	spin_unlock_irq(&dev_priv->irq_lock);
668 669
}

670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

720 721 722
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
723
static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
724
{
725
	struct drm_i915_private *dev_priv = to_i915(dev);
726
	i915_reg_t high_frame, low_frame;
727
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
728 729
	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
								pipe);
730
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
731

732 733 734 735 736
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
737

738 739 740 741 742 743
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

744 745
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
746

747 748 749 750 751 752
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
753
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
754
		low   = I915_READ(low_frame);
755
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
756 757
	} while (high1 != high2);

758
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
759
	pixel = low & PIPE_PIXEL_MASK;
760
	low >>= PIPE_FRAME_LOW_SHIFT;
761 762 763 764 765 766

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
767
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
768 769
}

770
static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
771
{
772
	struct drm_i915_private *dev_priv = to_i915(dev);
773

774
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
775 776
}

777
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
778 779 780
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
781
	struct drm_i915_private *dev_priv = to_i915(dev);
782
	const struct drm_display_mode *mode = &crtc->base.hwmode;
783
	enum pipe pipe = crtc->pipe;
784
	int position, vtotal;
785

786
	vtotal = mode->crtc_vtotal;
787 788 789
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

790
	if (IS_GEN2(dev_priv))
791
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
792
	else
793
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
794

795 796 797 798 799 800 801 802 803 804 805 806
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
807
	if (HAS_DDI(dev_priv) && !position) {
808 809 810 811 812 813 814 815 816 817 818 819 820
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
				DSL_LINEMASK_GEN3;
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

821
	/*
822 823
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
824
	 */
825
	return (position + crtc->scanline_offset) % vtotal;
826 827
}

828
static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
829
				    unsigned int flags, int *vpos, int *hpos,
830 831
				    ktime_t *stime, ktime_t *etime,
				    const struct drm_display_mode *mode)
832
{
833
	struct drm_i915_private *dev_priv = to_i915(dev);
834 835
	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
								pipe);
836
	int position;
837
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
838 839
	bool in_vbl = true;
	int ret = 0;
840
	unsigned long irqflags;
841

842
	if (WARN_ON(!mode->crtc_clock)) {
843
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
844
				 "pipe %c\n", pipe_name(pipe));
845 846 847
		return 0;
	}

848
	htotal = mode->crtc_htotal;
849
	hsync_start = mode->crtc_hsync_start;
850 851 852
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
853

854 855 856 857 858 859
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

860 861
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

862 863 864 865 866 867
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
868

869 870 871 872 873 874
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

875
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
876 877 878
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
879
		position = __intel_get_crtc_scanline(intel_crtc);
880 881 882 883 884
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
885
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
886

887 888 889 890
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
891

892 893 894 895 896 897 898 899 900 901 902 903
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

904 905 906 907 908 909 910 911 912 913
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
914 915
	}

916 917 918 919 920 921 922 923
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

924 925 926 927 928 929 930 931 932 933 934 935
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
936

937
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
938 939 940 941 942 943
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
944 945 946

	/* In vblank? */
	if (in_vbl)
947
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
948 949 950 951

	return ret;
}

952 953
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
954
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
955 956 957 958 959 960 961 962 963 964
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

965
static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
966 967 968 969
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
970
	struct drm_i915_private *dev_priv = to_i915(dev);
971
	struct intel_crtc *crtc;
972

973
	if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
974
		DRM_ERROR("Invalid crtc %u\n", pipe);
975 976 977 978
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
979
	crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
980
	if (crtc == NULL) {
981
		DRM_ERROR("Invalid crtc %u\n", pipe);
982 983 984
		return -EINVAL;
	}

985
	if (!crtc->base.hwmode.crtc_clock) {
986
		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
987 988
		return -EBUSY;
	}
989 990

	/* Helper routine in DRM core does all the work: */
991 992
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
993
						     &crtc->base.hwmode);
994 995
}

996
static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
997
{
998
	u32 busy_up, busy_down, max_avg, min_avg;
999 1000
	u8 new_delay;

1001
	spin_lock(&mchdev_lock);
1002

1003 1004
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1005
	new_delay = dev_priv->ips.cur_delay;
1006

1007
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1008 1009
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1010 1011 1012 1013
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1014
	if (busy_up > max_avg) {
1015 1016 1017 1018
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1019
	} else if (busy_down < min_avg) {
1020 1021 1022 1023
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1024 1025
	}

1026
	if (ironlake_set_drps(dev_priv, new_delay))
1027
		dev_priv->ips.cur_delay = new_delay;
1028

1029
	spin_unlock(&mchdev_lock);
1030

1031 1032 1033
	return;
}

1034
static void notify_ring(struct intel_engine_cs *engine)
1035
{
1036
	smp_store_mb(engine->breadcrumbs.irq_posted, true);
1037
	if (intel_engine_wakeup(engine))
1038
		trace_i915_gem_request_notify(engine);
1039 1040
}

1041 1042
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
1043
{
1044 1045 1046 1047
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
1048

1049 1050 1051 1052 1053 1054
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
1055
	unsigned int mul = 100;
1056

1057 1058
	if (old->cz_clock == 0)
		return false;
1059

1060 1061 1062
	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
		mul <<= 8;

1063
	time = now->cz_clock - old->cz_clock;
1064
	time *= threshold * dev_priv->czclk_freq;
1065

1066 1067 1068
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
1069
	 */
1070 1071
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
1072
	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
1073

1074
	return c0 >= time;
1075 1076
}

1077
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1078
{
1079 1080 1081
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
1082

1083 1084 1085 1086
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
1087

1088
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
1089
		return 0;
1090

1091 1092 1093
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
1094

1095 1096 1097
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
1098
				  dev_priv->rps.down_threshold))
1099 1100 1101
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
1102

1103 1104 1105
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
1106
				 dev_priv->rps.up_threshold))
1107 1108
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
1109 1110
	}

1111
	return events;
1112 1113
}

1114 1115
static bool any_waiters(struct drm_i915_private *dev_priv)
{
1116
	struct intel_engine_cs *engine;
1117
	enum intel_engine_id id;
1118

1119
	for_each_engine(engine, dev_priv, id)
1120
		if (intel_engine_has_waiter(engine))
1121 1122 1123 1124 1125
			return true;

	return false;
}

1126
static void gen6_pm_rps_work(struct work_struct *work)
1127
{
1128 1129
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1130 1131
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
1132
	u32 pm_iir;
1133

1134
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1135 1136 1137 1138 1139
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1140

1141 1142
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1143
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1144
	gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
1145 1146
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
1147
	spin_unlock_irq(&dev_priv->irq_lock);
1148

1149
	/* Make sure we didn't queue anything we're not going to process. */
1150
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1151

1152
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1153
		return;
1154

1155
	mutex_lock(&dev_priv->rps.hw_lock);
1156

1157 1158
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1159
	adj = dev_priv->rps.last_adj;
1160
	new_delay = dev_priv->rps.cur_freq;
1161 1162
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;
1163 1164 1165 1166
	if (client_boost || any_waiters(dev_priv))
		max = dev_priv->rps.max_freq;
	if (client_boost && new_delay < dev_priv->rps.boost_freq) {
		new_delay = dev_priv->rps.boost_freq;
1167 1168
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1169 1170
		if (adj > 0)
			adj *= 2;
1171 1172
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1173 1174 1175 1176
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1177
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1178
			new_delay = dev_priv->rps.efficient_freq;
1179 1180
			adj = 0;
		}
1181
	} else if (client_boost || any_waiters(dev_priv)) {
1182
		adj = 0;
1183
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1184 1185
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1186
		else
1187
			new_delay = dev_priv->rps.min_freq_softlimit;
1188 1189 1190 1191
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1192 1193
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1194
	} else { /* unknown event */
1195
		adj = 0;
1196
	}
1197

1198 1199
	dev_priv->rps.last_adj = adj;

1200 1201 1202
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1203
	new_delay += adj;
1204
	new_delay = clamp_t(int, new_delay, min, max);
1205

1206
	intel_set_rps(dev_priv, new_delay);
1207

1208
	mutex_unlock(&dev_priv->rps.hw_lock);
1209 1210
}

1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1223 1224
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1225
	u32 error_status, row, bank, subbank;
1226
	char *parity_event[6];
1227
	uint32_t misccpctl;
1228
	uint8_t slice = 0;
1229 1230 1231 1232 1233

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
1234
	mutex_lock(&dev_priv->drm.struct_mutex);
1235

1236 1237 1238 1239
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1240 1241 1242 1243
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1244
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1245
		i915_reg_t reg;
1246

1247
		slice--;
1248
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
1249
			break;
1250

1251
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1252

1253
		reg = GEN7_L3CDERRST1(slice);
1254

1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1270
		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1271
				   KOBJ_CHANGE, parity_event);
1272

1273 1274
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1275

1276 1277 1278 1279 1280
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1281

1282
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1283

1284 1285
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1286
	spin_lock_irq(&dev_priv->irq_lock);
1287
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1288
	spin_unlock_irq(&dev_priv->irq_lock);
1289

1290
	mutex_unlock(&dev_priv->drm.struct_mutex);
1291 1292
}

1293 1294
static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
					       u32 iir)
1295
{
1296
	if (!HAS_L3_DPF(dev_priv))
1297 1298
		return;

1299
	spin_lock(&dev_priv->irq_lock);
1300
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1301
	spin_unlock(&dev_priv->irq_lock);
1302

1303
	iir &= GT_PARITY_ERROR(dev_priv);
1304 1305 1306 1307 1308 1309
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1310
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1311 1312
}

1313
static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1314 1315
			       u32 gt_iir)
{
1316
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1317
		notify_ring(dev_priv->engine[RCS]);
1318
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1319
		notify_ring(dev_priv->engine[VCS]);
1320 1321
}

1322
static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1323 1324
			       u32 gt_iir)
{
1325
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1326
		notify_ring(dev_priv->engine[RCS]);
1327
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1328
		notify_ring(dev_priv->engine[VCS]);
1329
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1330
		notify_ring(dev_priv->engine[BCS]);
1331

1332 1333
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1334 1335
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1336

1337 1338
	if (gt_iir & GT_PARITY_ERROR(dev_priv))
		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1339 1340
}

1341
static __always_inline void
1342
gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1343 1344
{
	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
1345
		notify_ring(engine);
1346
	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
1347
		tasklet_schedule(&engine->irq_tasklet);
1348 1349
}

1350 1351 1352
static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
				   u32 master_ctl,
				   u32 gt_iir[4])
1353 1354 1355 1356
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1357 1358 1359
		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
		if (gt_iir[0]) {
			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1360 1361 1362 1363 1364
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1365
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1366 1367 1368
		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
		if (gt_iir[1]) {
			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1369
			ret = IRQ_HANDLED;
1370
		} else
1371
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1372 1373
	}

1374
	if (master_ctl & GEN8_GT_VECS_IRQ) {
1375 1376 1377
		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
		if (gt_iir[3]) {
			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
1378 1379 1380 1381 1382
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1383
	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
1384
		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
1385 1386
		if (gt_iir[2] & (dev_priv->pm_rps_events |
				 dev_priv->pm_guc_events)) {
1387
			I915_WRITE_FW(GEN8_GT_IIR(2),
1388 1389
				      gt_iir[2] & (dev_priv->pm_rps_events |
						   dev_priv->pm_guc_events));
1390
			ret = IRQ_HANDLED;
1391 1392 1393 1394
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1395 1396 1397
	return ret;
}

1398 1399 1400 1401
static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
				u32 gt_iir[4])
{
	if (gt_iir[0]) {
1402
		gen8_cs_irq_handler(dev_priv->engine[RCS],
1403
				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
1404
		gen8_cs_irq_handler(dev_priv->engine[BCS],
1405 1406 1407 1408
				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
	}

	if (gt_iir[1]) {
1409
		gen8_cs_irq_handler(dev_priv->engine[VCS],
1410
				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
1411
		gen8_cs_irq_handler(dev_priv->engine[VCS2],
1412 1413 1414 1415
				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
	}

	if (gt_iir[3])
1416
		gen8_cs_irq_handler(dev_priv->engine[VECS],
1417 1418 1419 1420
				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);

	if (gt_iir[2] & dev_priv->pm_rps_events)
		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
1421 1422 1423

	if (gt_iir[2] & dev_priv->pm_guc_events)
		gen9_guc_irq_handler(dev_priv, gt_iir[2]);
1424 1425
}

1426 1427 1428 1429
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1430
		return val & PORTA_HOTPLUG_LONG_DETECT;
1431 1432 1433 1434 1435 1436 1437 1438 1439
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
static bool spt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & PORTA_HOTPLUG_LONG_DETECT;
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1476
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1477 1478 1479
{
	switch (port) {
	case PORT_B:
1480
		return val & PORTB_HOTPLUG_LONG_DETECT;
1481
	case PORT_C:
1482
		return val & PORTC_HOTPLUG_LONG_DETECT;
1483
	case PORT_D:
1484 1485 1486
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1487 1488 1489
	}
}

1490
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1491 1492 1493
{
	switch (port) {
	case PORT_B:
1494
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1495
	case PORT_C:
1496
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1497
	case PORT_D:
1498 1499 1500
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1501 1502 1503
	}
}

1504 1505 1506 1507 1508 1509 1510
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1511
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1512
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1513 1514
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1515
{
1516
	enum port port;
1517 1518 1519
	int i;

	for_each_hpd_pin(i) {
1520 1521
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1522

1523 1524
		*pin_mask |= BIT(i);

1525 1526 1527
		if (!intel_hpd_pin_to_port(i, &port))
			continue;

1528
		if (long_pulse_detect(port, dig_hotplug_reg))
1529
			*long_mask |= BIT(i);
1530 1531 1532 1533 1534 1535 1536
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1537
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1538
{
1539
	wake_up_all(&dev_priv->gmbus_wait_queue);
1540 1541
}

1542
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1543
{
1544
	wake_up_all(&dev_priv->gmbus_wait_queue);
1545 1546
}

1547
#if defined(CONFIG_DEBUG_FS)
1548 1549
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1550 1551 1552
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1553 1554 1555
{
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1556
	int head, tail;
1557

1558 1559
	spin_lock(&pipe_crc->lock);

1560
	if (!pipe_crc->entries) {
1561
		spin_unlock(&pipe_crc->lock);
1562
		DRM_DEBUG_KMS("spurious interrupt\n");
1563 1564 1565
		return;
	}

1566 1567
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1568 1569

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1570
		spin_unlock(&pipe_crc->lock);
1571 1572 1573 1574 1575
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1576

1577
	entry->frame = dev_priv->drm.driver->get_vblank_counter(&dev_priv->drm,
1578
								 pipe);
1579 1580 1581 1582 1583
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1584 1585

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1586 1587 1588
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1589 1590

	wake_up_interruptible(&pipe_crc->wq);
1591
}
1592 1593
#else
static inline void
1594 1595
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1596 1597 1598 1599 1600
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1601

1602 1603
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1604
{
1605
	display_pipe_crc_irq_handler(dev_priv, pipe,
1606 1607
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1608 1609
}

1610 1611
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1612
{
1613
	display_pipe_crc_irq_handler(dev_priv, pipe,
1614 1615 1616 1617 1618
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1619
}
1620

1621 1622
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1623
{
1624 1625
	uint32_t res1, res2;

1626
	if (INTEL_GEN(dev_priv) >= 3)
1627 1628 1629 1630
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1631
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1632 1633 1634
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1635

1636
	display_pipe_crc_irq_handler(dev_priv, pipe,
1637 1638 1639 1640
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1641
}
1642

1643 1644 1645 1646
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1647
{
1648
	if (pm_iir & dev_priv->pm_rps_events) {
1649
		spin_lock(&dev_priv->irq_lock);
1650
		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1651 1652
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1653
			schedule_work(&dev_priv->rps.work);
I
Imre Deak 已提交
1654
		}
1655
		spin_unlock(&dev_priv->irq_lock);
1656 1657
	}

1658 1659 1660
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1661
	if (HAS_VEBOX(dev_priv)) {
1662
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1663
			notify_ring(dev_priv->engine[VECS]);
B
Ben Widawsky 已提交
1664

1665 1666
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1667
	}
1668 1669
}

1670 1671 1672
static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
{
	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
		/* Sample the log buffer flush related bits & clear them out now
		 * itself from the message identity register to minimize the
		 * probability of losing a flush interrupt, when there are back
		 * to back flush interrupts.
		 * There can be a new flush interrupt, for different log buffer
		 * type (like for ISR), whilst Host is handling one (for DPC).
		 * Since same bit is used in message register for ISR & DPC, it
		 * could happen that GuC sets the bit for 2nd interrupt but Host
		 * clears out the bit on handling the 1st interrupt.
		 */
		u32 msg, flush;

		msg = I915_READ(SOFT_SCRATCH(15));
1686 1687
		flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
			       INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
1688 1689 1690 1691 1692 1693 1694
		if (flush) {
			/* Clear the message bits that are handled */
			I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);

			/* Handle flush interrupt in bottom half */
			queue_work(dev_priv->guc.log.flush_wq,
				   &dev_priv->guc.log.flush_work);
1695 1696

			dev_priv->guc.log.flush_interrupt_count++;
1697 1698 1699 1700 1701
		} else {
			/* Not clearing of unhandled event bits won't result in
			 * re-triggering of the interrupt.
			 */
		}
1702 1703 1704
	}
}

1705
static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
1706
				     enum pipe pipe)
1707
{
1708 1709
	bool ret;

1710
	ret = drm_handle_vblank(&dev_priv->drm, pipe);
1711
	if (ret)
1712
		intel_finish_page_flip_mmio(dev_priv, pipe);
1713 1714

	return ret;
1715 1716
}

1717 1718
static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1719 1720 1721
{
	int pipe;

1722
	spin_lock(&dev_priv->irq_lock);
1723 1724 1725 1726 1727 1728

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1729
	for_each_pipe(dev_priv, pipe) {
1730
		i915_reg_t reg;
1731
		u32 mask, iir_bit = 0;
1732

1733 1734 1735 1736 1737 1738 1739
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1740 1741 1742

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1743 1744 1745 1746 1747 1748 1749 1750

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1751 1752 1753
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1754 1755 1756 1757 1758
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1759 1760 1761
			continue;

		reg = PIPESTAT(pipe);
1762 1763
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1764 1765 1766 1767

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1768 1769
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1770 1771
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1772
	spin_unlock(&dev_priv->irq_lock);
1773 1774
}

1775
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1776 1777 1778
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1779

1780
	for_each_pipe(dev_priv, pipe) {
1781 1782 1783
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
1784

1785
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
1786
			intel_finish_page_flip_cs(dev_priv, pipe);
1787 1788

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1789
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1790

1791 1792
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1793 1794 1795
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1796
		gmbus_irq_handler(dev_priv);
1797 1798
}

1799
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1800 1801 1802
{
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1803 1804
	if (hotplug_status)
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1805

1806 1807 1808
	return hotplug_status;
}

1809
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1810 1811 1812
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1813

1814 1815
	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
	    IS_CHERRYVIEW(dev_priv)) {
1816
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1817

1818 1819 1820 1821 1822
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

1823
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1824
		}
1825 1826

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1827
			dp_aux_irq_handler(dev_priv);
1828 1829
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1830

1831 1832
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1833
					   hotplug_trigger, hpd_status_i915,
1834
					   i9xx_port_hotplug_long_detect);
1835
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1836
		}
1837
	}
1838 1839
}

1840
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1841
{
1842
	struct drm_device *dev = arg;
1843
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
1844 1845
	irqreturn_t ret = IRQ_NONE;

1846 1847 1848
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1849 1850 1851
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1852
	do {
1853
		u32 iir, gt_iir, pm_iir;
1854
		u32 pipe_stats[I915_MAX_PIPES] = {};
1855
		u32 hotplug_status = 0;
1856
		u32 ier = 0;
1857

J
Jesse Barnes 已提交
1858 1859
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1860
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1861 1862

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1863
			break;
J
Jesse Barnes 已提交
1864 1865 1866

		ret = IRQ_HANDLED;

1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1880
		I915_WRITE(VLV_MASTER_IER, 0);
1881 1882
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1883 1884 1885 1886 1887 1888

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1889
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1890
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1891

1892 1893
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1894
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1895 1896 1897 1898 1899 1900 1901

		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
1902

1903
		I915_WRITE(VLV_IER, ier);
1904 1905
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
		POSTING_READ(VLV_MASTER_IER);
1906

1907
		if (gt_iir)
1908
			snb_gt_irq_handler(dev_priv, gt_iir);
1909 1910 1911
		if (pm_iir)
			gen6_rps_irq_handler(dev_priv, pm_iir);

1912
		if (hotplug_status)
1913
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1914

1915
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1916
	} while (0);
J
Jesse Barnes 已提交
1917

1918 1919
	enable_rpm_wakeref_asserts(dev_priv);

J
Jesse Barnes 已提交
1920 1921 1922
	return ret;
}

1923 1924
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1925
	struct drm_device *dev = arg;
1926
	struct drm_i915_private *dev_priv = to_i915(dev);
1927 1928
	irqreturn_t ret = IRQ_NONE;

1929 1930 1931
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1932 1933 1934
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1935
	do {
1936
		u32 master_ctl, iir;
1937
		u32 gt_iir[4] = {};
1938
		u32 pipe_stats[I915_MAX_PIPES] = {};
1939
		u32 hotplug_status = 0;
1940 1941
		u32 ier = 0;

1942 1943
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1944

1945 1946
		if (master_ctl == 0 && iir == 0)
			break;
1947

1948 1949
		ret = IRQ_HANDLED;

1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
1963
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1964 1965
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1966

1967
		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
1968

1969
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1970
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1971

1972 1973
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1974
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1975

1976 1977 1978 1979 1980 1981 1982
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

1983
		I915_WRITE(VLV_IER, ier);
1984
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1985
		POSTING_READ(GEN8_MASTER_IRQ);
1986

1987 1988
		gen8_gt_irq_handler(dev_priv, gt_iir);

1989
		if (hotplug_status)
1990
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1991

1992
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1993
	} while (0);
1994

1995 1996
	enable_rpm_wakeref_asserts(dev_priv);

1997 1998 1999
	return ret;
}

2000 2001
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2002 2003 2004 2005
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

2006 2007 2008 2009 2010 2011
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
2012
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2013 2014 2015 2016 2017 2018 2019 2020
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

2021
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2022 2023
	if (!hotplug_trigger)
		return;
2024 2025 2026 2027 2028

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

2029
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2030 2031
}

2032
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2033
{
2034
	int pipe;
2035
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
2036

2037
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
2038

2039 2040 2041
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
2042
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2043 2044
				 port_name(port));
	}
2045

2046
	if (pch_iir & SDE_AUX_MASK)
2047
		dp_aux_irq_handler(dev_priv);
2048

2049
	if (pch_iir & SDE_GMBUS)
2050
		gmbus_irq_handler(dev_priv);
2051 2052 2053 2054 2055 2056 2057 2058 2059 2060

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2061
	if (pch_iir & SDE_FDI_MASK)
2062
		for_each_pipe(dev_priv, pipe)
2063 2064 2065
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2066 2067 2068 2069 2070 2071 2072 2073

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2074
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2075 2076

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2077
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2078 2079
}

2080
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
2081 2082
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2083
	enum pipe pipe;
2084

2085 2086 2087
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

2088
	for_each_pipe(dev_priv, pipe) {
2089 2090
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2091

D
Daniel Vetter 已提交
2092
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2093 2094
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2095
			else
2096
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2097 2098
		}
	}
2099

2100 2101 2102
	I915_WRITE(GEN7_ERR_INT, err_int);
}

2103
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
2104 2105 2106
{
	u32 serr_int = I915_READ(SERR_INT);

2107 2108 2109
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2110
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2111
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2112 2113

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2114
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2115 2116

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2117
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
2118 2119

	I915_WRITE(SERR_INT, serr_int);
2120 2121
}

2122
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2123 2124
{
	int pipe;
2125
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2126

2127
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
2128

2129 2130 2131 2132 2133 2134
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2135 2136

	if (pch_iir & SDE_AUX_MASK_CPT)
2137
		dp_aux_irq_handler(dev_priv);
2138 2139

	if (pch_iir & SDE_GMBUS_CPT)
2140
		gmbus_irq_handler(dev_priv);
2141 2142 2143 2144 2145 2146 2147 2148

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2149
		for_each_pipe(dev_priv, pipe)
2150 2151 2152
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2153 2154

	if (pch_iir & SDE_ERROR_CPT)
2155
		cpt_serr_int_handler(dev_priv);
2156 2157
}

2158
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_spt,
2173
				   spt_port_hotplug_long_detect);
2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
				   dig_hotplug_reg, hpd_spt,
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
2188
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2189 2190

	if (pch_iir & SDE_GMBUS_CPT)
2191
		gmbus_irq_handler(dev_priv);
2192 2193
}

2194 2195
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

2207
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2208 2209
}

2210 2211
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2212
{
2213
	enum pipe pipe;
2214 2215
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2216
	if (hotplug_trigger)
2217
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
2218 2219

	if (de_iir & DE_AUX_CHANNEL_A)
2220
		dp_aux_irq_handler(dev_priv);
2221 2222

	if (de_iir & DE_GSE)
2223
		intel_opregion_asle_intr(dev_priv);
2224 2225 2226 2227

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2228
	for_each_pipe(dev_priv, pipe) {
2229 2230 2231
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2232

2233
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2234
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2235

2236
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2237
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2238

2239
		/* plane/pipes map 1:1 on ilk+ */
2240
		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
2241
			intel_finish_page_flip_cs(dev_priv, pipe);
2242 2243 2244 2245 2246 2247
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2248 2249
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2250
		else
2251
			ibx_irq_handler(dev_priv, pch_iir);
2252 2253 2254 2255 2256

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2257 2258
	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev_priv);
2259 2260
}

2261 2262
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2263
{
2264
	enum pipe pipe;
2265 2266
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2267
	if (hotplug_trigger)
2268
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
2269 2270

	if (de_iir & DE_ERR_INT_IVB)
2271
		ivb_err_int_handler(dev_priv);
2272 2273

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2274
		dp_aux_irq_handler(dev_priv);
2275 2276

	if (de_iir & DE_GSE_IVB)
2277
		intel_opregion_asle_intr(dev_priv);
2278

2279
	for_each_pipe(dev_priv, pipe) {
2280 2281 2282
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2283 2284

		/* plane/pipes map 1:1 on ilk+ */
2285
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
2286
			intel_finish_page_flip_cs(dev_priv, pipe);
2287 2288 2289
	}

	/* check event from PCH */
2290
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2291 2292
		u32 pch_iir = I915_READ(SDEIIR);

2293
		cpt_irq_handler(dev_priv, pch_iir);
2294 2295 2296 2297 2298 2299

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2300 2301 2302 2303 2304 2305 2306 2307
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2308
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2309
{
2310
	struct drm_device *dev = arg;
2311
	struct drm_i915_private *dev_priv = to_i915(dev);
2312
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2313
	irqreturn_t ret = IRQ_NONE;
2314

2315 2316 2317
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2318 2319 2320
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2321 2322 2323
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2324
	POSTING_READ(DEIER);
2325

2326 2327 2328 2329 2330
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2331
	if (!HAS_PCH_NOP(dev_priv)) {
2332 2333 2334 2335
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2336

2337 2338
	/* Find, clear, then process each source of interrupt */

2339
	gt_iir = I915_READ(GTIIR);
2340
	if (gt_iir) {
2341 2342
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2343
		if (INTEL_GEN(dev_priv) >= 6)
2344
			snb_gt_irq_handler(dev_priv, gt_iir);
2345
		else
2346
			ilk_gt_irq_handler(dev_priv, gt_iir);
2347 2348
	}

2349 2350
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2351 2352
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2353 2354
		if (INTEL_GEN(dev_priv) >= 7)
			ivb_display_irq_handler(dev_priv, de_iir);
2355
		else
2356
			ilk_display_irq_handler(dev_priv, de_iir);
2357 2358
	}

2359
	if (INTEL_GEN(dev_priv) >= 6) {
2360 2361 2362 2363
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2364
			gen6_rps_irq_handler(dev_priv, pm_iir);
2365
		}
2366
	}
2367 2368 2369

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2370
	if (!HAS_PCH_NOP(dev_priv)) {
2371 2372 2373
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2374

2375 2376 2377
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	enable_rpm_wakeref_asserts(dev_priv);

2378 2379 2380
	return ret;
}

2381 2382
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2383
				const u32 hpd[HPD_NUM_PINS])
2384
{
2385
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2386

2387 2388
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2389

2390
	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2391
			   dig_hotplug_reg, hpd,
2392
			   bxt_port_hotplug_long_detect);
2393

2394
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2395 2396
}

2397 2398
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2399 2400
{
	irqreturn_t ret = IRQ_NONE;
2401
	u32 iir;
2402
	enum pipe pipe;
J
Jesse Barnes 已提交
2403

2404
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2405 2406 2407
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2408
			ret = IRQ_HANDLED;
2409
			if (iir & GEN8_DE_MISC_GSE)
2410
				intel_opregion_asle_intr(dev_priv);
2411 2412
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2413
		}
2414 2415
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2416 2417
	}

2418
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2419 2420 2421
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2422
			bool found = false;
2423

2424
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2425
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2426

2427 2428 2429 2430 2431 2432 2433
			tmp_mask = GEN8_AUX_CHANNEL_A;
			if (INTEL_INFO(dev_priv)->gen >= 9)
				tmp_mask |= GEN9_AUX_CHANNEL_B |
					    GEN9_AUX_CHANNEL_C |
					    GEN9_AUX_CHANNEL_D;

			if (iir & tmp_mask) {
2434
				dp_aux_irq_handler(dev_priv);
2435 2436 2437
				found = true;
			}

2438
			if (IS_GEN9_LP(dev_priv)) {
2439 2440
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2441 2442
					bxt_hpd_irq_handler(dev_priv, tmp_mask,
							    hpd_bxt);
2443 2444 2445 2446 2447
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2448 2449
					ilk_hpd_irq_handler(dev_priv,
							    tmp_mask, hpd_bdw);
2450 2451
					found = true;
				}
2452 2453
			}

2454
			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2455
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2456 2457 2458
				found = true;
			}

2459
			if (!found)
2460
				DRM_ERROR("Unexpected DE Port interrupt\n");
2461
		}
2462 2463
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2464 2465
	}

2466
	for_each_pipe(dev_priv, pipe) {
2467
		u32 flip_done, fault_errors;
2468

2469 2470
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2471

2472 2473 2474 2475 2476
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
			continue;
		}
2477

2478 2479
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2480

2481 2482 2483
		if (iir & GEN8_PIPE_VBLANK &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2484

2485 2486 2487 2488 2489
		flip_done = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
		else
			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2490

2491
		if (flip_done)
2492
			intel_finish_page_flip_cs(dev_priv, pipe);
2493

2494
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2495
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2496

2497 2498
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2499

2500 2501 2502 2503 2504
		fault_errors = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
		else
			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2505

2506
		if (fault_errors)
2507
			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
2508 2509
				  pipe_name(pipe),
				  fault_errors);
2510 2511
	}

2512
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2513
	    master_ctl & GEN8_DE_PCH_IRQ) {
2514 2515 2516 2517 2518
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2519 2520 2521
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2522
			ret = IRQ_HANDLED;
2523

2524
			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
2525
				spt_irq_handler(dev_priv, iir);
2526
			else
2527
				cpt_irq_handler(dev_priv, iir);
2528 2529 2530 2531 2532 2533 2534
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
		}
2535 2536
	}

2537 2538 2539 2540 2541 2542
	return ret;
}

static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
2543
	struct drm_i915_private *dev_priv = to_i915(dev);
2544
	u32 master_ctl;
2545
	u32 gt_iir[4] = {};
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
	irqreturn_t ret;

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	/* Find, clear, then process each source of interrupt */
2562 2563
	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
	gen8_gt_irq_handler(dev_priv, gt_iir);
2564 2565
	ret |= gen8_de_irq_handler(dev_priv, master_ctl);

2566 2567
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2568

2569 2570
	enable_rpm_wakeref_asserts(dev_priv);

2571 2572 2573
	return ret;
}

2574
static void i915_error_wake_up(struct drm_i915_private *dev_priv)
2575 2576 2577 2578 2579 2580 2581 2582 2583
{
	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2584
	wake_up_all(&dev_priv->gpu_error.wait_queue);
2585 2586 2587 2588 2589

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);
}

2590
/**
2591
 * i915_reset_and_wakeup - do process context error handling work
2592
 * @dev_priv: i915 device private
2593 2594 2595 2596
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2597
static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
2598
{
2599
	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2600 2601 2602
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2603

2604
	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
2605

2606 2607 2608
	DRM_DEBUG_DRIVER("resetting chip\n");
	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);

2609
	/*
2610 2611 2612 2613 2614
	 * In most cases it's guaranteed that we get here with an RPM
	 * reference held, for example because there is a pending GPU
	 * request that won't finish until the reset is done. This
	 * isn't the case at least when we get here by doing a
	 * simulated reset via debugs, so get an RPM reference.
2615
	 */
2616 2617
	intel_runtime_pm_get(dev_priv);
	intel_prepare_reset(dev_priv);
2618

2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
	do {
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
		if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
			i915_reset(dev_priv);
			mutex_unlock(&dev_priv->drm.struct_mutex);
		}
2630

2631 2632 2633 2634 2635
		/* We need to wait for anyone holding the lock to wakeup */
	} while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
				     I915_RESET_IN_PROGRESS,
				     TASK_UNINTERRUPTIBLE,
				     HZ));
2636

2637
	intel_finish_reset(dev_priv);
2638
	intel_runtime_pm_put(dev_priv);
2639

2640
	if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
2641 2642
		kobject_uevent_env(kobj,
				   KOBJ_CHANGE, reset_done_event);
2643

2644 2645 2646 2647 2648
	/*
	 * Note: The wake_up also serves as a memory barrier so that
	 * waiters see the updated value of the dev_priv->gpu_error.
	 */
	wake_up_all(&dev_priv->gpu_error.reset_queue);
2649 2650
}

2651 2652 2653 2654
static inline void
i915_err_print_instdone(struct drm_i915_private *dev_priv,
			struct intel_instdone *instdone)
{
2655 2656 2657
	int slice;
	int subslice;

2658 2659 2660 2661 2662 2663 2664 2665 2666 2667
	pr_err("  INSTDONE: 0x%08x\n", instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	pr_err("  SC_INSTDONE: 0x%08x\n", instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

2668 2669 2670 2671 2672 2673 2674
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		pr_err("  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
		       slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		pr_err("  ROW_INSTDONE[%d][%d]: 0x%08x\n",
		       slice, subslice, instdone->row[slice][subslice]);
2675 2676
}

2677
static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
2678
{
2679
	u32 eir;
2680

2681 2682
	if (!IS_GEN2(dev_priv))
		I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
2683

2684 2685 2686 2687
	if (INTEL_GEN(dev_priv) < 4)
		I915_WRITE(IPEIR, I915_READ(IPEIR));
	else
		I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
2688

2689
	I915_WRITE(EIR, I915_READ(EIR));
2690 2691 2692 2693 2694 2695
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
2696
		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
2697 2698 2699
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2700 2701 2702
}

/**
2703
 * i915_handle_error - handle a gpu error
2704
 * @dev_priv: i915 device private
2705
 * @engine_mask: mask representing engines that are hung
2706
 * Do some basic checking of register state at error time and
2707 2708 2709 2710
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
2711
 * @fmt: Error message format string
2712
 */
2713 2714
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2715
		       const char *fmt, ...)
2716
{
2717 2718
	va_list args;
	char error_msg[80];
2719

2720 2721 2722 2723
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

2724
	i915_capture_error_state(dev_priv, engine_mask, error_msg);
2725
	i915_clear_error_registers(dev_priv);
2726

2727 2728
	if (!engine_mask)
		return;
2729

2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746
	if (test_and_set_bit(I915_RESET_IN_PROGRESS,
			     &dev_priv->gpu_error.flags))
		return;

	/*
	 * Wakeup waiting processes so that the reset function
	 * i915_reset_and_wakeup doesn't deadlock trying to grab
	 * various locks. By bumping the reset counter first, the woken
	 * processes will see a reset in progress and back off,
	 * releasing their locks and then wait for the reset completion.
	 * We must do this for _all_ gpu waiters that might hold locks
	 * that the reset work needs to acquire.
	 *
	 * Note: The wake_up also provides a memory barrier to ensure that the
	 * waiters see the updated value of the reset flags.
	 */
	i915_error_wake_up(dev_priv);
2747

2748
	i915_reset_and_wakeup(dev_priv);
2749 2750
}

2751 2752 2753
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2754
static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
2755
{
2756
	struct drm_i915_private *dev_priv = to_i915(dev);
2757
	unsigned long irqflags;
2758

2759
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2760
	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2761
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2762

2763 2764 2765
	return 0;
}

2766
static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2767
{
2768
	struct drm_i915_private *dev_priv = to_i915(dev);
2769 2770 2771
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2772 2773
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
2774 2775 2776 2777 2778
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2779
static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2780
{
2781
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2782
	unsigned long irqflags;
2783
	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
2784
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2785 2786

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2787
	ilk_enable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2788 2789 2790 2791 2792
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2793
static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2794
{
2795
	struct drm_i915_private *dev_priv = to_i915(dev);
2796 2797 2798
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2799
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2800
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2801

2802 2803 2804
	return 0;
}

2805 2806 2807
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2808
static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2809
{
2810
	struct drm_i915_private *dev_priv = to_i915(dev);
2811
	unsigned long irqflags;
2812

2813
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2814
	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2815 2816 2817
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2818
static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
2819
{
2820
	struct drm_i915_private *dev_priv = to_i915(dev);
2821 2822 2823
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2824 2825
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2826 2827 2828
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2829
static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2830
{
2831
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2832
	unsigned long irqflags;
2833
	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
2834
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2835 2836

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2837
	ilk_disable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2838 2839 2840
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2841
static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2842
{
2843
	struct drm_i915_private *dev_priv = to_i915(dev);
2844 2845 2846
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2847
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2848 2849 2850
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2851
static void ibx_irq_reset(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
2852
{
2853
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2854 2855
		return;

2856
	GEN5_IRQ_RESET(SDE);
2857

2858
	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2859
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2860
}
2861

P
Paulo Zanoni 已提交
2862 2863 2864 2865 2866 2867 2868 2869 2870 2871
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
2872
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
2873

2874
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2875 2876 2877
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
2878 2879 2880 2881
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2882
static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
2883
{
2884
	GEN5_IRQ_RESET(GT);
2885
	if (INTEL_GEN(dev_priv) >= 6)
2886
		GEN5_IRQ_RESET(GEN6_PM);
2887 2888
}

2889 2890 2891 2892
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

2893 2894 2895 2896 2897
	if (IS_CHERRYVIEW(dev_priv))
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
	else
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);

2898
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
2899 2900
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

2901 2902 2903 2904 2905 2906
	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPE_FIFO_UNDERRUN_STATUS |
			   PIPESTAT_INT_STATUS_MASK);
		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
2907 2908

	GEN5_IRQ_RESET(VLV_);
2909
	dev_priv->irq_mask = ~0;
2910 2911
}

2912 2913 2914
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
2915
	u32 enable_mask;
2916 2917 2918 2919 2920 2921 2922 2923 2924
	enum pipe pipe;

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

2925 2926 2927
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
2928
	if (IS_CHERRYVIEW(dev_priv))
2929
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
2930 2931 2932

	WARN_ON(dev_priv->irq_mask != ~0);

2933 2934 2935
	dev_priv->irq_mask = ~enable_mask;

	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
2936 2937 2938 2939 2940 2941
}

/* drm_dma.h hooks
*/
static void ironlake_irq_reset(struct drm_device *dev)
{
2942
	struct drm_i915_private *dev_priv = to_i915(dev);
2943 2944 2945 2946

	I915_WRITE(HWSTAM, 0xffffffff);

	GEN5_IRQ_RESET(DE);
2947
	if (IS_GEN7(dev_priv))
2948 2949
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);

2950
	gen5_gt_irq_reset(dev_priv);
2951

2952
	ibx_irq_reset(dev_priv);
2953 2954
}

J
Jesse Barnes 已提交
2955 2956
static void valleyview_irq_preinstall(struct drm_device *dev)
{
2957
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2958

2959 2960 2961
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

2962
	gen5_gt_irq_reset(dev_priv);
J
Jesse Barnes 已提交
2963

2964
	spin_lock_irq(&dev_priv->irq_lock);
2965 2966
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
2967
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
2968 2969
}

2970 2971 2972 2973 2974 2975 2976 2977
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
2978
static void gen8_irq_reset(struct drm_device *dev)
2979
{
2980
	struct drm_i915_private *dev_priv = to_i915(dev);
2981 2982 2983 2984 2985
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2986
	gen8_gt_irq_reset(dev_priv);
2987

2988
	for_each_pipe(dev_priv, pipe)
2989 2990
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
2991
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
2992

2993 2994 2995
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
2996

2997
	if (HAS_PCH_SPLIT(dev_priv))
2998
		ibx_irq_reset(dev_priv);
2999
}
3000

3001 3002
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3003
{
3004
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3005
	enum pipe pipe;
3006

3007
	spin_lock_irq(&dev_priv->irq_lock);
3008 3009 3010 3011
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
3012
	spin_unlock_irq(&dev_priv->irq_lock);
3013 3014
}

3015 3016 3017
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
{
3018 3019
	enum pipe pipe;

3020
	spin_lock_irq(&dev_priv->irq_lock);
3021 3022
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3023 3024 3025
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
3026
	synchronize_irq(dev_priv->drm.irq);
3027 3028
}

3029 3030
static void cherryview_irq_preinstall(struct drm_device *dev)
{
3031
	struct drm_i915_private *dev_priv = to_i915(dev);
3032 3033 3034 3035

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3036
	gen8_gt_irq_reset(dev_priv);
3037 3038 3039

	GEN5_IRQ_RESET(GEN8_PCU_);

3040
	spin_lock_irq(&dev_priv->irq_lock);
3041 3042
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3043
	spin_unlock_irq(&dev_priv->irq_lock);
3044 3045
}

3046
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
3047 3048 3049 3050 3051
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

3052
	for_each_intel_encoder(&dev_priv->drm, encoder)
3053 3054 3055 3056 3057 3058
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3059
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
3060
{
3061
	u32 hotplug_irqs, hotplug, enabled_irqs;
3062

3063
	if (HAS_PCH_IBX(dev_priv)) {
3064
		hotplug_irqs = SDE_HOTPLUG_MASK;
3065
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
3066
	} else {
3067
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3068
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
3069
	}
3070

3071
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3072 3073 3074

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3075 3076
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3077
	 */
3078 3079 3080 3081 3082
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3083 3084 3085 3086
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3087
	if (HAS_PCH_LPT_LP(dev_priv))
3088
		hotplug |= PORTA_HOTPLUG_ENABLE;
3089
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3090
}
X
Xiong Zhang 已提交
3091

3092
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3093 3094 3095 3096
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3097
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
3098 3099 3100 3101 3102 3103

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
3104
		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
3105 3106 3107 3108 3109
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3110 3111
}

3112
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3113 3114 3115
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

3116
	if (INTEL_GEN(dev_priv) >= 8) {
3117
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3118
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3119 3120

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3121
	} else if (INTEL_GEN(dev_priv) >= 7) {
3122
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3123
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3124 3125

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3126 3127
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3128
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3129

3130 3131
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3132 3133 3134 3135

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
3136
	 * The pulse duration bits are reserved on HSW+.
3137 3138 3139 3140 3141 3142
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);

3143
	ibx_hpd_irq_setup(dev_priv);
3144 3145
}

3146
static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3147
{
3148
	u32 hotplug_irqs, hotplug, enabled_irqs;
3149

3150
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3151
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3152

3153
	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3154

3155 3156 3157
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
		PORTA_HOTPLUG_ENABLE;
3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177

	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
		      hotplug, enabled_irqs);
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */

	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3178
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3179 3180
}

P
Paulo Zanoni 已提交
3181 3182
static void ibx_irq_postinstall(struct drm_device *dev)
{
3183
	struct drm_i915_private *dev_priv = to_i915(dev);
3184
	u32 mask;
3185

3186
	if (HAS_PCH_NOP(dev_priv))
D
Daniel Vetter 已提交
3187 3188
		return;

3189
	if (HAS_PCH_IBX(dev_priv))
3190
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3191
	else
3192
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3193

3194
	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
P
Paulo Zanoni 已提交
3195 3196 3197
	I915_WRITE(SDEIMR, ~mask);
}

3198 3199
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
3200
	struct drm_i915_private *dev_priv = to_i915(dev);
3201 3202 3203 3204 3205
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3206
	if (HAS_L3_DPF(dev_priv)) {
3207
		/* L3 parity interrupt is always unmasked. */
3208 3209
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
		gt_irqs |= GT_PARITY_ERROR(dev_priv);
3210 3211 3212
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
3213
	if (IS_GEN5(dev_priv)) {
3214
		gt_irqs |= ILK_BSD_USER_INTERRUPT;
3215 3216 3217 3218
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3219
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3220

3221
	if (INTEL_GEN(dev_priv) >= 6) {
3222 3223 3224 3225
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3226
		if (HAS_VEBOX(dev_priv)) {
3227
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3228 3229
			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
		}
3230

3231 3232
		dev_priv->pm_imr = 0xffffffff;
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
3233 3234 3235
	}
}

3236
static int ironlake_irq_postinstall(struct drm_device *dev)
3237
{
3238
	struct drm_i915_private *dev_priv = to_i915(dev);
3239 3240
	u32 display_mask, extra_mask;

3241
	if (INTEL_GEN(dev_priv) >= 7) {
3242 3243 3244
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3245
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3246
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3247 3248
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3249 3250 3251
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3252 3253 3254
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3255 3256 3257
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3258
	}
3259

3260
	dev_priv->irq_mask = ~display_mask;
3261

3262 3263
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3264 3265
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3266
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3267

3268
	gen5_gt_irq_postinstall(dev);
3269

P
Paulo Zanoni 已提交
3270
	ibx_irq_postinstall(dev);
3271

3272
	if (IS_IRONLAKE_M(dev_priv)) {
3273 3274 3275
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3276 3277
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3278
		spin_lock_irq(&dev_priv->irq_lock);
3279
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3280
		spin_unlock_irq(&dev_priv->irq_lock);
3281 3282
	}

3283 3284 3285
	return 0;
}

3286 3287 3288 3289 3290 3291 3292 3293 3294
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3295 3296
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3297
		vlv_display_irq_postinstall(dev_priv);
3298
	}
3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3310
	if (intel_irqs_enabled(dev_priv))
3311
		vlv_display_irq_reset(dev_priv);
3312 3313
}

3314 3315 3316

static int valleyview_irq_postinstall(struct drm_device *dev)
{
3317
	struct drm_i915_private *dev_priv = to_i915(dev);
3318

3319
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3320

3321
	spin_lock_irq(&dev_priv->irq_lock);
3322 3323
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3324 3325
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3326
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3327
	POSTING_READ(VLV_MASTER_IER);
3328 3329 3330 3331

	return 0;
}

3332 3333 3334 3335 3336
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3337 3338 3339
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3340
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3341 3342 3343
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3344
		0,
3345 3346
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3347 3348
		};

3349 3350 3351
	if (HAS_L3_DPF(dev_priv))
		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;

3352 3353
	dev_priv->pm_ier = 0x0;
	dev_priv->pm_imr = ~dev_priv->pm_ier;
3354 3355
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3356 3357
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
3358
	 * is enabled/disabled. Same wil be the case for GuC interrupts.
3359
	 */
3360
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
3361
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3362 3363 3364 3365
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3366 3367
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3368 3369
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
3370
	u32 de_misc_masked = GEN8_DE_MISC_GSE;
3371
	enum pipe pipe;
3372

3373
	if (INTEL_INFO(dev_priv)->gen >= 9) {
3374 3375
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3376 3377
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
3378
		if (IS_GEN9_LP(dev_priv))
3379 3380
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3381 3382
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3383
	}
3384 3385 3386 3387

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3388
	de_port_enables = de_port_masked;
3389
	if (IS_GEN9_LP(dev_priv))
3390 3391
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3392 3393
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3394 3395 3396
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3397

3398
	for_each_pipe(dev_priv, pipe)
3399
		if (intel_display_power_is_enabled(dev_priv,
3400 3401 3402 3403
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3404

3405
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3406
	GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3407 3408 3409 3410
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
3411
	struct drm_i915_private *dev_priv = to_i915(dev);
3412

3413
	if (HAS_PCH_SPLIT(dev_priv))
3414
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3415

3416 3417 3418
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3419
	if (HAS_PCH_SPLIT(dev_priv))
3420
		ibx_irq_postinstall(dev);
3421

3422
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3423 3424 3425 3426 3427
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3428 3429
static int cherryview_irq_postinstall(struct drm_device *dev)
{
3430
	struct drm_i915_private *dev_priv = to_i915(dev);
3431 3432 3433

	gen8_gt_irq_postinstall(dev_priv);

3434
	spin_lock_irq(&dev_priv->irq_lock);
3435 3436
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3437 3438
	spin_unlock_irq(&dev_priv->irq_lock);

3439
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3440 3441 3442 3443 3444
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3445 3446
static void gen8_irq_uninstall(struct drm_device *dev)
{
3447
	struct drm_i915_private *dev_priv = to_i915(dev);
3448 3449 3450 3451

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3452
	gen8_irq_reset(dev);
3453 3454
}

J
Jesse Barnes 已提交
3455 3456
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3457
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3458 3459 3460 3461

	if (!dev_priv)
		return;

3462
	I915_WRITE(VLV_MASTER_IER, 0);
3463
	POSTING_READ(VLV_MASTER_IER);
3464

3465
	gen5_gt_irq_reset(dev_priv);
3466

J
Jesse Barnes 已提交
3467
	I915_WRITE(HWSTAM, 0xffffffff);
3468

3469
	spin_lock_irq(&dev_priv->irq_lock);
3470 3471
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3472
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3473 3474
}

3475 3476
static void cherryview_irq_uninstall(struct drm_device *dev)
{
3477
	struct drm_i915_private *dev_priv = to_i915(dev);
3478 3479 3480 3481 3482 3483 3484

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3485
	gen8_gt_irq_reset(dev_priv);
3486

3487
	GEN5_IRQ_RESET(GEN8_PCU_);
3488

3489
	spin_lock_irq(&dev_priv->irq_lock);
3490 3491
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3492
	spin_unlock_irq(&dev_priv->irq_lock);
3493 3494
}

3495
static void ironlake_irq_uninstall(struct drm_device *dev)
3496
{
3497
	struct drm_i915_private *dev_priv = to_i915(dev);
3498 3499 3500 3501

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3502
	ironlake_irq_reset(dev);
3503 3504
}

3505
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3506
{
3507
	struct drm_i915_private *dev_priv = to_i915(dev);
3508
	int pipe;
3509

3510
	for_each_pipe(dev_priv, pipe)
3511
		I915_WRITE(PIPESTAT(pipe), 0);
3512 3513 3514
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3515 3516 3517 3518
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3519
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3520 3521 3522 3523 3524 3525 3526 3527 3528

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3529
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3530 3531 3532 3533 3534 3535 3536 3537
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3538 3539
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3540
	spin_lock_irq(&dev_priv->irq_lock);
3541 3542
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3543
	spin_unlock_irq(&dev_priv->irq_lock);
3544

C
Chris Wilson 已提交
3545 3546 3547
	return 0;
}

3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
			       int plane, int pipe, u32 iir)
{
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!intel_pipe_handle_vblank(dev_priv, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		goto check_page_flip;

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		goto check_page_flip;

	intel_finish_page_flip_cs(dev_priv, pipe);
	return true;

check_page_flip:
	intel_check_page_flip(dev_priv, pipe);
	return false;
}

3579
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3580
{
3581
	struct drm_device *dev = arg;
3582
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3583 3584 3585 3586 3587 3588
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3589
	irqreturn_t ret;
C
Chris Wilson 已提交
3590

3591 3592 3593
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3594 3595 3596 3597
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	ret = IRQ_NONE;
C
Chris Wilson 已提交
3598 3599
	iir = I915_READ16(IIR);
	if (iir == 0)
3600
		goto out;
C
Chris Wilson 已提交
3601 3602 3603 3604 3605 3606 3607

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3608
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3609
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3610
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3611

3612
		for_each_pipe(dev_priv, pipe) {
3613
			i915_reg_t reg = PIPESTAT(pipe);
C
Chris Wilson 已提交
3614 3615 3616 3617 3618
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3619
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3620 3621
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3622
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3623 3624 3625 3626 3627

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
3628
			notify_ring(dev_priv->engine[RCS]);
C
Chris Wilson 已提交
3629

3630
		for_each_pipe(dev_priv, pipe) {
3631 3632 3633 3634 3635 3636 3637
			int plane = pipe;
			if (HAS_FBC(dev_priv))
				plane = !plane;

			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3638

3639
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3640
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
3641

3642 3643 3644
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3645
		}
C
Chris Wilson 已提交
3646 3647 3648

		iir = new_iir;
	}
3649 3650 3651 3652
	ret = IRQ_HANDLED;

out:
	enable_rpm_wakeref_asserts(dev_priv);
C
Chris Wilson 已提交
3653

3654
	return ret;
C
Chris Wilson 已提交
3655 3656 3657 3658
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3659
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3660 3661
	int pipe;

3662
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3663 3664 3665 3666 3667 3668 3669 3670 3671
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3672 3673
static void i915_irq_preinstall(struct drm_device * dev)
{
3674
	struct drm_i915_private *dev_priv = to_i915(dev);
3675 3676
	int pipe;

3677
	if (I915_HAS_HOTPLUG(dev_priv)) {
3678
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3679 3680 3681
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3682
	I915_WRITE16(HWSTAM, 0xeffe);
3683
	for_each_pipe(dev_priv, pipe)
3684 3685 3686 3687 3688 3689 3690 3691
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3692
	struct drm_i915_private *dev_priv = to_i915(dev);
3693
	u32 enable_mask;
3694

3695 3696 3697 3698 3699 3700 3701 3702
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3703
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3704 3705 3706 3707 3708 3709 3710

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

3711
	if (I915_HAS_HOTPLUG(dev_priv)) {
3712
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3713 3714
		POSTING_READ(PORT_HOTPLUG_EN);

3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3725
	i915_enable_asle_pipestat(dev_priv);
3726

3727 3728
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3729
	spin_lock_irq(&dev_priv->irq_lock);
3730 3731
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3732
	spin_unlock_irq(&dev_priv->irq_lock);
3733

3734 3735 3736
	return 0;
}

3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
			       int plane, int pipe, u32 iir)
{
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!intel_pipe_handle_vblank(dev_priv, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		goto check_page_flip;

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		goto check_page_flip;

	intel_finish_page_flip_cs(dev_priv, pipe);
	return true;

check_page_flip:
	intel_check_page_flip(dev_priv, pipe);
	return false;
}

3768
static irqreturn_t i915_irq_handler(int irq, void *arg)
3769
{
3770
	struct drm_device *dev = arg;
3771
	struct drm_i915_private *dev_priv = to_i915(dev);
3772
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3773 3774 3775 3776
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3777

3778 3779 3780
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3781 3782 3783
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

3784
	iir = I915_READ(IIR);
3785 3786
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3787
		bool blc_event = false;
3788 3789 3790 3791 3792 3793

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3794
		spin_lock(&dev_priv->irq_lock);
3795
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3796
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3797

3798
		for_each_pipe(dev_priv, pipe) {
3799
			i915_reg_t reg = PIPESTAT(pipe);
3800 3801
			pipe_stats[pipe] = I915_READ(reg);

3802
			/* Clear the PIPE*STAT regs before the IIR */
3803 3804
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3805
				irq_received = true;
3806 3807
			}
		}
3808
		spin_unlock(&dev_priv->irq_lock);
3809 3810 3811 3812 3813

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3814
		if (I915_HAS_HOTPLUG(dev_priv) &&
3815 3816 3817
		    iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
3818
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3819
		}
3820

3821
		I915_WRITE(IIR, iir & ~flip_mask);
3822 3823 3824
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
3825
			notify_ring(dev_priv->engine[RCS]);
3826

3827
		for_each_pipe(dev_priv, pipe) {
3828 3829 3830 3831 3832 3833 3834
			int plane = pipe;
			if (HAS_FBC(dev_priv))
				plane = !plane;

			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
			    i915_handle_vblank(dev_priv, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3835 3836 3837

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3838 3839

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3840
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
3841

3842 3843 3844
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3845 3846 3847
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3848
			intel_opregion_asle_intr(dev_priv);
3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3865
		ret = IRQ_HANDLED;
3866
		iir = new_iir;
3867
	} while (iir & ~flip_mask);
3868

3869 3870
	enable_rpm_wakeref_asserts(dev_priv);

3871 3872 3873 3874 3875
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
3876
	struct drm_i915_private *dev_priv = to_i915(dev);
3877 3878
	int pipe;

3879
	if (I915_HAS_HOTPLUG(dev_priv)) {
3880
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3881 3882 3883
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3884
	I915_WRITE16(HWSTAM, 0xffff);
3885
	for_each_pipe(dev_priv, pipe) {
3886
		/* Clear enable bits; then clear status bits */
3887
		I915_WRITE(PIPESTAT(pipe), 0);
3888 3889
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3890 3891 3892 3893 3894 3895 3896 3897
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
3898
	struct drm_i915_private *dev_priv = to_i915(dev);
3899 3900
	int pipe;

3901
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3902
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3903 3904

	I915_WRITE(HWSTAM, 0xeffe);
3905
	for_each_pipe(dev_priv, pipe)
3906 3907 3908 3909 3910 3911 3912 3913
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
3914
	struct drm_i915_private *dev_priv = to_i915(dev);
3915
	u32 enable_mask;
3916 3917 3918
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
3919
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3920
			       I915_DISPLAY_PORT_INTERRUPT |
3921 3922 3923 3924 3925 3926 3927
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
3928 3929
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3930 3931
	enable_mask |= I915_USER_INTERRUPT;

3932
	if (IS_G4X(dev_priv))
3933
		enable_mask |= I915_BSD_USER_INTERRUPT;
3934

3935 3936
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3937
	spin_lock_irq(&dev_priv->irq_lock);
3938 3939 3940
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3941
	spin_unlock_irq(&dev_priv->irq_lock);
3942 3943 3944 3945 3946

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
3947
	if (IS_G4X(dev_priv)) {
3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3962
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3963 3964
	POSTING_READ(PORT_HOTPLUG_EN);

3965
	i915_enable_asle_pipestat(dev_priv);
3966 3967 3968 3969

	return 0;
}

3970
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
3971 3972 3973
{
	u32 hotplug_en;

3974 3975
	assert_spin_locked(&dev_priv->irq_lock);

3976 3977
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
3978
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
3979 3980 3981 3982
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
3983
	if (IS_G4X(dev_priv))
3984 3985 3986 3987
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
3988
	i915_hotplug_interrupt_update_locked(dev_priv,
3989 3990 3991 3992
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
3993 3994
}

3995
static irqreturn_t i965_irq_handler(int irq, void *arg)
3996
{
3997
	struct drm_device *dev = arg;
3998
	struct drm_i915_private *dev_priv = to_i915(dev);
3999 4000 4001
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4002 4003 4004
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4005

4006 4007 4008
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4009 4010 4011
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4012 4013 4014
	iir = I915_READ(IIR);

	for (;;) {
4015
		bool irq_received = (iir & ~flip_mask) != 0;
4016 4017
		bool blc_event = false;

4018 4019 4020 4021 4022
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4023
		spin_lock(&dev_priv->irq_lock);
4024
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4025
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4026

4027
		for_each_pipe(dev_priv, pipe) {
4028
			i915_reg_t reg = PIPESTAT(pipe);
4029 4030 4031 4032 4033 4034 4035
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4036
				irq_received = true;
4037 4038
			}
		}
4039
		spin_unlock(&dev_priv->irq_lock);
4040 4041 4042 4043 4044 4045 4046

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4047 4048 4049
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4050
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4051
		}
4052

4053
		I915_WRITE(IIR, iir & ~flip_mask);
4054 4055 4056
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4057
			notify_ring(dev_priv->engine[RCS]);
4058
		if (iir & I915_BSD_USER_INTERRUPT)
4059
			notify_ring(dev_priv->engine[VCS]);
4060

4061
		for_each_pipe(dev_priv, pipe) {
4062 4063 4064
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4065 4066 4067

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4068 4069

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4070
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4071

4072 4073
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4074
		}
4075 4076

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4077
			intel_opregion_asle_intr(dev_priv);
4078

4079
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4080
			gmbus_irq_handler(dev_priv);
4081

4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4100 4101
	enable_rpm_wakeref_asserts(dev_priv);

4102 4103 4104 4105 4106
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4107
	struct drm_i915_private *dev_priv = to_i915(dev);
4108 4109 4110 4111 4112
	int pipe;

	if (!dev_priv)
		return;

4113
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4114
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4115 4116

	I915_WRITE(HWSTAM, 0xffffffff);
4117
	for_each_pipe(dev_priv, pipe)
4118 4119 4120 4121
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4122
	for_each_pipe(dev_priv, pipe)
4123 4124 4125 4126 4127
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4128 4129 4130 4131 4132 4133 4134
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4135
void intel_irq_init(struct drm_i915_private *dev_priv)
4136
{
4137
	struct drm_device *dev = &dev_priv->drm;
4138

4139 4140
	intel_hpd_init_work(dev_priv);

4141
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4142
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4143

4144
	if (HAS_GUC_SCHED(dev_priv))
4145 4146
		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;

4147
	/* Let's track the enabled rps events */
4148
	if (IS_VALLEYVIEW(dev_priv))
4149
		/* WaGsvRC0ResidencyMethod:vlv */
4150
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4151 4152
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4153

4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165
	dev_priv->rps.pm_intr_keep = 0;

	/*
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
4166
		dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
4167

4168
	if (IS_GEN2(dev_priv)) {
4169
		/* Gen2 doesn't have a hardware frame counter */
4170
		dev->max_vblank_count = 0;
4171
		dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
4172
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4173
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4174
		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4175 4176 4177
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4178 4179
	}

4180 4181 4182 4183 4184
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4185
	if (!IS_GEN2(dev_priv))
4186 4187
		dev->vblank_disable_immediate = true;

4188 4189
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4190

4191
	if (IS_CHERRYVIEW(dev_priv)) {
4192 4193 4194 4195
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
4196 4197
		dev->driver->enable_vblank = i965_enable_vblank;
		dev->driver->disable_vblank = i965_disable_vblank;
4198
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4199
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4200 4201 4202 4203
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
4204 4205
		dev->driver->enable_vblank = i965_enable_vblank;
		dev->driver->disable_vblank = i965_disable_vblank;
4206
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4207
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4208
		dev->driver->irq_handler = gen8_irq_handler;
4209
		dev->driver->irq_preinstall = gen8_irq_reset;
4210 4211 4212 4213
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4214
		if (IS_GEN9_LP(dev_priv))
4215
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4216
		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
4217 4218
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4219
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4220
	} else if (HAS_PCH_SPLIT(dev_priv)) {
4221
		dev->driver->irq_handler = ironlake_irq_handler;
4222
		dev->driver->irq_preinstall = ironlake_irq_reset;
4223 4224 4225 4226
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4227
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4228
	} else {
4229
		if (IS_GEN2(dev_priv)) {
C
Chris Wilson 已提交
4230 4231 4232 4233
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4234 4235
			dev->driver->enable_vblank = i8xx_enable_vblank;
			dev->driver->disable_vblank = i8xx_disable_vblank;
4236
		} else if (IS_GEN3(dev_priv)) {
4237 4238 4239 4240
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4241 4242
			dev->driver->enable_vblank = i8xx_enable_vblank;
			dev->driver->disable_vblank = i8xx_disable_vblank;
C
Chris Wilson 已提交
4243
		} else {
4244 4245 4246 4247
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4248 4249
			dev->driver->enable_vblank = i965_enable_vblank;
			dev->driver->disable_vblank = i965_disable_vblank;
C
Chris Wilson 已提交
4250
		}
4251 4252
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4253 4254
	}
}
4255

4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4267 4268 4269 4270 4271 4272 4273 4274 4275
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

4276
	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
4277 4278
}

4279 4280 4281 4282 4283 4284 4285
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4286 4287
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
4288
	drm_irq_uninstall(&dev_priv->drm);
4289 4290 4291 4292
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4293 4294 4295 4296 4297 4298 4299
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4300
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4301
{
4302
	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4303
	dev_priv->pm.irqs_enabled = false;
4304
	synchronize_irq(dev_priv->drm.irq);
4305 4306
}

4307 4308 4309 4310 4311 4312 4313
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4314
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4315
{
4316
	dev_priv->pm.irqs_enabled = true;
4317 4318
	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4319
}