i915_irq.c 130.3 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

52 53 54 55
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

56 57 58 59
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

60
static const u32 hpd_ibx[HPD_NUM_PINS] = {
61 62 63 64 65 66 67
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

68
static const u32 hpd_cpt[HPD_NUM_PINS] = {
69
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
70
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71 72 73 74 75
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
76
static const u32 hpd_spt[HPD_NUM_PINS] = {
77
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
78 79 80 81 82 83
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

84
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85 86 87 88 89 90 91 92
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

93
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94 95 96 97 98 99 100 101
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

102
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103 104 105 106 107 108 109 110
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

111 112
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
113
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114 115 116 117
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

118
/* IIR can theoretically queue up two events. Be paranoid. */
119
#define GEN8_IRQ_RESET_NDX(type, which) do { \
120 121 122 123 124 125 126 127 128
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

129
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
130
	I915_WRITE(type##IMR, 0xffffffff); \
131
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
132
	I915_WRITE(type##IER, 0); \
133 134 135 136
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
137 138
} while (0)

139 140 141
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
142 143
static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
				    i915_reg_t reg)
144 145 146 147 148 149 150
{
	u32 val = I915_READ(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151
	     i915_mmio_reg_offset(reg), val);
152 153 154 155 156
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
}
157

P
Paulo Zanoni 已提交
158
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159
	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
160
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
161 162
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
163 164 165
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166
	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
P
Paulo Zanoni 已提交
167
	I915_WRITE(type##IER, (ier_val)); \
168 169
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
170 171
} while (0)

172 173
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
				     uint32_t mask,
				     uint32_t bits)
{
	uint32_t val;

	assert_spin_locked(&dev_priv->irq_lock);
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits)
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

212 213 214 215 216 217
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
218 219 220
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask)
221
{
222 223
	uint32_t new_val;

224 225
	assert_spin_locked(&dev_priv->irq_lock);

226 227
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

228
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
229 230
		return;

231 232 233 234 235 236
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
237
		I915_WRITE(DEIMR, dev_priv->irq_mask);
238
		POSTING_READ(DEIMR);
239 240 241
	}
}

P
Paulo Zanoni 已提交
242 243 244 245 246 247 248 249 250 251 252 253
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

254 255
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

256
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
257 258
		return;

P
Paulo Zanoni 已提交
259 260 261 262 263
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
}

264
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
265 266
{
	ilk_update_gt_irq(dev_priv, mask, mask);
267
	POSTING_READ_FW(GTIMR);
P
Paulo Zanoni 已提交
268 269
}

270
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
271 272 273 274
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

275
static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
276 277 278 279
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

280
static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
281 282 283 284
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

285
static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
286 287 288 289
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
290
/**
291 292 293 294 295
 * snb_update_pm_irq - update GEN6_PMIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
P
Paulo Zanoni 已提交
296 297 298 299
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
300
	uint32_t new_val;
P
Paulo Zanoni 已提交
301

302 303
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
304 305
	assert_spin_locked(&dev_priv->irq_lock);

306
	new_val = dev_priv->pm_irq_mask;
307 308 309
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

310 311
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
312 313
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
314
	}
P
Paulo Zanoni 已提交
315 316
}

317
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
318
{
319 320 321
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
322 323 324
	snb_update_pm_irq(dev_priv, mask, mask);
}

325 326
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
327 328 329 330
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

331 332 333 334 335 336 337 338
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

339
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
I
Imre Deak 已提交
340
{
341
	i915_reg_t reg = gen6_pm_iir(dev_priv);
I
Imre Deak 已提交
342 343 344 345 346

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
347
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
348 349 350
	spin_unlock_irq(&dev_priv->irq_lock);
}

351
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
352 353
{
	spin_lock_irq(&dev_priv->irq_lock);
354 355
	WARN_ON_ONCE(dev_priv->rps.pm_iir);
	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
356
	dev_priv->rps.interrupts_enabled = true;
357 358
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
359
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
360

361 362 363
	spin_unlock_irq(&dev_priv->irq_lock);
}

364 365
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
366
	return (mask & ~dev_priv->rps.pm_intr_keep);
367 368
}

369
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
370
{
I
Imre Deak 已提交
371 372
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
373

374
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
375 376

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
377 378
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
379 380

	spin_unlock_irq(&dev_priv->irq_lock);
381
	synchronize_irq(dev_priv->drm.irq);
382 383 384 385 386 387 388 389

	/* Now that we will not be generating any more work, flush any
	 * outsanding tasks. As we are called on the RPS idle path,
	 * we will reset the GPU to minimum frequencies, so the current
	 * state of the worker can be discarded.
	 */
	cancel_work_sync(&dev_priv->rps.work);
	gen6_reset_rps_interrupts(dev_priv);
390 391
}

392
/**
393 394 395 396 397
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
				uint32_t interrupt_mask,
				uint32_t enabled_irq_mask)
{
	uint32_t new_val;
	uint32_t old_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

456 457 458 459 460 461
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
462 463 464
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
465 466 467 468 469
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

470 471
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

472 473
	assert_spin_locked(&dev_priv->irq_lock);

474
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
475 476
		return;

477 478 479
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
480

D
Daniel Vetter 已提交
481
static void
482 483
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
484
{
485
	i915_reg_t reg = PIPESTAT(pipe);
486
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
487

488
	assert_spin_locked(&dev_priv->irq_lock);
489
	WARN_ON(!intel_irqs_enabled(dev_priv));
490

491 492 493 494
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
495 496 497
		return;

	if ((pipestat & enable_mask) == enable_mask)
498 499
		return;

500 501
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

502
	/* Enable the interrupt, clear any pending status */
503
	pipestat |= enable_mask | status_mask;
504 505
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
506 507
}

D
Daniel Vetter 已提交
508
static void
509 510
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
511
{
512
	i915_reg_t reg = PIPESTAT(pipe);
513
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
514

515
	assert_spin_locked(&dev_priv->irq_lock);
516
	WARN_ON(!intel_irqs_enabled(dev_priv));
517

518 519 520 521
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
522 523
		return;

524 525 526
	if ((pipestat & enable_mask) == 0)
		return;

527 528
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

529
	pipestat &= ~enable_mask;
530 531
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
532 533
}

534 535 536 537 538
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
539 540
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
541 542 543
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
544 545 546 547 548 549
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
550 551 552 553 554 555 556 557 558 559 560 561

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

562 563 564 565 566 567
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

568
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
569
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
570 571 572
							   status_mask);
	else
		enable_mask = status_mask << 16;
573 574 575 576 577 578 579 580 581
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

582
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
583
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
584 585 586
							   status_mask);
	else
		enable_mask = status_mask << 16;
587 588 589
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

590
/**
591
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
592
 * @dev_priv: i915 device private
593
 */
594
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
595
{
596
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
597 598
		return;

599
	spin_lock_irq(&dev_priv->irq_lock);
600

601
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
602
	if (INTEL_GEN(dev_priv) >= 4)
603
		i915_enable_pipestat(dev_priv, PIPE_A,
604
				     PIPE_LEGACY_BLC_EVENT_STATUS);
605

606
	spin_unlock_irq(&dev_priv->irq_lock);
607 608
}

609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

659 660 661
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
662
static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
663
{
664
	struct drm_i915_private *dev_priv = to_i915(dev);
665
	i915_reg_t high_frame, low_frame;
666
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
667 668
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
669
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
670

671 672 673 674 675
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
676

677 678 679 680 681 682
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

683 684
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
685

686 687 688 689 690 691
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
692
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
693
		low   = I915_READ(low_frame);
694
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
695 696
	} while (high1 != high2);

697
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
698
	pixel = low & PIPE_PIXEL_MASK;
699
	low >>= PIPE_FRAME_LOW_SHIFT;
700 701 702 703 704 705

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
706
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
707 708
}

709
static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
710
{
711
	struct drm_i915_private *dev_priv = to_i915(dev);
712

713
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
714 715
}

716
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
717 718 719
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
720
	struct drm_i915_private *dev_priv = to_i915(dev);
721
	const struct drm_display_mode *mode = &crtc->base.hwmode;
722
	enum pipe pipe = crtc->pipe;
723
	int position, vtotal;
724

725
	vtotal = mode->crtc_vtotal;
726 727 728
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

729
	if (IS_GEN2(dev_priv))
730
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
731
	else
732
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
733

734 735 736 737 738 739 740 741 742 743 744 745
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
746
	if (HAS_DDI(dev_priv) && !position) {
747 748 749 750 751 752 753 754 755 756 757 758 759
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
				DSL_LINEMASK_GEN3;
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

760
	/*
761 762
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
763
	 */
764
	return (position + crtc->scanline_offset) % vtotal;
765 766
}

767
static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
768
				    unsigned int flags, int *vpos, int *hpos,
769 770
				    ktime_t *stime, ktime_t *etime,
				    const struct drm_display_mode *mode)
771
{
772
	struct drm_i915_private *dev_priv = to_i915(dev);
773 774
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
775
	int position;
776
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
777 778
	bool in_vbl = true;
	int ret = 0;
779
	unsigned long irqflags;
780

781
	if (WARN_ON(!mode->crtc_clock)) {
782
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
783
				 "pipe %c\n", pipe_name(pipe));
784 785 786
		return 0;
	}

787
	htotal = mode->crtc_htotal;
788
	hsync_start = mode->crtc_hsync_start;
789 790 791
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
792

793 794 795 796 797 798
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

799 800
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

801 802 803 804 805 806
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
807

808 809 810 811 812 813
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

814
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
815 816 817
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
818
		position = __intel_get_crtc_scanline(intel_crtc);
819 820 821 822 823
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
824
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
825

826 827 828 829
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
830

831 832 833 834 835 836 837 838 839 840 841 842
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

843 844 845 846 847 848 849 850 851 852
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
853 854
	}

855 856 857 858 859 860 861 862
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

863 864 865 866 867 868 869 870 871 872 873 874
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
875

876
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
877 878 879 880 881 882
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
883 884 885

	/* In vblank? */
	if (in_vbl)
886
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
887 888 889 890

	return ret;
}

891 892
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
893
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
894 895 896 897 898 899 900 901 902 903
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

904
static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
905 906 907 908
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
909
	struct drm_crtc *crtc;
910

911 912
	if (pipe >= INTEL_INFO(dev)->num_pipes) {
		DRM_ERROR("Invalid crtc %u\n", pipe);
913 914 915 916
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
917 918
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
919
		DRM_ERROR("Invalid crtc %u\n", pipe);
920 921 922
		return -EINVAL;
	}

923
	if (!crtc->hwmode.crtc_clock) {
924
		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
925 926
		return -EBUSY;
	}
927 928

	/* Helper routine in DRM core does all the work: */
929 930
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
931
						     &crtc->hwmode);
932 933
}

934
static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
935
{
936
	u32 busy_up, busy_down, max_avg, min_avg;
937 938
	u8 new_delay;

939
	spin_lock(&mchdev_lock);
940

941 942
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

943
	new_delay = dev_priv->ips.cur_delay;
944

945
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
946 947
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
948 949 950 951
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
952
	if (busy_up > max_avg) {
953 954 955 956
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
957
	} else if (busy_down < min_avg) {
958 959 960 961
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
962 963
	}

964
	if (ironlake_set_drps(dev_priv, new_delay))
965
		dev_priv->ips.cur_delay = new_delay;
966

967
	spin_unlock(&mchdev_lock);
968

969 970 971
	return;
}

972
static void notify_ring(struct intel_engine_cs *engine)
973
{
974
	smp_store_mb(engine->breadcrumbs.irq_posted, true);
975 976
	if (intel_engine_wakeup(engine)) {
		trace_i915_gem_request_notify(engine);
977
		engine->breadcrumbs.irq_wakeups++;
978
	}
979 980
}

981 982
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
983
{
984 985 986 987
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
988

989 990 991 992 993 994
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
995
	unsigned int mul = 100;
996

997 998
	if (old->cz_clock == 0)
		return false;
999

1000 1001 1002
	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
		mul <<= 8;

1003
	time = now->cz_clock - old->cz_clock;
1004
	time *= threshold * dev_priv->czclk_freq;
1005

1006 1007 1008
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
1009
	 */
1010 1011
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
1012
	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
1013

1014
	return c0 >= time;
1015 1016
}

1017
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1018
{
1019 1020 1021
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
1022

1023 1024 1025 1026
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
1027

1028
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
1029
		return 0;
1030

1031 1032 1033
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
1034

1035 1036 1037
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
1038
				  dev_priv->rps.down_threshold))
1039 1040 1041
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
1042

1043 1044 1045
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
1046
				 dev_priv->rps.up_threshold))
1047 1048
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
1049 1050
	}

1051
	return events;
1052 1053
}

1054 1055
static bool any_waiters(struct drm_i915_private *dev_priv)
{
1056
	struct intel_engine_cs *engine;
1057

1058
	for_each_engine(engine, dev_priv)
1059
		if (intel_engine_has_waiter(engine))
1060 1061 1062 1063 1064
			return true;

	return false;
}

1065
static void gen6_pm_rps_work(struct work_struct *work)
1066
{
1067 1068
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1069 1070
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
1071
	u32 pm_iir;
1072

1073
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1074 1075 1076 1077 1078
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1079

1080 1081
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1082 1083
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1084 1085
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
1086
	spin_unlock_irq(&dev_priv->irq_lock);
1087

1088
	/* Make sure we didn't queue anything we're not going to process. */
1089
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1090

1091
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1092
		return;
1093

1094
	mutex_lock(&dev_priv->rps.hw_lock);
1095

1096 1097
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1098
	adj = dev_priv->rps.last_adj;
1099
	new_delay = dev_priv->rps.cur_freq;
1100 1101
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;
1102 1103 1104 1105
	if (client_boost || any_waiters(dev_priv))
		max = dev_priv->rps.max_freq;
	if (client_boost && new_delay < dev_priv->rps.boost_freq) {
		new_delay = dev_priv->rps.boost_freq;
1106 1107
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1108 1109
		if (adj > 0)
			adj *= 2;
1110 1111
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1112 1113 1114 1115
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1116
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1117
			new_delay = dev_priv->rps.efficient_freq;
1118 1119
			adj = 0;
		}
1120
	} else if (client_boost || any_waiters(dev_priv)) {
1121
		adj = 0;
1122
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1123 1124
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1125
		else
1126
			new_delay = dev_priv->rps.min_freq_softlimit;
1127 1128 1129 1130
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1131 1132
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1133
	} else { /* unknown event */
1134
		adj = 0;
1135
	}
1136

1137 1138
	dev_priv->rps.last_adj = adj;

1139 1140 1141
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1142
	new_delay += adj;
1143
	new_delay = clamp_t(int, new_delay, min, max);
1144

1145
	intel_set_rps(dev_priv, new_delay);
1146

1147
	mutex_unlock(&dev_priv->rps.hw_lock);
1148 1149
}

1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1162 1163
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1164
	u32 error_status, row, bank, subbank;
1165
	char *parity_event[6];
1166
	uint32_t misccpctl;
1167
	uint8_t slice = 0;
1168 1169 1170 1171 1172

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
1173
	mutex_lock(&dev_priv->drm.struct_mutex);
1174

1175 1176 1177 1178
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1179 1180 1181 1182
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1183
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1184
		i915_reg_t reg;
1185

1186
		slice--;
1187
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
1188
			break;
1189

1190
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1191

1192
		reg = GEN7_L3CDERRST1(slice);
1193

1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1209
		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1210
				   KOBJ_CHANGE, parity_event);
1211

1212 1213
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1214

1215 1216 1217 1218 1219
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1220

1221
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1222

1223 1224
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1225
	spin_lock_irq(&dev_priv->irq_lock);
1226
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1227
	spin_unlock_irq(&dev_priv->irq_lock);
1228

1229
	mutex_unlock(&dev_priv->drm.struct_mutex);
1230 1231
}

1232 1233
static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
					       u32 iir)
1234
{
1235
	if (!HAS_L3_DPF(dev_priv))
1236 1237
		return;

1238
	spin_lock(&dev_priv->irq_lock);
1239
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1240
	spin_unlock(&dev_priv->irq_lock);
1241

1242
	iir &= GT_PARITY_ERROR(dev_priv);
1243 1244 1245 1246 1247 1248
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1249
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1250 1251
}

1252
static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1253 1254
			       u32 gt_iir)
{
1255
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1256
		notify_ring(&dev_priv->engine[RCS]);
1257
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1258
		notify_ring(&dev_priv->engine[VCS]);
1259 1260
}

1261
static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1262 1263
			       u32 gt_iir)
{
1264
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1265
		notify_ring(&dev_priv->engine[RCS]);
1266
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1267
		notify_ring(&dev_priv->engine[VCS]);
1268
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1269
		notify_ring(&dev_priv->engine[BCS]);
1270

1271 1272
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1273 1274
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1275

1276 1277
	if (gt_iir & GT_PARITY_ERROR(dev_priv))
		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1278 1279
}

1280
static __always_inline void
1281
gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1282 1283
{
	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
1284
		notify_ring(engine);
1285
	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
1286
		tasklet_schedule(&engine->irq_tasklet);
1287 1288
}

1289 1290 1291
static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
				   u32 master_ctl,
				   u32 gt_iir[4])
1292 1293 1294 1295
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1296 1297 1298
		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
		if (gt_iir[0]) {
			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1299 1300 1301 1302 1303
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1304
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1305 1306 1307
		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
		if (gt_iir[1]) {
			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1308
			ret = IRQ_HANDLED;
1309
		} else
1310
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1311 1312
	}

1313
	if (master_ctl & GEN8_GT_VECS_IRQ) {
1314 1315 1316
		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
		if (gt_iir[3]) {
			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
1317 1318 1319 1320 1321
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1322
	if (master_ctl & GEN8_GT_PM_IRQ) {
1323 1324
		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
		if (gt_iir[2] & dev_priv->pm_rps_events) {
1325
			I915_WRITE_FW(GEN8_GT_IIR(2),
1326
				      gt_iir[2] & dev_priv->pm_rps_events);
1327
			ret = IRQ_HANDLED;
1328 1329 1330 1331
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1332 1333 1334
	return ret;
}

1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
				u32 gt_iir[4])
{
	if (gt_iir[0]) {
		gen8_cs_irq_handler(&dev_priv->engine[RCS],
				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
		gen8_cs_irq_handler(&dev_priv->engine[BCS],
				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
	}

	if (gt_iir[1]) {
		gen8_cs_irq_handler(&dev_priv->engine[VCS],
				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
		gen8_cs_irq_handler(&dev_priv->engine[VCS2],
				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
	}

	if (gt_iir[3])
		gen8_cs_irq_handler(&dev_priv->engine[VECS],
				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);

	if (gt_iir[2] & dev_priv->pm_rps_events)
		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
}

1360 1361 1362 1363
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1364
		return val & PORTA_HOTPLUG_LONG_DETECT;
1365 1366 1367 1368 1369 1370 1371 1372 1373
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
static bool spt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & PORTA_HOTPLUG_LONG_DETECT;
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1410
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1411 1412 1413
{
	switch (port) {
	case PORT_B:
1414
		return val & PORTB_HOTPLUG_LONG_DETECT;
1415
	case PORT_C:
1416
		return val & PORTC_HOTPLUG_LONG_DETECT;
1417
	case PORT_D:
1418 1419 1420
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1421 1422 1423
	}
}

1424
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1425 1426 1427
{
	switch (port) {
	case PORT_B:
1428
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1429
	case PORT_C:
1430
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1431
	case PORT_D:
1432 1433 1434
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1435 1436 1437
	}
}

1438 1439 1440 1441 1442 1443 1444
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1445
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1446
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1447 1448
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1449
{
1450
	enum port port;
1451 1452 1453
	int i;

	for_each_hpd_pin(i) {
1454 1455
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1456

1457 1458
		*pin_mask |= BIT(i);

1459 1460 1461
		if (!intel_hpd_pin_to_port(i, &port))
			continue;

1462
		if (long_pulse_detect(port, dig_hotplug_reg))
1463
			*long_mask |= BIT(i);
1464 1465 1466 1467 1468 1469 1470
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1471
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1472
{
1473
	wake_up_all(&dev_priv->gmbus_wait_queue);
1474 1475
}

1476
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1477
{
1478
	wake_up_all(&dev_priv->gmbus_wait_queue);
1479 1480
}

1481
#if defined(CONFIG_DEBUG_FS)
1482 1483
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1484 1485 1486
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1487 1488 1489
{
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1490
	int head, tail;
1491

1492 1493
	spin_lock(&pipe_crc->lock);

1494
	if (!pipe_crc->entries) {
1495
		spin_unlock(&pipe_crc->lock);
1496
		DRM_DEBUG_KMS("spurious interrupt\n");
1497 1498 1499
		return;
	}

1500 1501
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1502 1503

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1504
		spin_unlock(&pipe_crc->lock);
1505 1506 1507 1508 1509
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1510

1511
	entry->frame = dev_priv->drm.driver->get_vblank_counter(&dev_priv->drm,
1512
								 pipe);
1513 1514 1515 1516 1517
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1518 1519

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1520 1521 1522
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1523 1524

	wake_up_interruptible(&pipe_crc->wq);
1525
}
1526 1527
#else
static inline void
1528 1529
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1530 1531 1532 1533 1534
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1535

1536 1537
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1538
{
1539
	display_pipe_crc_irq_handler(dev_priv, pipe,
1540 1541
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1542 1543
}

1544 1545
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1546
{
1547
	display_pipe_crc_irq_handler(dev_priv, pipe,
1548 1549 1550 1551 1552
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1553
}
1554

1555 1556
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1557
{
1558 1559
	uint32_t res1, res2;

1560
	if (INTEL_GEN(dev_priv) >= 3)
1561 1562 1563 1564
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1565
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1566 1567 1568
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1569

1570
	display_pipe_crc_irq_handler(dev_priv, pipe,
1571 1572 1573 1574
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1575
}
1576

1577 1578 1579 1580
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1581
{
1582
	if (pm_iir & dev_priv->pm_rps_events) {
1583
		spin_lock(&dev_priv->irq_lock);
1584
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1585 1586
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1587
			schedule_work(&dev_priv->rps.work);
I
Imre Deak 已提交
1588
		}
1589
		spin_unlock(&dev_priv->irq_lock);
1590 1591
	}

1592 1593 1594
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1595
	if (HAS_VEBOX(dev_priv)) {
1596
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1597
			notify_ring(&dev_priv->engine[VECS]);
B
Ben Widawsky 已提交
1598

1599 1600
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1601
	}
1602 1603
}

1604
static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
1605
				     enum pipe pipe)
1606
{
1607 1608
	bool ret;

1609
	ret = drm_handle_vblank(&dev_priv->drm, pipe);
1610
	if (ret)
1611
		intel_finish_page_flip_mmio(dev_priv, pipe);
1612 1613

	return ret;
1614 1615
}

1616 1617
static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1618 1619 1620
{
	int pipe;

1621
	spin_lock(&dev_priv->irq_lock);
1622 1623 1624 1625 1626 1627

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1628
	for_each_pipe(dev_priv, pipe) {
1629
		i915_reg_t reg;
1630
		u32 mask, iir_bit = 0;
1631

1632 1633 1634 1635 1636 1637 1638
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1639 1640 1641

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1642 1643 1644 1645 1646 1647 1648 1649

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1650 1651 1652
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1653 1654 1655 1656 1657
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1658 1659 1660
			continue;

		reg = PIPESTAT(pipe);
1661 1662
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1663 1664 1665 1666

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1667 1668
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1669 1670
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1671
	spin_unlock(&dev_priv->irq_lock);
1672 1673
}

1674
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1675 1676 1677
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1678

1679
	for_each_pipe(dev_priv, pipe) {
1680 1681 1682
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
1683

1684
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
1685
			intel_finish_page_flip_cs(dev_priv, pipe);
1686 1687

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1688
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1689

1690 1691
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1692 1693 1694
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1695
		gmbus_irq_handler(dev_priv);
1696 1697
}

1698
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1699 1700 1701
{
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1702 1703
	if (hotplug_status)
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1704

1705 1706 1707
	return hotplug_status;
}

1708
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1709 1710 1711
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1712

1713 1714
	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
	    IS_CHERRYVIEW(dev_priv)) {
1715
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1716

1717 1718 1719 1720 1721
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

1722
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1723
		}
1724 1725

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1726
			dp_aux_irq_handler(dev_priv);
1727 1728
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1729

1730 1731
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1732
					   hotplug_trigger, hpd_status_i915,
1733
					   i9xx_port_hotplug_long_detect);
1734
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1735
		}
1736
	}
1737 1738
}

1739
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1740
{
1741
	struct drm_device *dev = arg;
1742
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
1743 1744
	irqreturn_t ret = IRQ_NONE;

1745 1746 1747
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1748 1749 1750
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1751
	do {
1752
		u32 iir, gt_iir, pm_iir;
1753
		u32 pipe_stats[I915_MAX_PIPES] = {};
1754
		u32 hotplug_status = 0;
1755
		u32 ier = 0;
1756

J
Jesse Barnes 已提交
1757 1758
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1759
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1760 1761

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1762
			break;
J
Jesse Barnes 已提交
1763 1764 1765

		ret = IRQ_HANDLED;

1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1779
		I915_WRITE(VLV_MASTER_IER, 0);
1780 1781
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1782 1783 1784 1785 1786 1787

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1788
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1789
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1790

1791 1792
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1793
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1794 1795 1796 1797 1798 1799 1800

		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
1801

1802
		I915_WRITE(VLV_IER, ier);
1803 1804
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
		POSTING_READ(VLV_MASTER_IER);
1805

1806
		if (gt_iir)
1807
			snb_gt_irq_handler(dev_priv, gt_iir);
1808 1809 1810
		if (pm_iir)
			gen6_rps_irq_handler(dev_priv, pm_iir);

1811
		if (hotplug_status)
1812
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1813

1814
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1815
	} while (0);
J
Jesse Barnes 已提交
1816

1817 1818
	enable_rpm_wakeref_asserts(dev_priv);

J
Jesse Barnes 已提交
1819 1820 1821
	return ret;
}

1822 1823
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1824
	struct drm_device *dev = arg;
1825
	struct drm_i915_private *dev_priv = to_i915(dev);
1826 1827
	irqreturn_t ret = IRQ_NONE;

1828 1829 1830
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1831 1832 1833
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1834
	do {
1835
		u32 master_ctl, iir;
1836
		u32 gt_iir[4] = {};
1837
		u32 pipe_stats[I915_MAX_PIPES] = {};
1838
		u32 hotplug_status = 0;
1839 1840
		u32 ier = 0;

1841 1842
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1843

1844 1845
		if (master_ctl == 0 && iir == 0)
			break;
1846

1847 1848
		ret = IRQ_HANDLED;

1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
1862
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1863 1864
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1865

1866
		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
1867

1868
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1869
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1870

1871 1872
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1873
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1874

1875 1876 1877 1878 1879 1880 1881
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

1882
		I915_WRITE(VLV_IER, ier);
1883
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1884
		POSTING_READ(GEN8_MASTER_IRQ);
1885

1886 1887
		gen8_gt_irq_handler(dev_priv, gt_iir);

1888
		if (hotplug_status)
1889
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1890

1891
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1892
	} while (0);
1893

1894 1895
	enable_rpm_wakeref_asserts(dev_priv);

1896 1897 1898
	return ret;
}

1899 1900
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
1901 1902 1903 1904
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

1905 1906 1907 1908 1909 1910
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
1911
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1912 1913 1914 1915 1916 1917 1918 1919
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

1920
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1921 1922
	if (!hotplug_trigger)
		return;
1923 1924 1925 1926 1927

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

1928
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1929 1930
}

1931
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1932
{
1933
	int pipe;
1934
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1935

1936
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
1937

1938 1939 1940
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1941
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1942 1943
				 port_name(port));
	}
1944

1945
	if (pch_iir & SDE_AUX_MASK)
1946
		dp_aux_irq_handler(dev_priv);
1947

1948
	if (pch_iir & SDE_GMBUS)
1949
		gmbus_irq_handler(dev_priv);
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1960
	if (pch_iir & SDE_FDI_MASK)
1961
		for_each_pipe(dev_priv, pipe)
1962 1963 1964
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1965 1966 1967 1968 1969 1970 1971 1972

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1973
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1974 1975

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1976
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1977 1978
}

1979
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
1980 1981
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1982
	enum pipe pipe;
1983

1984 1985 1986
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1987
	for_each_pipe(dev_priv, pipe) {
1988 1989
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1990

D
Daniel Vetter 已提交
1991
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1992 1993
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
1994
			else
1995
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
1996 1997
		}
	}
1998

1999 2000 2001
	I915_WRITE(GEN7_ERR_INT, err_int);
}

2002
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
2003 2004 2005
{
	u32 serr_int = I915_READ(SERR_INT);

2006 2007 2008
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2009
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2010
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2011 2012

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2013
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2014 2015

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2016
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
2017 2018

	I915_WRITE(SERR_INT, serr_int);
2019 2020
}

2021
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2022 2023
{
	int pipe;
2024
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2025

2026
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
2027

2028 2029 2030 2031 2032 2033
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2034 2035

	if (pch_iir & SDE_AUX_MASK_CPT)
2036
		dp_aux_irq_handler(dev_priv);
2037 2038

	if (pch_iir & SDE_GMBUS_CPT)
2039
		gmbus_irq_handler(dev_priv);
2040 2041 2042 2043 2044 2045 2046 2047

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2048
		for_each_pipe(dev_priv, pipe)
2049 2050 2051
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2052 2053

	if (pch_iir & SDE_ERROR_CPT)
2054
		cpt_serr_int_handler(dev_priv);
2055 2056
}

2057
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_spt,
2072
				   spt_port_hotplug_long_detect);
2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
				   dig_hotplug_reg, hpd_spt,
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
2087
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2088 2089

	if (pch_iir & SDE_GMBUS_CPT)
2090
		gmbus_irq_handler(dev_priv);
2091 2092
}

2093 2094
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

2106
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2107 2108
}

2109 2110
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2111
{
2112
	enum pipe pipe;
2113 2114
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2115
	if (hotplug_trigger)
2116
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
2117 2118

	if (de_iir & DE_AUX_CHANNEL_A)
2119
		dp_aux_irq_handler(dev_priv);
2120 2121

	if (de_iir & DE_GSE)
2122
		intel_opregion_asle_intr(dev_priv);
2123 2124 2125 2126

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2127
	for_each_pipe(dev_priv, pipe) {
2128 2129 2130
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2131

2132
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2133
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2134

2135
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2136
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2137

2138
		/* plane/pipes map 1:1 on ilk+ */
2139
		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
2140
			intel_finish_page_flip_cs(dev_priv, pipe);
2141 2142 2143 2144 2145 2146
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2147 2148
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2149
		else
2150
			ibx_irq_handler(dev_priv, pch_iir);
2151 2152 2153 2154 2155

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2156 2157
	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev_priv);
2158 2159
}

2160 2161
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2162
{
2163
	enum pipe pipe;
2164 2165
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2166
	if (hotplug_trigger)
2167
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
2168 2169

	if (de_iir & DE_ERR_INT_IVB)
2170
		ivb_err_int_handler(dev_priv);
2171 2172

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2173
		dp_aux_irq_handler(dev_priv);
2174 2175

	if (de_iir & DE_GSE_IVB)
2176
		intel_opregion_asle_intr(dev_priv);
2177

2178
	for_each_pipe(dev_priv, pipe) {
2179 2180 2181
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2182 2183

		/* plane/pipes map 1:1 on ilk+ */
2184
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
2185
			intel_finish_page_flip_cs(dev_priv, pipe);
2186 2187 2188
	}

	/* check event from PCH */
2189
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2190 2191
		u32 pch_iir = I915_READ(SDEIIR);

2192
		cpt_irq_handler(dev_priv, pch_iir);
2193 2194 2195 2196 2197 2198

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2199 2200 2201 2202 2203 2204 2205 2206
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2207
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2208
{
2209
	struct drm_device *dev = arg;
2210
	struct drm_i915_private *dev_priv = to_i915(dev);
2211
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2212
	irqreturn_t ret = IRQ_NONE;
2213

2214 2215 2216
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2217 2218 2219
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2220 2221 2222
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2223
	POSTING_READ(DEIER);
2224

2225 2226 2227 2228 2229
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2230
	if (!HAS_PCH_NOP(dev_priv)) {
2231 2232 2233 2234
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2235

2236 2237
	/* Find, clear, then process each source of interrupt */

2238
	gt_iir = I915_READ(GTIIR);
2239
	if (gt_iir) {
2240 2241
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2242
		if (INTEL_GEN(dev_priv) >= 6)
2243
			snb_gt_irq_handler(dev_priv, gt_iir);
2244
		else
2245
			ilk_gt_irq_handler(dev_priv, gt_iir);
2246 2247
	}

2248 2249
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2250 2251
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2252 2253
		if (INTEL_GEN(dev_priv) >= 7)
			ivb_display_irq_handler(dev_priv, de_iir);
2254
		else
2255
			ilk_display_irq_handler(dev_priv, de_iir);
2256 2257
	}

2258
	if (INTEL_GEN(dev_priv) >= 6) {
2259 2260 2261 2262
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2263
			gen6_rps_irq_handler(dev_priv, pm_iir);
2264
		}
2265
	}
2266 2267 2268

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2269
	if (!HAS_PCH_NOP(dev_priv)) {
2270 2271 2272
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2273

2274 2275 2276
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	enable_rpm_wakeref_asserts(dev_priv);

2277 2278 2279
	return ret;
}

2280 2281
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2282
				const u32 hpd[HPD_NUM_PINS])
2283
{
2284
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2285

2286 2287
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2288

2289
	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2290
			   dig_hotplug_reg, hpd,
2291
			   bxt_port_hotplug_long_detect);
2292

2293
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2294 2295
}

2296 2297
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2298 2299
{
	irqreturn_t ret = IRQ_NONE;
2300
	u32 iir;
2301
	enum pipe pipe;
J
Jesse Barnes 已提交
2302

2303
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2304 2305 2306
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2307
			ret = IRQ_HANDLED;
2308
			if (iir & GEN8_DE_MISC_GSE)
2309
				intel_opregion_asle_intr(dev_priv);
2310 2311
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2312
		}
2313 2314
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2315 2316
	}

2317
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2318 2319 2320
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2321
			bool found = false;
2322

2323
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2324
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2325

2326 2327 2328 2329 2330 2331 2332
			tmp_mask = GEN8_AUX_CHANNEL_A;
			if (INTEL_INFO(dev_priv)->gen >= 9)
				tmp_mask |= GEN9_AUX_CHANNEL_B |
					    GEN9_AUX_CHANNEL_C |
					    GEN9_AUX_CHANNEL_D;

			if (iir & tmp_mask) {
2333
				dp_aux_irq_handler(dev_priv);
2334 2335 2336
				found = true;
			}

2337 2338 2339
			if (IS_BROXTON(dev_priv)) {
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2340 2341
					bxt_hpd_irq_handler(dev_priv, tmp_mask,
							    hpd_bxt);
2342 2343 2344 2345 2346
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2347 2348
					ilk_hpd_irq_handler(dev_priv,
							    tmp_mask, hpd_bdw);
2349 2350
					found = true;
				}
2351 2352
			}

2353 2354
			if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2355 2356 2357
				found = true;
			}

2358
			if (!found)
2359
				DRM_ERROR("Unexpected DE Port interrupt\n");
2360
		}
2361 2362
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2363 2364
	}

2365
	for_each_pipe(dev_priv, pipe) {
2366
		u32 flip_done, fault_errors;
2367

2368 2369
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2370

2371 2372 2373 2374 2375
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
			continue;
		}
2376

2377 2378
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2379

2380 2381 2382
		if (iir & GEN8_PIPE_VBLANK &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2383

2384 2385 2386 2387 2388
		flip_done = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
		else
			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2389

2390
		if (flip_done)
2391
			intel_finish_page_flip_cs(dev_priv, pipe);
2392

2393
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2394
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2395

2396 2397
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2398

2399 2400 2401 2402 2403
		fault_errors = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
		else
			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2404

2405 2406 2407 2408
		if (fault_errors)
			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
				  pipe_name(pipe),
				  fault_errors);
2409 2410
	}

2411
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2412
	    master_ctl & GEN8_DE_PCH_IRQ) {
2413 2414 2415 2416 2417
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2418 2419 2420
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2421
			ret = IRQ_HANDLED;
2422

2423
			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
2424
				spt_irq_handler(dev_priv, iir);
2425
			else
2426
				cpt_irq_handler(dev_priv, iir);
2427 2428 2429 2430 2431 2432 2433
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
		}
2434 2435
	}

2436 2437 2438 2439 2440 2441
	return ret;
}

static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
2442
	struct drm_i915_private *dev_priv = to_i915(dev);
2443
	u32 master_ctl;
2444
	u32 gt_iir[4] = {};
2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460
	irqreturn_t ret;

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	/* Find, clear, then process each source of interrupt */
2461 2462
	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
	gen8_gt_irq_handler(dev_priv, gt_iir);
2463 2464
	ret |= gen8_de_irq_handler(dev_priv, master_ctl);

2465 2466
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2467

2468 2469
	enable_rpm_wakeref_asserts(dev_priv);

2470 2471 2472
	return ret;
}

2473
static void i915_error_wake_up(struct drm_i915_private *dev_priv)
2474 2475 2476 2477 2478 2479 2480 2481 2482
{
	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2483
	wake_up_all(&dev_priv->gpu_error.wait_queue);
2484 2485 2486 2487 2488

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);
}

2489
/**
2490
 * i915_reset_and_wakeup - do process context error handling work
2491
 * @dev_priv: i915 device private
2492 2493 2494 2495
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2496
static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
2497
{
2498
	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2499 2500 2501
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2502
	int ret;
2503

2504
	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
2505

2506 2507 2508 2509 2510 2511 2512 2513 2514 2515
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
2516
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
2517
		DRM_DEBUG_DRIVER("resetting chip\n");
2518
		kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2519

2520 2521 2522 2523 2524 2525 2526 2527
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2528

2529
		intel_prepare_reset(dev_priv);
2530

2531 2532 2533 2534 2535 2536
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2537
		ret = i915_reset(dev_priv);
2538

2539
		intel_finish_reset(dev_priv);
2540

2541 2542
		intel_runtime_pm_put(dev_priv);

2543
		if (ret == 0)
2544
			kobject_uevent_env(kobj,
2545
					   KOBJ_CHANGE, reset_done_event);
2546

2547 2548 2549 2550
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
2551
		wake_up_all(&dev_priv->gpu_error.reset_queue);
2552
	}
2553 2554
}

2555
static void i915_report_and_clear_eir(struct drm_i915_private *dev_priv)
2556
{
2557
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2558
	u32 eir = I915_READ(EIR);
2559
	int pipe, i;
2560

2561 2562
	if (!eir)
		return;
2563

2564
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2565

2566
	i915_get_extra_instdone(dev_priv, instdone);
2567

2568
	if (IS_G4X(dev_priv)) {
2569 2570 2571
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2572 2573
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2574 2575
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2576 2577
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2578
			I915_WRITE(IPEIR_I965, ipeir);
2579
			POSTING_READ(IPEIR_I965);
2580 2581 2582
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2583 2584
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2585
			I915_WRITE(PGTBL_ER, pgtbl_err);
2586
			POSTING_READ(PGTBL_ER);
2587 2588 2589
		}
	}

2590
	if (!IS_GEN2(dev_priv)) {
2591 2592
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2593 2594
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2595
			I915_WRITE(PGTBL_ER, pgtbl_err);
2596
			POSTING_READ(PGTBL_ER);
2597 2598 2599 2600
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2601
		pr_err("memory refresh error:\n");
2602
		for_each_pipe(dev_priv, pipe)
2603
			pr_err("pipe %c stat: 0x%08x\n",
2604
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2605 2606 2607
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2608 2609
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2610 2611
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2612
		if (INTEL_GEN(dev_priv) < 4) {
2613 2614
			u32 ipeir = I915_READ(IPEIR);

2615 2616 2617
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2618
			I915_WRITE(IPEIR, ipeir);
2619
			POSTING_READ(IPEIR);
2620 2621 2622
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2623 2624 2625 2626
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2627
			I915_WRITE(IPEIR_I965, ipeir);
2628
			POSTING_READ(IPEIR_I965);
2629 2630 2631 2632
		}
	}

	I915_WRITE(EIR, eir);
2633
	POSTING_READ(EIR);
2634 2635 2636 2637 2638 2639 2640 2641 2642 2643
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2644 2645 2646
}

/**
2647
 * i915_handle_error - handle a gpu error
2648
 * @dev_priv: i915 device private
2649
 * @engine_mask: mask representing engines that are hung
2650
 * Do some basic checking of register state at error time and
2651 2652 2653 2654
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
2655
 * @fmt: Error message format string
2656
 */
2657 2658
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2659
		       const char *fmt, ...)
2660
{
2661 2662
	va_list args;
	char error_msg[80];
2663

2664 2665 2666 2667
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

2668 2669
	i915_capture_error_state(dev_priv, engine_mask, error_msg);
	i915_report_and_clear_eir(dev_priv);
2670

2671
	if (engine_mask) {
2672
		atomic_or(I915_RESET_IN_PROGRESS_FLAG,
2673
				&dev_priv->gpu_error.reset_counter);
2674

2675
		/*
2676 2677 2678
		 * Wakeup waiting processes so that the reset function
		 * i915_reset_and_wakeup doesn't deadlock trying to grab
		 * various locks. By bumping the reset counter first, the woken
2679 2680 2681 2682 2683 2684 2685 2686
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2687
		 */
2688
		i915_error_wake_up(dev_priv);
2689 2690
	}

2691
	i915_reset_and_wakeup(dev_priv);
2692 2693
}

2694 2695 2696
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2697
static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
2698
{
2699
	struct drm_i915_private *dev_priv = to_i915(dev);
2700
	unsigned long irqflags;
2701

2702
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2703
	if (INTEL_INFO(dev)->gen >= 4)
2704
		i915_enable_pipestat(dev_priv, pipe,
2705
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2706
	else
2707
		i915_enable_pipestat(dev_priv, pipe,
2708
				     PIPE_VBLANK_INTERRUPT_STATUS);
2709
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2710

2711 2712 2713
	return 0;
}

2714
static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2715
{
2716
	struct drm_i915_private *dev_priv = to_i915(dev);
2717
	unsigned long irqflags;
2718
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2719
						     DE_PIPE_VBLANK(pipe);
2720 2721

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2722
	ilk_enable_display_irq(dev_priv, bit);
2723 2724 2725 2726 2727
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2728
static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2729
{
2730
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2731 2732 2733
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2734
	i915_enable_pipestat(dev_priv, pipe,
2735
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2736 2737 2738 2739 2740
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2741
static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2742
{
2743
	struct drm_i915_private *dev_priv = to_i915(dev);
2744 2745 2746
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2747
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2748
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2749

2750 2751 2752
	return 0;
}

2753 2754 2755
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2756
static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
2757
{
2758
	struct drm_i915_private *dev_priv = to_i915(dev);
2759
	unsigned long irqflags;
2760

2761
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2762
	i915_disable_pipestat(dev_priv, pipe,
2763 2764
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2765 2766 2767
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2768
static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2769
{
2770
	struct drm_i915_private *dev_priv = to_i915(dev);
2771
	unsigned long irqflags;
2772
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2773
						     DE_PIPE_VBLANK(pipe);
2774 2775

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2776
	ilk_disable_display_irq(dev_priv, bit);
2777 2778 2779
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2780
static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2781
{
2782
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2783 2784 2785
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2786
	i915_disable_pipestat(dev_priv, pipe,
2787
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2788 2789 2790
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2791
static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2792
{
2793
	struct drm_i915_private *dev_priv = to_i915(dev);
2794 2795 2796
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2797
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2798 2799 2800
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2801
static bool
2802
ipehr_is_semaphore_wait(struct intel_engine_cs *engine, u32 ipehr)
2803
{
2804
	if (INTEL_GEN(engine->i915) >= 8) {
2805
		return (ipehr >> 23) == 0x1c;
2806 2807 2808 2809 2810 2811 2812
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2813
static struct intel_engine_cs *
2814 2815
semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
				 u64 offset)
2816
{
2817
	struct drm_i915_private *dev_priv = engine->i915;
2818
	struct intel_engine_cs *signaller;
2819

2820
	if (INTEL_GEN(dev_priv) >= 8) {
2821
		for_each_engine(signaller, dev_priv) {
2822
			if (engine == signaller)
2823 2824
				continue;

2825
			if (offset == signaller->semaphore.signal_ggtt[engine->id])
2826 2827
				return signaller;
		}
2828 2829 2830
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

2831
		for_each_engine(signaller, dev_priv) {
2832
			if(engine == signaller)
2833 2834
				continue;

2835
			if (sync_bits == signaller->semaphore.mbox.wait[engine->id])
2836 2837 2838 2839
				return signaller;
		}
	}

2840
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2841
		  engine->id, ipehr, offset);
2842 2843 2844 2845

	return NULL;
}

2846
static struct intel_engine_cs *
2847
semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
2848
{
2849
	struct drm_i915_private *dev_priv = engine->i915;
2850
	void __iomem *vaddr;
2851
	u32 cmd, ipehr, head;
2852 2853
	u64 offset = 0;
	int i, backwards;
2854

2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871
	/*
	 * This function does not support execlist mode - any attempt to
	 * proceed further into this function will result in a kernel panic
	 * when dereferencing ring->buffer, which is not set up in execlist
	 * mode.
	 *
	 * The correct way of doing it would be to derive the currently
	 * executing ring buffer from the current context, which is derived
	 * from the currently running request. Unfortunately, to get the
	 * current request we would have to grab the struct_mutex before doing
	 * anything else, which would be ill-advised since some other thread
	 * might have grabbed it already and managed to hang itself, causing
	 * the hang checker to deadlock.
	 *
	 * Therefore, this function does not support execlist mode in its
	 * current form. Just return NULL and move on.
	 */
2872
	if (engine->buffer == NULL)
2873 2874
		return NULL;

2875
	ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
2876
	if (!ipehr_is_semaphore_wait(engine, ipehr))
2877
		return NULL;
2878

2879 2880 2881
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2882 2883
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2884 2885
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2886
	 */
2887
	head = I915_READ_HEAD(engine) & HEAD_ADDR;
2888
	backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4;
2889
	vaddr = (void __iomem *)engine->buffer->vaddr;
2890

2891
	for (i = backwards; i; --i) {
2892 2893 2894 2895 2896
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2897
		head &= engine->buffer->size - 1;
2898 2899

		/* This here seems to blow up */
2900
		cmd = ioread32(vaddr + head);
2901 2902 2903
		if (cmd == ipehr)
			break;

2904 2905
		head -= 4;
	}
2906

2907 2908
	if (!i)
		return NULL;
2909

2910
	*seqno = ioread32(vaddr + head + 4) + 1;
2911
	if (INTEL_GEN(dev_priv) >= 8) {
2912
		offset = ioread32(vaddr + head + 12);
2913
		offset <<= 32;
2914
		offset |= ioread32(vaddr + head + 8);
2915
	}
2916
	return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
2917 2918
}

2919
static int semaphore_passed(struct intel_engine_cs *engine)
2920
{
2921
	struct drm_i915_private *dev_priv = engine->i915;
2922
	struct intel_engine_cs *signaller;
2923
	u32 seqno;
2924

2925
	engine->hangcheck.deadlock++;
2926

2927
	signaller = semaphore_waits_for(engine, &seqno);
2928 2929 2930 2931
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
2932
	if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
2933 2934
		return -1;

2935
	if (i915_seqno_passed(intel_engine_get_seqno(signaller), seqno))
2936 2937
		return 1;

2938 2939 2940
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2941 2942 2943
		return -1;

	return 0;
2944 2945 2946 2947
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2948
	struct intel_engine_cs *engine;
2949

2950
	for_each_engine(engine, dev_priv)
2951
		engine->hangcheck.deadlock = 0;
2952 2953
}

2954
static bool subunits_stuck(struct intel_engine_cs *engine)
2955
{
2956 2957 2958 2959
	u32 instdone[I915_NUM_INSTDONE_REG];
	bool stuck;
	int i;

2960
	if (engine->id != RCS)
2961 2962
		return true;

2963
	i915_get_extra_instdone(engine->i915, instdone);
2964

2965 2966 2967 2968 2969 2970 2971
	/* There might be unstable subunit states even when
	 * actual head is not moving. Filter out the unstable ones by
	 * accumulating the undone -> done transitions and only
	 * consider those as progress.
	 */
	stuck = true;
	for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
2972
		const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
2973

2974
		if (tmp != engine->hangcheck.instdone[i])
2975 2976
			stuck = false;

2977
		engine->hangcheck.instdone[i] |= tmp;
2978 2979 2980 2981 2982
	}

	return stuck;
}

2983
static enum intel_engine_hangcheck_action
2984
head_stuck(struct intel_engine_cs *engine, u64 acthd)
2985
{
2986
	if (acthd != engine->hangcheck.acthd) {
2987 2988

		/* Clear subunit states on head movement */
2989 2990
		memset(engine->hangcheck.instdone, 0,
		       sizeof(engine->hangcheck.instdone));
2991

2992
		return HANGCHECK_ACTIVE;
2993
	}
2994

2995
	if (!subunits_stuck(engine))
2996 2997 2998 2999 3000
		return HANGCHECK_ACTIVE;

	return HANGCHECK_HUNG;
}

3001 3002
static enum intel_engine_hangcheck_action
engine_stuck(struct intel_engine_cs *engine, u64 acthd)
3003
{
3004
	struct drm_i915_private *dev_priv = engine->i915;
3005
	enum intel_engine_hangcheck_action ha;
3006 3007
	u32 tmp;

3008
	ha = head_stuck(engine, acthd);
3009 3010 3011
	if (ha != HANGCHECK_HUNG)
		return ha;

3012
	if (IS_GEN2(dev_priv))
3013
		return HANGCHECK_HUNG;
3014 3015 3016 3017 3018 3019

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
3020
	tmp = I915_READ_CTL(engine);
3021
	if (tmp & RING_WAIT) {
3022
		i915_handle_error(dev_priv, 0,
3023
				  "Kicking stuck wait on %s",
3024 3025
				  engine->name);
		I915_WRITE_CTL(engine, tmp);
3026
		return HANGCHECK_KICK;
3027 3028
	}

3029
	if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3030
		switch (semaphore_passed(engine)) {
3031
		default:
3032
			return HANGCHECK_HUNG;
3033
		case 1:
3034
			i915_handle_error(dev_priv, 0,
3035
					  "Kicking stuck semaphore on %s",
3036 3037
					  engine->name);
			I915_WRITE_CTL(engine, tmp);
3038
			return HANGCHECK_KICK;
3039
		case 0:
3040
			return HANGCHECK_WAIT;
3041
		}
3042
	}
3043

3044
	return HANGCHECK_HUNG;
3045 3046
}

3047
static unsigned long kick_waiters(struct intel_engine_cs *engine)
3048
{
3049
	struct drm_i915_private *i915 = engine->i915;
3050
	unsigned long irq_count = READ_ONCE(engine->breadcrumbs.irq_wakeups);
3051

3052
	if (engine->hangcheck.user_interrupts == irq_count &&
3053
	    !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) {
3054
		if (!test_bit(engine->id, &i915->gpu_error.test_irq_rings))
3055 3056
			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
				  engine->name);
3057 3058

		intel_engine_enable_fake_irq(engine);
3059 3060
	}

3061
	return irq_count;
3062
}
3063
/*
B
Ben Gamari 已提交
3064
 * This is called when the chip hasn't reported back with completed
3065 3066 3067 3068 3069
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
3070
 */
3071
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
3072
{
3073 3074 3075
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
3076
	struct intel_engine_cs *engine;
3077 3078
	unsigned int hung = 0, stuck = 0;
	int busy_count = 0;
3079 3080 3081
#define BUSY 1
#define KICK 5
#define HUNG 20
3082
#define ACTIVE_DECAY 15
3083

3084
	if (!i915.enable_hangcheck)
3085 3086
		return;

3087
	if (!READ_ONCE(dev_priv->gt.awake))
3088
		return;
3089

3090 3091 3092 3093 3094 3095
	/* As enabling the GPU requires fairly extensive mmio access,
	 * periodically arm the mmio checker to see if we are triggering
	 * any invalid access.
	 */
	intel_uncore_arm_unclaimed_mmio_detection(dev_priv);

3096
	for_each_engine(engine, dev_priv) {
3097
		bool busy = intel_engine_has_waiter(engine);
3098 3099
		u64 acthd;
		u32 seqno;
3100
		unsigned user_interrupts;
3101

3102 3103
		semaphore_clear_deadlocks(dev_priv);

3104 3105 3106 3107 3108 3109 3110 3111 3112 3113
		/* We don't strictly need an irq-barrier here, as we are not
		 * serving an interrupt request, be paranoid in case the
		 * barrier has side-effects (such as preventing a broken
		 * cacheline snoop) and so be sure that we can see the seqno
		 * advance. If the seqno should stick, due to a stale
		 * cacheline, we would erroneously declare the GPU hung.
		 */
		if (engine->irq_seqno_barrier)
			engine->irq_seqno_barrier(engine);

3114
		acthd = intel_engine_get_active_head(engine);
3115
		seqno = intel_engine_get_seqno(engine);
3116

3117 3118 3119
		/* Reset stuck interrupts between batch advances */
		user_interrupts = 0;

3120
		if (engine->hangcheck.seqno == seqno) {
3121
			if (!intel_engine_is_active(engine)) {
3122
				engine->hangcheck.action = HANGCHECK_IDLE;
3123
				if (busy) {
3124
					/* Safeguard against driver failure */
3125
					user_interrupts = kick_waiters(engine);
3126
					engine->hangcheck.score += BUSY;
3127
				}
3128
			} else {
3129
				/* We always increment the hangcheck score
3130
				 * if the engine is busy and still processing
3131 3132 3133 3134
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
3135 3136
				 * engine is in a legitimate wait for another
				 * engine. In that case the waiting engine is a
3137 3138 3139 3140 3141 3142 3143
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3144 3145
				engine->hangcheck.action =
					engine_stuck(engine, acthd);
3146

3147
				switch (engine->hangcheck.action) {
3148
				case HANGCHECK_IDLE:
3149
				case HANGCHECK_WAIT:
3150
					break;
3151
				case HANGCHECK_ACTIVE:
3152
					engine->hangcheck.score += BUSY;
3153
					break;
3154
				case HANGCHECK_KICK:
3155
					engine->hangcheck.score += KICK;
3156
					break;
3157
				case HANGCHECK_HUNG:
3158
					engine->hangcheck.score += HUNG;
3159 3160
					break;
				}
3161
			}
3162 3163 3164 3165 3166 3167

			if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
				hung |= intel_engine_flag(engine);
				if (engine->hangcheck.action != HANGCHECK_HUNG)
					stuck |= intel_engine_flag(engine);
			}
3168
		} else {
3169
			engine->hangcheck.action = HANGCHECK_ACTIVE;
3170

3171 3172 3173
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
3174 3175 3176 3177
			if (engine->hangcheck.score > 0)
				engine->hangcheck.score -= ACTIVE_DECAY;
			if (engine->hangcheck.score < 0)
				engine->hangcheck.score = 0;
3178

3179
			/* Clear head and subunit states on seqno movement */
3180
			acthd = 0;
3181

3182 3183
			memset(engine->hangcheck.instdone, 0,
			       sizeof(engine->hangcheck.instdone));
3184 3185
		}

3186 3187
		engine->hangcheck.seqno = seqno;
		engine->hangcheck.acthd = acthd;
3188
		engine->hangcheck.user_interrupts = user_interrupts;
3189
		busy_count += busy;
3190
	}
3191

3192 3193 3194
	if (hung) {
		char msg[80];
		int len;
3195

3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209
		/* If some rings hung but others were still busy, only
		 * blame the hanging rings in the synopsis.
		 */
		if (stuck != hung)
			hung &= ~stuck;
		len = scnprintf(msg, sizeof(msg),
				"%s on ", stuck == hung ? "No progress" : "Hang");
		for_each_engine_masked(engine, dev_priv, hung)
			len += scnprintf(msg + len, sizeof(msg) - len,
					 "%s, ", engine->name);
		msg[len-2] = '\0';

		return i915_handle_error(dev_priv, hung, msg);
	}
B
Ben Gamari 已提交
3210

3211
	/* Reset timer in case GPU hangs without another request being added */
3212
	if (busy_count)
3213
		i915_queue_hangcheck(dev_priv);
3214 3215
}

3216
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3217
{
3218
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
3219 3220 3221 3222

	if (HAS_PCH_NOP(dev))
		return;

3223
	GEN5_IRQ_RESET(SDE);
3224 3225 3226

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3227
}
3228

P
Paulo Zanoni 已提交
3229 3230 3231 3232 3233 3234 3235 3236 3237 3238
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
3239
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
3240 3241 3242 3243 3244

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3245 3246 3247 3248
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3249
static void gen5_gt_irq_reset(struct drm_device *dev)
3250
{
3251
	struct drm_i915_private *dev_priv = to_i915(dev);
3252

3253
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3254
	if (INTEL_INFO(dev)->gen >= 6)
3255
		GEN5_IRQ_RESET(GEN6_PM);
3256 3257
}

3258 3259 3260 3261
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

3262 3263 3264 3265 3266
	if (IS_CHERRYVIEW(dev_priv))
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
	else
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);

3267
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
3268 3269
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3270 3271 3272 3273 3274 3275
	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPE_FIFO_UNDERRUN_STATUS |
			   PIPESTAT_INT_STATUS_MASK);
		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
3276 3277

	GEN5_IRQ_RESET(VLV_);
3278
	dev_priv->irq_mask = ~0;
3279 3280
}

3281 3282 3283
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
3284
	u32 enable_mask;
3285 3286 3287 3288 3289 3290 3291 3292 3293
	enum pipe pipe;

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

3294 3295 3296
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3297
	if (IS_CHERRYVIEW(dev_priv))
3298
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3299 3300 3301

	WARN_ON(dev_priv->irq_mask != ~0);

3302 3303 3304
	dev_priv->irq_mask = ~enable_mask;

	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
3305 3306 3307 3308 3309 3310
}

/* drm_dma.h hooks
*/
static void ironlake_irq_reset(struct drm_device *dev)
{
3311
	struct drm_i915_private *dev_priv = to_i915(dev);
3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323

	I915_WRITE(HWSTAM, 0xffffffff);

	GEN5_IRQ_RESET(DE);
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);

	gen5_gt_irq_reset(dev);

	ibx_irq_reset(dev);
}

J
Jesse Barnes 已提交
3324 3325
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3326
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3327

3328 3329 3330
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

3331
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3332

3333
	spin_lock_irq(&dev_priv->irq_lock);
3334 3335
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3336
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3337 3338
}

3339 3340 3341 3342 3343 3344 3345 3346
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3347
static void gen8_irq_reset(struct drm_device *dev)
3348
{
3349
	struct drm_i915_private *dev_priv = to_i915(dev);
3350 3351 3352 3353 3354
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3355
	gen8_gt_irq_reset(dev_priv);
3356

3357
	for_each_pipe(dev_priv, pipe)
3358 3359
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3360
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3361

3362 3363 3364
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3365

3366 3367
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_reset(dev);
3368
}
3369

3370 3371
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3372
{
3373
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3374
	enum pipe pipe;
3375

3376
	spin_lock_irq(&dev_priv->irq_lock);
3377 3378 3379 3380
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
3381
	spin_unlock_irq(&dev_priv->irq_lock);
3382 3383
}

3384 3385 3386
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
{
3387 3388
	enum pipe pipe;

3389
	spin_lock_irq(&dev_priv->irq_lock);
3390 3391
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3392 3393 3394
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
3395
	synchronize_irq(dev_priv->drm.irq);
3396 3397
}

3398 3399
static void cherryview_irq_preinstall(struct drm_device *dev)
{
3400
	struct drm_i915_private *dev_priv = to_i915(dev);
3401 3402 3403 3404

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3405
	gen8_gt_irq_reset(dev_priv);
3406 3407 3408

	GEN5_IRQ_RESET(GEN8_PCU_);

3409
	spin_lock_irq(&dev_priv->irq_lock);
3410 3411
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3412
	spin_unlock_irq(&dev_priv->irq_lock);
3413 3414
}

3415
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
3416 3417 3418 3419 3420
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

3421
	for_each_intel_encoder(&dev_priv->drm, encoder)
3422 3423 3424 3425 3426 3427
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3428
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
3429
{
3430
	u32 hotplug_irqs, hotplug, enabled_irqs;
3431

3432
	if (HAS_PCH_IBX(dev_priv)) {
3433
		hotplug_irqs = SDE_HOTPLUG_MASK;
3434
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
3435
	} else {
3436
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3437
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
3438
	}
3439

3440
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3441 3442 3443

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3444 3445
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3446
	 */
3447 3448 3449 3450 3451
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3452 3453 3454 3455
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3456
	if (HAS_PCH_LPT_LP(dev_priv))
3457
		hotplug |= PORTA_HOTPLUG_ENABLE;
3458
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3459
}
X
Xiong Zhang 已提交
3460

3461
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3462 3463 3464 3465
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3466
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
3467 3468 3469 3470 3471 3472

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
3473
		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
3474 3475 3476 3477 3478
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3479 3480
}

3481
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3482 3483 3484
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

3485
	if (INTEL_GEN(dev_priv) >= 8) {
3486
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3487
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3488 3489

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3490
	} else if (INTEL_GEN(dev_priv) >= 7) {
3491
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3492
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3493 3494

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3495 3496
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3497
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3498

3499 3500
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3501 3502 3503 3504

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
3505
	 * The pulse duration bits are reserved on HSW+.
3506 3507 3508 3509 3510 3511
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);

3512
	ibx_hpd_irq_setup(dev_priv);
3513 3514
}

3515
static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3516
{
3517
	u32 hotplug_irqs, hotplug, enabled_irqs;
3518

3519
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3520
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3521

3522
	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3523

3524 3525 3526
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
		PORTA_HOTPLUG_ENABLE;
3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546

	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
		      hotplug, enabled_irqs);
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */

	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3547
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3548 3549
}

P
Paulo Zanoni 已提交
3550 3551
static void ibx_irq_postinstall(struct drm_device *dev)
{
3552
	struct drm_i915_private *dev_priv = to_i915(dev);
3553
	u32 mask;
3554

D
Daniel Vetter 已提交
3555 3556 3557
	if (HAS_PCH_NOP(dev))
		return;

3558
	if (HAS_PCH_IBX(dev))
3559
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3560
	else
3561
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3562

3563
	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
P
Paulo Zanoni 已提交
3564 3565 3566
	I915_WRITE(SDEIMR, ~mask);
}

3567 3568
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
3569
	struct drm_i915_private *dev_priv = to_i915(dev);
3570 3571 3572 3573 3574
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3575
	if (HAS_L3_DPF(dev)) {
3576
		/* L3 parity interrupt is always unmasked. */
3577 3578
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3579 3580 3581 3582
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
3583
		gt_irqs |= ILK_BSD_USER_INTERRUPT;
3584 3585 3586 3587
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3588
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3589 3590

	if (INTEL_INFO(dev)->gen >= 6) {
3591 3592 3593 3594
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3595 3596 3597
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3598
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3599
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3600 3601 3602
	}
}

3603
static int ironlake_irq_postinstall(struct drm_device *dev)
3604
{
3605
	struct drm_i915_private *dev_priv = to_i915(dev);
3606 3607 3608 3609 3610 3611
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3612
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3613
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3614 3615
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3616 3617 3618
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3619 3620 3621
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3622 3623 3624
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3625
	}
3626

3627
	dev_priv->irq_mask = ~display_mask;
3628

3629 3630
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3631 3632
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3633
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3634

3635
	gen5_gt_irq_postinstall(dev);
3636

P
Paulo Zanoni 已提交
3637
	ibx_irq_postinstall(dev);
3638

3639
	if (IS_IRONLAKE_M(dev)) {
3640 3641 3642
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3643 3644
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3645
		spin_lock_irq(&dev_priv->irq_lock);
3646
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3647
		spin_unlock_irq(&dev_priv->irq_lock);
3648 3649
	}

3650 3651 3652
	return 0;
}

3653 3654 3655 3656 3657 3658 3659 3660 3661
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3662 3663
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3664
		vlv_display_irq_postinstall(dev_priv);
3665
	}
3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3677
	if (intel_irqs_enabled(dev_priv))
3678
		vlv_display_irq_reset(dev_priv);
3679 3680
}

3681 3682 3683

static int valleyview_irq_postinstall(struct drm_device *dev)
{
3684
	struct drm_i915_private *dev_priv = to_i915(dev);
3685

3686
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3687

3688
	spin_lock_irq(&dev_priv->irq_lock);
3689 3690
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3691 3692
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3693
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3694
	POSTING_READ(VLV_MASTER_IER);
3695 3696 3697 3698

	return 0;
}

3699 3700 3701 3702 3703
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3704 3705 3706
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3707
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3708 3709 3710
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3711
		0,
3712 3713
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3714 3715
		};

3716 3717 3718
	if (HAS_L3_DPF(dev_priv))
		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;

3719
	dev_priv->pm_irq_mask = 0xffffffff;
3720 3721
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3722 3723 3724 3725 3726
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3727
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3728 3729 3730 3731
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3732 3733
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3734 3735
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
3736
	u32 de_misc_masked = GEN8_DE_MISC_GSE;
3737
	enum pipe pipe;
3738

3739
	if (INTEL_INFO(dev_priv)->gen >= 9) {
3740 3741
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3742 3743
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3744
		if (IS_BROXTON(dev_priv))
3745 3746
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3747 3748
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3749
	}
3750 3751 3752 3753

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3754
	de_port_enables = de_port_masked;
3755 3756 3757
	if (IS_BROXTON(dev_priv))
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3758 3759
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3760 3761 3762
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3763

3764
	for_each_pipe(dev_priv, pipe)
3765
		if (intel_display_power_is_enabled(dev_priv,
3766 3767 3768 3769
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3770

3771
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3772
	GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3773 3774 3775 3776
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
3777
	struct drm_i915_private *dev_priv = to_i915(dev);
3778

3779 3780
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3781

3782 3783 3784
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3785 3786
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_postinstall(dev);
3787

3788
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3789 3790 3791 3792 3793
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3794 3795
static int cherryview_irq_postinstall(struct drm_device *dev)
{
3796
	struct drm_i915_private *dev_priv = to_i915(dev);
3797 3798 3799

	gen8_gt_irq_postinstall(dev_priv);

3800
	spin_lock_irq(&dev_priv->irq_lock);
3801 3802
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3803 3804
	spin_unlock_irq(&dev_priv->irq_lock);

3805
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3806 3807 3808 3809 3810
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3811 3812
static void gen8_irq_uninstall(struct drm_device *dev)
{
3813
	struct drm_i915_private *dev_priv = to_i915(dev);
3814 3815 3816 3817

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3818
	gen8_irq_reset(dev);
3819 3820
}

J
Jesse Barnes 已提交
3821 3822
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3823
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3824 3825 3826 3827

	if (!dev_priv)
		return;

3828
	I915_WRITE(VLV_MASTER_IER, 0);
3829
	POSTING_READ(VLV_MASTER_IER);
3830

3831 3832
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3833
	I915_WRITE(HWSTAM, 0xffffffff);
3834

3835
	spin_lock_irq(&dev_priv->irq_lock);
3836 3837
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3838
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3839 3840
}

3841 3842
static void cherryview_irq_uninstall(struct drm_device *dev)
{
3843
	struct drm_i915_private *dev_priv = to_i915(dev);
3844 3845 3846 3847 3848 3849 3850

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3851
	gen8_gt_irq_reset(dev_priv);
3852

3853
	GEN5_IRQ_RESET(GEN8_PCU_);
3854

3855
	spin_lock_irq(&dev_priv->irq_lock);
3856 3857
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3858
	spin_unlock_irq(&dev_priv->irq_lock);
3859 3860
}

3861
static void ironlake_irq_uninstall(struct drm_device *dev)
3862
{
3863
	struct drm_i915_private *dev_priv = to_i915(dev);
3864 3865 3866 3867

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3868
	ironlake_irq_reset(dev);
3869 3870
}

3871
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3872
{
3873
	struct drm_i915_private *dev_priv = to_i915(dev);
3874
	int pipe;
3875

3876
	for_each_pipe(dev_priv, pipe)
3877
		I915_WRITE(PIPESTAT(pipe), 0);
3878 3879 3880
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3881 3882 3883 3884
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3885
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3886 3887 3888 3889 3890 3891 3892 3893 3894

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3895
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3896 3897 3898 3899 3900 3901 3902 3903
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3904 3905
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3906
	spin_lock_irq(&dev_priv->irq_lock);
3907 3908
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3909
	spin_unlock_irq(&dev_priv->irq_lock);
3910

C
Chris Wilson 已提交
3911 3912 3913
	return 0;
}

3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
			       int plane, int pipe, u32 iir)
{
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!intel_pipe_handle_vblank(dev_priv, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		goto check_page_flip;

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		goto check_page_flip;

	intel_finish_page_flip_cs(dev_priv, pipe);
	return true;

check_page_flip:
	intel_check_page_flip(dev_priv, pipe);
	return false;
}

3945
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3946
{
3947
	struct drm_device *dev = arg;
3948
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3949 3950 3951 3952 3953 3954
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3955
	irqreturn_t ret;
C
Chris Wilson 已提交
3956

3957 3958 3959
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3960 3961 3962 3963
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	ret = IRQ_NONE;
C
Chris Wilson 已提交
3964 3965
	iir = I915_READ16(IIR);
	if (iir == 0)
3966
		goto out;
C
Chris Wilson 已提交
3967 3968 3969 3970 3971 3972 3973

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3974
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3975
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3976
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3977

3978
		for_each_pipe(dev_priv, pipe) {
3979
			i915_reg_t reg = PIPESTAT(pipe);
C
Chris Wilson 已提交
3980 3981 3982 3983 3984
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3985
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3986 3987
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3988
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3989 3990 3991 3992 3993

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
3994
			notify_ring(&dev_priv->engine[RCS]);
C
Chris Wilson 已提交
3995

3996
		for_each_pipe(dev_priv, pipe) {
3997 3998 3999 4000 4001 4002 4003
			int plane = pipe;
			if (HAS_FBC(dev_priv))
				plane = !plane;

			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
4004

4005
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4006
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4007

4008 4009 4010
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4011
		}
C
Chris Wilson 已提交
4012 4013 4014

		iir = new_iir;
	}
4015 4016 4017 4018
	ret = IRQ_HANDLED;

out:
	enable_rpm_wakeref_asserts(dev_priv);
C
Chris Wilson 已提交
4019

4020
	return ret;
C
Chris Wilson 已提交
4021 4022 4023 4024
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
4025
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
4026 4027
	int pipe;

4028
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
4029 4030 4031 4032 4033 4034 4035 4036 4037
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

4038 4039
static void i915_irq_preinstall(struct drm_device * dev)
{
4040
	struct drm_i915_private *dev_priv = to_i915(dev);
4041 4042 4043
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4044
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4045 4046 4047
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4048
	I915_WRITE16(HWSTAM, 0xeffe);
4049
	for_each_pipe(dev_priv, pipe)
4050 4051 4052 4053 4054 4055 4056 4057
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
4058
	struct drm_i915_private *dev_priv = to_i915(dev);
4059
	u32 enable_mask;
4060

4061 4062 4063 4064 4065 4066 4067 4068
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4069
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4070 4071 4072 4073 4074 4075 4076

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

4077
	if (I915_HAS_HOTPLUG(dev)) {
4078
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4079 4080
		POSTING_READ(PORT_HOTPLUG_EN);

4081 4082 4083 4084 4085 4086 4087 4088 4089 4090
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4091
	i915_enable_asle_pipestat(dev_priv);
4092

4093 4094
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4095
	spin_lock_irq(&dev_priv->irq_lock);
4096 4097
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4098
	spin_unlock_irq(&dev_priv->irq_lock);
4099

4100 4101 4102
	return 0;
}

4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
			       int plane, int pipe, u32 iir)
{
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!intel_pipe_handle_vblank(dev_priv, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		goto check_page_flip;

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		goto check_page_flip;

	intel_finish_page_flip_cs(dev_priv, pipe);
	return true;

check_page_flip:
	intel_check_page_flip(dev_priv, pipe);
	return false;
}

4134
static irqreturn_t i915_irq_handler(int irq, void *arg)
4135
{
4136
	struct drm_device *dev = arg;
4137
	struct drm_i915_private *dev_priv = to_i915(dev);
4138
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4139 4140 4141 4142
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
4143

4144 4145 4146
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4147 4148 4149
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4150
	iir = I915_READ(IIR);
4151 4152
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
4153
		bool blc_event = false;
4154 4155 4156 4157 4158 4159

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4160
		spin_lock(&dev_priv->irq_lock);
4161
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4162
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4163

4164
		for_each_pipe(dev_priv, pipe) {
4165
			i915_reg_t reg = PIPESTAT(pipe);
4166 4167
			pipe_stats[pipe] = I915_READ(reg);

4168
			/* Clear the PIPE*STAT regs before the IIR */
4169 4170
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4171
				irq_received = true;
4172 4173
			}
		}
4174
		spin_unlock(&dev_priv->irq_lock);
4175 4176 4177 4178 4179

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
4180
		if (I915_HAS_HOTPLUG(dev_priv) &&
4181 4182 4183
		    iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4184
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4185
		}
4186

4187
		I915_WRITE(IIR, iir & ~flip_mask);
4188 4189 4190
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4191
			notify_ring(&dev_priv->engine[RCS]);
4192

4193
		for_each_pipe(dev_priv, pipe) {
4194 4195 4196 4197 4198 4199 4200
			int plane = pipe;
			if (HAS_FBC(dev_priv))
				plane = !plane;

			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
			    i915_handle_vblank(dev_priv, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4201 4202 4203

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4204 4205

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4206
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4207

4208 4209 4210
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4211 4212 4213
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4214
			intel_opregion_asle_intr(dev_priv);
4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4231
		ret = IRQ_HANDLED;
4232
		iir = new_iir;
4233
	} while (iir & ~flip_mask);
4234

4235 4236
	enable_rpm_wakeref_asserts(dev_priv);

4237 4238 4239 4240 4241
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4242
	struct drm_i915_private *dev_priv = to_i915(dev);
4243 4244 4245
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4246
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4247 4248 4249
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4250
	I915_WRITE16(HWSTAM, 0xffff);
4251
	for_each_pipe(dev_priv, pipe) {
4252
		/* Clear enable bits; then clear status bits */
4253
		I915_WRITE(PIPESTAT(pipe), 0);
4254 4255
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4256 4257 4258 4259 4260 4261 4262 4263
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4264
	struct drm_i915_private *dev_priv = to_i915(dev);
4265 4266
	int pipe;

4267
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4268
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4269 4270

	I915_WRITE(HWSTAM, 0xeffe);
4271
	for_each_pipe(dev_priv, pipe)
4272 4273 4274 4275 4276 4277 4278 4279
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4280
	struct drm_i915_private *dev_priv = to_i915(dev);
4281
	u32 enable_mask;
4282 4283 4284
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4285
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4286
			       I915_DISPLAY_PORT_INTERRUPT |
4287 4288 4289 4290 4291 4292 4293
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4294 4295
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4296 4297
	enable_mask |= I915_USER_INTERRUPT;

4298
	if (IS_G4X(dev_priv))
4299
		enable_mask |= I915_BSD_USER_INTERRUPT;
4300

4301 4302
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4303
	spin_lock_irq(&dev_priv->irq_lock);
4304 4305 4306
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4307
	spin_unlock_irq(&dev_priv->irq_lock);
4308 4309 4310 4311 4312

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
4313
	if (IS_G4X(dev_priv)) {
4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4328
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4329 4330
	POSTING_READ(PORT_HOTPLUG_EN);

4331
	i915_enable_asle_pipestat(dev_priv);
4332 4333 4334 4335

	return 0;
}

4336
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
4337 4338 4339
{
	u32 hotplug_en;

4340 4341
	assert_spin_locked(&dev_priv->irq_lock);

4342 4343
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4344
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4345 4346 4347 4348
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
4349
	if (IS_G4X(dev_priv))
4350 4351 4352 4353
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
4354
	i915_hotplug_interrupt_update_locked(dev_priv,
4355 4356 4357 4358
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
4359 4360
}

4361
static irqreturn_t i965_irq_handler(int irq, void *arg)
4362
{
4363
	struct drm_device *dev = arg;
4364
	struct drm_i915_private *dev_priv = to_i915(dev);
4365 4366 4367
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4368 4369 4370
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4371

4372 4373 4374
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4375 4376 4377
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4378 4379 4380
	iir = I915_READ(IIR);

	for (;;) {
4381
		bool irq_received = (iir & ~flip_mask) != 0;
4382 4383
		bool blc_event = false;

4384 4385 4386 4387 4388
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4389
		spin_lock(&dev_priv->irq_lock);
4390
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4391
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4392

4393
		for_each_pipe(dev_priv, pipe) {
4394
			i915_reg_t reg = PIPESTAT(pipe);
4395 4396 4397 4398 4399 4400 4401
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4402
				irq_received = true;
4403 4404
			}
		}
4405
		spin_unlock(&dev_priv->irq_lock);
4406 4407 4408 4409 4410 4411 4412

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4413 4414 4415
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4416
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4417
		}
4418

4419
		I915_WRITE(IIR, iir & ~flip_mask);
4420 4421 4422
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4423
			notify_ring(&dev_priv->engine[RCS]);
4424
		if (iir & I915_BSD_USER_INTERRUPT)
4425
			notify_ring(&dev_priv->engine[VCS]);
4426

4427
		for_each_pipe(dev_priv, pipe) {
4428 4429 4430
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4431 4432 4433

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4434 4435

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4436
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4437

4438 4439
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4440
		}
4441 4442

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4443
			intel_opregion_asle_intr(dev_priv);
4444

4445
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4446
			gmbus_irq_handler(dev_priv);
4447

4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4466 4467
	enable_rpm_wakeref_asserts(dev_priv);

4468 4469 4470 4471 4472
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4473
	struct drm_i915_private *dev_priv = to_i915(dev);
4474 4475 4476 4477 4478
	int pipe;

	if (!dev_priv)
		return;

4479
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4480
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4481 4482

	I915_WRITE(HWSTAM, 0xffffffff);
4483
	for_each_pipe(dev_priv, pipe)
4484 4485 4486 4487
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4488
	for_each_pipe(dev_priv, pipe)
4489 4490 4491 4492 4493
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4494 4495 4496 4497 4498 4499 4500
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4501
void intel_irq_init(struct drm_i915_private *dev_priv)
4502
{
4503
	struct drm_device *dev = &dev_priv->drm;
4504

4505 4506
	intel_hpd_init_work(dev_priv);

4507
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4508
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4509

4510
	/* Let's track the enabled rps events */
4511
	if (IS_VALLEYVIEW(dev_priv))
4512
		/* WaGsvRC0ResidencyMethod:vlv */
4513
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4514 4515
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4516

4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530
	dev_priv->rps.pm_intr_keep = 0;

	/*
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;

4531 4532
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4533

4534
	if (IS_GEN2(dev_priv)) {
4535
		/* Gen2 doesn't have a hardware frame counter */
4536
		dev->max_vblank_count = 0;
4537
		dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
4538
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4539
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4540
		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4541 4542 4543
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4544 4545
	}

4546 4547 4548 4549 4550
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4551
	if (!IS_GEN2(dev_priv))
4552 4553
		dev->vblank_disable_immediate = true;

4554 4555
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4556

4557
	if (IS_CHERRYVIEW(dev_priv)) {
4558 4559 4560 4561 4562 4563 4564
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4565
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4566 4567 4568 4569 4570 4571
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4572
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4573
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4574
		dev->driver->irq_handler = gen8_irq_handler;
4575
		dev->driver->irq_preinstall = gen8_irq_reset;
4576 4577 4578 4579
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4580
		if (IS_BROXTON(dev))
4581
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4582
		else if (HAS_PCH_SPT(dev) || HAS_PCH_KBP(dev))
4583 4584
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4585
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4586 4587
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4588
		dev->driver->irq_preinstall = ironlake_irq_reset;
4589 4590 4591 4592
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4593
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4594
	} else {
4595
		if (IS_GEN2(dev_priv)) {
C
Chris Wilson 已提交
4596 4597 4598 4599
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4600
		} else if (IS_GEN3(dev_priv)) {
4601 4602 4603 4604
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4605
		} else {
4606 4607 4608 4609
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4610
		}
4611 4612
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4613 4614 4615 4616
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4617

4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4629 4630 4631 4632 4633 4634 4635 4636 4637
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

4638
	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
4639 4640
}

4641 4642 4643 4644 4645 4646 4647
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4648 4649
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
4650
	drm_irq_uninstall(&dev_priv->drm);
4651 4652 4653 4654
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4655 4656 4657 4658 4659 4660 4661
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4662
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4663
{
4664
	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4665
	dev_priv->pm.irqs_enabled = false;
4666
	synchronize_irq(dev_priv->drm.irq);
4667 4668
}

4669 4670 4671 4672 4673 4674 4675
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4676
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4677
{
4678
	dev_priv->pm.irqs_enabled = true;
4679 4680
	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4681
}