i915_irq.c 131.2 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

52 53 54 55
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

56 57 58 59
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

60
static const u32 hpd_ibx[HPD_NUM_PINS] = {
61 62 63 64 65 66 67
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

68
static const u32 hpd_cpt[HPD_NUM_PINS] = {
69
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
70
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71 72 73 74 75
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
76
static const u32 hpd_spt[HPD_NUM_PINS] = {
77
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
78 79 80 81 82 83
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

84
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85 86 87 88 89 90 91 92
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

93
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94 95 96 97 98 99 100 101
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

102
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103 104 105 106 107 108 109 110
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

111 112
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
113
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114 115 116 117
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

118
/* IIR can theoretically queue up two events. Be paranoid. */
119
#define GEN8_IRQ_RESET_NDX(type, which) do { \
120 121 122 123 124 125 126 127 128
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

129
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
130
	I915_WRITE(type##IMR, 0xffffffff); \
131
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
132
	I915_WRITE(type##IER, 0); \
133 134 135 136
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
137 138
} while (0)

139 140 141
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
142 143
static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
				    i915_reg_t reg)
144 145 146 147 148 149 150
{
	u32 val = I915_READ(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151
	     i915_mmio_reg_offset(reg), val);
152 153 154 155 156
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
}
157

P
Paulo Zanoni 已提交
158
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159
	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
160
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
161 162
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
163 164 165
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166
	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
P
Paulo Zanoni 已提交
167
	I915_WRITE(type##IER, (ier_val)); \
168 169
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
170 171
} while (0)

172 173
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
				     uint32_t mask,
				     uint32_t bits)
{
	uint32_t val;

	assert_spin_locked(&dev_priv->irq_lock);
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits)
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

212 213 214 215 216 217
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
218 219 220
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask)
221
{
222 223
	uint32_t new_val;

224 225
	assert_spin_locked(&dev_priv->irq_lock);

226 227
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

228
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
229 230
		return;

231 232 233 234 235 236
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
237
		I915_WRITE(DEIMR, dev_priv->irq_mask);
238
		POSTING_READ(DEIMR);
239 240 241
	}
}

P
Paulo Zanoni 已提交
242 243 244 245 246 247 248 249 250 251 252 253
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

254 255
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

256
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
257 258
		return;

P
Paulo Zanoni 已提交
259 260 261 262 263 264
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

265
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
266 267 268 269
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

270
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
271 272 273 274
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

275
static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
276 277 278 279
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

280
static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
281 282 283 284
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

285
static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
286 287 288 289
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
290
/**
291 292 293 294 295
 * snb_update_pm_irq - update GEN6_PMIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
P
Paulo Zanoni 已提交
296 297 298 299
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
300
	uint32_t new_val;
P
Paulo Zanoni 已提交
301

302 303
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
304 305
	assert_spin_locked(&dev_priv->irq_lock);

306
	new_val = dev_priv->pm_irq_mask;
307 308 309
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

310 311
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
312 313
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
314
	}
P
Paulo Zanoni 已提交
315 316
}

317
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
318
{
319 320 321
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
322 323 324
	snb_update_pm_irq(dev_priv, mask, mask);
}

325 326
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
327 328 329 330
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

331 332 333 334 335 336 337 338
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

339
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
I
Imre Deak 已提交
340
{
341
	i915_reg_t reg = gen6_pm_iir(dev_priv);
I
Imre Deak 已提交
342 343 344 345 346

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
347
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
348 349 350
	spin_unlock_irq(&dev_priv->irq_lock);
}

351
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
352 353
{
	spin_lock_irq(&dev_priv->irq_lock);
354

355
	WARN_ON(dev_priv->rps.pm_iir);
I
Imre Deak 已提交
356
	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
357
	dev_priv->rps.interrupts_enabled = true;
358 359
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
360
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
361

362 363 364
	spin_unlock_irq(&dev_priv->irq_lock);
}

365 366 367
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
	/*
368
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
369
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
370 371
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
372 373 374 375 376 377 378 379 380 381
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;

	return mask;
}

382
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
383
{
I
Imre Deak 已提交
384 385 386 387 388 389
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
	spin_unlock_irq(&dev_priv->irq_lock);

	cancel_work_sync(&dev_priv->rps.work);

390 391
	spin_lock_irq(&dev_priv->irq_lock);

392
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
393 394

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
395 396
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
397 398 399

	spin_unlock_irq(&dev_priv->irq_lock);

400
	synchronize_irq(dev_priv->dev->irq);
401 402
}

403
/**
404 405 406 407 408
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
				uint32_t interrupt_mask,
				uint32_t enabled_irq_mask)
{
	uint32_t new_val;
	uint32_t old_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

467 468 469 470 471 472
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
473 474 475
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
476 477 478 479 480
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

481 482
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

483 484
	assert_spin_locked(&dev_priv->irq_lock);

485
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
486 487
		return;

488 489 490
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
491

D
Daniel Vetter 已提交
492
static void
493 494
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
495
{
496
	i915_reg_t reg = PIPESTAT(pipe);
497
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
498

499
	assert_spin_locked(&dev_priv->irq_lock);
500
	WARN_ON(!intel_irqs_enabled(dev_priv));
501

502 503 504 505
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
506 507 508
		return;

	if ((pipestat & enable_mask) == enable_mask)
509 510
		return;

511 512
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

513
	/* Enable the interrupt, clear any pending status */
514
	pipestat |= enable_mask | status_mask;
515 516
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
517 518
}

D
Daniel Vetter 已提交
519
static void
520 521
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
522
{
523
	i915_reg_t reg = PIPESTAT(pipe);
524
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
525

526
	assert_spin_locked(&dev_priv->irq_lock);
527
	WARN_ON(!intel_irqs_enabled(dev_priv));
528

529 530 531 532
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
533 534
		return;

535 536 537
	if ((pipestat & enable_mask) == 0)
		return;

538 539
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

540
	pipestat &= ~enable_mask;
541 542
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
543 544
}

545 546 547 548 549
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
550 551
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
552 553 554
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
555 556 557 558 559 560
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
561 562 563 564 565 566 567 568 569 570 571 572

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

573 574 575 576 577 578
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

579
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
580 581 582 583
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
584 585 586 587 588 589 590 591 592
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

593
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
594 595 596 597
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
598 599 600
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

601
/**
602
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
603
 * @dev: drm device
604
 */
605
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
606
{
607
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
608 609
		return;

610
	spin_lock_irq(&dev_priv->irq_lock);
611

612
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
613
	if (INTEL_GEN(dev_priv) >= 4)
614
		i915_enable_pipestat(dev_priv, PIPE_A,
615
				     PIPE_LEGACY_BLC_EVENT_STATUS);
616

617
	spin_unlock_irq(&dev_priv->irq_lock);
618 619
}

620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

670
static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
671 672 673 674 675
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

676 677 678
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
679
static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
680
{
681
	struct drm_i915_private *dev_priv = dev->dev_private;
682
	i915_reg_t high_frame, low_frame;
683
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
684 685
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
686
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
687

688 689 690 691 692
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
693

694 695 696 697 698 699
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

700 701
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
702

703 704 705 706 707 708
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
709
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
710
		low   = I915_READ(low_frame);
711
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
712 713
	} while (high1 != high2);

714
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
715
	pixel = low & PIPE_PIXEL_MASK;
716
	low >>= PIPE_FRAME_LOW_SHIFT;
717 718 719 720 721 722

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
723
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
724 725
}

726
static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
727
{
728
	struct drm_i915_private *dev_priv = dev->dev_private;
729

730
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
731 732
}

733
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
734 735 736 737
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
738
	const struct drm_display_mode *mode = &crtc->base.hwmode;
739
	enum pipe pipe = crtc->pipe;
740
	int position, vtotal;
741

742
	vtotal = mode->crtc_vtotal;
743 744 745
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

746
	if (IS_GEN2(dev_priv))
747
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
748
	else
749
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
750

751 752 753 754 755 756 757 758 759 760 761 762
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
763
	if (HAS_DDI(dev_priv) && !position) {
764 765 766 767 768 769 770 771 772 773 774 775 776
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
				DSL_LINEMASK_GEN3;
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

777
	/*
778 779
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
780
	 */
781
	return (position + crtc->scanline_offset) % vtotal;
782 783
}

784
static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
785
				    unsigned int flags, int *vpos, int *hpos,
786 787
				    ktime_t *stime, ktime_t *etime,
				    const struct drm_display_mode *mode)
788
{
789 790 791
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
792
	int position;
793
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
794 795
	bool in_vbl = true;
	int ret = 0;
796
	unsigned long irqflags;
797

798
	if (WARN_ON(!mode->crtc_clock)) {
799
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
800
				 "pipe %c\n", pipe_name(pipe));
801 802 803
		return 0;
	}

804
	htotal = mode->crtc_htotal;
805
	hsync_start = mode->crtc_hsync_start;
806 807 808
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
809

810 811 812 813 814 815
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

816 817
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

818 819 820 821 822 823
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
824

825 826 827 828 829 830
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

831
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
832 833 834
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
835
		position = __intel_get_crtc_scanline(intel_crtc);
836 837 838 839 840
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
841
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
842

843 844 845 846
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
847

848 849 850 851 852 853 854 855 856 857 858 859
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

860 861 862 863 864 865 866 867 868 869
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
870 871
	}

872 873 874 875 876 877 878 879
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

880 881 882 883 884 885 886 887 888 889 890 891
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
892

893
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
894 895 896 897 898 899
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
900 901 902

	/* In vblank? */
	if (in_vbl)
903
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
904 905 906 907

	return ret;
}

908 909 910 911 912 913 914 915 916 917 918 919 920
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

921
static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
922 923 924 925
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
926
	struct drm_crtc *crtc;
927

928 929
	if (pipe >= INTEL_INFO(dev)->num_pipes) {
		DRM_ERROR("Invalid crtc %u\n", pipe);
930 931 932 933
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
934 935
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
936
		DRM_ERROR("Invalid crtc %u\n", pipe);
937 938 939
		return -EINVAL;
	}

940
	if (!crtc->hwmode.crtc_clock) {
941
		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
942 943
		return -EBUSY;
	}
944 945

	/* Helper routine in DRM core does all the work: */
946 947
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
948
						     &crtc->hwmode);
949 950
}

951
static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
952
{
953
	u32 busy_up, busy_down, max_avg, min_avg;
954 955
	u8 new_delay;

956
	spin_lock(&mchdev_lock);
957

958 959
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

960
	new_delay = dev_priv->ips.cur_delay;
961

962
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
963 964
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
965 966 967 968
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
969
	if (busy_up > max_avg) {
970 971 972 973
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
974
	} else if (busy_down < min_avg) {
975 976 977 978
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
979 980
	}

981
	if (ironlake_set_drps(dev_priv, new_delay))
982
		dev_priv->ips.cur_delay = new_delay;
983

984
	spin_unlock(&mchdev_lock);
985

986 987 988
	return;
}

989
static void notify_ring(struct intel_engine_cs *engine)
990
{
991
	if (!intel_engine_initialized(engine))
992 993
		return;

994
	trace_i915_gem_request_notify(engine);
995
	engine->user_interrupts++;
996

997
	wake_up_all(&engine->irq_queue);
998 999
}

1000 1001
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
1002
{
1003 1004 1005 1006
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
1007

1008 1009 1010 1011 1012 1013
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
1014
	unsigned int mul = 100;
1015

1016 1017
	if (old->cz_clock == 0)
		return false;
1018

1019 1020 1021
	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
		mul <<= 8;

1022
	time = now->cz_clock - old->cz_clock;
1023
	time *= threshold * dev_priv->czclk_freq;
1024

1025 1026 1027
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
1028
	 */
1029 1030
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
1031
	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
1032

1033
	return c0 >= time;
1034 1035
}

1036
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1037
{
1038 1039 1040
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
1041

1042 1043 1044 1045
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
1046

1047
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
1048
		return 0;
1049

1050 1051 1052
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
1053

1054 1055 1056
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
1057
				  dev_priv->rps.down_threshold))
1058 1059 1060
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
1061

1062 1063 1064
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
1065
				 dev_priv->rps.up_threshold))
1066 1067
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
1068 1069
	}

1070
	return events;
1071 1072
}

1073 1074
static bool any_waiters(struct drm_i915_private *dev_priv)
{
1075
	struct intel_engine_cs *engine;
1076

1077
	for_each_engine(engine, dev_priv)
1078
		if (engine->irq_refcount)
1079 1080 1081 1082 1083
			return true;

	return false;
}

1084
static void gen6_pm_rps_work(struct work_struct *work)
1085
{
1086 1087
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1088 1089
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
1090
	u32 pm_iir;
1091

1092
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1093 1094 1095 1096 1097
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1098 1099 1100 1101 1102 1103 1104 1105

	/*
	 * The RPS work is synced during runtime suspend, we don't require a
	 * wakeref. TODO: instead of disabling the asserts make sure that we
	 * always hold an RPM reference while the work is running.
	 */
	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);

1106 1107
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1108 1109
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1110 1111
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
1112
	spin_unlock_irq(&dev_priv->irq_lock);
1113

1114
	/* Make sure we didn't queue anything we're not going to process. */
1115
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1116

1117
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1118
		goto out;
1119

1120
	mutex_lock(&dev_priv->rps.hw_lock);
1121

1122 1123
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1124
	adj = dev_priv->rps.last_adj;
1125
	new_delay = dev_priv->rps.cur_freq;
1126 1127 1128 1129 1130 1131 1132
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;

	if (client_boost) {
		new_delay = dev_priv->rps.max_freq_softlimit;
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1133 1134
		if (adj > 0)
			adj *= 2;
1135 1136
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1137 1138 1139 1140
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1141
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1142
			new_delay = dev_priv->rps.efficient_freq;
1143 1144
			adj = 0;
		}
1145 1146
	} else if (any_waiters(dev_priv)) {
		adj = 0;
1147
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1148 1149
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1150
		else
1151
			new_delay = dev_priv->rps.min_freq_softlimit;
1152 1153 1154 1155
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1156 1157
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1158
	} else { /* unknown event */
1159
		adj = 0;
1160
	}
1161

1162 1163
	dev_priv->rps.last_adj = adj;

1164 1165 1166
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1167
	new_delay += adj;
1168
	new_delay = clamp_t(int, new_delay, min, max);
1169

1170
	intel_set_rps(dev_priv, new_delay);
1171

1172
	mutex_unlock(&dev_priv->rps.hw_lock);
1173 1174
out:
	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
1175 1176
}

1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1189 1190
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1191
	u32 error_status, row, bank, subbank;
1192
	char *parity_event[6];
1193
	uint32_t misccpctl;
1194
	uint8_t slice = 0;
1195 1196 1197 1198 1199 1200 1201

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1202 1203 1204 1205
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1206 1207 1208 1209
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1210
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1211
		i915_reg_t reg;
1212

1213
		slice--;
1214
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
1215
			break;
1216

1217
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1218

1219
		reg = GEN7_L3CDERRST1(slice);
1220

1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1236
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1237
				   KOBJ_CHANGE, parity_event);
1238

1239 1240
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1241

1242 1243 1244 1245 1246
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1247

1248
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1249

1250 1251
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1252
	spin_lock_irq(&dev_priv->irq_lock);
1253
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1254
	spin_unlock_irq(&dev_priv->irq_lock);
1255 1256

	mutex_unlock(&dev_priv->dev->struct_mutex);
1257 1258
}

1259 1260
static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
					       u32 iir)
1261
{
1262
	if (!HAS_L3_DPF(dev_priv))
1263 1264
		return;

1265
	spin_lock(&dev_priv->irq_lock);
1266
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1267
	spin_unlock(&dev_priv->irq_lock);
1268

1269
	iir &= GT_PARITY_ERROR(dev_priv);
1270 1271 1272 1273 1274 1275
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1276
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1277 1278
}

1279
static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1280 1281 1282 1283
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1284
		notify_ring(&dev_priv->engine[RCS]);
1285
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1286
		notify_ring(&dev_priv->engine[VCS]);
1287 1288
}

1289
static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1290 1291 1292
			       u32 gt_iir)
{

1293 1294
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1295
		notify_ring(&dev_priv->engine[RCS]);
1296
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1297
		notify_ring(&dev_priv->engine[VCS]);
1298
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1299
		notify_ring(&dev_priv->engine[BCS]);
1300

1301 1302
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1303 1304
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1305

1306 1307
	if (gt_iir & GT_PARITY_ERROR(dev_priv))
		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1308 1309
}

1310
static __always_inline void
1311
gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1312 1313
{
	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
1314
		notify_ring(engine);
1315
	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
1316
		tasklet_schedule(&engine->irq_tasklet);
1317 1318
}

1319 1320 1321
static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
				   u32 master_ctl,
				   u32 gt_iir[4])
1322 1323 1324 1325
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1326 1327 1328
		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
		if (gt_iir[0]) {
			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1329 1330 1331 1332 1333
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1334
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1335 1336 1337
		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
		if (gt_iir[1]) {
			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1338
			ret = IRQ_HANDLED;
1339
		} else
1340
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1341 1342
	}

1343
	if (master_ctl & GEN8_GT_VECS_IRQ) {
1344 1345 1346
		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
		if (gt_iir[3]) {
			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
1347 1348 1349 1350 1351
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1352
	if (master_ctl & GEN8_GT_PM_IRQ) {
1353 1354
		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
		if (gt_iir[2] & dev_priv->pm_rps_events) {
1355
			I915_WRITE_FW(GEN8_GT_IIR(2),
1356
				      gt_iir[2] & dev_priv->pm_rps_events);
1357
			ret = IRQ_HANDLED;
1358 1359 1360 1361
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1362 1363 1364
	return ret;
}

1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
				u32 gt_iir[4])
{
	if (gt_iir[0]) {
		gen8_cs_irq_handler(&dev_priv->engine[RCS],
				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
		gen8_cs_irq_handler(&dev_priv->engine[BCS],
				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
	}

	if (gt_iir[1]) {
		gen8_cs_irq_handler(&dev_priv->engine[VCS],
				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
		gen8_cs_irq_handler(&dev_priv->engine[VCS2],
				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
	}

	if (gt_iir[3])
		gen8_cs_irq_handler(&dev_priv->engine[VECS],
				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);

	if (gt_iir[2] & dev_priv->pm_rps_events)
		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
}

1390 1391 1392 1393
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1394
		return val & PORTA_HOTPLUG_LONG_DETECT;
1395 1396 1397 1398 1399 1400 1401 1402 1403
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
static bool spt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & PORTA_HOTPLUG_LONG_DETECT;
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1440
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1441 1442 1443
{
	switch (port) {
	case PORT_B:
1444
		return val & PORTB_HOTPLUG_LONG_DETECT;
1445
	case PORT_C:
1446
		return val & PORTC_HOTPLUG_LONG_DETECT;
1447
	case PORT_D:
1448 1449 1450
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1451 1452 1453
	}
}

1454
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1455 1456 1457
{
	switch (port) {
	case PORT_B:
1458
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1459
	case PORT_C:
1460
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1461
	case PORT_D:
1462 1463 1464
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1465 1466 1467
	}
}

1468 1469 1470 1471 1472 1473 1474
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1475
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1476
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1477 1478
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1479
{
1480
	enum port port;
1481 1482 1483
	int i;

	for_each_hpd_pin(i) {
1484 1485
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1486

1487 1488
		*pin_mask |= BIT(i);

1489 1490 1491
		if (!intel_hpd_pin_to_port(i, &port))
			continue;

1492
		if (long_pulse_detect(port, dig_hotplug_reg))
1493
			*long_mask |= BIT(i);
1494 1495 1496 1497 1498 1499 1500
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1501
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1502
{
1503
	wake_up_all(&dev_priv->gmbus_wait_queue);
1504 1505
}

1506
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1507
{
1508
	wake_up_all(&dev_priv->gmbus_wait_queue);
1509 1510
}

1511
#if defined(CONFIG_DEBUG_FS)
1512 1513
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1514 1515 1516
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1517 1518 1519
{
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1520
	int head, tail;
1521

1522 1523
	spin_lock(&pipe_crc->lock);

1524
	if (!pipe_crc->entries) {
1525
		spin_unlock(&pipe_crc->lock);
1526
		DRM_DEBUG_KMS("spurious interrupt\n");
1527 1528 1529
		return;
	}

1530 1531
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1532 1533

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1534
		spin_unlock(&pipe_crc->lock);
1535 1536 1537 1538 1539
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1540

1541 1542
	entry->frame = dev_priv->dev->driver->get_vblank_counter(dev_priv->dev,
								 pipe);
1543 1544 1545 1546 1547
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1548 1549

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1550 1551 1552
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1553 1554

	wake_up_interruptible(&pipe_crc->wq);
1555
}
1556 1557
#else
static inline void
1558 1559
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1560 1561 1562 1563 1564
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1565

1566 1567
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1568
{
1569
	display_pipe_crc_irq_handler(dev_priv, pipe,
1570 1571
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1572 1573
}

1574 1575
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1576
{
1577
	display_pipe_crc_irq_handler(dev_priv, pipe,
1578 1579 1580 1581 1582
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1583
}
1584

1585 1586
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1587
{
1588 1589
	uint32_t res1, res2;

1590
	if (INTEL_GEN(dev_priv) >= 3)
1591 1592 1593 1594
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1595
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1596 1597 1598
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1599

1600
	display_pipe_crc_irq_handler(dev_priv, pipe,
1601 1602 1603 1604
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1605
}
1606

1607 1608 1609 1610
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1611
{
1612
	if (pm_iir & dev_priv->pm_rps_events) {
1613
		spin_lock(&dev_priv->irq_lock);
1614
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1615 1616 1617 1618
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
			queue_work(dev_priv->wq, &dev_priv->rps.work);
		}
1619
		spin_unlock(&dev_priv->irq_lock);
1620 1621
	}

1622 1623 1624
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1625
	if (HAS_VEBOX(dev_priv)) {
1626
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1627
			notify_ring(&dev_priv->engine[VECS]);
B
Ben Widawsky 已提交
1628

1629 1630
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1631
	}
1632 1633
}

1634 1635
static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1636
{
1637
	return drm_handle_vblank(dev_priv->dev, pipe);
1638 1639
}

1640 1641
static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1642 1643 1644
{
	int pipe;

1645
	spin_lock(&dev_priv->irq_lock);
1646 1647 1648 1649 1650 1651

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1652
	for_each_pipe(dev_priv, pipe) {
1653
		i915_reg_t reg;
1654
		u32 mask, iir_bit = 0;
1655

1656 1657 1658 1659 1660 1661 1662
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1663 1664 1665

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1666 1667 1668 1669 1670 1671 1672 1673

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1674 1675 1676
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1677 1678 1679 1680 1681
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1682 1683 1684
			continue;

		reg = PIPESTAT(pipe);
1685 1686
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1687 1688 1689 1690

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1691 1692
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1693 1694
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1695
	spin_unlock(&dev_priv->irq_lock);
1696 1697
}

1698
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1699 1700 1701
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1702

1703
	for_each_pipe(dev_priv, pipe) {
1704
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1705 1706
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
1707

1708
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
1709
			intel_finish_page_flip(dev_priv, pipe);
1710 1711

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1712
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1713

1714 1715
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1716 1717 1718
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1719
		gmbus_irq_handler(dev_priv);
1720 1721
}

1722
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1723 1724 1725
{
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1726 1727
	if (hotplug_status)
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1728

1729 1730 1731
	return hotplug_status;
}

1732
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1733 1734 1735
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1736

1737 1738
	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
	    IS_CHERRYVIEW(dev_priv)) {
1739
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1740

1741 1742 1743 1744 1745
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

1746
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1747
		}
1748 1749

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1750
			dp_aux_irq_handler(dev_priv);
1751 1752
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1753

1754 1755
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1756
					   hotplug_trigger, hpd_status_i915,
1757
					   i9xx_port_hotplug_long_detect);
1758
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1759
		}
1760
	}
1761 1762
}

1763
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1764
{
1765
	struct drm_device *dev = arg;
1766
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1767 1768
	irqreturn_t ret = IRQ_NONE;

1769 1770 1771
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1772 1773 1774
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1775
	do {
1776
		u32 iir, gt_iir, pm_iir;
1777
		u32 pipe_stats[I915_MAX_PIPES] = {};
1778
		u32 hotplug_status = 0;
1779
		u32 ier = 0;
1780

J
Jesse Barnes 已提交
1781 1782
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1783
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1784 1785

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1786
			break;
J
Jesse Barnes 已提交
1787 1788 1789

		ret = IRQ_HANDLED;

1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1803
		I915_WRITE(VLV_MASTER_IER, 0);
1804 1805
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1806 1807 1808 1809 1810 1811

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1812
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1813
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1814

1815 1816
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1817
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1818 1819 1820 1821 1822 1823 1824

		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
1825

1826
		I915_WRITE(VLV_IER, ier);
1827 1828
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
		POSTING_READ(VLV_MASTER_IER);
1829

1830
		if (gt_iir)
1831
			snb_gt_irq_handler(dev_priv, gt_iir);
1832 1833 1834
		if (pm_iir)
			gen6_rps_irq_handler(dev_priv, pm_iir);

1835
		if (hotplug_status)
1836
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1837

1838
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1839
	} while (0);
J
Jesse Barnes 已提交
1840

1841 1842
	enable_rpm_wakeref_asserts(dev_priv);

J
Jesse Barnes 已提交
1843 1844 1845
	return ret;
}

1846 1847
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1848
	struct drm_device *dev = arg;
1849 1850 1851
	struct drm_i915_private *dev_priv = dev->dev_private;
	irqreturn_t ret = IRQ_NONE;

1852 1853 1854
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1855 1856 1857
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1858
	do {
1859
		u32 master_ctl, iir;
1860
		u32 gt_iir[4] = {};
1861
		u32 pipe_stats[I915_MAX_PIPES] = {};
1862
		u32 hotplug_status = 0;
1863 1864
		u32 ier = 0;

1865 1866
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1867

1868 1869
		if (master_ctl == 0 && iir == 0)
			break;
1870

1871 1872
		ret = IRQ_HANDLED;

1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
1886
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1887 1888
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1889

1890
		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
1891

1892
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1893
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1894

1895 1896
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1897
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1898

1899 1900 1901 1902 1903 1904 1905
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

1906
		I915_WRITE(VLV_IER, ier);
1907
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1908
		POSTING_READ(GEN8_MASTER_IRQ);
1909

1910 1911
		gen8_gt_irq_handler(dev_priv, gt_iir);

1912
		if (hotplug_status)
1913
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1914

1915
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1916
	} while (0);
1917

1918 1919
	enable_rpm_wakeref_asserts(dev_priv);

1920 1921 1922
	return ret;
}

1923 1924
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
1925 1926 1927 1928
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

1929 1930 1931 1932 1933 1934
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
1935
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1936 1937 1938 1939 1940 1941 1942 1943
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

1944
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1945 1946
	if (!hotplug_trigger)
		return;
1947 1948 1949 1950 1951

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

1952
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1953 1954
}

1955
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1956
{
1957
	int pipe;
1958
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1959

1960
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
1961

1962 1963 1964
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1965
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1966 1967
				 port_name(port));
	}
1968

1969
	if (pch_iir & SDE_AUX_MASK)
1970
		dp_aux_irq_handler(dev_priv);
1971

1972
	if (pch_iir & SDE_GMBUS)
1973
		gmbus_irq_handler(dev_priv);
1974 1975 1976 1977 1978 1979 1980 1981 1982 1983

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1984
	if (pch_iir & SDE_FDI_MASK)
1985
		for_each_pipe(dev_priv, pipe)
1986 1987 1988
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1989 1990 1991 1992 1993 1994 1995 1996

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1997
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1998 1999

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2000
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2001 2002
}

2003
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
2004 2005
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2006
	enum pipe pipe;
2007

2008 2009 2010
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

2011
	for_each_pipe(dev_priv, pipe) {
2012 2013
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2014

D
Daniel Vetter 已提交
2015
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2016 2017
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2018
			else
2019
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2020 2021
		}
	}
2022

2023 2024 2025
	I915_WRITE(GEN7_ERR_INT, err_int);
}

2026
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
2027 2028 2029
{
	u32 serr_int = I915_READ(SERR_INT);

2030 2031 2032
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2033
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2034
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2035 2036

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2037
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2038 2039

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2040
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
2041 2042

	I915_WRITE(SERR_INT, serr_int);
2043 2044
}

2045
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2046 2047
{
	int pipe;
2048
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2049

2050
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
2051

2052 2053 2054 2055 2056 2057
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2058 2059

	if (pch_iir & SDE_AUX_MASK_CPT)
2060
		dp_aux_irq_handler(dev_priv);
2061 2062

	if (pch_iir & SDE_GMBUS_CPT)
2063
		gmbus_irq_handler(dev_priv);
2064 2065 2066 2067 2068 2069 2070 2071

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2072
		for_each_pipe(dev_priv, pipe)
2073 2074 2075
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2076 2077

	if (pch_iir & SDE_ERROR_CPT)
2078
		cpt_serr_int_handler(dev_priv);
2079 2080
}

2081
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_spt,
2096
				   spt_port_hotplug_long_detect);
2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
				   dig_hotplug_reg, hpd_spt,
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
2111
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2112 2113

	if (pch_iir & SDE_GMBUS_CPT)
2114
		gmbus_irq_handler(dev_priv);
2115 2116
}

2117 2118
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

2130
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2131 2132
}

2133 2134
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2135
{
2136
	enum pipe pipe;
2137 2138
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2139
	if (hotplug_trigger)
2140
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
2141 2142

	if (de_iir & DE_AUX_CHANNEL_A)
2143
		dp_aux_irq_handler(dev_priv);
2144 2145

	if (de_iir & DE_GSE)
2146
		intel_opregion_asle_intr(dev_priv);
2147 2148 2149 2150

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2151
	for_each_pipe(dev_priv, pipe) {
2152
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2153 2154
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2155

2156
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2157
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2158

2159
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2160
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2161

2162
		/* plane/pipes map 1:1 on ilk+ */
2163
		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
2164
			intel_finish_page_flip(dev_priv, pipe);
2165 2166 2167 2168 2169 2170
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2171 2172
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2173
		else
2174
			ibx_irq_handler(dev_priv, pch_iir);
2175 2176 2177 2178 2179

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2180 2181
	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev_priv);
2182 2183
}

2184 2185
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2186
{
2187
	enum pipe pipe;
2188 2189
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2190
	if (hotplug_trigger)
2191
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
2192 2193

	if (de_iir & DE_ERR_INT_IVB)
2194
		ivb_err_int_handler(dev_priv);
2195 2196

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2197
		dp_aux_irq_handler(dev_priv);
2198 2199

	if (de_iir & DE_GSE_IVB)
2200
		intel_opregion_asle_intr(dev_priv);
2201

2202
	for_each_pipe(dev_priv, pipe) {
2203
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2204 2205
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2206 2207

		/* plane/pipes map 1:1 on ilk+ */
2208
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
2209
			intel_finish_page_flip(dev_priv, pipe);
2210 2211 2212
	}

	/* check event from PCH */
2213
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2214 2215
		u32 pch_iir = I915_READ(SDEIIR);

2216
		cpt_irq_handler(dev_priv, pch_iir);
2217 2218 2219 2220 2221 2222

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2223 2224 2225 2226 2227 2228 2229 2230
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2231
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2232
{
2233
	struct drm_device *dev = arg;
2234
	struct drm_i915_private *dev_priv = dev->dev_private;
2235
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2236
	irqreturn_t ret = IRQ_NONE;
2237

2238 2239 2240
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2241 2242 2243
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2244 2245 2246
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2247
	POSTING_READ(DEIER);
2248

2249 2250 2251 2252 2253
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2254
	if (!HAS_PCH_NOP(dev_priv)) {
2255 2256 2257 2258
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2259

2260 2261
	/* Find, clear, then process each source of interrupt */

2262
	gt_iir = I915_READ(GTIIR);
2263
	if (gt_iir) {
2264 2265
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2266
		if (INTEL_GEN(dev_priv) >= 6)
2267
			snb_gt_irq_handler(dev_priv, gt_iir);
2268
		else
2269
			ilk_gt_irq_handler(dev_priv, gt_iir);
2270 2271
	}

2272 2273
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2274 2275
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2276 2277
		if (INTEL_GEN(dev_priv) >= 7)
			ivb_display_irq_handler(dev_priv, de_iir);
2278
		else
2279
			ilk_display_irq_handler(dev_priv, de_iir);
2280 2281
	}

2282
	if (INTEL_GEN(dev_priv) >= 6) {
2283 2284 2285 2286
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2287
			gen6_rps_irq_handler(dev_priv, pm_iir);
2288
		}
2289
	}
2290 2291 2292

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2293
	if (!HAS_PCH_NOP(dev_priv)) {
2294 2295 2296
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2297

2298 2299 2300
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	enable_rpm_wakeref_asserts(dev_priv);

2301 2302 2303
	return ret;
}

2304 2305
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2306
				const u32 hpd[HPD_NUM_PINS])
2307
{
2308
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2309

2310 2311
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2312

2313
	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2314
			   dig_hotplug_reg, hpd,
2315
			   bxt_port_hotplug_long_detect);
2316

2317
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2318 2319
}

2320 2321
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2322 2323
{
	irqreturn_t ret = IRQ_NONE;
2324
	u32 iir;
2325
	enum pipe pipe;
J
Jesse Barnes 已提交
2326

2327
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2328 2329 2330
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2331
			ret = IRQ_HANDLED;
2332
			if (iir & GEN8_DE_MISC_GSE)
2333
				intel_opregion_asle_intr(dev_priv);
2334 2335
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2336
		}
2337 2338
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2339 2340
	}

2341
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2342 2343 2344
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2345
			bool found = false;
2346

2347
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2348
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2349

2350 2351 2352 2353 2354 2355 2356
			tmp_mask = GEN8_AUX_CHANNEL_A;
			if (INTEL_INFO(dev_priv)->gen >= 9)
				tmp_mask |= GEN9_AUX_CHANNEL_B |
					    GEN9_AUX_CHANNEL_C |
					    GEN9_AUX_CHANNEL_D;

			if (iir & tmp_mask) {
2357
				dp_aux_irq_handler(dev_priv);
2358 2359 2360
				found = true;
			}

2361 2362 2363
			if (IS_BROXTON(dev_priv)) {
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2364 2365
					bxt_hpd_irq_handler(dev_priv, tmp_mask,
							    hpd_bxt);
2366 2367 2368 2369 2370
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2371 2372
					ilk_hpd_irq_handler(dev_priv,
							    tmp_mask, hpd_bdw);
2373 2374
					found = true;
				}
2375 2376
			}

2377 2378
			if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2379 2380 2381
				found = true;
			}

2382
			if (!found)
2383
				DRM_ERROR("Unexpected DE Port interrupt\n");
2384
		}
2385 2386
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2387 2388
	}

2389
	for_each_pipe(dev_priv, pipe) {
2390
		u32 flip_done, fault_errors;
2391

2392 2393
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2394

2395 2396 2397 2398 2399
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
			continue;
		}
2400

2401 2402
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2403

2404
		if (iir & GEN8_PIPE_VBLANK &&
2405 2406
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2407

2408 2409 2410 2411 2412
		flip_done = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
		else
			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2413

2414
		if (flip_done)
2415
			intel_finish_page_flip(dev_priv, pipe);
2416

2417
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2418
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2419

2420 2421
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2422

2423 2424 2425 2426 2427
		fault_errors = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
		else
			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2428

2429 2430 2431 2432
		if (fault_errors)
			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
				  pipe_name(pipe),
				  fault_errors);
2433 2434
	}

2435
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2436
	    master_ctl & GEN8_DE_PCH_IRQ) {
2437 2438 2439 2440 2441
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2442 2443 2444
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2445
			ret = IRQ_HANDLED;
2446 2447

			if (HAS_PCH_SPT(dev_priv))
2448
				spt_irq_handler(dev_priv, iir);
2449
			else
2450
				cpt_irq_handler(dev_priv, iir);
2451 2452 2453 2454 2455 2456 2457
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
		}
2458 2459
	}

2460 2461 2462 2463 2464 2465 2466 2467
	return ret;
}

static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
2468
	u32 gt_iir[4] = {};
2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484
	irqreturn_t ret;

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	/* Find, clear, then process each source of interrupt */
2485 2486
	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
	gen8_gt_irq_handler(dev_priv, gt_iir);
2487 2488
	ret |= gen8_de_irq_handler(dev_priv, master_ctl);

2489 2490
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2491

2492 2493
	enable_rpm_wakeref_asserts(dev_priv);

2494 2495 2496
	return ret;
}

2497 2498 2499
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2500
	struct intel_engine_cs *engine;
2501 2502 2503 2504 2505 2506 2507 2508 2509

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2510
	for_each_engine(engine, dev_priv)
2511
		wake_up_all(&engine->irq_queue);
2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2524
/**
2525
 * i915_reset_and_wakeup - do process context error handling work
2526
 * @dev: drm device
2527 2528 2529 2530
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2531
static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
2532
{
2533
	struct kobject *kobj = &dev_priv->dev->primary->kdev->kobj;
2534 2535 2536
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2537
	int ret;
2538

2539
	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
2540

2541 2542 2543 2544 2545 2546 2547 2548 2549 2550
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
2551
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
2552
		DRM_DEBUG_DRIVER("resetting chip\n");
2553
		kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2554

2555 2556 2557 2558 2559 2560 2561 2562
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2563

2564
		intel_prepare_reset(dev_priv);
2565

2566 2567 2568 2569 2570 2571
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2572
		ret = i915_reset(dev_priv);
2573

2574
		intel_finish_reset(dev_priv);
2575

2576 2577
		intel_runtime_pm_put(dev_priv);

2578
		if (ret == 0)
2579
			kobject_uevent_env(kobj,
2580
					   KOBJ_CHANGE, reset_done_event);
2581

2582 2583 2584 2585 2586
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2587
	}
2588 2589
}

2590
static void i915_report_and_clear_eir(struct drm_i915_private *dev_priv)
2591
{
2592
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2593
	u32 eir = I915_READ(EIR);
2594
	int pipe, i;
2595

2596 2597
	if (!eir)
		return;
2598

2599
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2600

2601
	i915_get_extra_instdone(dev_priv, instdone);
2602

2603
	if (IS_G4X(dev_priv)) {
2604 2605 2606
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2607 2608
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2609 2610
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2611 2612
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2613
			I915_WRITE(IPEIR_I965, ipeir);
2614
			POSTING_READ(IPEIR_I965);
2615 2616 2617
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2618 2619
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2620
			I915_WRITE(PGTBL_ER, pgtbl_err);
2621
			POSTING_READ(PGTBL_ER);
2622 2623 2624
		}
	}

2625
	if (!IS_GEN2(dev_priv)) {
2626 2627
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2628 2629
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2630
			I915_WRITE(PGTBL_ER, pgtbl_err);
2631
			POSTING_READ(PGTBL_ER);
2632 2633 2634 2635
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2636
		pr_err("memory refresh error:\n");
2637
		for_each_pipe(dev_priv, pipe)
2638
			pr_err("pipe %c stat: 0x%08x\n",
2639
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2640 2641 2642
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2643 2644
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2645 2646
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2647
		if (INTEL_GEN(dev_priv) < 4) {
2648 2649
			u32 ipeir = I915_READ(IPEIR);

2650 2651 2652
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2653
			I915_WRITE(IPEIR, ipeir);
2654
			POSTING_READ(IPEIR);
2655 2656 2657
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2658 2659 2660 2661
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2662
			I915_WRITE(IPEIR_I965, ipeir);
2663
			POSTING_READ(IPEIR_I965);
2664 2665 2666 2667
		}
	}

	I915_WRITE(EIR, eir);
2668
	POSTING_READ(EIR);
2669 2670 2671 2672 2673 2674 2675 2676 2677 2678
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2679 2680 2681
}

/**
2682
 * i915_handle_error - handle a gpu error
2683
 * @dev: drm device
2684
 * @engine_mask: mask representing engines that are hung
2685
 * Do some basic checking of register state at error time and
2686 2687 2688 2689 2690
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2691 2692
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2693
		       const char *fmt, ...)
2694
{
2695 2696
	va_list args;
	char error_msg[80];
2697

2698 2699 2700 2701
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

2702 2703
	i915_capture_error_state(dev_priv, engine_mask, error_msg);
	i915_report_and_clear_eir(dev_priv);
2704

2705
	if (engine_mask) {
2706
		atomic_or(I915_RESET_IN_PROGRESS_FLAG,
2707
				&dev_priv->gpu_error.reset_counter);
2708

2709
		/*
2710 2711 2712
		 * Wakeup waiting processes so that the reset function
		 * i915_reset_and_wakeup doesn't deadlock trying to grab
		 * various locks. By bumping the reset counter first, the woken
2713 2714 2715 2716 2717 2718 2719 2720
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2721
		 */
2722
		i915_error_wake_up(dev_priv, false);
2723 2724
	}

2725
	i915_reset_and_wakeup(dev_priv);
2726 2727
}

2728 2729 2730
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2731
static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
2732
{
2733
	struct drm_i915_private *dev_priv = dev->dev_private;
2734
	unsigned long irqflags;
2735

2736
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2737
	if (INTEL_INFO(dev)->gen >= 4)
2738
		i915_enable_pipestat(dev_priv, pipe,
2739
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2740
	else
2741
		i915_enable_pipestat(dev_priv, pipe,
2742
				     PIPE_VBLANK_INTERRUPT_STATUS);
2743
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2744

2745 2746 2747
	return 0;
}

2748
static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2749
{
2750
	struct drm_i915_private *dev_priv = dev->dev_private;
2751
	unsigned long irqflags;
2752
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2753
						     DE_PIPE_VBLANK(pipe);
2754 2755

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2756
	ilk_enable_display_irq(dev_priv, bit);
2757 2758 2759 2760 2761
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2762
static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2763
{
2764
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2765 2766 2767
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2768
	i915_enable_pipestat(dev_priv, pipe,
2769
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2770 2771 2772 2773 2774
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2775
static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2776 2777 2778 2779 2780
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2781
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2782
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2783

2784 2785 2786
	return 0;
}

2787 2788 2789
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2790
static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
2791
{
2792
	struct drm_i915_private *dev_priv = dev->dev_private;
2793
	unsigned long irqflags;
2794

2795
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2796
	i915_disable_pipestat(dev_priv, pipe,
2797 2798
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2799 2800 2801
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2802
static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2803
{
2804
	struct drm_i915_private *dev_priv = dev->dev_private;
2805
	unsigned long irqflags;
2806
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2807
						     DE_PIPE_VBLANK(pipe);
2808 2809

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2810
	ilk_disable_display_irq(dev_priv, bit);
2811 2812 2813
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2814
static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2815
{
2816
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2817 2818 2819
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2820
	i915_disable_pipestat(dev_priv, pipe,
2821
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2822 2823 2824
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2825
static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2826 2827 2828 2829 2830
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2831
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2832 2833 2834
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2835
static bool
2836
ring_idle(struct intel_engine_cs *engine, u32 seqno)
2837
{
2838 2839
	return i915_seqno_passed(seqno,
				 READ_ONCE(engine->last_submitted_seqno));
B
Ben Gamari 已提交
2840 2841
}

2842
static bool
2843
ipehr_is_semaphore_wait(struct drm_i915_private *dev_priv, u32 ipehr)
2844
{
2845
	if (INTEL_GEN(dev_priv) >= 8) {
2846
		return (ipehr >> 23) == 0x1c;
2847 2848 2849 2850 2851 2852 2853
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2854
static struct intel_engine_cs *
2855 2856
semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
				 u64 offset)
2857
{
2858
	struct drm_i915_private *dev_priv = engine->i915;
2859
	struct intel_engine_cs *signaller;
2860

2861
	if (INTEL_GEN(dev_priv) >= 8) {
2862
		for_each_engine(signaller, dev_priv) {
2863
			if (engine == signaller)
2864 2865
				continue;

2866
			if (offset == signaller->semaphore.signal_ggtt[engine->id])
2867 2868
				return signaller;
		}
2869 2870 2871
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

2872
		for_each_engine(signaller, dev_priv) {
2873
			if(engine == signaller)
2874 2875
				continue;

2876
			if (sync_bits == signaller->semaphore.mbox.wait[engine->id])
2877 2878 2879 2880
				return signaller;
		}
	}

2881
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2882
		  engine->id, ipehr, offset);
2883 2884 2885 2886

	return NULL;
}

2887
static struct intel_engine_cs *
2888
semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
2889
{
2890
	struct drm_i915_private *dev_priv = engine->i915;
2891
	u32 cmd, ipehr, head;
2892 2893
	u64 offset = 0;
	int i, backwards;
2894

2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911
	/*
	 * This function does not support execlist mode - any attempt to
	 * proceed further into this function will result in a kernel panic
	 * when dereferencing ring->buffer, which is not set up in execlist
	 * mode.
	 *
	 * The correct way of doing it would be to derive the currently
	 * executing ring buffer from the current context, which is derived
	 * from the currently running request. Unfortunately, to get the
	 * current request we would have to grab the struct_mutex before doing
	 * anything else, which would be ill-advised since some other thread
	 * might have grabbed it already and managed to hang itself, causing
	 * the hang checker to deadlock.
	 *
	 * Therefore, this function does not support execlist mode in its
	 * current form. Just return NULL and move on.
	 */
2912
	if (engine->buffer == NULL)
2913 2914
		return NULL;

2915
	ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
2916
	if (!ipehr_is_semaphore_wait(engine->i915, ipehr))
2917
		return NULL;
2918

2919 2920 2921
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2922 2923
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2924 2925
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2926
	 */
2927
	head = I915_READ_HEAD(engine) & HEAD_ADDR;
2928
	backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4;
2929

2930
	for (i = backwards; i; --i) {
2931 2932 2933 2934 2935
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2936
		head &= engine->buffer->size - 1;
2937 2938

		/* This here seems to blow up */
2939
		cmd = ioread32(engine->buffer->virtual_start + head);
2940 2941 2942
		if (cmd == ipehr)
			break;

2943 2944
		head -= 4;
	}
2945

2946 2947
	if (!i)
		return NULL;
2948

2949
	*seqno = ioread32(engine->buffer->virtual_start + head + 4) + 1;
2950
	if (INTEL_GEN(dev_priv) >= 8) {
2951
		offset = ioread32(engine->buffer->virtual_start + head + 12);
2952
		offset <<= 32;
2953
		offset = ioread32(engine->buffer->virtual_start + head + 8);
2954
	}
2955
	return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
2956 2957
}

2958
static int semaphore_passed(struct intel_engine_cs *engine)
2959
{
2960
	struct drm_i915_private *dev_priv = engine->i915;
2961
	struct intel_engine_cs *signaller;
2962
	u32 seqno;
2963

2964
	engine->hangcheck.deadlock++;
2965

2966
	signaller = semaphore_waits_for(engine, &seqno);
2967 2968 2969 2970
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
2971
	if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
2972 2973
		return -1;

2974
	if (i915_seqno_passed(signaller->get_seqno(signaller), seqno))
2975 2976
		return 1;

2977 2978 2979
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2980 2981 2982
		return -1;

	return 0;
2983 2984 2985 2986
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2987
	struct intel_engine_cs *engine;
2988

2989
	for_each_engine(engine, dev_priv)
2990
		engine->hangcheck.deadlock = 0;
2991 2992
}

2993
static bool subunits_stuck(struct intel_engine_cs *engine)
2994
{
2995 2996 2997 2998
	u32 instdone[I915_NUM_INSTDONE_REG];
	bool stuck;
	int i;

2999
	if (engine->id != RCS)
3000 3001
		return true;

3002
	i915_get_extra_instdone(engine->i915, instdone);
3003

3004 3005 3006 3007 3008 3009 3010
	/* There might be unstable subunit states even when
	 * actual head is not moving. Filter out the unstable ones by
	 * accumulating the undone -> done transitions and only
	 * consider those as progress.
	 */
	stuck = true;
	for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
3011
		const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
3012

3013
		if (tmp != engine->hangcheck.instdone[i])
3014 3015
			stuck = false;

3016
		engine->hangcheck.instdone[i] |= tmp;
3017 3018 3019 3020 3021 3022
	}

	return stuck;
}

static enum intel_ring_hangcheck_action
3023
head_stuck(struct intel_engine_cs *engine, u64 acthd)
3024
{
3025
	if (acthd != engine->hangcheck.acthd) {
3026 3027

		/* Clear subunit states on head movement */
3028 3029
		memset(engine->hangcheck.instdone, 0,
		       sizeof(engine->hangcheck.instdone));
3030

3031
		return HANGCHECK_ACTIVE;
3032
	}
3033

3034
	if (!subunits_stuck(engine))
3035 3036 3037 3038 3039 3040
		return HANGCHECK_ACTIVE;

	return HANGCHECK_HUNG;
}

static enum intel_ring_hangcheck_action
3041
ring_stuck(struct intel_engine_cs *engine, u64 acthd)
3042
{
3043
	struct drm_i915_private *dev_priv = engine->i915;
3044 3045 3046
	enum intel_ring_hangcheck_action ha;
	u32 tmp;

3047
	ha = head_stuck(engine, acthd);
3048 3049 3050
	if (ha != HANGCHECK_HUNG)
		return ha;

3051
	if (IS_GEN2(dev_priv))
3052
		return HANGCHECK_HUNG;
3053 3054 3055 3056 3057 3058

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
3059
	tmp = I915_READ_CTL(engine);
3060
	if (tmp & RING_WAIT) {
3061
		i915_handle_error(dev_priv, 0,
3062
				  "Kicking stuck wait on %s",
3063 3064
				  engine->name);
		I915_WRITE_CTL(engine, tmp);
3065
		return HANGCHECK_KICK;
3066 3067
	}

3068
	if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3069
		switch (semaphore_passed(engine)) {
3070
		default:
3071
			return HANGCHECK_HUNG;
3072
		case 1:
3073
			i915_handle_error(dev_priv, 0,
3074
					  "Kicking stuck semaphore on %s",
3075 3076
					  engine->name);
			I915_WRITE_CTL(engine, tmp);
3077
			return HANGCHECK_KICK;
3078
		case 0:
3079
			return HANGCHECK_WAIT;
3080
		}
3081
	}
3082

3083
	return HANGCHECK_HUNG;
3084 3085
}

3086 3087
static unsigned kick_waiters(struct intel_engine_cs *engine)
{
3088
	struct drm_i915_private *i915 = engine->i915;
3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103
	unsigned user_interrupts = READ_ONCE(engine->user_interrupts);

	if (engine->hangcheck.user_interrupts == user_interrupts &&
	    !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) {
		if (!(i915->gpu_error.test_irq_rings & intel_engine_flag(engine)))
			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
				  engine->name);
		else
			DRM_INFO("Fake missed irq on %s\n",
				 engine->name);
		wake_up_all(&engine->irq_queue);
	}

	return user_interrupts;
}
3104
/*
B
Ben Gamari 已提交
3105
 * This is called when the chip hasn't reported back with completed
3106 3107 3108 3109 3110
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
3111
 */
3112
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
3113
{
3114 3115 3116
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
3117
	struct intel_engine_cs *engine;
3118
	enum intel_engine_id id;
3119
	int busy_count = 0, rings_hung = 0;
3120
	bool stuck[I915_NUM_ENGINES] = { 0 };
3121 3122 3123
#define BUSY 1
#define KICK 5
#define HUNG 20
3124
#define ACTIVE_DECAY 15
3125

3126
	if (!i915.enable_hangcheck)
3127 3128
		return;

3129 3130 3131 3132 3133 3134 3135
	/*
	 * The hangcheck work is synced during runtime suspend, we don't
	 * require a wakeref. TODO: instead of disabling the asserts make
	 * sure that we hold a reference when this work is running.
	 */
	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);

3136 3137 3138 3139 3140 3141
	/* As enabling the GPU requires fairly extensive mmio access,
	 * periodically arm the mmio checker to see if we are triggering
	 * any invalid access.
	 */
	intel_uncore_arm_unclaimed_mmio_detection(dev_priv);

3142
	for_each_engine_id(engine, dev_priv, id) {
3143 3144
		u64 acthd;
		u32 seqno;
3145
		unsigned user_interrupts;
3146
		bool busy = true;
3147

3148 3149
		semaphore_clear_deadlocks(dev_priv);

3150 3151 3152 3153 3154 3155 3156 3157 3158 3159
		/* We don't strictly need an irq-barrier here, as we are not
		 * serving an interrupt request, be paranoid in case the
		 * barrier has side-effects (such as preventing a broken
		 * cacheline snoop) and so be sure that we can see the seqno
		 * advance. If the seqno should stick, due to a stale
		 * cacheline, we would erroneously declare the GPU hung.
		 */
		if (engine->irq_seqno_barrier)
			engine->irq_seqno_barrier(engine);

3160
		acthd = intel_ring_get_active_head(engine);
3161
		seqno = engine->get_seqno(engine);
3162

3163 3164 3165
		/* Reset stuck interrupts between batch advances */
		user_interrupts = 0;

3166 3167 3168 3169
		if (engine->hangcheck.seqno == seqno) {
			if (ring_idle(engine, seqno)) {
				engine->hangcheck.action = HANGCHECK_IDLE;
				if (waitqueue_active(&engine->irq_queue)) {
3170
					/* Safeguard against driver failure */
3171
					user_interrupts = kick_waiters(engine);
3172
					engine->hangcheck.score += BUSY;
3173 3174
				} else
					busy = false;
3175
			} else {
3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3191 3192
				engine->hangcheck.action = ring_stuck(engine,
								      acthd);
3193

3194
				switch (engine->hangcheck.action) {
3195
				case HANGCHECK_IDLE:
3196
				case HANGCHECK_WAIT:
3197
					break;
3198
				case HANGCHECK_ACTIVE:
3199
					engine->hangcheck.score += BUSY;
3200
					break;
3201
				case HANGCHECK_KICK:
3202
					engine->hangcheck.score += KICK;
3203
					break;
3204
				case HANGCHECK_HUNG:
3205
					engine->hangcheck.score += HUNG;
3206
					stuck[id] = true;
3207 3208
					break;
				}
3209
			}
3210
		} else {
3211
			engine->hangcheck.action = HANGCHECK_ACTIVE;
3212

3213 3214 3215
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
3216 3217 3218 3219
			if (engine->hangcheck.score > 0)
				engine->hangcheck.score -= ACTIVE_DECAY;
			if (engine->hangcheck.score < 0)
				engine->hangcheck.score = 0;
3220

3221
			/* Clear head and subunit states on seqno movement */
3222
			acthd = 0;
3223

3224 3225
			memset(engine->hangcheck.instdone, 0,
			       sizeof(engine->hangcheck.instdone));
3226 3227
		}

3228 3229
		engine->hangcheck.seqno = seqno;
		engine->hangcheck.acthd = acthd;
3230
		engine->hangcheck.user_interrupts = user_interrupts;
3231
		busy_count += busy;
3232
	}
3233

3234
	for_each_engine_id(engine, dev_priv, id) {
3235
		if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3236
			DRM_INFO("%s on %s\n",
3237
				 stuck[id] ? "stuck" : "no progress",
3238
				 engine->name);
3239
			rings_hung |= intel_engine_flag(engine);
3240 3241 3242
		}
	}

3243
	if (rings_hung) {
3244
		i915_handle_error(dev_priv, rings_hung, "Engine(s) hung");
3245 3246
		goto out;
	}
B
Ben Gamari 已提交
3247

3248 3249 3250
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
3251
		i915_queue_hangcheck(dev_priv);
3252 3253 3254

out:
	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
3255 3256
}

3257
void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3258
{
3259
	struct i915_gpu_error *e = &dev_priv->gpu_error;
3260

3261
	if (!i915.enable_hangcheck)
3262 3263
		return;

3264 3265 3266 3267 3268 3269 3270
	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
3271 3272
}

3273
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3274 3275 3276 3277 3278 3279
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3280
	GEN5_IRQ_RESET(SDE);
3281 3282 3283

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3284
}
3285

P
Paulo Zanoni 已提交
3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3302 3303 3304 3305
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3306
static void gen5_gt_irq_reset(struct drm_device *dev)
3307 3308 3309
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3310
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3311
	if (INTEL_INFO(dev)->gen >= 6)
3312
		GEN5_IRQ_RESET(GEN6_PM);
3313 3314
}

3315 3316 3317 3318
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

3319 3320 3321 3322 3323
	if (IS_CHERRYVIEW(dev_priv))
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
	else
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);

3324
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
3325 3326
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3327 3328 3329 3330 3331 3332
	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPE_FIFO_UNDERRUN_STATUS |
			   PIPESTAT_INT_STATUS_MASK);
		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
3333 3334

	GEN5_IRQ_RESET(VLV_);
3335
	dev_priv->irq_mask = ~0;
3336 3337
}

3338 3339 3340
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
3341
	u32 enable_mask;
3342 3343 3344 3345 3346 3347 3348 3349 3350
	enum pipe pipe;

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

3351 3352 3353
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3354
	if (IS_CHERRYVIEW(dev_priv))
3355
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3356 3357 3358

	WARN_ON(dev_priv->irq_mask != ~0);

3359 3360 3361
	dev_priv->irq_mask = ~enable_mask;

	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380
}

/* drm_dma.h hooks
*/
static void ironlake_irq_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(HWSTAM, 0xffffffff);

	GEN5_IRQ_RESET(DE);
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);

	gen5_gt_irq_reset(dev);

	ibx_irq_reset(dev);
}

J
Jesse Barnes 已提交
3381 3382
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3383
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3384

3385 3386 3387
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

3388
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3389

3390
	spin_lock_irq(&dev_priv->irq_lock);
3391 3392
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3393
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3394 3395
}

3396 3397 3398 3399 3400 3401 3402 3403
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3404
static void gen8_irq_reset(struct drm_device *dev)
3405 3406 3407 3408 3409 3410 3411
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3412
	gen8_gt_irq_reset(dev_priv);
3413

3414
	for_each_pipe(dev_priv, pipe)
3415 3416
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3417
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3418

3419 3420 3421
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3422

3423 3424
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_reset(dev);
3425
}
3426

3427 3428
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3429
{
3430
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3431
	enum pipe pipe;
3432

3433
	spin_lock_irq(&dev_priv->irq_lock);
3434 3435 3436 3437
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
3438
	spin_unlock_irq(&dev_priv->irq_lock);
3439 3440
}

3441 3442 3443
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
{
3444 3445
	enum pipe pipe;

3446
	spin_lock_irq(&dev_priv->irq_lock);
3447 3448
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3449 3450 3451 3452 3453 3454
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
	synchronize_irq(dev_priv->dev->irq);
}

3455 3456 3457 3458 3459 3460 3461
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3462
	gen8_gt_irq_reset(dev_priv);
3463 3464 3465

	GEN5_IRQ_RESET(GEN8_PCU_);

3466
	spin_lock_irq(&dev_priv->irq_lock);
3467 3468
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3469
	spin_unlock_irq(&dev_priv->irq_lock);
3470 3471
}

3472
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
3473 3474 3475 3476 3477
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

3478
	for_each_intel_encoder(dev_priv->dev, encoder)
3479 3480 3481 3482 3483 3484
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3485
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
3486
{
3487
	u32 hotplug_irqs, hotplug, enabled_irqs;
3488

3489
	if (HAS_PCH_IBX(dev_priv)) {
3490
		hotplug_irqs = SDE_HOTPLUG_MASK;
3491
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
3492
	} else {
3493
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3494
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
3495
	}
3496

3497
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3498 3499 3500

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3501 3502
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3503
	 */
3504 3505 3506 3507 3508
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3509 3510 3511 3512
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3513
	if (HAS_PCH_LPT_LP(dev_priv))
3514
		hotplug |= PORTA_HOTPLUG_ENABLE;
3515
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3516
}
X
Xiong Zhang 已提交
3517

3518
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3519 3520 3521 3522
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3523
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
3524 3525 3526 3527 3528 3529

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
3530
		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
3531 3532 3533 3534 3535
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3536 3537
}

3538
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3539 3540 3541
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

3542
	if (INTEL_GEN(dev_priv) >= 8) {
3543
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3544
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3545 3546

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3547
	} else if (INTEL_GEN(dev_priv) >= 7) {
3548
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3549
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3550 3551

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3552 3553
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3554
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3555

3556 3557
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3558 3559 3560 3561

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
3562
	 * The pulse duration bits are reserved on HSW+.
3563 3564 3565 3566 3567 3568
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);

3569
	ibx_hpd_irq_setup(dev_priv);
3570 3571
}

3572
static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3573
{
3574
	u32 hotplug_irqs, hotplug, enabled_irqs;
3575

3576
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3577
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3578

3579
	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3580

3581 3582 3583
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
		PORTA_HOTPLUG_ENABLE;
3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603

	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
		      hotplug, enabled_irqs);
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */

	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3604
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3605 3606
}

P
Paulo Zanoni 已提交
3607 3608
static void ibx_irq_postinstall(struct drm_device *dev)
{
3609
	struct drm_i915_private *dev_priv = dev->dev_private;
3610
	u32 mask;
3611

D
Daniel Vetter 已提交
3612 3613 3614
	if (HAS_PCH_NOP(dev))
		return;

3615
	if (HAS_PCH_IBX(dev))
3616
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3617
	else
3618
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3619

3620
	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
P
Paulo Zanoni 已提交
3621 3622 3623
	I915_WRITE(SDEIMR, ~mask);
}

3624 3625 3626 3627 3628 3629 3630 3631
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3632
	if (HAS_L3_DPF(dev)) {
3633
		/* L3 parity interrupt is always unmasked. */
3634 3635
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3636 3637 3638 3639 3640 3641 3642 3643 3644 3645
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3646
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3647 3648

	if (INTEL_INFO(dev)->gen >= 6) {
3649 3650 3651 3652
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3653 3654 3655
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3656
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3657
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3658 3659 3660
	}
}

3661
static int ironlake_irq_postinstall(struct drm_device *dev)
3662
{
3663
	struct drm_i915_private *dev_priv = dev->dev_private;
3664 3665 3666 3667 3668 3669
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3670
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3671
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3672 3673
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3674 3675 3676
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3677 3678 3679
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3680 3681 3682
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3683
	}
3684

3685
	dev_priv->irq_mask = ~display_mask;
3686

3687 3688
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3689 3690
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3691
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3692

3693
	gen5_gt_irq_postinstall(dev);
3694

P
Paulo Zanoni 已提交
3695
	ibx_irq_postinstall(dev);
3696

3697
	if (IS_IRONLAKE_M(dev)) {
3698 3699 3700
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3701 3702
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3703
		spin_lock_irq(&dev_priv->irq_lock);
3704
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3705
		spin_unlock_irq(&dev_priv->irq_lock);
3706 3707
	}

3708 3709 3710
	return 0;
}

3711 3712 3713 3714 3715 3716 3717 3718 3719
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3720 3721
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3722
		vlv_display_irq_postinstall(dev_priv);
3723
	}
3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3735
	if (intel_irqs_enabled(dev_priv))
3736
		vlv_display_irq_reset(dev_priv);
3737 3738
}

3739 3740 3741 3742 3743

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3744
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3745

3746
	spin_lock_irq(&dev_priv->irq_lock);
3747 3748
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3749 3750
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3751
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3752
	POSTING_READ(VLV_MASTER_IER);
3753 3754 3755 3756

	return 0;
}

3757 3758 3759 3760 3761
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3762 3763 3764
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3765
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3766 3767 3768
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3769
		0,
3770 3771
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3772 3773
		};

3774 3775 3776
	if (HAS_L3_DPF(dev_priv))
		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;

3777
	dev_priv->pm_irq_mask = 0xffffffff;
3778 3779
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3780 3781 3782 3783 3784
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3785
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3786 3787 3788 3789
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3790 3791
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3792 3793 3794
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
	enum pipe pipe;
3795

3796
	if (INTEL_INFO(dev_priv)->gen >= 9) {
3797 3798
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3799 3800
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3801
		if (IS_BROXTON(dev_priv))
3802 3803
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3804 3805
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3806
	}
3807 3808 3809 3810

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3811
	de_port_enables = de_port_masked;
3812 3813 3814
	if (IS_BROXTON(dev_priv))
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3815 3816
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3817 3818 3819
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3820

3821
	for_each_pipe(dev_priv, pipe)
3822
		if (intel_display_power_is_enabled(dev_priv,
3823 3824 3825 3826
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3827

3828
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3829 3830 3831 3832 3833 3834
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3835 3836
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3837

3838 3839 3840
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3841 3842
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_postinstall(dev);
3843

3844
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3845 3846 3847 3848 3849
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3850 3851 3852 3853 3854 3855
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	gen8_gt_irq_postinstall(dev_priv);

3856
	spin_lock_irq(&dev_priv->irq_lock);
3857 3858
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3859 3860
	spin_unlock_irq(&dev_priv->irq_lock);

3861
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3862 3863 3864 3865 3866
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3867 3868 3869 3870 3871 3872 3873
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3874
	gen8_irq_reset(dev);
3875 3876
}

J
Jesse Barnes 已提交
3877 3878
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3879
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3880 3881 3882 3883

	if (!dev_priv)
		return;

3884
	I915_WRITE(VLV_MASTER_IER, 0);
3885
	POSTING_READ(VLV_MASTER_IER);
3886

3887 3888
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3889
	I915_WRITE(HWSTAM, 0xffffffff);
3890

3891
	spin_lock_irq(&dev_priv->irq_lock);
3892 3893
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3894
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3895 3896
}

3897 3898 3899 3900 3901 3902 3903 3904 3905 3906
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3907
	gen8_gt_irq_reset(dev_priv);
3908

3909
	GEN5_IRQ_RESET(GEN8_PCU_);
3910

3911
	spin_lock_irq(&dev_priv->irq_lock);
3912 3913
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3914
	spin_unlock_irq(&dev_priv->irq_lock);
3915 3916
}

3917
static void ironlake_irq_uninstall(struct drm_device *dev)
3918
{
3919
	struct drm_i915_private *dev_priv = dev->dev_private;
3920 3921 3922 3923

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3924
	ironlake_irq_reset(dev);
3925 3926
}

3927
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3928
{
3929
	struct drm_i915_private *dev_priv = dev->dev_private;
3930
	int pipe;
3931

3932
	for_each_pipe(dev_priv, pipe)
3933
		I915_WRITE(PIPESTAT(pipe), 0);
3934 3935 3936
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3937 3938 3939 3940
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3941
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3942 3943 3944 3945 3946 3947 3948 3949 3950

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3951
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3952 3953 3954 3955 3956 3957 3958 3959
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3960 3961
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3962
	spin_lock_irq(&dev_priv->irq_lock);
3963 3964
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3965
	spin_unlock_irq(&dev_priv->irq_lock);
3966

C
Chris Wilson 已提交
3967 3968 3969
	return 0;
}

3970 3971 3972
/*
 * Returns true when a page flip has completed.
 */
3973
static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3974
			       int plane, int pipe, u32 iir)
3975
{
3976
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3977

3978
	if (!intel_pipe_handle_vblank(dev_priv, pipe))
3979 3980 3981
		return false;

	if ((iir & flip_pending) == 0)
3982
		goto check_page_flip;
3983 3984 3985 3986 3987 3988 3989 3990

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
3991
		goto check_page_flip;
3992

3993
	intel_finish_page_flip(dev_priv, pipe);
3994
	return true;
3995 3996

check_page_flip:
3997
	intel_check_page_flip(dev_priv, pipe);
3998
	return false;
3999 4000
}

4001
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
4002
{
4003
	struct drm_device *dev = arg;
4004
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
4005 4006 4007 4008 4009 4010
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4011
	irqreturn_t ret;
C
Chris Wilson 已提交
4012

4013 4014 4015
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4016 4017 4018 4019
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	ret = IRQ_NONE;
C
Chris Wilson 已提交
4020 4021
	iir = I915_READ16(IIR);
	if (iir == 0)
4022
		goto out;
C
Chris Wilson 已提交
4023 4024 4025 4026 4027 4028 4029

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4030
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
4031
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4032
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
4033

4034
		for_each_pipe(dev_priv, pipe) {
4035
			i915_reg_t reg = PIPESTAT(pipe);
C
Chris Wilson 已提交
4036 4037 4038 4039 4040
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
4041
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
4042 4043
				I915_WRITE(reg, pipe_stats[pipe]);
		}
4044
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
4045 4046 4047 4048 4049

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4050
			notify_ring(&dev_priv->engine[RCS]);
C
Chris Wilson 已提交
4051

4052
		for_each_pipe(dev_priv, pipe) {
4053
			int plane = pipe;
4054
			if (HAS_FBC(dev_priv))
4055 4056
				plane = !plane;

4057
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4058
			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
4059
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
4060

4061
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4062
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4063

4064 4065 4066
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4067
		}
C
Chris Wilson 已提交
4068 4069 4070

		iir = new_iir;
	}
4071 4072 4073 4074
	ret = IRQ_HANDLED;

out:
	enable_rpm_wakeref_asserts(dev_priv);
C
Chris Wilson 已提交
4075

4076
	return ret;
C
Chris Wilson 已提交
4077 4078 4079 4080
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
4081
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
4082 4083
	int pipe;

4084
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
4085 4086 4087 4088 4089 4090 4091 4092 4093
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

4094 4095
static void i915_irq_preinstall(struct drm_device * dev)
{
4096
	struct drm_i915_private *dev_priv = dev->dev_private;
4097 4098 4099
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4100
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4101 4102 4103
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4104
	I915_WRITE16(HWSTAM, 0xeffe);
4105
	for_each_pipe(dev_priv, pipe)
4106 4107 4108 4109 4110 4111 4112 4113
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
4114
	struct drm_i915_private *dev_priv = dev->dev_private;
4115
	u32 enable_mask;
4116

4117 4118 4119 4120 4121 4122 4123 4124
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4125
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4126 4127 4128 4129 4130 4131 4132

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

4133
	if (I915_HAS_HOTPLUG(dev)) {
4134
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4135 4136
		POSTING_READ(PORT_HOTPLUG_EN);

4137 4138 4139 4140 4141 4142 4143 4144 4145 4146
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4147
	i915_enable_asle_pipestat(dev_priv);
4148

4149 4150
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4151
	spin_lock_irq(&dev_priv->irq_lock);
4152 4153
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4154
	spin_unlock_irq(&dev_priv->irq_lock);
4155

4156 4157 4158
	return 0;
}

4159 4160 4161
/*
 * Returns true when a page flip has completed.
 */
4162
static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
4163 4164 4165 4166
			       int plane, int pipe, u32 iir)
{
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

4167
	if (!intel_pipe_handle_vblank(dev_priv, pipe))
4168 4169 4170
		return false;

	if ((iir & flip_pending) == 0)
4171
		goto check_page_flip;
4172 4173 4174 4175 4176 4177 4178 4179

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
4180
		goto check_page_flip;
4181

4182
	intel_finish_page_flip(dev_priv, pipe);
4183
	return true;
4184 4185

check_page_flip:
4186
	intel_check_page_flip(dev_priv, pipe);
4187
	return false;
4188 4189
}

4190
static irqreturn_t i915_irq_handler(int irq, void *arg)
4191
{
4192
	struct drm_device *dev = arg;
4193
	struct drm_i915_private *dev_priv = dev->dev_private;
4194
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4195 4196 4197 4198
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
4199

4200 4201 4202
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4203 4204 4205
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4206
	iir = I915_READ(IIR);
4207 4208
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
4209
		bool blc_event = false;
4210 4211 4212 4213 4214 4215

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4216
		spin_lock(&dev_priv->irq_lock);
4217
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4218
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4219

4220
		for_each_pipe(dev_priv, pipe) {
4221
			i915_reg_t reg = PIPESTAT(pipe);
4222 4223
			pipe_stats[pipe] = I915_READ(reg);

4224
			/* Clear the PIPE*STAT regs before the IIR */
4225 4226
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4227
				irq_received = true;
4228 4229
			}
		}
4230
		spin_unlock(&dev_priv->irq_lock);
4231 4232 4233 4234 4235

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
4236
		if (I915_HAS_HOTPLUG(dev_priv) &&
4237 4238 4239
		    iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4240
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4241
		}
4242

4243
		I915_WRITE(IIR, iir & ~flip_mask);
4244 4245 4246
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4247
			notify_ring(&dev_priv->engine[RCS]);
4248

4249
		for_each_pipe(dev_priv, pipe) {
4250
			int plane = pipe;
4251
			if (HAS_FBC(dev_priv))
4252
				plane = !plane;
4253

4254
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4255
			    i915_handle_vblank(dev_priv, plane, pipe, iir))
4256
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4257 4258 4259

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4260 4261

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4262
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4263

4264 4265 4266
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4267 4268 4269
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4270
			intel_opregion_asle_intr(dev_priv);
4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4287
		ret = IRQ_HANDLED;
4288
		iir = new_iir;
4289
	} while (iir & ~flip_mask);
4290

4291 4292
	enable_rpm_wakeref_asserts(dev_priv);

4293 4294 4295 4296 4297
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4298
	struct drm_i915_private *dev_priv = dev->dev_private;
4299 4300 4301
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4302
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4303 4304 4305
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4306
	I915_WRITE16(HWSTAM, 0xffff);
4307
	for_each_pipe(dev_priv, pipe) {
4308
		/* Clear enable bits; then clear status bits */
4309
		I915_WRITE(PIPESTAT(pipe), 0);
4310 4311
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4312 4313 4314 4315 4316 4317 4318 4319
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4320
	struct drm_i915_private *dev_priv = dev->dev_private;
4321 4322
	int pipe;

4323
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4324
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4325 4326

	I915_WRITE(HWSTAM, 0xeffe);
4327
	for_each_pipe(dev_priv, pipe)
4328 4329 4330 4331 4332 4333 4334 4335
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4336
	struct drm_i915_private *dev_priv = dev->dev_private;
4337
	u32 enable_mask;
4338 4339 4340
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4341
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4342
			       I915_DISPLAY_PORT_INTERRUPT |
4343 4344 4345 4346 4347 4348 4349
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4350 4351
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4352 4353
	enable_mask |= I915_USER_INTERRUPT;

4354
	if (IS_G4X(dev_priv))
4355
		enable_mask |= I915_BSD_USER_INTERRUPT;
4356

4357 4358
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4359
	spin_lock_irq(&dev_priv->irq_lock);
4360 4361 4362
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4363
	spin_unlock_irq(&dev_priv->irq_lock);
4364 4365 4366 4367 4368

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
4369
	if (IS_G4X(dev_priv)) {
4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4384
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4385 4386
	POSTING_READ(PORT_HOTPLUG_EN);

4387
	i915_enable_asle_pipestat(dev_priv);
4388 4389 4390 4391

	return 0;
}

4392
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
4393 4394 4395
{
	u32 hotplug_en;

4396 4397
	assert_spin_locked(&dev_priv->irq_lock);

4398 4399
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4400
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4401 4402 4403 4404
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
4405
	if (IS_G4X(dev_priv))
4406 4407 4408 4409
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
4410
	i915_hotplug_interrupt_update_locked(dev_priv,
4411 4412 4413 4414
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
4415 4416
}

4417
static irqreturn_t i965_irq_handler(int irq, void *arg)
4418
{
4419
	struct drm_device *dev = arg;
4420
	struct drm_i915_private *dev_priv = dev->dev_private;
4421 4422 4423
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4424 4425 4426
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4427

4428 4429 4430
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4431 4432 4433
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4434 4435 4436
	iir = I915_READ(IIR);

	for (;;) {
4437
		bool irq_received = (iir & ~flip_mask) != 0;
4438 4439
		bool blc_event = false;

4440 4441 4442 4443 4444
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4445
		spin_lock(&dev_priv->irq_lock);
4446
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4447
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4448

4449
		for_each_pipe(dev_priv, pipe) {
4450
			i915_reg_t reg = PIPESTAT(pipe);
4451 4452 4453 4454 4455 4456 4457
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4458
				irq_received = true;
4459 4460
			}
		}
4461
		spin_unlock(&dev_priv->irq_lock);
4462 4463 4464 4465 4466 4467 4468

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4469 4470 4471
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4472
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4473
		}
4474

4475
		I915_WRITE(IIR, iir & ~flip_mask);
4476 4477 4478
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4479
			notify_ring(&dev_priv->engine[RCS]);
4480
		if (iir & I915_BSD_USER_INTERRUPT)
4481
			notify_ring(&dev_priv->engine[VCS]);
4482

4483
		for_each_pipe(dev_priv, pipe) {
4484
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4485
			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
4486
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4487 4488 4489

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4490 4491

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4492
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4493

4494 4495
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4496
		}
4497 4498

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4499
			intel_opregion_asle_intr(dev_priv);
4500

4501
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4502
			gmbus_irq_handler(dev_priv);
4503

4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4522 4523
	enable_rpm_wakeref_asserts(dev_priv);

4524 4525 4526 4527 4528
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4529
	struct drm_i915_private *dev_priv = dev->dev_private;
4530 4531 4532 4533 4534
	int pipe;

	if (!dev_priv)
		return;

4535
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4536
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4537 4538

	I915_WRITE(HWSTAM, 0xffffffff);
4539
	for_each_pipe(dev_priv, pipe)
4540 4541 4542 4543
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4544
	for_each_pipe(dev_priv, pipe)
4545 4546 4547 4548 4549
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4550 4551 4552 4553 4554 4555 4556
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4557
void intel_irq_init(struct drm_i915_private *dev_priv)
4558
{
4559
	struct drm_device *dev = dev_priv->dev;
4560

4561 4562
	intel_hpd_init_work(dev_priv);

4563
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4564
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4565

4566
	/* Let's track the enabled rps events */
4567
	if (IS_VALLEYVIEW(dev_priv))
4568
		/* WaGsvRC0ResidencyMethod:vlv */
4569
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4570 4571
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4572

4573 4574
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4575

4576
	if (IS_GEN2(dev_priv)) {
4577 4578
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4579
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4580
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4581
		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4582 4583 4584
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4585 4586
	}

4587 4588 4589 4590 4591
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4592
	if (!IS_GEN2(dev_priv))
4593 4594
		dev->vblank_disable_immediate = true;

4595 4596
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4597

4598
	if (IS_CHERRYVIEW(dev_priv)) {
4599 4600 4601 4602 4603 4604 4605
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4606
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4607 4608 4609 4610 4611 4612
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4613
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4614
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4615
		dev->driver->irq_handler = gen8_irq_handler;
4616
		dev->driver->irq_preinstall = gen8_irq_reset;
4617 4618 4619 4620
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4621
		if (IS_BROXTON(dev))
4622
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4623 4624 4625
		else if (HAS_PCH_SPT(dev))
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4626
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4627 4628
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4629
		dev->driver->irq_preinstall = ironlake_irq_reset;
4630 4631 4632 4633
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4634
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4635
	} else {
4636
		if (IS_GEN2(dev_priv)) {
C
Chris Wilson 已提交
4637 4638 4639 4640
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4641
		} else if (IS_GEN3(dev_priv)) {
4642 4643 4644 4645
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4646
		} else {
4647 4648 4649 4650
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4651
		}
4652 4653
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4654 4655 4656 4657
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4658

4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4682 4683 4684 4685 4686 4687 4688
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4689 4690 4691 4692 4693 4694 4695
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4696 4697 4698 4699 4700 4701 4702
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4703
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4704
{
4705
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4706
	dev_priv->pm.irqs_enabled = false;
4707
	synchronize_irq(dev_priv->dev->irq);
4708 4709
}

4710 4711 4712 4713 4714 4715 4716
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4717
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4718
{
4719
	dev_priv->pm.irqs_enabled = true;
4720 4721
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4722
}