i915_irq.c 122.1 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

52 53 54 55
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

56 57 58 59
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

60
static const u32 hpd_ibx[HPD_NUM_PINS] = {
61 62 63 64 65 66 67
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

68
static const u32 hpd_cpt[HPD_NUM_PINS] = {
69
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
70
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71 72 73 74 75
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
76
static const u32 hpd_spt[HPD_NUM_PINS] = {
77
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
78 79 80 81 82 83
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

84
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85 86 87 88 89 90 91 92
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

93
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94 95 96 97 98 99 100 101
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

102
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103 104 105 106 107 108 109 110
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

111 112
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
113
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114 115 116 117
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

118
/* IIR can theoretically queue up two events. Be paranoid. */
119
#define GEN8_IRQ_RESET_NDX(type, which) do { \
120 121 122 123 124 125 126 127 128
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

129
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
130
	I915_WRITE(type##IMR, 0xffffffff); \
131
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
132
	I915_WRITE(type##IER, 0); \
133 134 135 136
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
137 138
} while (0)

139 140 141
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
142 143
static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
				    i915_reg_t reg)
144 145 146 147 148 149 150
{
	u32 val = I915_READ(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151
	     i915_mmio_reg_offset(reg), val);
152 153 154 155 156
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
}
157

P
Paulo Zanoni 已提交
158
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159
	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
160
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
161 162
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
163 164 165
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166
	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
P
Paulo Zanoni 已提交
167
	I915_WRITE(type##IER, (ier_val)); \
168 169
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
170 171
} while (0)

172
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173
static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
174

175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
				     uint32_t mask,
				     uint32_t bits)
{
	uint32_t val;

	assert_spin_locked(&dev_priv->irq_lock);
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits)
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

213 214 215 216 217 218
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
219 220 221
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask)
222
{
223 224
	uint32_t new_val;

225 226
	assert_spin_locked(&dev_priv->irq_lock);

227 228
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

229
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
230 231
		return;

232 233 234 235 236 237
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
238
		I915_WRITE(DEIMR, dev_priv->irq_mask);
239
		POSTING_READ(DEIMR);
240 241 242
	}
}

P
Paulo Zanoni 已提交
243 244 245 246 247 248 249 250 251 252 253 254
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

255 256
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

257
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258 259
		return;

P
Paulo Zanoni 已提交
260 261 262 263 264
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
}

265
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
266 267
{
	ilk_update_gt_irq(dev_priv, mask, mask);
268
	POSTING_READ_FW(GTIMR);
P
Paulo Zanoni 已提交
269 270
}

271
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
272 273 274 275
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

276
static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
277 278 279 280
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

281
static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
282 283 284 285
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

286
static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
287 288 289 290
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
291
/**
292 293 294 295 296
 * snb_update_pm_irq - update GEN6_PMIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
P
Paulo Zanoni 已提交
297 298 299 300
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
301
	uint32_t new_val;
P
Paulo Zanoni 已提交
302

303 304
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
305 306
	assert_spin_locked(&dev_priv->irq_lock);

307
	new_val = dev_priv->pm_imr;
308 309 310
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

311 312 313
	if (new_val != dev_priv->pm_imr) {
		dev_priv->pm_imr = new_val;
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
314
		POSTING_READ(gen6_pm_imr(dev_priv));
315
	}
P
Paulo Zanoni 已提交
316 317
}

318
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
P
Paulo Zanoni 已提交
319
{
320 321 322
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
323 324 325
	snb_update_pm_irq(dev_priv, mask, mask);
}

326
static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
P
Paulo Zanoni 已提交
327 328 329 330
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

331
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
332 333 334 335
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

336
	__gen6_mask_pm_irq(dev_priv, mask);
337 338
}

339
void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
I
Imre Deak 已提交
340
{
341
	i915_reg_t reg = gen6_pm_iir(dev_priv);
I
Imre Deak 已提交
342

343 344 345 346
	assert_spin_locked(&dev_priv->irq_lock);

	I915_WRITE(reg, reset_mask);
	I915_WRITE(reg, reset_mask);
I
Imre Deak 已提交
347
	POSTING_READ(reg);
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
}

void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

	dev_priv->pm_ier |= enable_mask;
	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
	gen6_unmask_pm_irq(dev_priv, enable_mask);
	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
}

void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

	dev_priv->pm_ier &= ~disable_mask;
	__gen6_mask_pm_irq(dev_priv, disable_mask);
	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
	/* though a barrier is missing here, but don't really need a one */
}

void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
374
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
375 376 377
	spin_unlock_irq(&dev_priv->irq_lock);
}

378
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
379
{
380 381 382
	if (READ_ONCE(dev_priv->rps.interrupts_enabled))
		return;

383
	spin_lock_irq(&dev_priv->irq_lock);
384 385
	WARN_ON_ONCE(dev_priv->rps.pm_iir);
	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
386
	dev_priv->rps.interrupts_enabled = true;
387
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
388

389 390 391
	spin_unlock_irq(&dev_priv->irq_lock);
}

392 393
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
394
	return (mask & ~dev_priv->rps.pm_intr_keep);
395 396
}

397
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
398
{
399 400 401
	if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
		return;

I
Imre Deak 已提交
402 403
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
404

405
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
406

407
	gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
408 409

	spin_unlock_irq(&dev_priv->irq_lock);
410
	synchronize_irq(dev_priv->drm.irq);
411 412 413 414 415 416 417 418

	/* Now that we will not be generating any more work, flush any
	 * outsanding tasks. As we are called on the RPS idle path,
	 * we will reset the GPU to minimum frequencies, so the current
	 * state of the worker can be discarded.
	 */
	cancel_work_sync(&dev_priv->rps.work);
	gen6_reset_rps_interrupts(dev_priv);
419 420
}

421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
	spin_unlock_irq(&dev_priv->irq_lock);
}

void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	if (!dev_priv->guc.interrupts_enabled) {
		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
				       dev_priv->pm_guc_events);
		dev_priv->guc.interrupts_enabled = true;
		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
	}
	spin_unlock_irq(&dev_priv->irq_lock);
}

void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
{
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->guc.interrupts_enabled = false;

	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);

	spin_unlock_irq(&dev_priv->irq_lock);
	synchronize_irq(dev_priv->drm.irq);

	gen9_reset_guc_interrupts(dev_priv);
}

453
/**
454 455 456 457 458
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
				uint32_t interrupt_mask,
				uint32_t enabled_irq_mask)
{
	uint32_t new_val;
	uint32_t old_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

517 518 519 520 521 522
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
523 524 525
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
526 527 528 529 530
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

531 532
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

533 534
	assert_spin_locked(&dev_priv->irq_lock);

535
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
536 537
		return;

538 539 540
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
541

D
Daniel Vetter 已提交
542
static void
543 544
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
545
{
546
	i915_reg_t reg = PIPESTAT(pipe);
547
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
548

549
	assert_spin_locked(&dev_priv->irq_lock);
550
	WARN_ON(!intel_irqs_enabled(dev_priv));
551

552 553 554 555
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
556 557 558
		return;

	if ((pipestat & enable_mask) == enable_mask)
559 560
		return;

561 562
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

563
	/* Enable the interrupt, clear any pending status */
564
	pipestat |= enable_mask | status_mask;
565 566
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
567 568
}

D
Daniel Vetter 已提交
569
static void
570 571
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
572
{
573
	i915_reg_t reg = PIPESTAT(pipe);
574
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
575

576
	assert_spin_locked(&dev_priv->irq_lock);
577
	WARN_ON(!intel_irqs_enabled(dev_priv));
578

579 580 581 582
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
583 584
		return;

585 586 587
	if ((pipestat & enable_mask) == 0)
		return;

588 589
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

590
	pipestat &= ~enable_mask;
591 592
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
593 594
}

595 596 597 598 599
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
600 601
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
602 603 604
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
605 606 607 608 609 610
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
611 612 613 614 615 616 617 618 619 620 621 622

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

623 624 625 626 627 628
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

629
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
630
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
631 632 633
							   status_mask);
	else
		enable_mask = status_mask << 16;
634 635 636 637 638 639 640 641 642
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

643
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
644
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
645 646 647
							   status_mask);
	else
		enable_mask = status_mask << 16;
648 649 650
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

651
/**
652
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
653
 * @dev_priv: i915 device private
654
 */
655
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
656
{
657
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
658 659
		return;

660
	spin_lock_irq(&dev_priv->irq_lock);
661

662
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
663
	if (INTEL_GEN(dev_priv) >= 4)
664
		i915_enable_pipestat(dev_priv, PIPE_A,
665
				     PIPE_LEGACY_BLC_EVENT_STATUS);
666

667
	spin_unlock_irq(&dev_priv->irq_lock);
668 669
}

670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

720 721 722
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
723
static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
724
{
725
	struct drm_i915_private *dev_priv = to_i915(dev);
726
	i915_reg_t high_frame, low_frame;
727
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
728 729
	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
								pipe);
730
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
731

732 733 734 735 736
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
737

738 739 740 741 742 743
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

744 745
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
746

747 748 749 750 751 752
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
753
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
754
		low   = I915_READ(low_frame);
755
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
756 757
	} while (high1 != high2);

758
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
759
	pixel = low & PIPE_PIXEL_MASK;
760
	low >>= PIPE_FRAME_LOW_SHIFT;
761 762 763 764 765 766

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
767
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
768 769
}

770
static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
771
{
772
	struct drm_i915_private *dev_priv = to_i915(dev);
773

774
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
775 776
}

777
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
778 779 780
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
781
	struct drm_i915_private *dev_priv = to_i915(dev);
782
	const struct drm_display_mode *mode = &crtc->base.hwmode;
783
	enum pipe pipe = crtc->pipe;
784
	int position, vtotal;
785

786
	vtotal = mode->crtc_vtotal;
787 788 789
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

790
	if (IS_GEN2(dev_priv))
791
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
792
	else
793
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
794

795 796 797 798 799 800 801 802 803 804 805 806
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
807
	if (HAS_DDI(dev_priv) && !position) {
808 809 810 811 812 813 814 815 816 817 818 819 820
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
				DSL_LINEMASK_GEN3;
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

821
	/*
822 823
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
824
	 */
825
	return (position + crtc->scanline_offset) % vtotal;
826 827
}

828
static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
829
				    unsigned int flags, int *vpos, int *hpos,
830 831
				    ktime_t *stime, ktime_t *etime,
				    const struct drm_display_mode *mode)
832
{
833
	struct drm_i915_private *dev_priv = to_i915(dev);
834 835
	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
								pipe);
836
	int position;
837
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
838 839
	bool in_vbl = true;
	int ret = 0;
840
	unsigned long irqflags;
841

842
	if (WARN_ON(!mode->crtc_clock)) {
843
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
844
				 "pipe %c\n", pipe_name(pipe));
845 846 847
		return 0;
	}

848
	htotal = mode->crtc_htotal;
849
	hsync_start = mode->crtc_hsync_start;
850 851 852
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
853

854 855 856 857 858 859
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

860 861
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

862 863 864 865 866 867
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
868

869 870 871 872 873 874
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

875
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
876 877 878
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
879
		position = __intel_get_crtc_scanline(intel_crtc);
880 881 882 883 884
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
885
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
886

887 888 889 890
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
891

892 893 894 895 896 897 898 899 900 901 902 903
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

904 905 906 907 908 909 910 911 912 913
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
914 915
	}

916 917 918 919 920 921 922 923
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

924 925 926 927 928 929 930 931 932 933 934 935
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
936

937
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
938 939 940 941 942 943
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
944 945 946

	/* In vblank? */
	if (in_vbl)
947
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
948 949 950 951

	return ret;
}

952 953
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
954
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
955 956 957 958 959 960 961 962 963 964
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

965
static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
966 967 968 969
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
970
	struct drm_i915_private *dev_priv = to_i915(dev);
971
	struct intel_crtc *crtc;
972

973
	if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
974
		DRM_ERROR("Invalid crtc %u\n", pipe);
975 976 977 978
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
979
	crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
980
	if (crtc == NULL) {
981
		DRM_ERROR("Invalid crtc %u\n", pipe);
982 983 984
		return -EINVAL;
	}

985
	if (!crtc->base.hwmode.crtc_clock) {
986
		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
987 988
		return -EBUSY;
	}
989 990

	/* Helper routine in DRM core does all the work: */
991 992
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
993
						     &crtc->base.hwmode);
994 995
}

996
static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
997
{
998
	u32 busy_up, busy_down, max_avg, min_avg;
999 1000
	u8 new_delay;

1001
	spin_lock(&mchdev_lock);
1002

1003 1004
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1005
	new_delay = dev_priv->ips.cur_delay;
1006

1007
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1008 1009
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1010 1011 1012 1013
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1014
	if (busy_up > max_avg) {
1015 1016 1017 1018
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1019
	} else if (busy_down < min_avg) {
1020 1021 1022 1023
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1024 1025
	}

1026
	if (ironlake_set_drps(dev_priv, new_delay))
1027
		dev_priv->ips.cur_delay = new_delay;
1028

1029
	spin_unlock(&mchdev_lock);
1030

1031 1032 1033
	return;
}

1034
static void notify_ring(struct intel_engine_cs *engine)
1035
{
1036
	smp_store_mb(engine->breadcrumbs.irq_posted, true);
1037
	if (intel_engine_wakeup(engine))
1038
		trace_i915_gem_request_notify(engine);
1039 1040
}

1041 1042
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
1043
{
1044 1045 1046 1047
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
1048

1049 1050 1051 1052 1053 1054
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
1055
	unsigned int mul = 100;
1056

1057 1058
	if (old->cz_clock == 0)
		return false;
1059

1060 1061 1062
	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
		mul <<= 8;

1063
	time = now->cz_clock - old->cz_clock;
1064
	time *= threshold * dev_priv->czclk_freq;
1065

1066 1067 1068
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
1069
	 */
1070 1071
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
1072
	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
1073

1074
	return c0 >= time;
1075 1076
}

1077
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1078
{
1079 1080 1081
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
1082

1083 1084 1085 1086
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
1087

1088
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
1089
		return 0;
1090

1091 1092 1093
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
1094

1095 1096 1097
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
1098
				  dev_priv->rps.down_threshold))
1099 1100 1101
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
1102

1103 1104 1105
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
1106
				 dev_priv->rps.up_threshold))
1107 1108
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
1109 1110
	}

1111
	return events;
1112 1113
}

1114 1115
static bool any_waiters(struct drm_i915_private *dev_priv)
{
1116
	struct intel_engine_cs *engine;
1117
	enum intel_engine_id id;
1118

1119
	for_each_engine(engine, dev_priv, id)
1120
		if (intel_engine_has_waiter(engine))
1121 1122 1123 1124 1125
			return true;

	return false;
}

1126
static void gen6_pm_rps_work(struct work_struct *work)
1127
{
1128 1129
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1130 1131
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
1132
	u32 pm_iir;
1133

1134
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1135 1136 1137 1138 1139
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1140

1141 1142
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1143
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1144
	gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
1145 1146
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
1147
	spin_unlock_irq(&dev_priv->irq_lock);
1148

1149
	/* Make sure we didn't queue anything we're not going to process. */
1150
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1151

1152
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1153
		return;
1154

1155
	mutex_lock(&dev_priv->rps.hw_lock);
1156

1157 1158
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1159
	adj = dev_priv->rps.last_adj;
1160
	new_delay = dev_priv->rps.cur_freq;
1161 1162
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;
1163 1164 1165 1166
	if (client_boost || any_waiters(dev_priv))
		max = dev_priv->rps.max_freq;
	if (client_boost && new_delay < dev_priv->rps.boost_freq) {
		new_delay = dev_priv->rps.boost_freq;
1167 1168
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1169 1170
		if (adj > 0)
			adj *= 2;
1171 1172
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1173 1174 1175

		if (new_delay >= dev_priv->rps.max_freq_softlimit)
			adj = 0;
1176 1177 1178 1179
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1180
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1181
			new_delay = dev_priv->rps.efficient_freq;
1182 1183
			adj = 0;
		}
1184
	} else if (client_boost || any_waiters(dev_priv)) {
1185
		adj = 0;
1186
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1187 1188
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1189
		else
1190
			new_delay = dev_priv->rps.min_freq_softlimit;
1191 1192 1193 1194
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1195 1196
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1197 1198 1199

		if (new_delay <= dev_priv->rps.min_freq_softlimit)
			adj = 0;
1200
	} else { /* unknown event */
1201
		adj = 0;
1202
	}
1203

1204 1205
	dev_priv->rps.last_adj = adj;

1206 1207 1208
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1209
	new_delay += adj;
1210
	new_delay = clamp_t(int, new_delay, min, max);
1211

1212
	intel_set_rps(dev_priv, new_delay);
1213

1214
	mutex_unlock(&dev_priv->rps.hw_lock);
1215 1216
}

1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1229 1230
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1231
	u32 error_status, row, bank, subbank;
1232
	char *parity_event[6];
1233
	uint32_t misccpctl;
1234
	uint8_t slice = 0;
1235 1236 1237 1238 1239

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
1240
	mutex_lock(&dev_priv->drm.struct_mutex);
1241

1242 1243 1244 1245
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1246 1247 1248 1249
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1250
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1251
		i915_reg_t reg;
1252

1253
		slice--;
1254
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
1255
			break;
1256

1257
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1258

1259
		reg = GEN7_L3CDERRST1(slice);
1260

1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1276
		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1277
				   KOBJ_CHANGE, parity_event);
1278

1279 1280
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1281

1282 1283 1284 1285 1286
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1287

1288
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1289

1290 1291
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1292
	spin_lock_irq(&dev_priv->irq_lock);
1293
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1294
	spin_unlock_irq(&dev_priv->irq_lock);
1295

1296
	mutex_unlock(&dev_priv->drm.struct_mutex);
1297 1298
}

1299 1300
static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
					       u32 iir)
1301
{
1302
	if (!HAS_L3_DPF(dev_priv))
1303 1304
		return;

1305
	spin_lock(&dev_priv->irq_lock);
1306
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1307
	spin_unlock(&dev_priv->irq_lock);
1308

1309
	iir &= GT_PARITY_ERROR(dev_priv);
1310 1311 1312 1313 1314 1315
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1316
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1317 1318
}

1319
static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1320 1321
			       u32 gt_iir)
{
1322
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1323
		notify_ring(dev_priv->engine[RCS]);
1324
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1325
		notify_ring(dev_priv->engine[VCS]);
1326 1327
}

1328
static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1329 1330
			       u32 gt_iir)
{
1331
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1332
		notify_ring(dev_priv->engine[RCS]);
1333
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1334
		notify_ring(dev_priv->engine[VCS]);
1335
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1336
		notify_ring(dev_priv->engine[BCS]);
1337

1338 1339
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1340 1341
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1342

1343 1344
	if (gt_iir & GT_PARITY_ERROR(dev_priv))
		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1345 1346
}

1347
static __always_inline void
1348
gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1349 1350
{
	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
1351
		notify_ring(engine);
1352
	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
1353
		tasklet_schedule(&engine->irq_tasklet);
1354 1355
}

1356 1357 1358
static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
				   u32 master_ctl,
				   u32 gt_iir[4])
1359 1360 1361 1362
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1363 1364 1365
		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
		if (gt_iir[0]) {
			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1366 1367 1368 1369 1370
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1371
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1372 1373 1374
		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
		if (gt_iir[1]) {
			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1375
			ret = IRQ_HANDLED;
1376
		} else
1377
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1378 1379
	}

1380
	if (master_ctl & GEN8_GT_VECS_IRQ) {
1381 1382 1383
		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
		if (gt_iir[3]) {
			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
1384 1385 1386 1387 1388
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1389
	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
1390
		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
1391 1392
		if (gt_iir[2] & (dev_priv->pm_rps_events |
				 dev_priv->pm_guc_events)) {
1393
			I915_WRITE_FW(GEN8_GT_IIR(2),
1394 1395
				      gt_iir[2] & (dev_priv->pm_rps_events |
						   dev_priv->pm_guc_events));
1396
			ret = IRQ_HANDLED;
1397 1398 1399 1400
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1401 1402 1403
	return ret;
}

1404 1405 1406 1407
static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
				u32 gt_iir[4])
{
	if (gt_iir[0]) {
1408
		gen8_cs_irq_handler(dev_priv->engine[RCS],
1409
				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
1410
		gen8_cs_irq_handler(dev_priv->engine[BCS],
1411 1412 1413 1414
				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
	}

	if (gt_iir[1]) {
1415
		gen8_cs_irq_handler(dev_priv->engine[VCS],
1416
				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
1417
		gen8_cs_irq_handler(dev_priv->engine[VCS2],
1418 1419 1420 1421
				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
	}

	if (gt_iir[3])
1422
		gen8_cs_irq_handler(dev_priv->engine[VECS],
1423 1424 1425 1426
				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);

	if (gt_iir[2] & dev_priv->pm_rps_events)
		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
1427 1428 1429

	if (gt_iir[2] & dev_priv->pm_guc_events)
		gen9_guc_irq_handler(dev_priv, gt_iir[2]);
1430 1431
}

1432 1433 1434 1435
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1436
		return val & PORTA_HOTPLUG_LONG_DETECT;
1437 1438 1439 1440 1441 1442 1443 1444 1445
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
static bool spt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & PORTA_HOTPLUG_LONG_DETECT;
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1482
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1483 1484 1485
{
	switch (port) {
	case PORT_B:
1486
		return val & PORTB_HOTPLUG_LONG_DETECT;
1487
	case PORT_C:
1488
		return val & PORTC_HOTPLUG_LONG_DETECT;
1489
	case PORT_D:
1490 1491 1492
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1493 1494 1495
	}
}

1496
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1497 1498 1499
{
	switch (port) {
	case PORT_B:
1500
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1501
	case PORT_C:
1502
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1503
	case PORT_D:
1504 1505 1506
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1507 1508 1509
	}
}

1510 1511 1512 1513 1514 1515 1516
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1517
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1518
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1519 1520
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1521
{
1522
	enum port port;
1523 1524 1525
	int i;

	for_each_hpd_pin(i) {
1526 1527
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1528

1529 1530
		*pin_mask |= BIT(i);

1531 1532 1533
		if (!intel_hpd_pin_to_port(i, &port))
			continue;

1534
		if (long_pulse_detect(port, dig_hotplug_reg))
1535
			*long_mask |= BIT(i);
1536 1537 1538 1539 1540 1541 1542
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1543
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1544
{
1545
	wake_up_all(&dev_priv->gmbus_wait_queue);
1546 1547
}

1548
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1549
{
1550
	wake_up_all(&dev_priv->gmbus_wait_queue);
1551 1552
}

1553
#if defined(CONFIG_DEBUG_FS)
1554 1555
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1556 1557 1558
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1559 1560 1561
{
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
T
Tomeu Vizoso 已提交
1562 1563 1564
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
	struct drm_driver *driver = dev_priv->drm.driver;
	uint32_t crcs[5];
1565
	int head, tail;
1566

1567
	spin_lock(&pipe_crc->lock);
T
Tomeu Vizoso 已提交
1568 1569 1570 1571 1572 1573
	if (pipe_crc->source) {
		if (!pipe_crc->entries) {
			spin_unlock(&pipe_crc->lock);
			DRM_DEBUG_KMS("spurious interrupt\n");
			return;
		}
1574

T
Tomeu Vizoso 已提交
1575 1576
		head = pipe_crc->head;
		tail = pipe_crc->tail;
1577

T
Tomeu Vizoso 已提交
1578 1579 1580 1581 1582
		if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
			spin_unlock(&pipe_crc->lock);
			DRM_ERROR("CRC buffer overflowing\n");
			return;
		}
1583

T
Tomeu Vizoso 已提交
1584
		entry = &pipe_crc->entries[head];
1585

T
Tomeu Vizoso 已提交
1586 1587 1588 1589 1590 1591
		entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
		entry->crc[0] = crc0;
		entry->crc[1] = crc1;
		entry->crc[2] = crc2;
		entry->crc[3] = crc3;
		entry->crc[4] = crc4;
1592

T
Tomeu Vizoso 已提交
1593 1594
		head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
		pipe_crc->head = head;
1595

T
Tomeu Vizoso 已提交
1596
		spin_unlock(&pipe_crc->lock);
1597

T
Tomeu Vizoso 已提交
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
		wake_up_interruptible(&pipe_crc->wq);
	} else {
		/*
		 * For some not yet identified reason, the first CRC is
		 * bonkers. So let's just wait for the next vblank and read
		 * out the buggy result.
		 *
		 * On CHV sometimes the second CRC is bonkers as well, so
		 * don't trust that one either.
		 */
		if (pipe_crc->skipped == 0 ||
		    (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
			pipe_crc->skipped++;
			spin_unlock(&pipe_crc->lock);
			return;
		}
		spin_unlock(&pipe_crc->lock);
		crcs[0] = crc0;
		crcs[1] = crc1;
		crcs[2] = crc2;
		crcs[3] = crc3;
		crcs[4] = crc4;
1620 1621 1622
		drm_crtc_add_crc_entry(&crtc->base, true,
				       drm_accurate_vblank_count(&crtc->base),
				       crcs);
T
Tomeu Vizoso 已提交
1623
	}
1624
}
1625 1626
#else
static inline void
1627 1628
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1629 1630 1631 1632 1633
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1634

1635 1636
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1637
{
1638
	display_pipe_crc_irq_handler(dev_priv, pipe,
1639 1640
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1641 1642
}

1643 1644
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1645
{
1646
	display_pipe_crc_irq_handler(dev_priv, pipe,
1647 1648 1649 1650 1651
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1652
}
1653

1654 1655
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1656
{
1657 1658
	uint32_t res1, res2;

1659
	if (INTEL_GEN(dev_priv) >= 3)
1660 1661 1662 1663
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1664
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1665 1666 1667
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1668

1669
	display_pipe_crc_irq_handler(dev_priv, pipe,
1670 1671 1672 1673
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1674
}
1675

1676 1677 1678 1679
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1680
{
1681
	if (pm_iir & dev_priv->pm_rps_events) {
1682
		spin_lock(&dev_priv->irq_lock);
1683
		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1684 1685
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1686
			schedule_work(&dev_priv->rps.work);
I
Imre Deak 已提交
1687
		}
1688
		spin_unlock(&dev_priv->irq_lock);
1689 1690
	}

1691 1692 1693
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1694
	if (HAS_VEBOX(dev_priv)) {
1695
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1696
			notify_ring(dev_priv->engine[VECS]);
B
Ben Widawsky 已提交
1697

1698 1699
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1700
	}
1701 1702
}

1703 1704 1705
static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
{
	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
		/* Sample the log buffer flush related bits & clear them out now
		 * itself from the message identity register to minimize the
		 * probability of losing a flush interrupt, when there are back
		 * to back flush interrupts.
		 * There can be a new flush interrupt, for different log buffer
		 * type (like for ISR), whilst Host is handling one (for DPC).
		 * Since same bit is used in message register for ISR & DPC, it
		 * could happen that GuC sets the bit for 2nd interrupt but Host
		 * clears out the bit on handling the 1st interrupt.
		 */
		u32 msg, flush;

		msg = I915_READ(SOFT_SCRATCH(15));
1719 1720
		flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
			       INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
1721 1722 1723 1724 1725 1726 1727
		if (flush) {
			/* Clear the message bits that are handled */
			I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);

			/* Handle flush interrupt in bottom half */
			queue_work(dev_priv->guc.log.flush_wq,
				   &dev_priv->guc.log.flush_work);
1728 1729

			dev_priv->guc.log.flush_interrupt_count++;
1730 1731 1732 1733 1734
		} else {
			/* Not clearing of unhandled event bits won't result in
			 * re-triggering of the interrupt.
			 */
		}
1735 1736 1737
	}
}

1738
static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
1739
				     enum pipe pipe)
1740
{
1741 1742
	bool ret;

1743
	ret = drm_handle_vblank(&dev_priv->drm, pipe);
1744
	if (ret)
1745
		intel_finish_page_flip_mmio(dev_priv, pipe);
1746 1747

	return ret;
1748 1749
}

1750 1751
static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1752 1753 1754
{
	int pipe;

1755
	spin_lock(&dev_priv->irq_lock);
1756 1757 1758 1759 1760 1761

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1762
	for_each_pipe(dev_priv, pipe) {
1763
		i915_reg_t reg;
1764
		u32 mask, iir_bit = 0;
1765

1766 1767 1768 1769 1770 1771 1772
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1773 1774 1775

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1776 1777 1778 1779 1780 1781 1782 1783

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1784 1785 1786
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1787 1788 1789 1790 1791
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1792 1793 1794
			continue;

		reg = PIPESTAT(pipe);
1795 1796
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1797 1798 1799 1800

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1801 1802
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1803 1804
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1805
	spin_unlock(&dev_priv->irq_lock);
1806 1807
}

1808
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1809 1810 1811
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1812

1813
	for_each_pipe(dev_priv, pipe) {
1814 1815 1816
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
1817

1818
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
1819
			intel_finish_page_flip_cs(dev_priv, pipe);
1820 1821

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1822
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1823

1824 1825
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1826 1827 1828
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1829
		gmbus_irq_handler(dev_priv);
1830 1831
}

1832
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1833 1834 1835
{
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1836 1837
	if (hotplug_status)
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1838

1839 1840 1841
	return hotplug_status;
}

1842
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1843 1844 1845
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1846

1847 1848
	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
	    IS_CHERRYVIEW(dev_priv)) {
1849
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1850

1851 1852 1853 1854 1855
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

1856
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1857
		}
1858 1859

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1860
			dp_aux_irq_handler(dev_priv);
1861 1862
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1863

1864 1865
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1866
					   hotplug_trigger, hpd_status_i915,
1867
					   i9xx_port_hotplug_long_detect);
1868
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1869
		}
1870
	}
1871 1872
}

1873
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1874
{
1875
	struct drm_device *dev = arg;
1876
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
1877 1878
	irqreturn_t ret = IRQ_NONE;

1879 1880 1881
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1882 1883 1884
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1885
	do {
1886
		u32 iir, gt_iir, pm_iir;
1887
		u32 pipe_stats[I915_MAX_PIPES] = {};
1888
		u32 hotplug_status = 0;
1889
		u32 ier = 0;
1890

J
Jesse Barnes 已提交
1891 1892
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1893
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1894 1895

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1896
			break;
J
Jesse Barnes 已提交
1897 1898 1899

		ret = IRQ_HANDLED;

1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1913
		I915_WRITE(VLV_MASTER_IER, 0);
1914 1915
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1916 1917 1918 1919 1920 1921

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1922
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1923
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1924

1925 1926
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1927
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1928 1929 1930 1931 1932 1933 1934

		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
1935

1936
		I915_WRITE(VLV_IER, ier);
1937 1938
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
		POSTING_READ(VLV_MASTER_IER);
1939

1940
		if (gt_iir)
1941
			snb_gt_irq_handler(dev_priv, gt_iir);
1942 1943 1944
		if (pm_iir)
			gen6_rps_irq_handler(dev_priv, pm_iir);

1945
		if (hotplug_status)
1946
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1947

1948
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1949
	} while (0);
J
Jesse Barnes 已提交
1950

1951 1952
	enable_rpm_wakeref_asserts(dev_priv);

J
Jesse Barnes 已提交
1953 1954 1955
	return ret;
}

1956 1957
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1958
	struct drm_device *dev = arg;
1959
	struct drm_i915_private *dev_priv = to_i915(dev);
1960 1961
	irqreturn_t ret = IRQ_NONE;

1962 1963 1964
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1965 1966 1967
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1968
	do {
1969
		u32 master_ctl, iir;
1970
		u32 gt_iir[4] = {};
1971
		u32 pipe_stats[I915_MAX_PIPES] = {};
1972
		u32 hotplug_status = 0;
1973 1974
		u32 ier = 0;

1975 1976
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1977

1978 1979
		if (master_ctl == 0 && iir == 0)
			break;
1980

1981 1982
		ret = IRQ_HANDLED;

1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
1996
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1997 1998
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1999

2000
		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2001

2002
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
2003
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
2004

2005 2006
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
2007
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
2008

2009 2010 2011 2012 2013 2014 2015
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

2016
		I915_WRITE(VLV_IER, ier);
2017
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2018
		POSTING_READ(GEN8_MASTER_IRQ);
2019

2020 2021
		gen8_gt_irq_handler(dev_priv, gt_iir);

2022
		if (hotplug_status)
2023
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
2024

2025
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2026
	} while (0);
2027

2028 2029
	enable_rpm_wakeref_asserts(dev_priv);

2030 2031 2032
	return ret;
}

2033 2034
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2035 2036 2037 2038
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

2039 2040 2041 2042 2043 2044
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
2045
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2046 2047 2048 2049 2050 2051 2052 2053
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

2054
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2055 2056
	if (!hotplug_trigger)
		return;
2057 2058 2059 2060 2061

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

2062
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2063 2064
}

2065
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2066
{
2067
	int pipe;
2068
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
2069

2070
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
2071

2072 2073 2074
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
2075
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2076 2077
				 port_name(port));
	}
2078

2079
	if (pch_iir & SDE_AUX_MASK)
2080
		dp_aux_irq_handler(dev_priv);
2081

2082
	if (pch_iir & SDE_GMBUS)
2083
		gmbus_irq_handler(dev_priv);
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2094
	if (pch_iir & SDE_FDI_MASK)
2095
		for_each_pipe(dev_priv, pipe)
2096 2097 2098
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2099 2100 2101 2102 2103 2104 2105 2106

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2107
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2108 2109

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2110
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2111 2112
}

2113
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
2114 2115
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2116
	enum pipe pipe;
2117

2118 2119 2120
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

2121
	for_each_pipe(dev_priv, pipe) {
2122 2123
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2124

D
Daniel Vetter 已提交
2125
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2126 2127
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2128
			else
2129
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2130 2131
		}
	}
2132

2133 2134 2135
	I915_WRITE(GEN7_ERR_INT, err_int);
}

2136
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
2137 2138 2139
{
	u32 serr_int = I915_READ(SERR_INT);

2140 2141 2142
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2143
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2144
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2145 2146

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2147
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2148 2149

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2150
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
2151 2152

	I915_WRITE(SERR_INT, serr_int);
2153 2154
}

2155
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2156 2157
{
	int pipe;
2158
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2159

2160
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
2161

2162 2163 2164 2165 2166 2167
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2168 2169

	if (pch_iir & SDE_AUX_MASK_CPT)
2170
		dp_aux_irq_handler(dev_priv);
2171 2172

	if (pch_iir & SDE_GMBUS_CPT)
2173
		gmbus_irq_handler(dev_priv);
2174 2175 2176 2177 2178 2179 2180 2181

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2182
		for_each_pipe(dev_priv, pipe)
2183 2184 2185
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2186 2187

	if (pch_iir & SDE_ERROR_CPT)
2188
		cpt_serr_int_handler(dev_priv);
2189 2190
}

2191
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_spt,
2206
				   spt_port_hotplug_long_detect);
2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
				   dig_hotplug_reg, hpd_spt,
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
2221
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2222 2223

	if (pch_iir & SDE_GMBUS_CPT)
2224
		gmbus_irq_handler(dev_priv);
2225 2226
}

2227 2228
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

2240
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2241 2242
}

2243 2244
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2245
{
2246
	enum pipe pipe;
2247 2248
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2249
	if (hotplug_trigger)
2250
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
2251 2252

	if (de_iir & DE_AUX_CHANNEL_A)
2253
		dp_aux_irq_handler(dev_priv);
2254 2255

	if (de_iir & DE_GSE)
2256
		intel_opregion_asle_intr(dev_priv);
2257 2258 2259 2260

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2261
	for_each_pipe(dev_priv, pipe) {
2262 2263 2264
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2265

2266
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2267
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2268

2269
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2270
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2271

2272
		/* plane/pipes map 1:1 on ilk+ */
2273
		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
2274
			intel_finish_page_flip_cs(dev_priv, pipe);
2275 2276 2277 2278 2279 2280
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2281 2282
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2283
		else
2284
			ibx_irq_handler(dev_priv, pch_iir);
2285 2286 2287 2288 2289

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2290 2291
	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev_priv);
2292 2293
}

2294 2295
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2296
{
2297
	enum pipe pipe;
2298 2299
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2300
	if (hotplug_trigger)
2301
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
2302 2303

	if (de_iir & DE_ERR_INT_IVB)
2304
		ivb_err_int_handler(dev_priv);
2305 2306

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2307
		dp_aux_irq_handler(dev_priv);
2308 2309

	if (de_iir & DE_GSE_IVB)
2310
		intel_opregion_asle_intr(dev_priv);
2311

2312
	for_each_pipe(dev_priv, pipe) {
2313 2314 2315
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2316 2317

		/* plane/pipes map 1:1 on ilk+ */
2318
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
2319
			intel_finish_page_flip_cs(dev_priv, pipe);
2320 2321 2322
	}

	/* check event from PCH */
2323
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2324 2325
		u32 pch_iir = I915_READ(SDEIIR);

2326
		cpt_irq_handler(dev_priv, pch_iir);
2327 2328 2329 2330 2331 2332

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2333 2334 2335 2336 2337 2338 2339 2340
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2341
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2342
{
2343
	struct drm_device *dev = arg;
2344
	struct drm_i915_private *dev_priv = to_i915(dev);
2345
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2346
	irqreturn_t ret = IRQ_NONE;
2347

2348 2349 2350
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2351 2352 2353
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2354 2355 2356
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2357
	POSTING_READ(DEIER);
2358

2359 2360 2361 2362 2363
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2364
	if (!HAS_PCH_NOP(dev_priv)) {
2365 2366 2367 2368
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2369

2370 2371
	/* Find, clear, then process each source of interrupt */

2372
	gt_iir = I915_READ(GTIIR);
2373
	if (gt_iir) {
2374 2375
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2376
		if (INTEL_GEN(dev_priv) >= 6)
2377
			snb_gt_irq_handler(dev_priv, gt_iir);
2378
		else
2379
			ilk_gt_irq_handler(dev_priv, gt_iir);
2380 2381
	}

2382 2383
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2384 2385
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2386 2387
		if (INTEL_GEN(dev_priv) >= 7)
			ivb_display_irq_handler(dev_priv, de_iir);
2388
		else
2389
			ilk_display_irq_handler(dev_priv, de_iir);
2390 2391
	}

2392
	if (INTEL_GEN(dev_priv) >= 6) {
2393 2394 2395 2396
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2397
			gen6_rps_irq_handler(dev_priv, pm_iir);
2398
		}
2399
	}
2400 2401 2402

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2403
	if (!HAS_PCH_NOP(dev_priv)) {
2404 2405 2406
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2407

2408 2409 2410
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	enable_rpm_wakeref_asserts(dev_priv);

2411 2412 2413
	return ret;
}

2414 2415
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2416
				const u32 hpd[HPD_NUM_PINS])
2417
{
2418
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2419

2420 2421
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2422

2423
	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2424
			   dig_hotplug_reg, hpd,
2425
			   bxt_port_hotplug_long_detect);
2426

2427
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2428 2429
}

2430 2431
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2432 2433
{
	irqreturn_t ret = IRQ_NONE;
2434
	u32 iir;
2435
	enum pipe pipe;
J
Jesse Barnes 已提交
2436

2437
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2438 2439 2440
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2441
			ret = IRQ_HANDLED;
2442
			if (iir & GEN8_DE_MISC_GSE)
2443
				intel_opregion_asle_intr(dev_priv);
2444 2445
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2446
		}
2447 2448
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2449 2450
	}

2451
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2452 2453 2454
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2455
			bool found = false;
2456

2457
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2458
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2459

2460 2461 2462 2463 2464 2465 2466
			tmp_mask = GEN8_AUX_CHANNEL_A;
			if (INTEL_INFO(dev_priv)->gen >= 9)
				tmp_mask |= GEN9_AUX_CHANNEL_B |
					    GEN9_AUX_CHANNEL_C |
					    GEN9_AUX_CHANNEL_D;

			if (iir & tmp_mask) {
2467
				dp_aux_irq_handler(dev_priv);
2468 2469 2470
				found = true;
			}

2471
			if (IS_GEN9_LP(dev_priv)) {
2472 2473
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2474 2475
					bxt_hpd_irq_handler(dev_priv, tmp_mask,
							    hpd_bxt);
2476 2477 2478 2479 2480
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2481 2482
					ilk_hpd_irq_handler(dev_priv,
							    tmp_mask, hpd_bdw);
2483 2484
					found = true;
				}
2485 2486
			}

2487
			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2488
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2489 2490 2491
				found = true;
			}

2492
			if (!found)
2493
				DRM_ERROR("Unexpected DE Port interrupt\n");
2494
		}
2495 2496
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2497 2498
	}

2499
	for_each_pipe(dev_priv, pipe) {
2500
		u32 flip_done, fault_errors;
2501

2502 2503
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2504

2505 2506 2507 2508 2509
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
			continue;
		}
2510

2511 2512
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2513

2514 2515 2516
		if (iir & GEN8_PIPE_VBLANK &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2517

2518 2519 2520 2521 2522
		flip_done = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
		else
			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2523

2524
		if (flip_done)
2525
			intel_finish_page_flip_cs(dev_priv, pipe);
2526

2527
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2528
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2529

2530 2531
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2532

2533 2534 2535 2536 2537
		fault_errors = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
		else
			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2538

2539
		if (fault_errors)
2540
			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
2541 2542
				  pipe_name(pipe),
				  fault_errors);
2543 2544
	}

2545
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2546
	    master_ctl & GEN8_DE_PCH_IRQ) {
2547 2548 2549 2550 2551
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2552 2553 2554
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2555
			ret = IRQ_HANDLED;
2556

2557
			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
2558
				spt_irq_handler(dev_priv, iir);
2559
			else
2560
				cpt_irq_handler(dev_priv, iir);
2561 2562 2563 2564 2565 2566 2567
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
		}
2568 2569
	}

2570 2571 2572 2573 2574 2575
	return ret;
}

static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
2576
	struct drm_i915_private *dev_priv = to_i915(dev);
2577
	u32 master_ctl;
2578
	u32 gt_iir[4] = {};
2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594
	irqreturn_t ret;

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	/* Find, clear, then process each source of interrupt */
2595 2596
	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
	gen8_gt_irq_handler(dev_priv, gt_iir);
2597 2598
	ret |= gen8_de_irq_handler(dev_priv, master_ctl);

2599 2600
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2601

2602 2603
	enable_rpm_wakeref_asserts(dev_priv);

2604 2605 2606
	return ret;
}

2607
static void i915_error_wake_up(struct drm_i915_private *dev_priv)
2608 2609 2610 2611 2612 2613 2614 2615 2616
{
	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2617
	wake_up_all(&dev_priv->gpu_error.wait_queue);
2618 2619 2620 2621 2622

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);
}

2623
/**
2624
 * i915_reset_and_wakeup - do process context error handling work
2625
 * @dev_priv: i915 device private
2626 2627 2628 2629
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2630
static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
2631
{
2632
	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2633 2634 2635
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2636

2637
	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
2638

2639 2640 2641
	DRM_DEBUG_DRIVER("resetting chip\n");
	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);

2642
	/*
2643 2644 2645 2646 2647
	 * In most cases it's guaranteed that we get here with an RPM
	 * reference held, for example because there is a pending GPU
	 * request that won't finish until the reset is done. This
	 * isn't the case at least when we get here by doing a
	 * simulated reset via debugs, so get an RPM reference.
2648
	 */
2649 2650
	intel_runtime_pm_get(dev_priv);
	intel_prepare_reset(dev_priv);
2651

2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662
	do {
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
		if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
			i915_reset(dev_priv);
			mutex_unlock(&dev_priv->drm.struct_mutex);
		}
2663

2664 2665 2666 2667 2668
		/* We need to wait for anyone holding the lock to wakeup */
	} while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
				     I915_RESET_IN_PROGRESS,
				     TASK_UNINTERRUPTIBLE,
				     HZ));
2669

2670
	intel_finish_reset(dev_priv);
2671
	intel_runtime_pm_put(dev_priv);
2672

2673
	if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
2674 2675
		kobject_uevent_env(kobj,
				   KOBJ_CHANGE, reset_done_event);
2676

2677 2678 2679 2680 2681
	/*
	 * Note: The wake_up also serves as a memory barrier so that
	 * waiters see the updated value of the dev_priv->gpu_error.
	 */
	wake_up_all(&dev_priv->gpu_error.reset_queue);
2682 2683
}

2684 2685 2686 2687
static inline void
i915_err_print_instdone(struct drm_i915_private *dev_priv,
			struct intel_instdone *instdone)
{
2688 2689 2690
	int slice;
	int subslice;

2691 2692 2693 2694 2695 2696 2697 2698 2699 2700
	pr_err("  INSTDONE: 0x%08x\n", instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	pr_err("  SC_INSTDONE: 0x%08x\n", instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

2701 2702 2703 2704 2705 2706 2707
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		pr_err("  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
		       slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		pr_err("  ROW_INSTDONE[%d][%d]: 0x%08x\n",
		       slice, subslice, instdone->row[slice][subslice]);
2708 2709
}

2710
static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
2711
{
2712
	u32 eir;
2713

2714 2715
	if (!IS_GEN2(dev_priv))
		I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
2716

2717 2718 2719 2720
	if (INTEL_GEN(dev_priv) < 4)
		I915_WRITE(IPEIR, I915_READ(IPEIR));
	else
		I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
2721

2722
	I915_WRITE(EIR, I915_READ(EIR));
2723 2724 2725 2726 2727 2728
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
2729
		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
2730 2731 2732
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2733 2734 2735
}

/**
2736
 * i915_handle_error - handle a gpu error
2737
 * @dev_priv: i915 device private
2738
 * @engine_mask: mask representing engines that are hung
2739 2740
 * @fmt: Error message format string
 *
2741
 * Do some basic checking of register state at error time and
2742 2743 2744 2745 2746
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2747 2748
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2749
		       const char *fmt, ...)
2750
{
2751 2752
	va_list args;
	char error_msg[80];
2753

2754 2755 2756 2757
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

2758
	i915_capture_error_state(dev_priv, engine_mask, error_msg);
2759
	i915_clear_error_registers(dev_priv);
2760

2761 2762
	if (!engine_mask)
		return;
2763

2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
	if (test_and_set_bit(I915_RESET_IN_PROGRESS,
			     &dev_priv->gpu_error.flags))
		return;

	/*
	 * Wakeup waiting processes so that the reset function
	 * i915_reset_and_wakeup doesn't deadlock trying to grab
	 * various locks. By bumping the reset counter first, the woken
	 * processes will see a reset in progress and back off,
	 * releasing their locks and then wait for the reset completion.
	 * We must do this for _all_ gpu waiters that might hold locks
	 * that the reset work needs to acquire.
	 *
	 * Note: The wake_up also provides a memory barrier to ensure that the
	 * waiters see the updated value of the reset flags.
	 */
	i915_error_wake_up(dev_priv);
2781

2782
	i915_reset_and_wakeup(dev_priv);
2783 2784
}

2785 2786 2787
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2788
static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
2789
{
2790
	struct drm_i915_private *dev_priv = to_i915(dev);
2791
	unsigned long irqflags;
2792

2793
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2794
	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2795
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2796

2797 2798 2799
	return 0;
}

2800
static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2801
{
2802
	struct drm_i915_private *dev_priv = to_i915(dev);
2803 2804 2805
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2806 2807
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
2808 2809 2810 2811 2812
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2813
static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2814
{
2815
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2816
	unsigned long irqflags;
2817
	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
2818
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2819 2820

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2821
	ilk_enable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2822 2823 2824 2825 2826
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2827
static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2828
{
2829
	struct drm_i915_private *dev_priv = to_i915(dev);
2830 2831 2832
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2833
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2834
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2835

2836 2837 2838
	return 0;
}

2839 2840 2841
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2842
static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2843
{
2844
	struct drm_i915_private *dev_priv = to_i915(dev);
2845
	unsigned long irqflags;
2846

2847
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2848
	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2849 2850 2851
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2852
static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
2853
{
2854
	struct drm_i915_private *dev_priv = to_i915(dev);
2855 2856 2857
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2858 2859
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2860 2861 2862
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2863
static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2864
{
2865
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2866
	unsigned long irqflags;
2867
	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
2868
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2869 2870

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2871
	ilk_disable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2872 2873 2874
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2875
static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2876
{
2877
	struct drm_i915_private *dev_priv = to_i915(dev);
2878 2879 2880
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2881
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2882 2883 2884
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2885
static void ibx_irq_reset(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
2886
{
2887
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2888 2889
		return;

2890
	GEN5_IRQ_RESET(SDE);
2891

2892
	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2893
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2894
}
2895

P
Paulo Zanoni 已提交
2896 2897 2898 2899 2900 2901 2902 2903 2904 2905
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
2906
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
2907

2908
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
2909 2910 2911
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
2912 2913 2914 2915
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2916
static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
2917
{
2918
	GEN5_IRQ_RESET(GT);
2919
	if (INTEL_GEN(dev_priv) >= 6)
2920
		GEN5_IRQ_RESET(GEN6_PM);
2921 2922
}

2923 2924 2925 2926
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

2927 2928 2929 2930 2931
	if (IS_CHERRYVIEW(dev_priv))
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
	else
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);

2932
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
2933 2934
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

2935 2936 2937 2938 2939 2940
	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPE_FIFO_UNDERRUN_STATUS |
			   PIPESTAT_INT_STATUS_MASK);
		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
2941 2942

	GEN5_IRQ_RESET(VLV_);
2943
	dev_priv->irq_mask = ~0;
2944 2945
}

2946 2947 2948
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
2949
	u32 enable_mask;
2950 2951 2952 2953 2954 2955 2956 2957 2958
	enum pipe pipe;

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

2959 2960 2961
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
2962
	if (IS_CHERRYVIEW(dev_priv))
2963
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
2964 2965 2966

	WARN_ON(dev_priv->irq_mask != ~0);

2967 2968 2969
	dev_priv->irq_mask = ~enable_mask;

	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
2970 2971 2972 2973 2974 2975
}

/* drm_dma.h hooks
*/
static void ironlake_irq_reset(struct drm_device *dev)
{
2976
	struct drm_i915_private *dev_priv = to_i915(dev);
2977 2978 2979 2980

	I915_WRITE(HWSTAM, 0xffffffff);

	GEN5_IRQ_RESET(DE);
2981
	if (IS_GEN7(dev_priv))
2982 2983
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);

2984
	gen5_gt_irq_reset(dev_priv);
2985

2986
	ibx_irq_reset(dev_priv);
2987 2988
}

J
Jesse Barnes 已提交
2989 2990
static void valleyview_irq_preinstall(struct drm_device *dev)
{
2991
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2992

2993 2994 2995
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

2996
	gen5_gt_irq_reset(dev_priv);
J
Jesse Barnes 已提交
2997

2998
	spin_lock_irq(&dev_priv->irq_lock);
2999 3000
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3001
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3002 3003
}

3004 3005 3006 3007 3008 3009 3010 3011
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3012
static void gen8_irq_reset(struct drm_device *dev)
3013
{
3014
	struct drm_i915_private *dev_priv = to_i915(dev);
3015 3016 3017 3018 3019
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3020
	gen8_gt_irq_reset(dev_priv);
3021

3022
	for_each_pipe(dev_priv, pipe)
3023 3024
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3025
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3026

3027 3028 3029
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3030

3031
	if (HAS_PCH_SPLIT(dev_priv))
3032
		ibx_irq_reset(dev_priv);
3033
}
3034

3035 3036
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3037
{
3038
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3039
	enum pipe pipe;
3040

3041
	spin_lock_irq(&dev_priv->irq_lock);
3042 3043 3044 3045
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
3046
	spin_unlock_irq(&dev_priv->irq_lock);
3047 3048
}

3049 3050 3051
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
{
3052 3053
	enum pipe pipe;

3054
	spin_lock_irq(&dev_priv->irq_lock);
3055 3056
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3057 3058 3059
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
3060
	synchronize_irq(dev_priv->drm.irq);
3061 3062
}

3063 3064
static void cherryview_irq_preinstall(struct drm_device *dev)
{
3065
	struct drm_i915_private *dev_priv = to_i915(dev);
3066 3067 3068 3069

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3070
	gen8_gt_irq_reset(dev_priv);
3071 3072 3073

	GEN5_IRQ_RESET(GEN8_PCU_);

3074
	spin_lock_irq(&dev_priv->irq_lock);
3075 3076
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3077
	spin_unlock_irq(&dev_priv->irq_lock);
3078 3079
}

3080
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
3081 3082 3083 3084 3085
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

3086
	for_each_intel_encoder(&dev_priv->drm, encoder)
3087 3088 3089 3090 3091 3092
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3093
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
3094
{
3095
	u32 hotplug_irqs, hotplug, enabled_irqs;
3096

3097
	if (HAS_PCH_IBX(dev_priv)) {
3098
		hotplug_irqs = SDE_HOTPLUG_MASK;
3099
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
3100
	} else {
3101
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3102
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
3103
	}
3104

3105
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3106 3107 3108

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3109 3110
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3111
	 */
3112 3113 3114 3115 3116
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3117 3118 3119 3120
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3121
	if (HAS_PCH_LPT_LP(dev_priv))
3122
		hotplug |= PORTA_HOTPLUG_ENABLE;
3123
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3124
}
X
Xiong Zhang 已提交
3125

3126
static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3127
{
3128
	u32 hotplug;
3129 3130 3131

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3132 3133 3134 3135
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE |
		   PORTD_HOTPLUG_ENABLE;
3136 3137 3138 3139 3140
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3141 3142
}

3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	spt_hpd_detection_setup(dev_priv);
}

3155
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3156 3157 3158
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

3159
	if (INTEL_GEN(dev_priv) >= 8) {
3160
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3161
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3162 3163

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3164
	} else if (INTEL_GEN(dev_priv) >= 7) {
3165
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3166
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3167 3168

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3169 3170
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3171
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3172

3173 3174
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3175 3176 3177 3178

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
3179
	 * The pulse duration bits are reserved on HSW+.
3180 3181 3182 3183 3184 3185
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);

3186
	ibx_hpd_irq_setup(dev_priv);
3187 3188
}

3189 3190
static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
				      u32 enabled_irqs)
3191
{
3192
	u32 hotplug;
3193

3194
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3195 3196 3197
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE;
3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216

	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
		      hotplug, enabled_irqs);
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3217
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3218 3219
}

3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236
static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
}

static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;

	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);

	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
}

P
Paulo Zanoni 已提交
3237 3238
static void ibx_irq_postinstall(struct drm_device *dev)
{
3239
	struct drm_i915_private *dev_priv = to_i915(dev);
3240
	u32 mask;
3241

3242
	if (HAS_PCH_NOP(dev_priv))
D
Daniel Vetter 已提交
3243 3244
		return;

3245
	if (HAS_PCH_IBX(dev_priv))
3246
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3247
	else
3248
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3249

3250
	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
P
Paulo Zanoni 已提交
3251
	I915_WRITE(SDEIMR, ~mask);
3252 3253 3254 3255 3256 3257

	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
	    HAS_PCH_LPT(dev_priv))
		; /* TODO: Enable HPD detection on older PCH platforms too */
	else
		spt_hpd_detection_setup(dev_priv);
P
Paulo Zanoni 已提交
3258 3259
}

3260 3261
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
3262
	struct drm_i915_private *dev_priv = to_i915(dev);
3263 3264 3265 3266 3267
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3268
	if (HAS_L3_DPF(dev_priv)) {
3269
		/* L3 parity interrupt is always unmasked. */
3270 3271
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
		gt_irqs |= GT_PARITY_ERROR(dev_priv);
3272 3273 3274
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
3275
	if (IS_GEN5(dev_priv)) {
3276
		gt_irqs |= ILK_BSD_USER_INTERRUPT;
3277 3278 3279 3280
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3281
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3282

3283
	if (INTEL_GEN(dev_priv) >= 6) {
3284 3285 3286 3287
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3288
		if (HAS_VEBOX(dev_priv)) {
3289
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3290 3291
			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
		}
3292

3293 3294
		dev_priv->pm_imr = 0xffffffff;
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
3295 3296 3297
	}
}

3298
static int ironlake_irq_postinstall(struct drm_device *dev)
3299
{
3300
	struct drm_i915_private *dev_priv = to_i915(dev);
3301 3302
	u32 display_mask, extra_mask;

3303
	if (INTEL_GEN(dev_priv) >= 7) {
3304 3305 3306
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3307
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3308
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3309 3310
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3311 3312 3313
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3314 3315 3316
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3317 3318 3319
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3320
	}
3321

3322
	dev_priv->irq_mask = ~display_mask;
3323

3324 3325
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3326 3327
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3328
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3329

3330
	gen5_gt_irq_postinstall(dev);
3331

P
Paulo Zanoni 已提交
3332
	ibx_irq_postinstall(dev);
3333

3334
	if (IS_IRONLAKE_M(dev_priv)) {
3335 3336 3337
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3338 3339
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3340
		spin_lock_irq(&dev_priv->irq_lock);
3341
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3342
		spin_unlock_irq(&dev_priv->irq_lock);
3343 3344
	}

3345 3346 3347
	return 0;
}

3348 3349 3350 3351 3352 3353 3354 3355 3356
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3357 3358
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3359
		vlv_display_irq_postinstall(dev_priv);
3360
	}
3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3372
	if (intel_irqs_enabled(dev_priv))
3373
		vlv_display_irq_reset(dev_priv);
3374 3375
}

3376 3377 3378

static int valleyview_irq_postinstall(struct drm_device *dev)
{
3379
	struct drm_i915_private *dev_priv = to_i915(dev);
3380

3381
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3382

3383
	spin_lock_irq(&dev_priv->irq_lock);
3384 3385
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3386 3387
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3388
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3389
	POSTING_READ(VLV_MASTER_IER);
3390 3391 3392 3393

	return 0;
}

3394 3395 3396 3397 3398
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3399 3400 3401
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3402
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3403 3404 3405
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3406
		0,
3407 3408
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3409 3410
		};

3411 3412 3413
	if (HAS_L3_DPF(dev_priv))
		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;

3414 3415
	dev_priv->pm_ier = 0x0;
	dev_priv->pm_imr = ~dev_priv->pm_ier;
3416 3417
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3418 3419
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
3420
	 * is enabled/disabled. Same wil be the case for GuC interrupts.
3421
	 */
3422
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
3423
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3424 3425 3426 3427
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3428 3429
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3430 3431
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
3432
	u32 de_misc_masked = GEN8_DE_MISC_GSE;
3433
	enum pipe pipe;
3434

3435
	if (INTEL_INFO(dev_priv)->gen >= 9) {
3436 3437
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3438 3439
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
3440
		if (IS_GEN9_LP(dev_priv))
3441 3442
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3443 3444
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3445
	}
3446 3447 3448 3449

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3450
	de_port_enables = de_port_masked;
3451
	if (IS_GEN9_LP(dev_priv))
3452 3453
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3454 3455
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3456 3457 3458
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3459

3460
	for_each_pipe(dev_priv, pipe)
3461
		if (intel_display_power_is_enabled(dev_priv,
3462 3463 3464 3465
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3466

3467
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3468
	GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3469 3470 3471

	if (IS_GEN9_LP(dev_priv))
		bxt_hpd_detection_setup(dev_priv);
3472 3473 3474 3475
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
3476
	struct drm_i915_private *dev_priv = to_i915(dev);
3477

3478
	if (HAS_PCH_SPLIT(dev_priv))
3479
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3480

3481 3482 3483
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3484
	if (HAS_PCH_SPLIT(dev_priv))
3485
		ibx_irq_postinstall(dev);
3486

3487
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3488 3489 3490 3491 3492
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3493 3494
static int cherryview_irq_postinstall(struct drm_device *dev)
{
3495
	struct drm_i915_private *dev_priv = to_i915(dev);
3496 3497 3498

	gen8_gt_irq_postinstall(dev_priv);

3499
	spin_lock_irq(&dev_priv->irq_lock);
3500 3501
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3502 3503
	spin_unlock_irq(&dev_priv->irq_lock);

3504
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3505 3506 3507 3508 3509
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3510 3511
static void gen8_irq_uninstall(struct drm_device *dev)
{
3512
	struct drm_i915_private *dev_priv = to_i915(dev);
3513 3514 3515 3516

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3517
	gen8_irq_reset(dev);
3518 3519
}

J
Jesse Barnes 已提交
3520 3521
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3522
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3523 3524 3525 3526

	if (!dev_priv)
		return;

3527
	I915_WRITE(VLV_MASTER_IER, 0);
3528
	POSTING_READ(VLV_MASTER_IER);
3529

3530
	gen5_gt_irq_reset(dev_priv);
3531

J
Jesse Barnes 已提交
3532
	I915_WRITE(HWSTAM, 0xffffffff);
3533

3534
	spin_lock_irq(&dev_priv->irq_lock);
3535 3536
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3537
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3538 3539
}

3540 3541
static void cherryview_irq_uninstall(struct drm_device *dev)
{
3542
	struct drm_i915_private *dev_priv = to_i915(dev);
3543 3544 3545 3546 3547 3548 3549

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3550
	gen8_gt_irq_reset(dev_priv);
3551

3552
	GEN5_IRQ_RESET(GEN8_PCU_);
3553

3554
	spin_lock_irq(&dev_priv->irq_lock);
3555 3556
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3557
	spin_unlock_irq(&dev_priv->irq_lock);
3558 3559
}

3560
static void ironlake_irq_uninstall(struct drm_device *dev)
3561
{
3562
	struct drm_i915_private *dev_priv = to_i915(dev);
3563 3564 3565 3566

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3567
	ironlake_irq_reset(dev);
3568 3569
}

3570
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3571
{
3572
	struct drm_i915_private *dev_priv = to_i915(dev);
3573
	int pipe;
3574

3575
	for_each_pipe(dev_priv, pipe)
3576
		I915_WRITE(PIPESTAT(pipe), 0);
3577 3578 3579
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3580 3581 3582 3583
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3584
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3585 3586 3587 3588 3589 3590 3591 3592 3593

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3594
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3595 3596 3597 3598 3599 3600 3601 3602
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3603 3604
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3605
	spin_lock_irq(&dev_priv->irq_lock);
3606 3607
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3608
	spin_unlock_irq(&dev_priv->irq_lock);
3609

C
Chris Wilson 已提交
3610 3611 3612
	return 0;
}

3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
			       int plane, int pipe, u32 iir)
{
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!intel_pipe_handle_vblank(dev_priv, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		goto check_page_flip;

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		goto check_page_flip;

	intel_finish_page_flip_cs(dev_priv, pipe);
	return true;

check_page_flip:
	intel_check_page_flip(dev_priv, pipe);
	return false;
}

3644
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3645
{
3646
	struct drm_device *dev = arg;
3647
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3648 3649 3650 3651 3652 3653
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3654
	irqreturn_t ret;
C
Chris Wilson 已提交
3655

3656 3657 3658
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3659 3660 3661 3662
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	ret = IRQ_NONE;
C
Chris Wilson 已提交
3663 3664
	iir = I915_READ16(IIR);
	if (iir == 0)
3665
		goto out;
C
Chris Wilson 已提交
3666 3667 3668 3669 3670 3671 3672

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3673
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3674
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3675
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3676

3677
		for_each_pipe(dev_priv, pipe) {
3678
			i915_reg_t reg = PIPESTAT(pipe);
C
Chris Wilson 已提交
3679 3680 3681 3682 3683
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3684
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3685 3686
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3687
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3688 3689 3690 3691 3692

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
3693
			notify_ring(dev_priv->engine[RCS]);
C
Chris Wilson 已提交
3694

3695
		for_each_pipe(dev_priv, pipe) {
3696 3697 3698 3699 3700 3701 3702
			int plane = pipe;
			if (HAS_FBC(dev_priv))
				plane = !plane;

			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3703

3704
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3705
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
3706

3707 3708 3709
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3710
		}
C
Chris Wilson 已提交
3711 3712 3713

		iir = new_iir;
	}
3714 3715 3716 3717
	ret = IRQ_HANDLED;

out:
	enable_rpm_wakeref_asserts(dev_priv);
C
Chris Wilson 已提交
3718

3719
	return ret;
C
Chris Wilson 已提交
3720 3721 3722 3723
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3724
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3725 3726
	int pipe;

3727
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3728 3729 3730 3731 3732 3733 3734 3735 3736
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3737 3738
static void i915_irq_preinstall(struct drm_device * dev)
{
3739
	struct drm_i915_private *dev_priv = to_i915(dev);
3740 3741
	int pipe;

3742
	if (I915_HAS_HOTPLUG(dev_priv)) {
3743
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3744 3745 3746
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3747
	I915_WRITE16(HWSTAM, 0xeffe);
3748
	for_each_pipe(dev_priv, pipe)
3749 3750 3751 3752 3753 3754 3755 3756
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3757
	struct drm_i915_private *dev_priv = to_i915(dev);
3758
	u32 enable_mask;
3759

3760 3761 3762 3763 3764 3765 3766 3767
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3768
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3769 3770 3771 3772 3773 3774 3775

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

3776
	if (I915_HAS_HOTPLUG(dev_priv)) {
3777
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3778 3779
		POSTING_READ(PORT_HOTPLUG_EN);

3780 3781 3782 3783 3784 3785 3786 3787 3788 3789
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3790
	i915_enable_asle_pipestat(dev_priv);
3791

3792 3793
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3794
	spin_lock_irq(&dev_priv->irq_lock);
3795 3796
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3797
	spin_unlock_irq(&dev_priv->irq_lock);
3798

3799 3800 3801
	return 0;
}

3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
			       int plane, int pipe, u32 iir)
{
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!intel_pipe_handle_vblank(dev_priv, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		goto check_page_flip;

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		goto check_page_flip;

	intel_finish_page_flip_cs(dev_priv, pipe);
	return true;

check_page_flip:
	intel_check_page_flip(dev_priv, pipe);
	return false;
}

3833
static irqreturn_t i915_irq_handler(int irq, void *arg)
3834
{
3835
	struct drm_device *dev = arg;
3836
	struct drm_i915_private *dev_priv = to_i915(dev);
3837
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3838 3839 3840 3841
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3842

3843 3844 3845
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3846 3847 3848
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

3849
	iir = I915_READ(IIR);
3850 3851
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3852
		bool blc_event = false;
3853 3854 3855 3856 3857 3858

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3859
		spin_lock(&dev_priv->irq_lock);
3860
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3861
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3862

3863
		for_each_pipe(dev_priv, pipe) {
3864
			i915_reg_t reg = PIPESTAT(pipe);
3865 3866
			pipe_stats[pipe] = I915_READ(reg);

3867
			/* Clear the PIPE*STAT regs before the IIR */
3868 3869
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3870
				irq_received = true;
3871 3872
			}
		}
3873
		spin_unlock(&dev_priv->irq_lock);
3874 3875 3876 3877 3878

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3879
		if (I915_HAS_HOTPLUG(dev_priv) &&
3880 3881 3882
		    iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
3883
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3884
		}
3885

3886
		I915_WRITE(IIR, iir & ~flip_mask);
3887 3888 3889
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
3890
			notify_ring(dev_priv->engine[RCS]);
3891

3892
		for_each_pipe(dev_priv, pipe) {
3893 3894 3895 3896 3897 3898 3899
			int plane = pipe;
			if (HAS_FBC(dev_priv))
				plane = !plane;

			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
			    i915_handle_vblank(dev_priv, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3900 3901 3902

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3903 3904

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3905
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
3906

3907 3908 3909
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3910 3911 3912
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3913
			intel_opregion_asle_intr(dev_priv);
3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3930
		ret = IRQ_HANDLED;
3931
		iir = new_iir;
3932
	} while (iir & ~flip_mask);
3933

3934 3935
	enable_rpm_wakeref_asserts(dev_priv);

3936 3937 3938 3939 3940
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
3941
	struct drm_i915_private *dev_priv = to_i915(dev);
3942 3943
	int pipe;

3944
	if (I915_HAS_HOTPLUG(dev_priv)) {
3945
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3946 3947 3948
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3949
	I915_WRITE16(HWSTAM, 0xffff);
3950
	for_each_pipe(dev_priv, pipe) {
3951
		/* Clear enable bits; then clear status bits */
3952
		I915_WRITE(PIPESTAT(pipe), 0);
3953 3954
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3955 3956 3957 3958 3959 3960 3961 3962
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
3963
	struct drm_i915_private *dev_priv = to_i915(dev);
3964 3965
	int pipe;

3966
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3967
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3968 3969

	I915_WRITE(HWSTAM, 0xeffe);
3970
	for_each_pipe(dev_priv, pipe)
3971 3972 3973 3974 3975 3976 3977 3978
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
3979
	struct drm_i915_private *dev_priv = to_i915(dev);
3980
	u32 enable_mask;
3981 3982 3983
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
3984
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3985
			       I915_DISPLAY_PORT_INTERRUPT |
3986 3987 3988 3989 3990 3991 3992
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
3993 3994
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3995 3996
	enable_mask |= I915_USER_INTERRUPT;

3997
	if (IS_G4X(dev_priv))
3998
		enable_mask |= I915_BSD_USER_INTERRUPT;
3999

4000 4001
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4002
	spin_lock_irq(&dev_priv->irq_lock);
4003 4004 4005
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4006
	spin_unlock_irq(&dev_priv->irq_lock);
4007 4008 4009 4010 4011

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
4012
	if (IS_G4X(dev_priv)) {
4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4027
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4028 4029
	POSTING_READ(PORT_HOTPLUG_EN);

4030
	i915_enable_asle_pipestat(dev_priv);
4031 4032 4033 4034

	return 0;
}

4035
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
4036 4037 4038
{
	u32 hotplug_en;

4039 4040
	assert_spin_locked(&dev_priv->irq_lock);

4041 4042
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4043
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4044 4045 4046 4047
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
4048
	if (IS_G4X(dev_priv))
4049 4050 4051 4052
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
4053
	i915_hotplug_interrupt_update_locked(dev_priv,
4054 4055 4056 4057
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
4058 4059
}

4060
static irqreturn_t i965_irq_handler(int irq, void *arg)
4061
{
4062
	struct drm_device *dev = arg;
4063
	struct drm_i915_private *dev_priv = to_i915(dev);
4064 4065 4066
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4067 4068 4069
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4070

4071 4072 4073
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4074 4075 4076
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4077 4078 4079
	iir = I915_READ(IIR);

	for (;;) {
4080
		bool irq_received = (iir & ~flip_mask) != 0;
4081 4082
		bool blc_event = false;

4083 4084 4085 4086 4087
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4088
		spin_lock(&dev_priv->irq_lock);
4089
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4090
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4091

4092
		for_each_pipe(dev_priv, pipe) {
4093
			i915_reg_t reg = PIPESTAT(pipe);
4094 4095 4096 4097 4098 4099 4100
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4101
				irq_received = true;
4102 4103
			}
		}
4104
		spin_unlock(&dev_priv->irq_lock);
4105 4106 4107 4108 4109 4110 4111

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4112 4113 4114
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4115
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4116
		}
4117

4118
		I915_WRITE(IIR, iir & ~flip_mask);
4119 4120 4121
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4122
			notify_ring(dev_priv->engine[RCS]);
4123
		if (iir & I915_BSD_USER_INTERRUPT)
4124
			notify_ring(dev_priv->engine[VCS]);
4125

4126
		for_each_pipe(dev_priv, pipe) {
4127 4128 4129
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4130 4131 4132

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4133 4134

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4135
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4136

4137 4138
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4139
		}
4140 4141

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4142
			intel_opregion_asle_intr(dev_priv);
4143

4144
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4145
			gmbus_irq_handler(dev_priv);
4146

4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4165 4166
	enable_rpm_wakeref_asserts(dev_priv);

4167 4168 4169 4170 4171
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4172
	struct drm_i915_private *dev_priv = to_i915(dev);
4173 4174 4175 4176 4177
	int pipe;

	if (!dev_priv)
		return;

4178
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4179
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4180 4181

	I915_WRITE(HWSTAM, 0xffffffff);
4182
	for_each_pipe(dev_priv, pipe)
4183 4184 4185 4186
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4187
	for_each_pipe(dev_priv, pipe)
4188 4189 4190 4191 4192
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4193 4194 4195 4196 4197 4198 4199
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4200
void intel_irq_init(struct drm_i915_private *dev_priv)
4201
{
4202
	struct drm_device *dev = &dev_priv->drm;
4203

4204 4205
	intel_hpd_init_work(dev_priv);

4206
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4207
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4208

4209
	if (HAS_GUC_SCHED(dev_priv))
4210 4211
		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;

4212
	/* Let's track the enabled rps events */
4213
	if (IS_VALLEYVIEW(dev_priv))
4214
		/* WaGsvRC0ResidencyMethod:vlv */
4215
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4216 4217
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4218

4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230
	dev_priv->rps.pm_intr_keep = 0;

	/*
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
4231
		dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
4232

4233
	if (IS_GEN2(dev_priv)) {
4234
		/* Gen2 doesn't have a hardware frame counter */
4235
		dev->max_vblank_count = 0;
4236
		dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
4237
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4238
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4239
		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4240 4241 4242
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4243 4244
	}

4245 4246 4247 4248 4249
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4250
	if (!IS_GEN2(dev_priv))
4251 4252
		dev->vblank_disable_immediate = true;

4253 4254
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4255

4256
	if (IS_CHERRYVIEW(dev_priv)) {
4257 4258 4259 4260
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
4261 4262
		dev->driver->enable_vblank = i965_enable_vblank;
		dev->driver->disable_vblank = i965_disable_vblank;
4263
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4264
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4265 4266 4267 4268
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
4269 4270
		dev->driver->enable_vblank = i965_enable_vblank;
		dev->driver->disable_vblank = i965_disable_vblank;
4271
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4272
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4273
		dev->driver->irq_handler = gen8_irq_handler;
4274
		dev->driver->irq_preinstall = gen8_irq_reset;
4275 4276 4277 4278
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4279
		if (IS_GEN9_LP(dev_priv))
4280
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4281
		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
4282 4283
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4284
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4285
	} else if (HAS_PCH_SPLIT(dev_priv)) {
4286
		dev->driver->irq_handler = ironlake_irq_handler;
4287
		dev->driver->irq_preinstall = ironlake_irq_reset;
4288 4289 4290 4291
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4292
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4293
	} else {
4294
		if (IS_GEN2(dev_priv)) {
C
Chris Wilson 已提交
4295 4296 4297 4298
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4299 4300
			dev->driver->enable_vblank = i8xx_enable_vblank;
			dev->driver->disable_vblank = i8xx_disable_vblank;
4301
		} else if (IS_GEN3(dev_priv)) {
4302 4303 4304 4305
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4306 4307
			dev->driver->enable_vblank = i8xx_enable_vblank;
			dev->driver->disable_vblank = i8xx_disable_vblank;
C
Chris Wilson 已提交
4308
		} else {
4309 4310 4311 4312
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4313 4314
			dev->driver->enable_vblank = i965_enable_vblank;
			dev->driver->disable_vblank = i965_disable_vblank;
C
Chris Wilson 已提交
4315
		}
4316 4317
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4318 4319
	}
}
4320

4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4332 4333 4334 4335 4336 4337 4338 4339 4340
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

4341
	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
4342 4343
}

4344 4345 4346 4347 4348 4349 4350
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4351 4352
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
4353
	drm_irq_uninstall(&dev_priv->drm);
4354 4355 4356 4357
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4358 4359 4360 4361 4362 4363 4364
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4365
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4366
{
4367
	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4368
	dev_priv->pm.irqs_enabled = false;
4369
	synchronize_irq(dev_priv->drm.irq);
4370 4371
}

4372 4373 4374 4375 4376 4377 4378
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4379
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4380
{
4381
	dev_priv->pm.irqs_enabled = true;
4382 4383
	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4384
}