hw.c 71.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "hw-ops.h"
22
#include "rc.h"
23

24 25 26
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
27

28
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
29

30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

66 67 68 69 70 71
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

72 73 74 75 76 77 78 79
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87

88
	if (!ah->curchan) /* should really check for CCK instead */
89 90 91 92
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
93 94
}

95
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
96
{
97
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
98

99
	if (conf_is_ht40(conf))
S
Sujith 已提交
100 101 102 103
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
104

S
Sujith 已提交
105
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
106 107 108
{
	int i;

S
Sujith 已提交
109 110 111
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
112 113 114 115 116
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
117

118 119 120
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
121

S
Sujith 已提交
122
	return false;
123
}
124
EXPORT_SYMBOL(ath9k_hw_wait);
125 126 127 128 129 130 131 132 133 134 135 136 137

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

138
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
139 140
			     u16 flags, u16 *low,
			     u16 *high)
141
{
142
	struct ath9k_hw_capabilities *pCap = &ah->caps;
143

S
Sujith 已提交
144 145 146 147
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
148
	}
S
Sujith 已提交
149 150 151 152 153 154
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
155 156
}

157
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
158
			   u8 phy, int kbps,
S
Sujith 已提交
159 160
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
161
{
S
Sujith 已提交
162
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
163

S
Sujith 已提交
164 165
	if (kbps == 0)
		return 0;
166

167
	switch (phy) {
S
Sujith 已提交
168
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
169
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
170
		if (shortPreamble)
S
Sujith 已提交
171 172 173 174
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
175
	case WLAN_RC_PHY_OFDM:
176
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
177 178 179 180 181 182
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
183 184
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
200
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
201
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
202 203 204
		txTime = 0;
		break;
	}
205

S
Sujith 已提交
206 207
	return txTime;
}
208
EXPORT_SYMBOL(ath9k_hw_computetxtime);
209

210
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
211 212
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
213
{
S
Sujith 已提交
214
	int8_t extoff;
215

S
Sujith 已提交
216 217 218 219
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
220 221
	}

S
Sujith 已提交
222 223 224 225 226 227 228 229 230 231
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
232

S
Sujith 已提交
233 234
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
235
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
236
	centers->ext_center =
237
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
238 239
}

S
Sujith 已提交
240 241 242 243
/******************/
/* Chip Revisions */
/******************/

244
static void ath9k_hw_read_revisions(struct ath_hw *ah)
245
{
S
Sujith 已提交
246
	u32 val;
247

S
Sujith 已提交
248
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
249

S
Sujith 已提交
250 251
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
252 253 254
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
255
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
256 257
	} else {
		if (!AR_SREV_9100(ah))
258
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
259

260
		ah->hw_version.macRev = val & AR_SREV_REVISION;
261

262
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
263
			ah->is_pciexpress = true;
S
Sujith 已提交
264
	}
265 266
}

S
Sujith 已提交
267 268 269 270
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

271
static void ath9k_hw_disablepcie(struct ath_hw *ah)
272
{
273
	if (AR_SREV_9100(ah))
S
Sujith 已提交
274
		return;
275

S
Sujith 已提交
276 277 278 279 280 281 282 283 284
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
285

S
Sujith 已提交
286
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
287 288
}

289
/* This should work for all families including legacy */
290
static bool ath9k_hw_chip_test(struct ath_hw *ah)
291
{
292
	struct ath_common *common = ath9k_hw_common(ah);
293
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
294 295 296 297 298
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
299
	int i, j, loop_max;
300

301 302 303 304 305 306 307
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
308 309
		u32 addr = regAddr[i];
		u32 wrData, rdData;
310

S
Sujith 已提交
311 312 313 314 315 316
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
317 318 319 320 321
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
322 323 324 325 326 327 328 329
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
330 331 332 333 334
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
335 336
				return false;
			}
337
		}
S
Sujith 已提交
338
		REG_WRITE(ah, regAddr[i], regHold[i]);
339
	}
S
Sujith 已提交
340
	udelay(100);
341

342 343 344
	return true;
}

345
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
346 347
{
	int i;
348

349 350 351 352 353 354 355 356 357 358 359 360 361
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
362 363 364 365 366 367 368

	/*
	 * For now ANI is disabled for AR9003, it is still
	 * being tested.
	 */
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->config.enable_ani = 1;
369

S
Sujith 已提交
370
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
371 372
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
373 374
	}

375 376 377 378 379
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
380
	ah->config.rx_intr_mitigation = true;
381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
399
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
400 401
}

402
static void ath9k_hw_init_defaults(struct ath_hw *ah)
403
{
404 405 406 407 408 409
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

410 411
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
412 413 414 415 416

	ah->ah_flags = 0;
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

417 418 419 420 421 422
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
423
	ah->power_mode = ATH9K_PM_UNDEFINED;
424 425
}

426
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
427
{
428
	struct ath_common *common = ath9k_hw_common(ah);
429 430 431
	u32 sum;
	int i;
	u16 eeval;
432
	u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
433 434 435

	sum = 0;
	for (i = 0; i < 3; i++) {
436
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
437
		sum += eeval;
438 439
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
440
	}
S
Sujith 已提交
441
	if (sum == 0 || sum == 0xffff * 3)
442 443 444 445 446
		return -EADDRNOTAVAIL;

	return 0;
}

447
static int ath9k_hw_post_init(struct ath_hw *ah)
448
{
S
Sujith 已提交
449
	int ecode;
450

S
Sujith 已提交
451 452 453 454
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
455

456 457 458 459 460
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
461

462
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
463 464
	if (ecode != 0)
		return ecode;
465

466 467 468 469
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
470

471 472 473 474 475 476
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
477
	}
478

S
Sujith 已提交
479 480
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
481
		ath9k_hw_ani_init(ah);
482 483 484 485 486
	}

	return 0;
}

487 488 489 490 491 492 493 494
static void ath9k_hw_attach_ops(struct ath_hw *ah)
{
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
}

495 496
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
497
{
498
	struct ath_common *common = ath9k_hw_common(ah);
499
	int r = 0;
500

501 502
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
503 504

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
505 506
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
507
		return -EIO;
508 509
	}

510 511 512
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

513
	ath9k_hw_attach_ops(ah);
514

515
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
516
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
517
		return -EIO;
518 519 520 521 522 523 524 525 526 527 528 529 530
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

531
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
532 533
		ah->config.serialize_regmode);

534 535 536 537 538
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

539
	if (!ath9k_hw_macversion_supported(ah)) {
540 541 542 543
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
544
		return -EOPNOTSUPP;
545 546
	}

547
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
548 549
		ah->is_pciexpress = false;

550 551 552 553
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
554
	if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
555 556 557 558 559
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
560
		ath9k_hw_configpcipowersave(ah, 0, 0);
561 562 563
	else
		ath9k_hw_disablepcie(ah);

564 565
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
566

567
	r = ath9k_hw_post_init(ah);
568
	if (r)
569
		return r;
570 571

	ath9k_hw_init_mode_gain_regs(ah);
572 573 574 575
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

576 577
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
578 579
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
580
		return r;
581 582
	}

583
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
584
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
585
	else
586
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
587

588 589 590
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_set_nf_limits(ah);

S
Sujith 已提交
591
	ath9k_init_nfcal_hist_buffer(ah);
592

593 594
	common->state = ATH_HW_INITIALIZED;

595
	return 0;
596 597
}

598 599 600 601 602 603 604 605 606 607 608 609 610 611
int ath9k_hw_init(struct ath_hw *ah)
{
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);

	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
612 613
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
614
	case AR2427_DEVID_PCIE:
615
	case AR9300_DEVID_PCIE:
616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}

	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}

	return 0;
}
EXPORT_SYMBOL(ath9k_hw_init);

638
static void ath9k_hw_init_qos(struct ath_hw *ah)
639
{
S
Sujith 已提交
640 641
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
642

S
Sujith 已提交
643 644 645 646 647 648 649 650 651 652
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
653 654
}

655
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
656
			      struct ath9k_channel *chan)
657
{
658
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
659

660
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
661

662 663
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
664 665
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
666 667
	}

S
Sujith 已提交
668 669 670
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
671 672
}

673
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
674
					  enum nl80211_iftype opmode)
675
{
676
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
677 678 679 680
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
681

682 683 684 685 686 687
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
688

689 690 691 692 693 694 695 696 697 698 699
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}

	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
700

701
	if (opmode == NL80211_IFTYPE_AP)
702
		imr_reg |= AR_IMR_MIB;
703

704
	REG_WRITE(ah, AR_IMR, imr_reg);
705 706
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
707

S
Sujith 已提交
708 709 710 711 712
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
713 714 715 716 717 718 719

	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
720 721
}

722
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
723
{
724 725 726
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
727 728
}

729
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
730
{
731 732 733 734 735 736 737 738 739 740
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
741
}
S
Sujith 已提交
742

743
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
744 745
{
	if (tu > 0xFFFF) {
746 747
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
748
		ah->globaltxtimeout = (u32) -1;
749 750 751
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
752
		ah->globaltxtimeout = tu;
753 754 755 756
		return true;
	}
}

757
void ath9k_hw_init_global_settings(struct ath_hw *ah)
758
{
759 760
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
761
	int slottime;
762 763
	int sifstime;

764 765
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
766

767
	if (ah->misc_mode != 0)
S
Sujith 已提交
768
		REG_WRITE(ah, AR_PCU_MISC,
769
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
770 771 772 773 774 775

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

776 777 778
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
779 780 781 782 783 784 785 786 787 788 789

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

790
	ath9k_hw_setslottime(ah, slottime);
791 792
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
793 794
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
795
}
796
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
797

S
Sujith 已提交
798
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
799
{
800 801
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
802
	if (common->state < ATH_HW_INITIALIZED)
803 804
		goto free_hw;

S
Sujith 已提交
805
	if (!AR_SREV_9100(ah))
806
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
807

808
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
809 810

free_hw:
811
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
812
}
S
Sujith 已提交
813
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
814 815 816 817 818

/*******/
/* INI */
/*******/

819
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
820 821 822 823 824 825 826 827 828 829 830 831 832
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
833 834 835 836
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

837
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
838
{
839
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
840 841
	u32 regval;

842 843 844
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
845 846 847 848
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		regval = REG_READ(ah, AR_AHB_MODE);
		REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
	}
S
Sujith 已提交
849

850 851 852
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
853 854 855
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

856 857 858 859 860
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
861 862
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
863

864 865 866
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
867 868 869
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

870 871 872
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
873 874
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

875 876 877 878 879 880 881 882
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

883 884 885 886
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
887
	if (AR_SREV_9285(ah)) {
888 889 890 891
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
892 893
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
894
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
895 896 897 898 899
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

900
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
901 902 903 904 905 906
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
907
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
908 909 910
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
911
		break;
912
	case NL80211_IFTYPE_ADHOC:
913
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
914 915 916
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
917
		break;
918 919
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
920
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
921
		break;
S
Sujith 已提交
922 923 924
	}
}

925 926
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

942
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
943 944 945 946
{
	u32 rst_flags;
	u32 tmpReg;

947 948 949 950 951 952 953 954
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
955 956 957 958 959 960 961 962 963 964 965
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
966
			u32 val;
S
Sujith 已提交
967
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
968 969 970 971 972 973 974

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
975 976 977 978 979 980 981
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

982
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
983 984
	udelay(50);

985
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
986
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
987 988
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
989 990 991 992 993 994 995 996 997 998 999 1000
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1001
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1002 1003 1004 1005
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1006
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1007 1008
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1009
	REG_WRITE(ah, AR_RTC_RESET, 0);
1010

1011 1012 1013 1014
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1015 1016
		REG_WRITE(ah, AR_RC, 0);

1017
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1018 1019 1020 1021

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1022 1023
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1024 1025
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1026
		return false;
1027 1028
	}

S
Sujith 已提交
1029 1030 1031 1032 1033
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1034
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1048 1049
}

1050
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1051
				struct ath9k_channel *chan)
1052
{
1053
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1054 1055 1056
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1057
		return false;
1058

1059
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1060
		return false;
1061

1062
	ah->chip_fullsleep = false;
S
Sujith 已提交
1063 1064
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1065

S
Sujith 已提交
1066
	return true;
1067 1068
}

1069
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1070
				    struct ath9k_channel *chan)
1071
{
1072
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1073
	struct ath_common *common = ath9k_hw_common(ah);
1074
	struct ieee80211_channel *channel = chan->chan;
1075
	u32 qnum;
1076
	int r;
1077 1078 1079

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1080 1081 1082
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1083 1084 1085 1086
			return false;
		}
	}

1087
	if (!ath9k_hw_rfbus_req(ah)) {
1088 1089
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1090 1091 1092
		return false;
	}

1093
	ath9k_hw_set_channel_regs(ah, chan);
1094

1095
	r = ath9k_hw_rf_set_freq(ah, chan);
1096 1097 1098 1099
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1100 1101
	}

1102
	ah->eep_ops->set_txpower(ah, chan,
1103
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1104 1105 1106
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1107
			     (u32) regulatory->power_limit));
1108

1109
	ath9k_hw_rfbus_done(ah);
1110

S
Sujith 已提交
1111 1112 1113
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1114
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1115 1116 1117 1118 1119 1120 1121

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1122
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1123
		    bool bChannelChange)
1124
{
1125
	struct ath_common *common = ath9k_hw_common(ah);
1126
	u32 saveLedState;
1127
	struct ath9k_channel *curchan = ah->curchan;
1128 1129
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1130
	u64 tsf = 0;
1131
	int i, r;
1132

1133 1134
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1135

1136
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1137
		return -EIO;
1138

1139
	if (curchan && !ah->chip_fullsleep)
1140 1141 1142
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1143 1144 1145
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1146
	    ((chan->channelFlags & CHANNEL_ALL) ==
1147
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1148 1149
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1150

L
Luis R. Rodriguez 已提交
1151
		if (ath9k_hw_channel_change(ah, chan)) {
1152
			ath9k_hw_loadnf(ah, ah->curchan);
1153
			ath9k_hw_start_nfcal(ah);
1154
			return 0;
1155 1156 1157 1158 1159 1160 1161 1162 1163
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1164 1165 1166 1167
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1168 1169 1170 1171 1172 1173
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1174
	/* Only required on the first reset */
1175 1176 1177 1178 1179 1180 1181
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1182
	if (!ath9k_hw_chip_reset(ah, chan)) {
1183
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1184
		return -EINVAL;
1185 1186
	}

1187
	/* Only required on the first reset */
1188 1189 1190 1191 1192 1193 1194 1195
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1196 1197 1198 1199
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

1200 1201
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1202

L
Luis R. Rodriguez 已提交
1203
	r = ath9k_hw_process_ini(ah, chan);
1204 1205
	if (r)
		return r;
1206

1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1224 1225 1226
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1227
	ath9k_hw_spur_mitigate_freq(ah, chan);
1228
	ah->eep_ops->set_board_values(ah, chan);
1229

1230 1231
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1232 1233
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1234
		  | (ah->config.
1235
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1236 1237
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
1238

1239
	ath_hw_setbssidmask(common);
1240 1241 1242

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

1243
	ath9k_hw_write_associd(ah);
1244 1245 1246 1247 1248

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

1249
	r = ath9k_hw_rf_set_freq(ah, chan);
1250 1251
	if (r)
		return r;
1252 1253 1254 1255

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

1256 1257
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1258 1259
		ath9k_hw_resettxqueue(ah, i);

1260
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1261 1262
	ath9k_hw_init_qos(ah);

1263
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1264
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1265

1266
	ath9k_hw_init_global_settings(ah);
1267

1268
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
1284
	if (AR_SREV_9287_12_OR_LATER(ah)) {
1285 1286 1287 1288
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

1289 1290 1291 1292 1293 1294 1295
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1296
	if (ah->config.rx_intr_mitigation) {
1297 1298 1299 1300
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1301 1302 1303 1304 1305
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1306 1307
	ath9k_hw_init_bb(ah, chan);

1308
	if (!ath9k_hw_init_cal(ah, chan))
1309
		return -EIO;
1310

1311
	ath9k_hw_restore_chainmask(ah);
1312 1313
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

1314 1315 1316
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1317 1318 1319 1320
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1321
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1322
				"CFG Byte Swap Set 0x%x\n", mask);
1323 1324 1325 1326
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1327
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1328
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1329 1330
		}
	} else {
1331 1332 1333
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1334
#ifdef __BIG_ENDIAN
1335 1336
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1337 1338 1339
#endif
	}

1340
	if (ah->btcoex_hw.enabled)
1341 1342
		ath9k_hw_btcoex_enable(ah);

1343
	return 0;
1344
}
1345
EXPORT_SYMBOL(ath9k_hw_reset);
1346

S
Sujith 已提交
1347 1348 1349
/************************/
/* Key Cache Management */
/************************/
1350

1351
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
1352
{
S
Sujith 已提交
1353
	u32 keyType;
1354

1355
	if (entry >= ah->caps.keycache_size) {
1356 1357
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
1358 1359 1360
		return false;
	}

S
Sujith 已提交
1361
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
1362

S
Sujith 已提交
1363 1364 1365 1366 1367 1368 1369 1370
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1371

S
Sujith 已提交
1372 1373
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1374

S
Sujith 已提交
1375 1376 1377 1378
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1379 1380 1381 1382 1383

	}

	return true;
}
1384
EXPORT_SYMBOL(ath9k_hw_keyreset);
1385

1386
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
1387
{
S
Sujith 已提交
1388
	u32 macHi, macLo;
1389

1390
	if (entry >= ah->caps.keycache_size) {
1391 1392
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
1393
		return false;
1394 1395
	}

S
Sujith 已提交
1396 1397 1398 1399 1400 1401 1402 1403 1404
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
1405
	} else {
S
Sujith 已提交
1406
		macLo = macHi = 0;
1407
	}
S
Sujith 已提交
1408 1409
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
1410

S
Sujith 已提交
1411
	return true;
1412
}
1413
EXPORT_SYMBOL(ath9k_hw_keysetmac);
1414

1415
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
1416
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
1417
				 const u8 *mac)
1418
{
1419
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
1420
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1421 1422
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
1423

S
Sujith 已提交
1424
	if (entry >= pCap->keycache_size) {
1425 1426
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
1427
		return false;
1428 1429
	}

S
Sujith 已提交
1430 1431 1432 1433 1434 1435
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
1436 1437 1438
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
1439 1440 1441 1442 1443 1444 1445 1446
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
1447 1448
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
1449 1450 1451 1452
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
1453
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
1454 1455
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
1456 1457
			return false;
		}
1458
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
1459
			keyType = AR_KEYTABLE_TYPE_40;
1460
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1461 1462 1463 1464 1465 1466 1467 1468
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
1469 1470
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
1471
		return false;
1472 1473
	}

J
Jouni Malinen 已提交
1474 1475 1476 1477 1478
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
1479
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
1480
		key4 &= 0xff;
1481

1482 1483 1484 1485 1486 1487 1488
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
1489 1490
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
1491

1492 1493 1494 1495 1496 1497
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
1498 1499
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
1500 1501

		/* Write key[95:48] */
S
Sujith 已提交
1502 1503
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1504 1505

		/* Write key[127:96] and key type */
S
Sujith 已提交
1506 1507
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1508 1509

		/* Write MAC address for the entry */
S
Sujith 已提交
1510
		(void) ath9k_hw_keysetmac(ah, entry, mac);
1511

1512
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
1525
			u32 mic0, mic1, mic2, mic3, mic4;
1526

S
Sujith 已提交
1527 1528 1529 1530 1531
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
1532 1533

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
1534 1535
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
1536 1537

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
1538 1539
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
1540 1541

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1542 1543 1544
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
1545

S
Sujith 已提交
1546
		} else {
1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
1563
			u32 mic0, mic2;
1564

S
Sujith 已提交
1565 1566
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
1567 1568

			/* Write MIC key[31:0] */
S
Sujith 已提交
1569 1570
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1571 1572

			/* Write MIC key[63:32] */
S
Sujith 已提交
1573 1574
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1575 1576

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
1577 1578 1579 1580
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
1581 1582

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
1583 1584
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
1585 1586 1587 1588 1589 1590

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
1591 1592 1593
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
1594
		/* Write key[47:0] */
S
Sujith 已提交
1595 1596
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1597 1598

		/* Write key[95:48] */
S
Sujith 已提交
1599 1600
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
1601 1602

		/* Write key[127:96] and key type */
S
Sujith 已提交
1603 1604
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1605

1606
		/* Write MAC address for the entry */
S
Sujith 已提交
1607 1608
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
1609 1610 1611

	return true;
}
1612
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
1613

1614
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
1615
{
1616
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
1617 1618 1619 1620 1621
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
1622
}
1623
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
1624

S
Sujith 已提交
1625 1626 1627 1628
/******************************/
/* Power Management (Chipset) */
/******************************/

1629 1630 1631 1632
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1633
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1634
{
S
Sujith 已提交
1635 1636
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1637 1638 1639 1640
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1641 1642
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1643
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1644
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1645

1646
		/* Shutdown chip. Active low */
1647
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1648 1649
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1650
	}
1651 1652
}

1653 1654 1655 1656 1657
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1658
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1659
{
S
Sujith 已提交
1660 1661
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1662
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1663

S
Sujith 已提交
1664
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1665
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1666 1667 1668
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1669 1670 1671 1672
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1673 1674
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1675 1676 1677 1678
		}
	}
}

1679
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1680
{
S
Sujith 已提交
1681 1682
	u32 val;
	int i;
1683

S
Sujith 已提交
1684 1685 1686 1687 1688 1689 1690
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1691 1692
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1693 1694 1695 1696
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1697

S
Sujith 已提交
1698 1699 1700
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1701

S
Sujith 已提交
1702 1703 1704 1705 1706 1707 1708
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1709
		}
S
Sujith 已提交
1710
		if (i == 0) {
1711 1712 1713
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
1714
			return false;
1715 1716 1717
		}
	}

S
Sujith 已提交
1718
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1719

S
Sujith 已提交
1720
	return true;
1721 1722
}

1723
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1724
{
1725
	struct ath_common *common = ath9k_hw_common(ah);
1726
	int status = true, setChip = true;
S
Sujith 已提交
1727 1728 1729 1730 1731 1732 1733
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1734 1735 1736
	if (ah->power_mode == mode)
		return status;

1737 1738
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1739 1740 1741 1742 1743 1744 1745

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1746
		ah->chip_fullsleep = true;
S
Sujith 已提交
1747 1748 1749 1750
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1751
	default:
1752 1753
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
1754 1755
		return false;
	}
1756
	ah->power_mode = mode;
S
Sujith 已提交
1757 1758

	return status;
1759
}
1760
EXPORT_SYMBOL(ath9k_hw_setpower);
1761

S
Sujith 已提交
1762 1763 1764 1765
/*******************/
/* Beacon Handling */
/*******************/

1766
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1767 1768 1769
{
	int flags = 0;

1770
	ah->beacon_interval = beacon_period;
1771

1772
	switch (ah->opmode) {
1773 1774
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
1775 1776 1777 1778 1779
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
1780
	case NL80211_IFTYPE_ADHOC:
1781
	case NL80211_IFTYPE_MESH_POINT:
1782 1783 1784 1785
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1786 1787
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1788
		flags |= AR_NDP_TIMER_EN;
1789
	case NL80211_IFTYPE_AP:
1790 1791 1792
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1793
				     ah->config.
1794
				     dma_beacon_response_time));
1795 1796
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1797
				     ah->config.
1798
				     sw_beacon_response_time));
1799 1800 1801
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1802
	default:
1803 1804 1805
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
1806 1807
		return;
		break;
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1822
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1823

1824
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1825
				    const struct ath9k_beacon_state *bs)
1826 1827
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1828
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1829
	struct ath_common *common = ath9k_hw_common(ah);
1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

1855 1856 1857 1858
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1859

S
Sujith 已提交
1860 1861 1862
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1863

S
Sujith 已提交
1864 1865 1866
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1867

S
Sujith 已提交
1868 1869 1870 1871
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1872

S
Sujith 已提交
1873 1874
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1875

S
Sujith 已提交
1876 1877
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1878

S
Sujith 已提交
1879 1880 1881
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1882

1883 1884
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1885
}
1886
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1887

S
Sujith 已提交
1888 1889 1890 1891
/*******************/
/* HW Capabilities */
/*******************/

1892
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1893
{
1894
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1895
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1896
	struct ath_common *common = ath9k_hw_common(ah);
1897
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1898

S
Sujith 已提交
1899
	u16 capField = 0, eeval;
1900

S
Sujith 已提交
1901
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1902
	regulatory->current_rd = eeval;
1903

S
Sujith 已提交
1904
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1905 1906
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
1907
	regulatory->current_rd_ext = eeval;
1908

S
Sujith 已提交
1909
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1910

1911
	if (ah->opmode != NL80211_IFTYPE_AP &&
1912
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1913 1914 1915 1916 1917
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
1918 1919
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1920
	}
1921

S
Sujith 已提交
1922
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1923 1924 1925 1926 1927 1928
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
1929
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
1930

S
Sujith 已提交
1931 1932
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
1933
		if (ah->config.ht_enable) {
S
Sujith 已提交
1934 1935 1936 1937 1938 1939 1940 1941 1942
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
1943 1944 1945
		}
	}

S
Sujith 已提交
1946 1947
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
1948
		if (ah->config.ht_enable) {
S
Sujith 已提交
1949 1950 1951 1952 1953 1954 1955 1956 1957 1958
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
1959
	}
S
Sujith 已提交
1960

S
Sujith 已提交
1961
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1962 1963 1964 1965
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1966
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1967 1968 1969
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1970 1971
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
1972
		/* Use rx_chainmask from EEPROM. */
1973
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1974

1975
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
1976
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1977

S
Sujith 已提交
1978 1979
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
1980

S
Sujith 已提交
1981 1982
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
1983

S
Sujith 已提交
1984 1985 1986
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
1987

S
Sujith 已提交
1988 1989 1990
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
1991

1992
	if (ah->config.ht_enable)
S
Sujith 已提交
1993 1994 1995
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1996

S
Sujith 已提交
1997 1998 1999 2000
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
2001

S
Sujith 已提交
2002 2003 2004 2005 2006
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2007

S
Sujith 已提交
2008 2009 2010 2011 2012
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
2013

S
Sujith 已提交
2014
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
2015 2016 2017 2018 2019

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
2020

2021 2022 2023
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2024 2025
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
2026 2027 2028
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2029

S
Sujith 已提交
2030 2031 2032 2033 2034
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2035 2036
	}

S
Sujith 已提交
2037 2038
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

2039
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2040 2041 2042 2043 2044 2045
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2046 2047

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2048
	}
S
Sujith 已提交
2049
#endif
2050 2051 2052 2053
	if (AR_SREV_9271(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2054

2055
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2056 2057 2058
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2059

2060
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
2061 2062 2063 2064 2065
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2066
	} else {
S
Sujith 已提交
2067 2068 2069
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2070 2071
	}

2072 2073 2074 2075
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
2076 2077

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
2078
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
2079
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
2080
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
2081

2082
	if (AR_SREV_9280_10_OR_LATER(ah) &&
2083
	    ath9k_hw_btcoex_supported(ah)) {
2084 2085
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
2086

2087
		if (AR_SREV_9285(ah)) {
2088 2089
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
2090
		} else {
2091
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
2092
		}
2093
	} else {
2094
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2095
	}
2096

2097
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2098
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA;
2099 2100 2101
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2102 2103 2104
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2105
	}
2106

2107 2108 2109
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2110
	return 0;
2111 2112
}

2113
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2114
			    u32 capability, u32 *result)
2115
{
2116
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
2135
			return (ah->sta_id1_defaults &
S
Sujith 已提交
2136 2137 2138 2139
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
2140
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
2141 2142 2143 2144 2145 2146 2147 2148 2149
			false : true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
2150
				return (ah->sta_id1_defaults &
S
Sujith 已提交
2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
2161
			*result = regulatory->power_limit;
S
Sujith 已提交
2162 2163
			return 0;
		case 2:
2164
			*result = regulatory->max_power_level;
S
Sujith 已提交
2165 2166
			return 0;
		case 3:
2167
			*result = regulatory->tp_scale;
S
Sujith 已提交
2168 2169 2170
			return 0;
		}
		return false;
2171 2172 2173 2174
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
2175 2176
	default:
		return false;
2177 2178
	}
}
2179
EXPORT_SYMBOL(ath9k_hw_getcapability);
2180

2181
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
2182
			    u32 capability, u32 setting, int *status)
2183
{
S
Sujith 已提交
2184 2185 2186
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
2187
			ah->sta_id1_defaults |=
S
Sujith 已提交
2188 2189
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
2190
			ah->sta_id1_defaults &=
S
Sujith 已提交
2191 2192 2193 2194
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
2195
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2196
		else
2197
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
2198 2199 2200
		return true;
	default:
		return false;
2201 2202
	}
}
2203
EXPORT_SYMBOL(ath9k_hw_setcapability);
2204

S
Sujith 已提交
2205 2206 2207
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2208

2209
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2210 2211 2212 2213
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2214

S
Sujith 已提交
2215 2216 2217 2218 2219 2220
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2221

S
Sujith 已提交
2222
	gpio_shift = (gpio % 6) * 5;
2223

S
Sujith 已提交
2224 2225 2226 2227
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2228
	} else {
S
Sujith 已提交
2229 2230 2231 2232 2233
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2234 2235 2236
	}
}

2237
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2238
{
S
Sujith 已提交
2239
	u32 gpio_shift;
2240

2241
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2242

S
Sujith 已提交
2243
	gpio_shift = gpio << 1;
2244

S
Sujith 已提交
2245 2246 2247 2248
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2249
}
2250
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2251

2252
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2253
{
2254 2255 2256
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2257
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2258
		return 0xffffffff;
2259

2260 2261 2262
	if (AR_SREV_9300_20_OR_LATER(ah))
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
2263 2264
		return MS_REG_READ(AR9271, gpio) != 0;
	else if (AR_SREV_9287_10_OR_LATER(ah))
2265 2266
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
2267 2268 2269 2270 2271
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2272
}
2273
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2274

2275
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2276
			 u32 ah_signal_type)
2277
{
S
Sujith 已提交
2278
	u32 gpio_shift;
2279

S
Sujith 已提交
2280
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2281

S
Sujith 已提交
2282
	gpio_shift = 2 * gpio;
2283

S
Sujith 已提交
2284 2285 2286 2287
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2288
}
2289
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2290

2291
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2292
{
2293 2294 2295
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2296 2297
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2298
}
2299
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2300

2301
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2302
{
S
Sujith 已提交
2303
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2304
}
2305
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2306

2307
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2308
{
S
Sujith 已提交
2309
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2310
}
2311
EXPORT_SYMBOL(ath9k_hw_setantenna);
2312

S
Sujith 已提交
2313 2314 2315 2316
/*********************/
/* General Operation */
/*********************/

2317
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2318
{
S
Sujith 已提交
2319 2320
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2321

S
Sujith 已提交
2322 2323 2324 2325
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2326

S
Sujith 已提交
2327
	return bits;
2328
}
2329
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2330

2331
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2332
{
S
Sujith 已提交
2333
	u32 phybits;
2334

S
Sujith 已提交
2335 2336
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2337 2338 2339 2340 2341 2342
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2343

S
Sujith 已提交
2344 2345 2346 2347 2348 2349 2350
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
2351
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2352

2353
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2354
{
2355 2356 2357 2358 2359
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2360
}
2361
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2362

2363
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2364
{
2365
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2366
		return false;
2367

2368 2369 2370 2371 2372
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2373
}
2374
EXPORT_SYMBOL(ath9k_hw_disable);
2375

2376
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
2377
{
2378
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2379
	struct ath9k_channel *chan = ah->curchan;
2380
	struct ieee80211_channel *channel = chan->chan;
2381

2382
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2383

2384
	ah->eep_ops->set_txpower(ah, chan,
2385
				 ath9k_regd_get_ctl(regulatory, chan),
2386 2387 2388
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2389
				 (u32) regulatory->power_limit));
2390
}
2391
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2392

2393
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
2394
{
2395
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
2396
}
2397
EXPORT_SYMBOL(ath9k_hw_setmac);
2398

2399
void ath9k_hw_setopmode(struct ath_hw *ah)
2400
{
2401
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2402
}
2403
EXPORT_SYMBOL(ath9k_hw_setopmode);
2404

2405
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2406
{
S
Sujith 已提交
2407 2408
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2409
}
2410
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2411

2412
void ath9k_hw_write_associd(struct ath_hw *ah)
2413
{
2414 2415 2416 2417 2418
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2419
}
2420
EXPORT_SYMBOL(ath9k_hw_write_associd);
2421

2422
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2423
{
S
Sujith 已提交
2424
	u64 tsf;
2425

S
Sujith 已提交
2426 2427
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
2428

S
Sujith 已提交
2429 2430
	return tsf;
}
2431
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2432

2433
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2434 2435
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2436
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2437
}
2438
EXPORT_SYMBOL(ath9k_hw_settsf64);
2439

2440
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2441
{
2442 2443
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2444 2445
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2446

S
Sujith 已提交
2447 2448
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2449
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2450

S
Sujith 已提交
2451
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2452 2453
{
	if (setting)
2454
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2455
	else
2456
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2457
}
2458
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2459

2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

L
Luis R. Rodriguez 已提交
2475
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2476
{
L
Luis R. Rodriguez 已提交
2477
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2478 2479
	u32 macmode;

L
Luis R. Rodriguez 已提交
2480
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2481 2482 2483
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2484

S
Sujith 已提交
2485
	REG_WRITE(ah, AR_2040_MODE, macmode);
2486
}
2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2533
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2534 2535 2536
{
	return REG_READ(ah, AR_TSF_L32);
}
2537
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2551 2552 2553
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2566
EXPORT_SYMBOL(ath_gen_timer_alloc);
2567

2568 2569 2570 2571
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2572 2573 2574 2575 2576 2577 2578 2579 2580 2581
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2582 2583 2584
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2608
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2609

2610
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2630
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2631 2632 2633 2634 2635 2636 2637 2638 2639

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2640
EXPORT_SYMBOL(ath_gen_timer_free);
2641 2642 2643 2644 2645 2646 2647 2648

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2649
	struct ath_common *common = ath9k_hw_common(ah);
2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2664 2665
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
2666 2667 2668 2669 2670 2671 2672
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2673 2674
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
2675 2676 2677
		timer->trigger(timer->arg);
	}
}
2678
EXPORT_SYMBOL(ath_gen_timer_isr);
2679

2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2702 2703
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2704
	{ AR_SREV_VERSION_9300,         "9300" },
2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2722
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2739
static const char *ath9k_hw_rf_name(u16 rf_version)
2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);