hw.c 105.1 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "rc.h"
22 23
#include "initvals.h"

24 25 26
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
27

28
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
L
Luis R. Rodriguez 已提交
29
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan);
30
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
31
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
32
			      u32 reg, u32 value);
33

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

S
Sujith 已提交
51 52 53
/********************/
/* Helper Functions */
/********************/
54

55
static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
56
{
57
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
58

59
	if (!ah->curchan) /* should really check for CCK instead */
60 61 62
		return clks / ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
63

64
	return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
65
}
66

67
static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
68
{
69
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
70

71
	if (conf_is_ht40(conf))
S
Sujith 已提交
72 73 74 75
		return ath9k_hw_mac_usec(ah, clks) / 2;
	else
		return ath9k_hw_mac_usec(ah, clks);
}
76

77
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
78
{
79
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
80

81
	if (!ah->curchan) /* should really check for CCK instead */
82 83 84 85
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
86 87
}

88
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
89
{
90
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
91

92
	if (conf_is_ht40(conf))
S
Sujith 已提交
93 94 95 96
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
97

S
Sujith 已提交
98
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
99 100 101
{
	int i;

S
Sujith 已提交
102 103 104
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
105 106 107 108 109
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
110

111 112 113
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
114

S
Sujith 已提交
115
	return false;
116
}
117
EXPORT_SYMBOL(ath9k_hw_wait);
118 119 120 121 122 123 124 125 126 127 128 129 130

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

131
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
132 133
			     u16 flags, u16 *low,
			     u16 *high)
134
{
135
	struct ath9k_hw_capabilities *pCap = &ah->caps;
136

S
Sujith 已提交
137 138 139 140
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
141
	}
S
Sujith 已提交
142 143 144 145 146 147
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
148 149
}

150
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
151
			   const struct ath_rate_table *rates,
S
Sujith 已提交
152 153
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
154
{
S
Sujith 已提交
155 156
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
	u32 kbps;
157

S
Sujith 已提交
158
	kbps = rates->info[rateix].ratekbps;
159

S
Sujith 已提交
160 161
	if (kbps == 0)
		return 0;
162

S
Sujith 已提交
163
	switch (rates->info[rateix].phy) {
S
Sujith 已提交
164
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
165
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
S
Sujith 已提交
166
		if (shortPreamble && rates->info[rateix].short_preamble)
S
Sujith 已提交
167 168 169 170
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
171
	case WLAN_RC_PHY_OFDM:
172
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
173 174 175 176 177 178
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
179 180
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
196 197 198
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Unknown phy %u (rate ix %u)\n",
			  rates->info[rateix].phy, rateix);
S
Sujith 已提交
199 200 201
		txTime = 0;
		break;
	}
202

S
Sujith 已提交
203 204
	return txTime;
}
205
EXPORT_SYMBOL(ath9k_hw_computetxtime);
206

207
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
208 209
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
210
{
S
Sujith 已提交
211
	int8_t extoff;
212

S
Sujith 已提交
213 214 215 216
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
217 218
	}

S
Sujith 已提交
219 220 221 222 223 224 225 226 227 228
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
229

S
Sujith 已提交
230 231
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
232
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
233
	centers->ext_center =
234
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
235 236
}

S
Sujith 已提交
237 238 239 240
/******************/
/* Chip Revisions */
/******************/

241
static void ath9k_hw_read_revisions(struct ath_hw *ah)
242
{
S
Sujith 已提交
243
	u32 val;
244

S
Sujith 已提交
245
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
246

S
Sujith 已提交
247 248
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
249 250 251
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
252
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
253 254
	} else {
		if (!AR_SREV_9100(ah))
255
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
256

257
		ah->hw_version.macRev = val & AR_SREV_REVISION;
258

259
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
260
			ah->is_pciexpress = true;
S
Sujith 已提交
261
	}
262 263
}

264
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
265
{
S
Sujith 已提交
266 267
	u32 val;
	int i;
268

S
Sujith 已提交
269
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
270

S
Sujith 已提交
271 272 273 274
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
275

S
Sujith 已提交
276
	return ath9k_hw_reverse_bits(val, 8);
277 278
}

S
Sujith 已提交
279 280 281 282
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

283
static void ath9k_hw_disablepcie(struct ath_hw *ah)
284
{
285
	if (AR_SREV_9100(ah))
S
Sujith 已提交
286
		return;
287

S
Sujith 已提交
288 289 290 291 292 293 294 295 296
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
297

S
Sujith 已提交
298
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
299 300
}

301
static bool ath9k_hw_chip_test(struct ath_hw *ah)
302
{
303
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
304 305 306 307 308 309 310
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
311

S
Sujith 已提交
312 313 314
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
315

S
Sujith 已提交
316 317 318 319 320 321
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
322 323 324 325 326
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
327 328 329 330 331 332 333 334
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
335 336 337 338 339
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
340 341
				return false;
			}
342
		}
S
Sujith 已提交
343
		REG_WRITE(ah, regAddr[i], regHold[i]);
344
	}
S
Sujith 已提交
345
	udelay(100);
346

347 348 349
	return true;
}

S
Sujith 已提交
350
static const char *ath9k_hw_devname(u16 devid)
351
{
S
Sujith 已提交
352 353 354
	switch (devid) {
	case AR5416_DEVID_PCI:
		return "Atheros 5416";
355 356
	case AR5416_DEVID_PCIE:
		return "Atheros 5418";
S
Sujith 已提交
357 358
	case AR9160_DEVID_PCI:
		return "Atheros 9160";
G
Gabor Juhos 已提交
359 360
	case AR5416_AR9100_DEVID:
		return "Atheros 9100";
S
Sujith 已提交
361 362 363
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
		return "Atheros 9280";
364 365
	case AR9285_DEVID_PCIE:
		return "Atheros 9285";
366 367 368
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
		return "Atheros 9287";
369 370
	}

S
Sujith 已提交
371 372
	return NULL;
}
373

374
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
375 376
{
	int i;
377

378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ht_enable = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
S
Sujith 已提交
393
	ah->config.diversity_control = ATH9K_ANT_VARIABLE;
394
	ah->config.antenna_switch_swap = 0;
395

S
Sujith 已提交
396
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
397 398
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
399 400
	}

401
	ah->config.intr_mitigation = true;
402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
420
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
421
}
422
EXPORT_SYMBOL(ath9k_hw_init);
423

424
static void ath9k_hw_init_defaults(struct ath_hw *ah)
425
{
426 427 428 429 430 431
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

432 433
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
434 435

	ah->ah_flags = 0;
436
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
437
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
438 439 440
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

441 442 443 444 445 446 447 448 449 450
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->acktimeout = (u32) -1;
	ah->ctstimeout = (u32) -1;
	ah->globaltxtimeout = (u32) -1;

	ah->gbeacon_rate = 0;
451

452
	ah->power_mode = ATH9K_PM_UNDEFINED;
453 454
}

455
static int ath9k_hw_rf_claim(struct ath_hw *ah)
456
{
S
Sujith 已提交
457 458 459 460 461 462 463 464 465 466 467 468 469 470
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
471
	default:
472 473 474
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
475
		return -EOPNOTSUPP;
476 477
	}

478
	ah->hw_version.analog5GhzRev = val;
479

S
Sujith 已提交
480
	return 0;
481 482
}

483
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
484
{
485
	struct ath_common *common = ath9k_hw_common(ah);
486 487 488 489 490 491
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
492
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
493
		sum += eeval;
494 495
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
496
	}
S
Sujith 已提交
497
	if (sum == 0 || sum == 0xffff * 3)
498 499 500 501 502
		return -EADDRNOTAVAIL;

	return 0;
}

503
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
504 505 506
{
	u32 rxgain_type;

S
Sujith 已提交
507 508
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
509 510

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
511
			INIT_INI_ARRAY(&ah->iniModesRxGain,
512 513 514
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
515
			INIT_INI_ARRAY(&ah->iniModesRxGain,
516 517 518
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
519
			INIT_INI_ARRAY(&ah->iniModesRxGain,
520 521
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
522
	} else {
523
		INIT_INI_ARRAY(&ah->iniModesRxGain,
524 525
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
526
	}
527 528
}

529
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
530 531 532
{
	u32 txgain_type;

S
Sujith 已提交
533 534
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
535 536

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
537
			INIT_INI_ARRAY(&ah->iniModesTxGain,
538 539 540
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
541
			INIT_INI_ARRAY(&ah->iniModesTxGain,
542 543
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
544
	} else {
545
		INIT_INI_ARRAY(&ah->iniModesTxGain,
546 547
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
548
	}
549 550
}

551
static int ath9k_hw_post_init(struct ath_hw *ah)
552
{
S
Sujith 已提交
553
	int ecode;
554

S
Sujith 已提交
555
	if (!ath9k_hw_chip_test(ah))
S
Sujith 已提交
556
		return -ENODEV;
557

S
Sujith 已提交
558 559
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
560 561
		return ecode;

562
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
563 564
	if (ecode != 0)
		return ecode;
565

566 567 568 569
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
570

571 572 573 574 575 576 577 578 579
        if (!AR_SREV_9280_10_OR_LATER(ah)) {
		ecode = ath9k_hw_rf_alloc_ext_banks(ah);
		if (ecode) {
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed allocating banks for "
				  "external radio\n");
			return ecode;
		}
	}
580

S
Sujith 已提交
581 582
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
583
		ath9k_hw_ani_init(ah);
584 585 586 587 588
	}

	return 0;
}

589 590 591 592 593 594 595 596 597 598 599 600
static bool ath9k_hw_devid_supported(u16 devid)
{
	switch (devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
601
	case AR9271_USB:
602 603 604 605 606 607 608
		return true;
	default:
		break;
	}
	return false;
}

609 610 611 612 613 614 615 616 617 618
static bool ath9k_hw_macversion_supported(u32 macversion)
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
619
	case AR_SREV_VERSION_9271:
620
		return true;
621 622 623 624 625 626
	default:
		break;
	}
	return false;
}

627
static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
628
{
S
Sujith 已提交
629 630
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
631 632
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
633
				&adc_gain_cal_single_sample;
634
			ah->adcdc_caldata.calData =
S
Sujith 已提交
635
				&adc_dc_cal_single_sample;
636
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
637 638
				&adc_init_dc_cal;
		} else {
639 640
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
641
				&adc_gain_cal_multi_sample;
642
			ah->adcdc_caldata.calData =
S
Sujith 已提交
643
				&adc_dc_cal_multi_sample;
644
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
645 646
				&adc_init_dc_cal;
		}
647
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
648
	}
649
}
650

651 652
static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
653
	if (AR_SREV_9271(ah)) {
654 655 656 657 658 659 660
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
			       ARRAY_SIZE(ar9271Modes_9271), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
			       ARRAY_SIZE(ar9271Common_9271), 2);
		INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
			       ar9271Modes_9271_1_0_only,
			       ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
661 662 663
		return;
	}

664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
694

695

696
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
697
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
698
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
699 700
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

701 702
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
703 704 705
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
706
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
707 708 709 710 711
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
712
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
713
			       ARRAY_SIZE(ar9285Modes_9285), 6);
714
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
715 716
			       ARRAY_SIZE(ar9285Common_9285), 2);

717 718
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
719 720 721
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
722
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
723 724 725 726
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
727
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
728
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
729
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
730
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
731

732 733
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
734 735 736
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
737
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
738 739 740
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
741
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
742 743 744
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
745
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
746
			       ARRAY_SIZE(ar9280Modes_9280), 6);
747
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
748 749
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
750
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
751
			       ARRAY_SIZE(ar5416Modes_9160), 6);
752
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
753
			       ARRAY_SIZE(ar5416Common_9160), 2);
754
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
755
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
756
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
757
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
758
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
759
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
760
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
761
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
762
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
763
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
764
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
765
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
766
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
767
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
768
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
769 770
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
771
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
772 773 774
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
775
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
776 777 778
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
779
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
780
			       ARRAY_SIZE(ar5416Modes_9100), 6);
781
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
782
			       ARRAY_SIZE(ar5416Common_9100), 2);
783
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
784
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
785
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
786
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
787
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
788
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
789
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
790
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
791
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
792
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
793
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
794
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
795
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
796
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
797
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
798
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
799
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
800 801
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
802
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
803
			       ARRAY_SIZE(ar5416Modes), 6);
804
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
805
			       ARRAY_SIZE(ar5416Common), 2);
806
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
807
			       ARRAY_SIZE(ar5416Bank0), 2);
808
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
809
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
810
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
811
			       ARRAY_SIZE(ar5416Bank1), 2);
812
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
813
			       ARRAY_SIZE(ar5416Bank2), 2);
814
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
815
			       ARRAY_SIZE(ar5416Bank3), 3);
816
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
817
			       ARRAY_SIZE(ar5416Bank6), 3);
818
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
819
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
820
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
821
			       ARRAY_SIZE(ar5416Bank7), 2);
822
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
823
			       ARRAY_SIZE(ar5416Addac), 2);
824
	}
825
}
826

827 828
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
829
	if (AR_SREV_9287_11_OR_LATER(ah))
830 831 832 833 834 835 836 837 838 839
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

840
	if (AR_SREV_9287_11_OR_LATER(ah)) {
841 842 843 844 845 846 847 848 849 850
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
851 852 853 854 855 856 857 858 859 860 861 862 863 864
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_high_power_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
		} else {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_original_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
		}

	}
865
}
866

867 868 869
static void ath9k_hw_init_11a_eeprom_fix(struct ath_hw *ah)
{
	u32 i, j;
S
Sujith 已提交
870 871 872 873 874

	if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
	    test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {

		/* EEPROM Fixup */
875 876
		for (i = 0; i < ah->iniModes.ia_rows; i++) {
			u32 reg = INI_RA(&ah->iniModes, i, 0);
877

878 879
			for (j = 1; j < ah->iniModes.ia_columns; j++) {
				u32 val = INI_RA(&ah->iniModes, i, j);
880

881
				INI_RA(&ah->iniModes, i, j) =
882
					ath9k_hw_ini_fixup(ah,
883
							   &ah->eeprom.def,
S
Sujith 已提交
884 885
							   reg, val);
			}
886
		}
S
Sujith 已提交
887
	}
888 889
}

890
int ath9k_hw_init(struct ath_hw *ah)
891
{
892
	struct ath_common *common = ath9k_hw_common(ah);
893
	int r = 0;
894

895 896 897 898
	if (!ath9k_hw_devid_supported(ah->hw_version.devid)) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unsupported device ID: 0x%0x\n",
			  ah->hw_version.devid);
899
		return -EOPNOTSUPP;
900
	}
901 902 903 904 905

	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
906 907
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
908
		return -EIO;
909 910
	}

911
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
912
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
913
		return -EIO;
914 915 916 917 918 919 920 921 922 923 924 925 926
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

927
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
928 929 930
		ah->config.serialize_regmode);

	if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
931 932 933 934
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
935
		return -EOPNOTSUPP;
936 937 938 939 940 941 942
	}

	if (AR_SREV_9100(ah)) {
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
	}
943 944 945 946

	if (AR_SREV_9271(ah))
		ah->is_pciexpress = false;

947 948 949 950 951
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);

	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
952
	if (AR_SREV_9280_10_OR_LATER(ah)) {
953
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
954
		ah->ath9k_hw_rf_set_freq = &ath9k_hw_ar9280_set_channel;
955 956
		ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_9280_spur_mitigate;
	} else {
957
		ah->ath9k_hw_rf_set_freq = &ath9k_hw_set_channel;
958 959
		ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_spur_mitigate;
	}
960 961 962 963

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
964
		ath9k_hw_configpcipowersave(ah, 0, 0);
965 966 967
	else
		ath9k_hw_disablepcie(ah);

S
Sujith 已提交
968 969 970 971 972 973 974 975 976 977
	/* Support for Japan ch.14 (2484) spread */
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniCckfirNormal,
		       ar9287Common_normal_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
		INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
		       ar9287Common_japan_2484_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
	}

978
	r = ath9k_hw_post_init(ah);
979
	if (r)
980
		return r;
981 982 983 984

	ath9k_hw_init_mode_gain_regs(ah);
	ath9k_hw_fill_cap_info(ah);
	ath9k_hw_init_11a_eeprom_fix(ah);
985

986 987
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
988 989
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
990
		return r;
991 992
	}

993
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
994
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
995
	else
996
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
997

S
Sujith 已提交
998
	ath9k_init_nfcal_hist_buffer(ah);
999

1000 1001
	common->state = ATH_HW_INITIALIZED;

1002
	return 0;
1003 1004
}

1005
static void ath9k_hw_init_bb(struct ath_hw *ah,
S
Sujith 已提交
1006
			     struct ath9k_channel *chan)
1007
{
S
Sujith 已提交
1008
	u32 synthDelay;
1009

S
Sujith 已提交
1010
	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1011
	if (IS_CHAN_B(chan))
S
Sujith 已提交
1012 1013 1014
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;
1015

S
Sujith 已提交
1016
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
1017

S
Sujith 已提交
1018
	udelay(synthDelay + BASE_ACTIVATE_DELAY);
1019 1020
}

1021
static void ath9k_hw_init_qos(struct ath_hw *ah)
1022
{
S
Sujith 已提交
1023 1024
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1025

S
Sujith 已提交
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1036 1037
}

1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
static void ath9k_hw_change_target_baud(struct ath_hw *ah, u32 freq, u32 baud)
{
	u32 lcr;
	u32 baud_divider = freq * 1000 * 1000 / 16 / baud;

	lcr = REG_READ(ah , 0x5100c);
	lcr |= 0x80;

	REG_WRITE(ah, 0x5100c, lcr);
	REG_WRITE(ah, 0x51004, (baud_divider >> 8));
	REG_WRITE(ah, 0x51000, (baud_divider & 0xff));

	lcr &= ~0x80;
	REG_WRITE(ah, 0x5100c, lcr);
}

1054
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1055
			      struct ath9k_channel *chan)
1056
{
S
Sujith 已提交
1057
	u32 pll;
1058

S
Sujith 已提交
1059 1060 1061
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
1062
		else
S
Sujith 已提交
1063 1064 1065 1066
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1067

S
Sujith 已提交
1068 1069 1070 1071
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1072

S
Sujith 已提交
1073 1074
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1075 1076


S
Sujith 已提交
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
1087

S
Sujith 已提交
1088
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
1089

S
Sujith 已提交
1090
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1091

S
Sujith 已提交
1092 1093 1094 1095
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1096

S
Sujith 已提交
1097 1098 1099 1100 1101 1102
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1103

S
Sujith 已提交
1104 1105 1106 1107
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1108

S
Sujith 已提交
1109 1110 1111 1112 1113 1114
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
1115
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1116

1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
		if ((pll == 0x142c) || (pll == 0x2850) ) {
			udelay(500);
			/* set CLKOBS to output AHB clock */
			REG_WRITE(ah, 0x7020, 0xe);
			/*
			 * 0x304: 117Mhz, ahb_ratio: 1x1
			 * 0x306: 40Mhz, ahb_ratio: 1x1
			 */
			REG_WRITE(ah, 0x50040, 0x304);
			/*
			 * makes adjustments for the baud dividor to keep the
			 * targetted baud rate based on the used core clock.
			 */
			ath9k_hw_change_target_baud(ah, AR9271_CORE_CLOCK,
						    AR9271_TARGET_BAUD_RATE);
		}
	}

S
Sujith 已提交
1137 1138 1139
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1140 1141
}

1142
static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
1143 1144 1145
{
	int rx_chainmask, tx_chainmask;

1146 1147
	rx_chainmask = ah->rxchainmask;
	tx_chainmask = ah->txchainmask;
1148 1149 1150 1151 1152 1153

	switch (rx_chainmask) {
	case 0x5:
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	case 0x3:
1154
		if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
			REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
			REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
			break;
		}
	case 0x1:
	case 0x2:
	case 0x7:
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
		break;
	default:
		break;
	}

	REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
	if (tx_chainmask == 0x5) {
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	}
	if (AR_SREV_9100(ah))
		REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
			  REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
}

1179
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1180
					  enum nl80211_iftype opmode)
1181
{
1182
	ah->mask_reg = AR_IMR_TXERR |
S
Sujith 已提交
1183 1184 1185 1186
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1187

1188
	if (ah->config.intr_mitigation)
1189
		ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1190
	else
1191
		ah->mask_reg |= AR_IMR_RXOK;
1192

1193
	ah->mask_reg |= AR_IMR_TXOK;
1194

1195
	if (opmode == NL80211_IFTYPE_AP)
1196
		ah->mask_reg |= AR_IMR_MIB;
1197

1198
	REG_WRITE(ah, AR_IMR, ah->mask_reg);
S
Sujith 已提交
1199
	REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1200

S
Sujith 已提交
1201 1202 1203 1204 1205
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1206 1207
}

1208
static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1209 1210
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
1211 1212
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad ack timeout %u\n", us);
1213
		ah->acktimeout = (u32) -1;
1214 1215 1216 1217
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
1218
		ah->acktimeout = us;
1219 1220 1221 1222
		return true;
	}
}

1223
static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1224 1225
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
1226 1227
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad cts timeout %u\n", us);
1228
		ah->ctstimeout = (u32) -1;
1229 1230 1231 1232
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
1233
		ah->ctstimeout = us;
1234 1235 1236
		return true;
	}
}
S
Sujith 已提交
1237

1238
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1239 1240
{
	if (tu > 0xFFFF) {
1241 1242
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
1243
		ah->globaltxtimeout = (u32) -1;
1244 1245 1246
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1247
		ah->globaltxtimeout = tu;
1248 1249 1250 1251
		return true;
	}
}

1252
static void ath9k_hw_init_user_settings(struct ath_hw *ah)
1253
{
1254 1255
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
1256

1257
	if (ah->misc_mode != 0)
S
Sujith 已提交
1258
		REG_WRITE(ah, AR_PCU_MISC,
1259 1260 1261 1262 1263 1264 1265 1266 1267
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
	if (ah->slottime != (u32) -1)
		ath9k_hw_setslottime(ah, ah->slottime);
	if (ah->acktimeout != (u32) -1)
		ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
	if (ah->ctstimeout != (u32) -1)
		ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1268 1269 1270 1271 1272 1273 1274 1275
}

const char *ath9k_hw_probe(u16 vendorid, u16 devid)
{
	return vendorid == ATHEROS_VENDOR_ID ?
		ath9k_hw_devname(devid) : NULL;
}

1276
void ath9k_hw_detach(struct ath_hw *ah)
S
Sujith 已提交
1277
{
1278 1279 1280 1281 1282
	struct ath_common *common = ath9k_hw_common(ah);

	if (common->state <= ATH_HW_INITIALIZED)
		goto free_hw;

S
Sujith 已提交
1283
	if (!AR_SREV_9100(ah))
1284
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1285

1286
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1287 1288

free_hw:
1289 1290
	if (!AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1291
	kfree(ah);
1292
	ah = NULL;
S
Sujith 已提交
1293
}
1294
EXPORT_SYMBOL(ath9k_hw_detach);
S
Sujith 已提交
1295 1296 1297 1298 1299

/*******/
/* INI */
/*******/

1300
static void ath9k_hw_override_ini(struct ath_hw *ah,
S
Sujith 已提交
1301 1302
				  struct ath9k_channel *chan)
{
1303 1304 1305 1306 1307 1308 1309 1310 1311
	u32 val;

	if (AR_SREV_9271(ah)) {
		/*
		 * Enable spectral scan to solution for issues with stuck
		 * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
		 * AR9271 1.1
		 */
		if (AR_SREV_9271_10(ah)) {
1312 1313
			val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) |
			      AR_PHY_SPECTRAL_SCAN_ENABLE;
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
			REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
		}
		else if (AR_SREV_9271_11(ah))
			/*
			 * change AR_PHY_RF_CTL3 setting to fix MAC issue
			 * present on AR9271 1.1
			 */
			REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
		return;
	}

1325 1326 1327 1328 1329 1330 1331
	/*
	 * Set the RX_ABORT and RX_DIS and clear if off only after
	 * RXE is set for MAC. This prevents frames with corrupted
	 * descriptor status.
	 */
	REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));

1332 1333 1334 1335 1336 1337 1338 1339 1340
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		val = REG_READ(ah, AR_PCU_MISC_MODE2) &
			       (~AR_PCU_MISC_MODE2_HWWAR1);

		if (AR_SREV_9287_10_OR_LATER(ah))
			val = val & (~AR_PCU_MISC_MODE2_HWWAR2);

		REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
	}
1341

1342
	if (!AR_SREV_5416_20_OR_LATER(ah) ||
S
Sujith 已提交
1343 1344
	    AR_SREV_9280_10_OR_LATER(ah))
		return;
1345 1346 1347 1348
	/*
	 * Disable BB clock gating
	 * Necessary to avoid issues on AR5416 2.0
	 */
S
Sujith 已提交
1349
	REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1350 1351
}

1352
static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
1353
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
1354
			      u32 reg, u32 value)
1355
{
S
Sujith 已提交
1356
	struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1357
	struct ath_common *common = ath9k_hw_common(ah);
1358

1359
	switch (ah->hw_version.devid) {
S
Sujith 已提交
1360 1361
	case AR9280_DEVID_PCI:
		if (reg == 0x7894) {
1362
			ath_print(common, ATH_DBG_EEPROM,
S
Sujith 已提交
1363 1364 1365 1366
				"ini VAL: %x  EEPROM: %x\n", value,
				(pBase->version & 0xff));

			if ((pBase->version & 0xff) > 0x0a) {
1367 1368 1369
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND: %d\n",
					  pBase->pwdclkind);
S
Sujith 已提交
1370 1371 1372 1373
				value &= ~AR_AN_TOP2_PWDCLKIND;
				value |= AR_AN_TOP2_PWDCLKIND &
					(pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
			} else {
1374 1375
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND Earlier Rev\n");
S
Sujith 已提交
1376 1377
			}

1378 1379
			ath_print(common, ATH_DBG_EEPROM,
				  "final ini VAL: %x\n", value);
S
Sujith 已提交
1380 1381 1382 1383 1384
		}
		break;
	}

	return value;
1385 1386
}

1387
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
1388 1389 1390
			      struct ar5416_eeprom_def *pEepData,
			      u32 reg, u32 value)
{
1391
	if (ah->eep_map == EEP_MAP_4KBITS)
1392 1393 1394 1395 1396
		return value;
	else
		return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
}

1397 1398 1399 1400
static void ath9k_olc_init(struct ath_hw *ah)
{
	u32 i;

1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
	if (OLC_FOR_AR9287_10_LATER) {
		REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
				AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
		ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
				AR9287_AN_TXPC0_TXPCMODE,
				AR9287_AN_TXPC0_TXPCMODE_S,
				AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
		udelay(100);
	} else {
		for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
			ah->originalGain[i] =
				MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
						AR_PHY_TX_GAIN);
		ah->PDADCdelta = 0;
	}
1416 1417
}

1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
			      struct ath9k_channel *chan)
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

1433
static int ath9k_hw_process_ini(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1434
				struct ath9k_channel *chan)
1435
{
1436
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1437
	int i, regWrites = 0;
1438
	struct ieee80211_channel *channel = chan->chan;
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
	u32 modesIndex, freqIndex;

	switch (chan->chanmode) {
	case CHANNEL_A:
	case CHANNEL_A_HT20:
		modesIndex = 1;
		freqIndex = 1;
		break;
	case CHANNEL_A_HT40PLUS:
	case CHANNEL_A_HT40MINUS:
		modesIndex = 2;
		freqIndex = 1;
		break;
	case CHANNEL_G:
	case CHANNEL_G_HT20:
	case CHANNEL_B:
		modesIndex = 4;
		freqIndex = 2;
		break;
	case CHANNEL_G_HT40PLUS:
	case CHANNEL_G_HT40MINUS:
		modesIndex = 3;
		freqIndex = 2;
		break;

	default:
		return -EINVAL;
	}

	REG_WRITE(ah, AR_PHY(0), 0x00000007);
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
S
Sujith 已提交
1470
	ah->eep_ops->set_addac(ah, chan);
1471

1472
	if (AR_SREV_5416_22_OR_LATER(ah)) {
1473
		REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
1474 1475 1476
	} else {
		struct ar5416IniArray temp;
		u32 addacSize =
1477 1478
			sizeof(u32) * ah->iniAddac.ia_rows *
			ah->iniAddac.ia_columns;
1479

1480 1481
		memcpy(ah->addac5416_21,
		       ah->iniAddac.ia_array, addacSize);
1482

1483
		(ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
1484

1485 1486 1487
		temp.ia_array = ah->addac5416_21;
		temp.ia_columns = ah->iniAddac.ia_columns;
		temp.ia_rows = ah->iniAddac.ia_rows;
1488 1489
		REG_WRITE_ARRAY(&temp, 1, regWrites);
	}
S
Sujith 已提交
1490

1491 1492
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);

1493 1494 1495
	for (i = 0; i < ah->iniModes.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniModes, i, 0);
		u32 val = INI_RA(&ah->iniModes, i, modesIndex);
1496 1497 1498 1499

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1500
		    && ah->config.analog_shiftreg) {
1501 1502 1503 1504 1505 1506
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1507
	if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
1508
		REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
1509

1510 1511
	if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
	    AR_SREV_9287_10_OR_LATER(ah))
1512
		REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1513

1514 1515 1516
	for (i = 0; i < ah->iniCommon.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniCommon, i, 0);
		u32 val = INI_RA(&ah->iniCommon, i, 1);
1517 1518 1519 1520

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1521
		    && ah->config.analog_shiftreg) {
1522 1523 1524 1525 1526 1527
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1528
	ath9k_hw_write_regs(ah, freqIndex, regWrites);
1529

1530 1531 1532 1533
	if (AR_SREV_9271_10(ah))
		REG_WRITE_ARRAY(&ah->iniModes_9271_1_0_only,
				modesIndex, regWrites);

1534
	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
1535
		REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
1536 1537 1538 1539
				regWrites);
	}

	ath9k_hw_override_ini(ah, chan);
L
Luis R. Rodriguez 已提交
1540
	ath9k_hw_set_regs(ah, chan);
1541 1542
	ath9k_hw_init_chain_masks(ah);

1543 1544 1545
	if (OLC_FOR_AR9280_20_LATER)
		ath9k_olc_init(ah);

1546
	ah->eep_ops->set_txpower(ah, chan,
1547
				 ath9k_regd_get_ctl(regulatory, chan),
1548 1549 1550
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
1551
				 (u32) regulatory->power_limit));
1552 1553

	if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
1554 1555
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "ar5416SetRfRegs failed\n");
1556 1557 1558 1559 1560 1561
		return -EIO;
	}

	return 0;
}

S
Sujith 已提交
1562 1563 1564 1565
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1566
static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
1567
{
S
Sujith 已提交
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
	u32 rfMode = 0;

	if (chan == NULL)
		return;

	rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
		? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;

	if (!AR_SREV_9280_10_OR_LATER(ah))
		rfMode |= (IS_CHAN_5GHZ(chan)) ?
			AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
		rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);

	REG_WRITE(ah, AR_PHY_MODE, rfMode);
}

1586
static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
S
Sujith 已提交
1587 1588 1589 1590
{
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
}

1591
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1592 1593 1594
{
	u32 regval;

1595 1596 1597
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1598 1599 1600
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1601 1602 1603
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1604 1605 1606
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1607 1608 1609 1610 1611
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1612
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1613

1614 1615 1616
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1617 1618 1619
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1620 1621 1622
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1623 1624
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1625 1626 1627 1628
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1629
	if (AR_SREV_9285(ah)) {
1630 1631 1632 1633
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1634 1635
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1636
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1637 1638 1639 1640 1641
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1642
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1643 1644 1645 1646 1647 1648
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1649
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1650 1651 1652
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1653
		break;
1654
	case NL80211_IFTYPE_ADHOC:
1655
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1656 1657 1658
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1659
		break;
1660 1661
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1662
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1663
		break;
S
Sujith 已提交
1664 1665 1666
	}
}

1667
static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
S
Sujith 已提交
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
						 u32 coef_scaled,
						 u32 *coef_mantissa,
						 u32 *coef_exponent)
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1686
static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
S
Sujith 已提交
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
				     struct ath9k_channel *chan)
{
	u32 coef_scaled, ds_coef_exp, ds_coef_man;
	u32 clockMhzScaled = 0x64000000;
	struct chan_centers centers;

	if (IS_CHAN_HALF_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 1;
	else if (IS_CHAN_QUARTER_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 2;

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	coef_scaled = clockMhzScaled / centers.synth_center;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);

	coef_scaled = (9 * coef_scaled) / 10;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
}

1720
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1721 1722 1723 1724
{
	u32 rst_flags;
	u32 tmpReg;

1725 1726 1727 1728 1729 1730 1731 1732
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
		} else {
			REG_WRITE(ah, AR_RC, AR_RC_AHB);
		}

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1755
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1756 1757
	udelay(50);

1758
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1759
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1760 1761
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1774
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1775 1776 1777 1778
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1779 1780 1781
	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1782
	REG_WRITE(ah, AR_RTC_RESET, 0);
1783
	udelay(2);
1784 1785 1786 1787

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

1788
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1789 1790 1791 1792

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1793 1794
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1795 1796
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1797
		return false;
1798 1799
	}

S
Sujith 已提交
1800 1801 1802 1803 1804
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1805
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1819 1820
}

L
Luis R. Rodriguez 已提交
1821
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan)
1822
{
S
Sujith 已提交
1823
	u32 phymode;
1824
	u32 enableDacFifo = 0;
1825

1826 1827 1828 1829
	if (AR_SREV_9285_10_OR_LATER(ah))
		enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
					 AR_PHY_FC_ENABLE_DAC_FIFO);

S
Sujith 已提交
1830
	phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
1831
		| AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
S
Sujith 已提交
1832 1833 1834

	if (IS_CHAN_HT40(chan)) {
		phymode |= AR_PHY_FC_DYN2040_EN;
1835

S
Sujith 已提交
1836 1837 1838
		if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
		    (chan->chanmode == CHANNEL_G_HT40PLUS))
			phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1839 1840

	}
S
Sujith 已提交
1841 1842
	REG_WRITE(ah, AR_PHY_TURBO, phymode);

L
Luis R. Rodriguez 已提交
1843
	ath9k_hw_set11nmac2040(ah);
1844

S
Sujith 已提交
1845 1846
	REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
	REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1847 1848
}

1849
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1850
				struct ath9k_channel *chan)
1851
{
1852
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1853 1854 1855
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1856
		return false;
1857

1858
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1859
		return false;
1860

1861
	ah->chip_fullsleep = false;
S
Sujith 已提交
1862 1863
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1864

S
Sujith 已提交
1865
	return true;
1866 1867
}

1868
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1869
				    struct ath9k_channel *chan)
1870
{
1871
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1872
	struct ath_common *common = ath9k_hw_common(ah);
1873
	struct ieee80211_channel *channel = chan->chan;
1874
	u32 synthDelay, qnum;
1875
	int r;
1876 1877 1878

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1879 1880 1881
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1882 1883 1884 1885 1886 1887
			return false;
		}
	}

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
	if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
S
Sujith 已提交
1888
			   AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
1889 1890
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1891 1892 1893
		return false;
	}

L
Luis R. Rodriguez 已提交
1894
	ath9k_hw_set_regs(ah, chan);
1895

1896
	r = ah->ath9k_hw_rf_set_freq(ah, chan);
1897 1898 1899 1900
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1901 1902
	}

1903
	ah->eep_ops->set_txpower(ah, chan,
1904
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1905 1906 1907
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1908
			     (u32) regulatory->power_limit));
1909 1910

	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1911
	if (IS_CHAN_B(chan))
1912 1913 1914 1915 1916 1917 1918 1919
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;

	udelay(synthDelay + BASE_ACTIVATE_DELAY);

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);

S
Sujith 已提交
1920 1921 1922
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1923
	ah->ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1924 1925 1926 1927 1928 1929 1930

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

J
Johannes Berg 已提交
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942
static void ath9k_enable_rfkill(struct ath_hw *ah)
{
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);

	REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
		    AR_GPIO_INPUT_MUX2_RFSILENT);

	ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
	REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
}

1943
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1944
		    bool bChannelChange)
1945
{
1946
	struct ath_common *common = ath9k_hw_common(ah);
1947
	u32 saveLedState;
1948
	struct ath9k_channel *curchan = ah->curchan;
1949 1950
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1951
	u64 tsf = 0;
1952
	int i, rx_chainmask, r;
1953

1954 1955
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1956

1957
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1958
		return -EIO;
1959

1960
	if (curchan && !ah->chip_fullsleep)
1961 1962 1963
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1964 1965 1966
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1967
	    ((chan->channelFlags & CHANNEL_ALL) ==
1968
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1969 1970
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1971

L
Luis R. Rodriguez 已提交
1972
		if (ath9k_hw_channel_change(ah, chan)) {
1973
			ath9k_hw_loadnf(ah, ah->curchan);
1974
			ath9k_hw_start_nfcal(ah);
1975
			return 0;
1976 1977 1978 1979 1980 1981 1982 1983 1984
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1985 1986 1987 1988
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1989 1990 1991 1992 1993 1994
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1995 1996 1997 1998 1999 2000 2001
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

2002
	if (!ath9k_hw_chip_reset(ah, chan)) {
2003
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
2004
		return -EINVAL;
2005 2006
	}

2007 2008 2009 2010 2011 2012 2013 2014
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
2015 2016 2017 2018
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

2019 2020
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
2021

2022
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2023 2024 2025 2026 2027 2028 2029 2030 2031
		/* Enable ASYNC FIFO */
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
		REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
		REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
	}
L
Luis R. Rodriguez 已提交
2032
	r = ath9k_hw_process_ini(ah, chan);
2033 2034
	if (r)
		return r;
2035

2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

2053 2054 2055
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

2056
	ah->ath9k_hw_spur_mitigate_freq(ah, chan);
2057
	ah->eep_ops->set_board_values(ah, chan);
2058 2059 2060

	if (AR_SREV_5416(ah))
		ath9k_hw_decrease_chain_power(ah, chan);
2061

2062 2063
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
2064 2065
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
2066
		  | (ah->config.
2067
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
2068 2069
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2070

2071
	ath_hw_setbssidmask(common);
2072 2073 2074

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

2075
	ath9k_hw_write_associd(ah);
2076 2077 2078 2079 2080

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

2081
	r = ah->ath9k_hw_rf_set_freq(ah, chan);
2082 2083
	if (r)
		return r;
2084 2085 2086 2087

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

2088 2089
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
2090 2091
		ath9k_hw_resettxqueue(ah, i);

2092
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
2093 2094
	ath9k_hw_init_qos(ah);

2095
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
2096
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
2097

2098 2099
	ath9k_hw_init_user_settings(ah);

2100
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
2116
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2117 2118 2119 2120
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

2121 2122 2123 2124 2125 2126 2127
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

2128
	if (ah->config.intr_mitigation) {
2129 2130 2131 2132 2133 2134
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

2135
	if (!ath9k_hw_init_cal(ah, chan))
2136
		return -EIO;
2137

2138
	rx_chainmask = ah->rxchainmask;
2139 2140 2141 2142 2143 2144 2145
	if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
	}

	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

2146 2147 2148
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
2149 2150 2151 2152
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2153
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2154
				"CFG Byte Swap Set 0x%x\n", mask);
2155 2156 2157 2158
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
2159
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2160
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
2161 2162
		}
	} else {
2163 2164 2165
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
2166
#ifdef __BIG_ENDIAN
2167 2168
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2169 2170 2171
#endif
	}

2172
	if (ah->btcoex_hw.enabled)
2173 2174
		ath9k_hw_btcoex_enable(ah);

2175
	return 0;
2176
}
2177
EXPORT_SYMBOL(ath9k_hw_reset);
2178

S
Sujith 已提交
2179 2180 2181
/************************/
/* Key Cache Management */
/************************/
2182

2183
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
2184
{
S
Sujith 已提交
2185
	u32 keyType;
2186

2187
	if (entry >= ah->caps.keycache_size) {
2188 2189
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
2190 2191 2192
		return false;
	}

S
Sujith 已提交
2193
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
2194

S
Sujith 已提交
2195 2196 2197 2198 2199 2200 2201 2202
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2203

S
Sujith 已提交
2204 2205
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2206

S
Sujith 已提交
2207 2208 2209 2210
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2211 2212 2213 2214 2215

	}

	return true;
}
2216
EXPORT_SYMBOL(ath9k_hw_keyreset);
2217

2218
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
2219
{
S
Sujith 已提交
2220
	u32 macHi, macLo;
2221

2222
	if (entry >= ah->caps.keycache_size) {
2223 2224
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
2225
		return false;
2226 2227
	}

S
Sujith 已提交
2228 2229 2230 2231 2232 2233 2234 2235 2236
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
2237
	} else {
S
Sujith 已提交
2238
		macLo = macHi = 0;
2239
	}
S
Sujith 已提交
2240 2241
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
2242

S
Sujith 已提交
2243
	return true;
2244
}
2245
EXPORT_SYMBOL(ath9k_hw_keysetmac);
2246

2247
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
2248
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
2249
				 const u8 *mac)
2250
{
2251
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
2252
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
2253 2254
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
2255

S
Sujith 已提交
2256
	if (entry >= pCap->keycache_size) {
2257 2258
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
2259
		return false;
2260 2261
	}

S
Sujith 已提交
2262 2263 2264 2265 2266 2267
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
2268 2269 2270
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
2271 2272 2273 2274 2275 2276 2277 2278
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
2279 2280
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
2281 2282 2283 2284
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
2285
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
2286 2287
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
2288 2289
			return false;
		}
2290
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
2291
			keyType = AR_KEYTABLE_TYPE_40;
2292
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2293 2294 2295 2296 2297 2298 2299 2300
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
2301 2302
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
2303
		return false;
2304 2305
	}

J
Jouni Malinen 已提交
2306 2307 2308 2309 2310
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
2311
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2312
		key4 &= 0xff;
2313

2314 2315 2316 2317 2318 2319 2320
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
2321 2322
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2323

2324 2325 2326 2327 2328 2329
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
2330 2331
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2332 2333

		/* Write key[95:48] */
S
Sujith 已提交
2334 2335
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2336 2337

		/* Write key[127:96] and key type */
S
Sujith 已提交
2338 2339
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2340 2341

		/* Write MAC address for the entry */
S
Sujith 已提交
2342
		(void) ath9k_hw_keysetmac(ah, entry, mac);
2343

2344
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
2357
			u32 mic0, mic1, mic2, mic3, mic4;
2358

S
Sujith 已提交
2359 2360 2361 2362 2363
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
2364 2365

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
2366 2367
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2368 2369

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
2370 2371
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2372 2373

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2374 2375 2376
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
2377

S
Sujith 已提交
2378
		} else {
2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
2395
			u32 mic0, mic2;
2396

S
Sujith 已提交
2397 2398
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
2399 2400

			/* Write MIC key[31:0] */
S
Sujith 已提交
2401 2402
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2403 2404

			/* Write MIC key[63:32] */
S
Sujith 已提交
2405 2406
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2407 2408

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2409 2410 2411 2412
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
2413 2414

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
2415 2416
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2417 2418 2419 2420 2421 2422

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
2423 2424 2425
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
2426
		/* Write key[47:0] */
S
Sujith 已提交
2427 2428
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2429 2430

		/* Write key[95:48] */
S
Sujith 已提交
2431 2432
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2433 2434

		/* Write key[127:96] and key type */
S
Sujith 已提交
2435 2436
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2437

2438
		/* Write MAC address for the entry */
S
Sujith 已提交
2439 2440
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2441 2442 2443

	return true;
}
2444
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
2445

2446
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2447
{
2448
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2449 2450 2451 2452 2453
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2454
}
2455
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
2456

S
Sujith 已提交
2457 2458 2459 2460
/******************************/
/* Power Management (Chipset) */
/******************************/

2461
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2462
{
S
Sujith 已提交
2463 2464 2465 2466 2467 2468
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		if (!AR_SREV_9100(ah))
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2469

S
Sujith 已提交
2470 2471 2472
		if(!AR_SREV_5416(ah))
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
2473
	}
2474 2475
}

2476
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2477
{
S
Sujith 已提交
2478 2479
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2480
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2481

S
Sujith 已提交
2482 2483 2484 2485 2486 2487
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2488 2489 2490 2491
		}
	}
}

2492
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2493
{
S
Sujith 已提交
2494 2495
	u32 val;
	int i;
2496

S
Sujith 已提交
2497 2498 2499 2500 2501 2502 2503
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
2504
			ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
2505 2506 2507 2508
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2509

S
Sujith 已提交
2510 2511 2512
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2513

S
Sujith 已提交
2514 2515 2516 2517 2518 2519 2520
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2521
		}
S
Sujith 已提交
2522
		if (i == 0) {
2523 2524 2525
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
2526
			return false;
2527 2528 2529
		}
	}

S
Sujith 已提交
2530
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2531

S
Sujith 已提交
2532
	return true;
2533 2534
}

2535
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2536
{
2537
	struct ath_common *common = ath9k_hw_common(ah);
2538
	int status = true, setChip = true;
S
Sujith 已提交
2539 2540 2541 2542 2543 2544 2545
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2546 2547 2548
	if (ah->power_mode == mode)
		return status;

2549 2550
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2551 2552 2553 2554 2555 2556 2557

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2558
		ah->chip_fullsleep = true;
S
Sujith 已提交
2559 2560 2561 2562
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2563
	default:
2564 2565
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
2566 2567
		return false;
	}
2568
	ah->power_mode = mode;
S
Sujith 已提交
2569 2570

	return status;
2571
}
2572
EXPORT_SYMBOL(ath9k_hw_setpower);
2573

2574 2575 2576 2577 2578 2579 2580 2581 2582
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
V
Vivek Natarajan 已提交
2583
void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
2584
{
S
Sujith 已提交
2585
	u8 i;
V
Vivek Natarajan 已提交
2586
	u32 val;
2587

2588
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2589
		return;
2590

2591
	/* Do not touch SerDes registers */
2592
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2593 2594
		return;

2595
	/* Nothing to do on restore for 11N */
V
Vivek Natarajan 已提交
2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621
	if (!restore) {
		if (AR_SREV_9280_20_OR_LATER(ah)) {
			/*
			 * AR9280 2.0 or later chips use SerDes values from the
			 * initvals.h initialized depending on chipset during
			 * ath9k_hw_init()
			 */
			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
					  INI_RA(&ah->iniPcieSerdes, i, 1));
			}
		} else if (AR_SREV_9280(ah) &&
			   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

			/* Shut off CLKREQ active in L1 */
			if (ah->config.pcie_clock_req)
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
			else
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
S
Sujith 已提交
2622

V
Vivek Natarajan 已提交
2623 2624 2625
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
S
Sujith 已提交
2626

V
Vivek Natarajan 已提交
2627 2628
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
2629

V
Vivek Natarajan 已提交
2630 2631 2632
		} else {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
S
Sujith 已提交
2633

V
Vivek Natarajan 已提交
2634 2635 2636 2637
			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
S
Sujith 已提交
2638

V
Vivek Natarajan 已提交
2639 2640 2641 2642 2643
			/*
			 * Ignore ah->ah_config.pcie_clock_req setting for
			 * pre-AR9280 11n
			 */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
2644

V
Vivek Natarajan 已提交
2645 2646 2647
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
2648

V
Vivek Natarajan 已提交
2649 2650 2651
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
		}
2652

V
Vivek Natarajan 已提交
2653
		udelay(1000);
2654

V
Vivek Natarajan 已提交
2655 2656
		/* set bit 19 to allow forcing of pcie core into L1 state */
		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
2657

V
Vivek Natarajan 已提交
2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
		/* Several PCIe massages to ensure proper behaviour */
		if (ah->config.pcie_waen) {
			val = ah->config.pcie_waen;
			if (!power_off)
				val &= (~AR_WA_D3_L1_DISABLE);
		} else {
			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			    AR_SREV_9287(ah)) {
				val = AR9285_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else if (AR_SREV_9280(ah)) {
				/*
				 * On AR9280 chips bit 22 of 0x4004 needs to be
				 * set otherwise card may disappear.
				 */
				val = AR9280_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else
				val = AR_WA_DEFAULT;
		}
2680

V
Vivek Natarajan 已提交
2681 2682
		REG_WRITE(ah, AR_WA, val);
	}
S
Sujith 已提交
2683

V
Vivek Natarajan 已提交
2684
	if (power_off) {
2685
		/*
V
Vivek Natarajan 已提交
2686 2687 2688 2689
		 * Set PCIe workaround bits
		 * bit 14 in WA register (disable L1) should only
		 * be set when device enters D3 and be cleared
		 * when device comes back to D0.
2690
		 */
V
Vivek Natarajan 已提交
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
		if (ah->config.pcie_waen) {
			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
		} else {
			if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			      AR_SREV_9287(ah)) &&
			     (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
			    (AR_SREV_9280(ah) &&
			     (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
			}
		}
S
Sujith 已提交
2703
	}
2704
}
2705
EXPORT_SYMBOL(ath9k_hw_configpcipowersave);
2706

S
Sujith 已提交
2707 2708 2709 2710
/**********************/
/* Interrupt Handling */
/**********************/

2711
bool ath9k_hw_intrpend(struct ath_hw *ah)
2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}
2729
EXPORT_SYMBOL(ath9k_hw_intrpend);
2730

2731
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
2732 2733 2734
{
	u32 isr = 0;
	u32 mask2 = 0;
2735
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2736 2737
	u32 sync_cause = 0;
	bool fatal_int = false;
2738
	struct ath_common *common = ath9k_hw_common(ah);
2739 2740 2741 2742 2743 2744 2745 2746 2747

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
2748 2749
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
2776 2777
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

2788
		if (ah->config.intr_mitigation) {
2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
2803 2804
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
2805 2806

			s1_s = REG_READ(ah, AR_ISR_S1_S);
2807 2808
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
2809 2810 2811
		}

		if (isr & AR_ISR_RXORN) {
2812 2813
			ath_print(common, ATH_DBG_INTERRUPT,
				  "receive FIFO overrun interrupt\n");
2814 2815 2816
		}

		if (!AR_SREV_9100(ah)) {
2817
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2818 2819 2820 2821 2822 2823 2824 2825
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
2826

2827 2828
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
2829

2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

2847 2848 2849 2850 2851 2852 2853 2854
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
2855 2856
				ath_print(common, ATH_DBG_ANY,
					  "received PCI FATAL interrupt\n");
2857 2858
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
2859 2860
				ath_print(common, ATH_DBG_ANY,
					  "received PCI PERR interrupt\n");
2861
			}
2862
			*masked |= ATH9K_INT_FATAL;
2863 2864
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
2865 2866
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
2867 2868 2869 2870 2871
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
2872 2873
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
2874 2875 2876 2877 2878
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
2879

2880 2881
	return true;
}
2882
EXPORT_SYMBOL(ath9k_hw_getisr);
2883

2884
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
2885
{
2886
	u32 omask = ah->mask_reg;
2887
	u32 mask, mask2;
2888
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2889
	struct ath_common *common = ath9k_hw_common(ah);
2890

2891
	ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
2892 2893

	if (omask & ATH9K_INT_GLOBAL) {
2894
		ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
2910
		if (ah->txok_interrupt_mask)
2911
			mask |= AR_IMR_TXOK;
2912
		if (ah->txdesc_interrupt_mask)
2913
			mask |= AR_IMR_TXDESC;
2914
		if (ah->txerr_interrupt_mask)
2915
			mask |= AR_IMR_TXERR;
2916
		if (ah->txeol_interrupt_mask)
2917 2918 2919 2920
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
2921
		if (ah->config.intr_mitigation)
2922 2923 2924
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
2925
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
2938 2939 2940
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
2941 2942 2943 2944 2945 2946 2947 2948 2949 2950
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

2951
	ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
2952 2953 2954 2955 2956 2957 2958 2959 2960
	REG_WRITE(ah, AR_IMR, mask);
	mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
					   AR_IMR_S2_DTIM |
					   AR_IMR_S2_DTIMSYNC |
					   AR_IMR_S2_CABEND |
					   AR_IMR_S2_CABTO |
					   AR_IMR_S2_TSFOOR |
					   AR_IMR_S2_GTT | AR_IMR_S2_CST);
	REG_WRITE(ah, AR_IMR_S2, mask | mask2);
2961
	ah->mask_reg = ints;
2962

2963
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2964 2965 2966 2967 2968 2969 2970
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
2971
		ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
2984 2985
		ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			  REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
2986 2987 2988 2989
	}

	return omask;
}
2990
EXPORT_SYMBOL(ath9k_hw_set_interrupts);
2991

S
Sujith 已提交
2992 2993 2994 2995
/*******************/
/* Beacon Handling */
/*******************/

2996
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2997 2998 2999
{
	int flags = 0;

3000
	ah->beacon_interval = beacon_period;
3001

3002
	switch (ah->opmode) {
3003 3004
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
3005 3006 3007 3008 3009
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
3010
	case NL80211_IFTYPE_ADHOC:
3011
	case NL80211_IFTYPE_MESH_POINT:
3012 3013 3014 3015
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
3016 3017
				     (ah->atim_window ? ah->
				      atim_window : 1)));
3018
		flags |= AR_NDP_TIMER_EN;
3019
	case NL80211_IFTYPE_AP:
3020 3021 3022
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
3023
				     ah->config.
3024
				     dma_beacon_response_time));
3025 3026
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
3027
				     ah->config.
3028
				     sw_beacon_response_time));
3029 3030 3031
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
3032
	default:
3033 3034 3035
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
3036 3037
		return;
		break;
3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
3052
EXPORT_SYMBOL(ath9k_hw_beaconinit);
3053

3054
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
3055
				    const struct ath9k_beacon_state *bs)
3056 3057
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
3058
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3059
	struct ath_common *common = ath9k_hw_common(ah);
3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

3085 3086 3087 3088
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
3089

S
Sujith 已提交
3090 3091 3092
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3093

S
Sujith 已提交
3094 3095 3096
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
3097

S
Sujith 已提交
3098 3099 3100 3101
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3102

S
Sujith 已提交
3103 3104
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3105

S
Sujith 已提交
3106 3107
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3108

S
Sujith 已提交
3109 3110 3111
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
3112

3113 3114
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
3115
}
3116
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
3117

S
Sujith 已提交
3118 3119 3120 3121
/*******************/
/* HW Capabilities */
/*******************/

3122
void ath9k_hw_fill_cap_info(struct ath_hw *ah)
3123
{
3124
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3125
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3126
	struct ath_common *common = ath9k_hw_common(ah);
3127
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
3128

S
Sujith 已提交
3129
	u16 capField = 0, eeval;
3130

S
Sujith 已提交
3131
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
3132
	regulatory->current_rd = eeval;
3133

S
Sujith 已提交
3134
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
3135 3136
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
3137
	regulatory->current_rd_ext = eeval;
3138

S
Sujith 已提交
3139
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
3140

3141
	if (ah->opmode != NL80211_IFTYPE_AP &&
3142
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
3143 3144 3145 3146 3147
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
3148 3149
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
3150
	}
3151

S
Sujith 已提交
3152
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
S
Sujith 已提交
3153
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
3154

S
Sujith 已提交
3155 3156
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
3157
		if (ah->config.ht_enable) {
S
Sujith 已提交
3158 3159 3160 3161 3162 3163 3164 3165 3166
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
3167 3168 3169
		}
	}

S
Sujith 已提交
3170 3171
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
3172
		if (ah->config.ht_enable) {
S
Sujith 已提交
3173 3174 3175 3176 3177 3178 3179 3180 3181 3182
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
3183
	}
S
Sujith 已提交
3184

S
Sujith 已提交
3185
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
3186 3187 3188 3189
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
3190
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
3191 3192 3193
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
3194 3195
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
3196
		/* Use rx_chainmask from EEPROM. */
3197
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
3198

3199
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
3200
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
3201

S
Sujith 已提交
3202 3203
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
3204

S
Sujith 已提交
3205 3206
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
3207

S
Sujith 已提交
3208 3209 3210
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3211

S
Sujith 已提交
3212 3213 3214
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3215

3216
	if (ah->config.ht_enable)
S
Sujith 已提交
3217 3218 3219
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3220

S
Sujith 已提交
3221 3222 3223 3224
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3225

S
Sujith 已提交
3226 3227 3228 3229 3230
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3231

S
Sujith 已提交
3232 3233 3234 3235 3236
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
3237

S
Sujith 已提交
3238 3239
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
	pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3240

3241 3242 3243
	if (AR_SREV_9285_10_OR_LATER(ah))
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
3244 3245 3246
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
3247

S
Sujith 已提交
3248 3249 3250 3251 3252
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
3253 3254
	}

S
Sujith 已提交
3255 3256
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

3257
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3258 3259 3260 3261 3262 3263
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
3264 3265

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3266
	}
S
Sujith 已提交
3267
#endif
3268

3269
	pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3270

3271
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
3272 3273 3274
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3275

3276
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
3277 3278 3279 3280 3281
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3282
	} else {
S
Sujith 已提交
3283 3284 3285
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3286 3287
	}

3288 3289 3290 3291
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
3292 3293

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
3294
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
3295
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
3296
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
3297

3298
	if (AR_SREV_9280_10_OR_LATER(ah) &&
3299
	    ath9k_hw_btcoex_supported(ah)) {
3300 3301
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
3302

3303
		if (AR_SREV_9285(ah)) {
3304 3305
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
3306
		} else {
3307
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
3308
		}
3309
	} else {
3310
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
3311
	}
3312 3313
}

3314
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3315
			    u32 capability, u32 *result)
3316
{
3317
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
3336
			return (ah->sta_id1_defaults &
S
Sujith 已提交
3337 3338 3339 3340
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
3341
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354
			false : true;
	case ATH9K_CAP_DIVERSITY:
		return (REG_READ(ah, AR_PHY_CCK_DETECT) &
			AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
			true : false;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
3355
				return (ah->sta_id1_defaults &
S
Sujith 已提交
3356 3357 3358 3359 3360 3361 3362 3363 3364 3365
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
3366
			*result = regulatory->power_limit;
S
Sujith 已提交
3367 3368
			return 0;
		case 2:
3369
			*result = regulatory->max_power_level;
S
Sujith 已提交
3370 3371
			return 0;
		case 3:
3372
			*result = regulatory->tp_scale;
S
Sujith 已提交
3373 3374 3375
			return 0;
		}
		return false;
3376 3377 3378 3379
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
3380 3381
	default:
		return false;
3382 3383
	}
}
3384
EXPORT_SYMBOL(ath9k_hw_getcapability);
3385

3386
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3387
			    u32 capability, u32 setting, int *status)
3388
{
S
Sujith 已提交
3389
	u32 v;
3390

S
Sujith 已提交
3391 3392 3393
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3394
			ah->sta_id1_defaults |=
S
Sujith 已提交
3395 3396
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3397
			ah->sta_id1_defaults &=
S
Sujith 已提交
3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_DIVERSITY:
		v = REG_READ(ah, AR_PHY_CCK_DETECT);
		if (setting)
			v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		else
			v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3410
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3411
		else
3412
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3413 3414 3415
		return true;
	default:
		return false;
3416 3417
	}
}
3418
EXPORT_SYMBOL(ath9k_hw_setcapability);
3419

S
Sujith 已提交
3420 3421 3422
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3423

3424
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3425 3426 3427 3428
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3429

S
Sujith 已提交
3430 3431 3432 3433 3434 3435
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3436

S
Sujith 已提交
3437
	gpio_shift = (gpio % 6) * 5;
3438

S
Sujith 已提交
3439 3440 3441 3442
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3443
	} else {
S
Sujith 已提交
3444 3445 3446 3447 3448
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3449 3450 3451
	}
}

3452
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3453
{
S
Sujith 已提交
3454
	u32 gpio_shift;
3455

3456
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
3457

S
Sujith 已提交
3458
	gpio_shift = gpio << 1;
3459

S
Sujith 已提交
3460 3461 3462 3463
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3464
}
3465
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
3466

3467
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3468
{
3469 3470 3471
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3472
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3473
		return 0xffffffff;
3474

3475 3476 3477
	if (AR_SREV_9287_10_OR_LATER(ah))
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3478 3479 3480 3481 3482
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3483
}
3484
EXPORT_SYMBOL(ath9k_hw_gpio_get);
3485

3486
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3487
			 u32 ah_signal_type)
3488
{
S
Sujith 已提交
3489
	u32 gpio_shift;
3490

S
Sujith 已提交
3491
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3492

S
Sujith 已提交
3493
	gpio_shift = 2 * gpio;
3494

S
Sujith 已提交
3495 3496 3497 3498
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3499
}
3500
EXPORT_SYMBOL(ath9k_hw_cfg_output);
3501

3502
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3503
{
S
Sujith 已提交
3504 3505
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3506
}
3507
EXPORT_SYMBOL(ath9k_hw_set_gpio);
3508

3509
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3510
{
S
Sujith 已提交
3511
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3512
}
3513
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
3514

3515
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3516
{
S
Sujith 已提交
3517
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3518
}
3519
EXPORT_SYMBOL(ath9k_hw_setantenna);
3520

3521
bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
S
Sujith 已提交
3522 3523 3524 3525 3526
			       enum ath9k_ant_setting settings,
			       struct ath9k_channel *chan,
			       u8 *tx_chainmask,
			       u8 *rx_chainmask,
			       u8 *antenna_cfgd)
3527
{
S
Sujith 已提交
3528
	static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3529

S
Sujith 已提交
3530 3531
	if (AR_SREV_9280(ah)) {
		if (!tx_chainmask_cfg) {
3532

S
Sujith 已提交
3533 3534 3535
			tx_chainmask_cfg = *tx_chainmask;
			rx_chainmask_cfg = *rx_chainmask;
		}
3536

S
Sujith 已提交
3537 3538 3539 3540 3541 3542 3543
		switch (settings) {
		case ATH9K_ANT_FIXED_A:
			*tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_FIXED_B:
3544
			if (ah->caps.tx_chainmask >
S
Sujith 已提交
3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559
			    ATH9K_ANTENNA1_CHAINMASK) {
				*tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			}
			*rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_VARIABLE:
			*tx_chainmask = tx_chainmask_cfg;
			*rx_chainmask = rx_chainmask_cfg;
			*antenna_cfgd = true;
			break;
		default:
			break;
		}
	} else {
S
Sujith 已提交
3560
		ah->config.diversity_control = settings;
3561 3562
	}

S
Sujith 已提交
3563
	return true;
3564 3565
}

S
Sujith 已提交
3566 3567 3568 3569
/*********************/
/* General Operation */
/*********************/

3570
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3571
{
S
Sujith 已提交
3572 3573
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3574

S
Sujith 已提交
3575 3576 3577 3578
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3579

S
Sujith 已提交
3580
	return bits;
3581
}
3582
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
3583

3584
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3585
{
S
Sujith 已提交
3586
	u32 phybits;
3587

S
Sujith 已提交
3588 3589
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
3590 3591 3592 3593 3594 3595
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3596

S
Sujith 已提交
3597 3598 3599 3600 3601 3602 3603
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3604
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
3605

3606
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3607
{
3608 3609 3610 3611 3612
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
3613
}
3614
EXPORT_SYMBOL(ath9k_hw_phy_disable);
3615

3616
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3617
{
3618
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
3619
		return false;
3620

3621 3622 3623 3624 3625
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
3626
}
3627
EXPORT_SYMBOL(ath9k_hw_disable);
3628

3629
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3630
{
3631
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3632
	struct ath9k_channel *chan = ah->curchan;
3633
	struct ieee80211_channel *channel = chan->chan;
3634

3635
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
3636

3637
	ah->eep_ops->set_txpower(ah, chan,
3638
				 ath9k_regd_get_ctl(regulatory, chan),
3639 3640 3641
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
3642
				 (u32) regulatory->power_limit));
3643
}
3644
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
3645

3646
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
3647
{
3648
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
3649
}
3650
EXPORT_SYMBOL(ath9k_hw_setmac);
3651

3652
void ath9k_hw_setopmode(struct ath_hw *ah)
3653
{
3654
	ath9k_hw_set_operating_mode(ah, ah->opmode);
3655
}
3656
EXPORT_SYMBOL(ath9k_hw_setopmode);
3657

3658
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
3659
{
S
Sujith 已提交
3660 3661
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3662
}
3663
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
3664

3665
void ath9k_hw_write_associd(struct ath_hw *ah)
3666
{
3667 3668 3669 3670 3671
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
3672
}
3673
EXPORT_SYMBOL(ath9k_hw_write_associd);
3674

3675
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
3676
{
S
Sujith 已提交
3677
	u64 tsf;
3678

S
Sujith 已提交
3679 3680
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3681

S
Sujith 已提交
3682 3683
	return tsf;
}
3684
EXPORT_SYMBOL(ath9k_hw_gettsf64);
3685

3686
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
3687 3688
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
3689
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
3690
}
3691
EXPORT_SYMBOL(ath9k_hw_settsf64);
3692

3693
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
3694
{
3695 3696
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
3697 3698
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
3699

S
Sujith 已提交
3700 3701
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
3702
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
3703

S
Sujith 已提交
3704
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
3705 3706
{
	if (setting)
3707
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3708
	else
3709
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3710
}
3711
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
3712

3713
bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
S
Sujith 已提交
3714 3715
{
	if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
3716 3717
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad slot time %u\n", us);
3718
		ah->slottime = (u32) -1;
S
Sujith 已提交
3719 3720 3721
		return false;
	} else {
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
3722
		ah->slottime = us;
S
Sujith 已提交
3723
		return true;
3724
	}
S
Sujith 已提交
3725
}
3726
EXPORT_SYMBOL(ath9k_hw_setslottime);
S
Sujith 已提交
3727

L
Luis R. Rodriguez 已提交
3728
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
3729
{
L
Luis R. Rodriguez 已提交
3730
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
3731 3732
	u32 macmode;

L
Luis R. Rodriguez 已提交
3733
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
3734 3735 3736
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
3737

S
Sujith 已提交
3738
	REG_WRITE(ah, AR_2040_MODE, macmode);
3739
}
3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

3786
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
3787 3788 3789
{
	return REG_READ(ah, AR_TSF_L32);
}
3790
EXPORT_SYMBOL(ath9k_hw_gettsf32);
3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
3804 3805 3806
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3819
EXPORT_SYMBOL(ath_gen_timer_alloc);
3820

3821 3822 3823 3824
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
3825 3826 3827 3828 3829 3830 3831 3832 3833 3834
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

3835 3836 3837
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
3861
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3862

3863
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
3883
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3884 3885 3886 3887 3888 3889 3890 3891 3892

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3893
EXPORT_SYMBOL(ath_gen_timer_free);
3894 3895 3896 3897 3898 3899 3900 3901

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3902
	struct ath_common *common = ath9k_hw_common(ah);
3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3917 3918
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
3919 3920 3921 3922 3923 3924 3925
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3926 3927
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
3928 3929 3930
		timer->trigger(timer->arg);
	}
}
3931
EXPORT_SYMBOL(ath_gen_timer_isr);
3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944

static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3945 3946
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3964
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3981
static const char *ath9k_hw_rf_name(u16 rf_version)
3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);