hw.c 65.5 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

64 65 66 67 68 69
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

70 71 72 73 74 75 76 77
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

78 79 80 81 82 83 84 85 86
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
87 88 89
/********************/
/* Helper Functions */
/********************/
90

91
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
92
{
93
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
94 95
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
96

97
	if (!ah->curchan) /* should really check for CCK instead */
98 99 100 101 102
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
103
	else
104 105 106 107 108 109
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

	common->clockrate = clockrate;
S
Sujith 已提交
110 111
}

112
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
113
{
114
	struct ath_common *common = ath9k_hw_common(ah);
115

116
	return usecs * common->clockrate;
S
Sujith 已提交
117
}
118

S
Sujith 已提交
119
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
120 121 122
{
	int i;

S
Sujith 已提交
123 124 125
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
126 127 128 129 130
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
131

J
Joe Perches 已提交
132 133 134
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
135

S
Sujith 已提交
136
	return false;
137
}
138
EXPORT_SYMBOL(ath9k_hw_wait);
139 140 141 142 143 144 145 146 147 148 149 150 151

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

152
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
153 154
			     u16 flags, u16 *low,
			     u16 *high)
155
{
156
	struct ath9k_hw_capabilities *pCap = &ah->caps;
157

S
Sujith 已提交
158 159 160 161
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
162
	}
S
Sujith 已提交
163 164 165 166 167 168
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
169 170
}

171
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
172
			   u8 phy, int kbps,
S
Sujith 已提交
173 174
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
175
{
S
Sujith 已提交
176
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
177

S
Sujith 已提交
178 179
	if (kbps == 0)
		return 0;
180

181
	switch (phy) {
S
Sujith 已提交
182
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
183
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
184
		if (shortPreamble)
S
Sujith 已提交
185 186 187 188
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
189
	case WLAN_RC_PHY_OFDM:
190
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
191 192 193 194 195 196
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
197 198
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
214 215
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
216 217 218
		txTime = 0;
		break;
	}
219

S
Sujith 已提交
220 221
	return txTime;
}
222
EXPORT_SYMBOL(ath9k_hw_computetxtime);
223

224
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
225 226
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
227
{
S
Sujith 已提交
228
	int8_t extoff;
229

S
Sujith 已提交
230 231 232 233
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
234 235
	}

S
Sujith 已提交
236 237 238 239 240 241 242 243 244 245
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
246

S
Sujith 已提交
247 248
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
249
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
250
	centers->ext_center =
251
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
252 253
}

S
Sujith 已提交
254 255 256 257
/******************/
/* Chip Revisions */
/******************/

258
static void ath9k_hw_read_revisions(struct ath_hw *ah)
259
{
S
Sujith 已提交
260
	u32 val;
261

S
Sujith 已提交
262
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
263

S
Sujith 已提交
264 265
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
266 267 268
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
269
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
270 271
	} else {
		if (!AR_SREV_9100(ah))
272
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
273

274
		ah->hw_version.macRev = val & AR_SREV_REVISION;
275

276
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
277
			ah->is_pciexpress = true;
S
Sujith 已提交
278
	}
279 280
}

S
Sujith 已提交
281 282 283 284
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

285
static void ath9k_hw_disablepcie(struct ath_hw *ah)
286
{
287
	if (AR_SREV_9100(ah))
S
Sujith 已提交
288
		return;
289

S
Sujith 已提交
290 291
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
292 293 294 295 296 297 298 299 300
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
301

S
Sujith 已提交
302
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
303 304

	REGWRITE_BUFFER_FLUSH(ah);
305 306
}

307
/* This should work for all families including legacy */
308
static bool ath9k_hw_chip_test(struct ath_hw *ah)
309
{
310
	struct ath_common *common = ath9k_hw_common(ah);
311
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
312
	u32 regHold[2];
J
Joe Perches 已提交
313 314 315
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
316
	int i, j, loop_max;
317

318 319 320 321 322 323 324
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
325 326
		u32 addr = regAddr[i];
		u32 wrData, rdData;
327

S
Sujith 已提交
328 329 330 331 332 333
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
334 335 336
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
337 338 339 340 341 342 343 344
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
345 346 347
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
348 349
				return false;
			}
350
		}
S
Sujith 已提交
351
		REG_WRITE(ah, regAddr[i], regHold[i]);
352
	}
S
Sujith 已提交
353
	udelay(100);
354

355 356 357
	return true;
}

358
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
359 360
{
	int i;
361

362 363 364 365 366 367 368 369 370
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
371
	ah->config.enable_ani = true;
372

S
Sujith 已提交
373
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
374 375
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
376 377
	}

378 379 380 381 382
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
383
	ah->config.rx_intr_mitigation = true;
384
	ah->config.pcieSerDesWrite = true;
385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
403
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
404 405
}

406
static void ath9k_hw_init_defaults(struct ath_hw *ah)
407
{
408 409 410 411 412 413
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

414 415
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
416

417
	ah->atim_window = 0;
418 419 420
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
421 422 423 424
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
425
	ah->power_mode = ATH9K_PM_UNDEFINED;
426 427
}

428
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
429
{
430
	struct ath_common *common = ath9k_hw_common(ah);
431 432 433
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
434
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
435 436 437

	sum = 0;
	for (i = 0; i < 3; i++) {
438
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
439
		sum += eeval;
440 441
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
442
	}
S
Sujith 已提交
443
	if (sum == 0 || sum == 0xffff * 3)
444 445 446 447 448
		return -EADDRNOTAVAIL;

	return 0;
}

449
static int ath9k_hw_post_init(struct ath_hw *ah)
450
{
S
Sujith 已提交
451
	int ecode;
452

S
Sujith 已提交
453 454 455 456
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
457

458 459 460 461 462
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
463

464
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
465 466
	if (ecode != 0)
		return ecode;
467

J
Joe Perches 已提交
468 469 470 471
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		"Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
472

473 474
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
475 476
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
477
		ath9k_hw_rf_free_ext_banks(ah);
478
		return ecode;
479
	}
480

S
Sujith 已提交
481 482
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
483
		ath9k_hw_ani_init(ah);
484 485 486 487 488
	}

	return 0;
}

489
static void ath9k_hw_attach_ops(struct ath_hw *ah)
490
{
491 492 493 494
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
495 496
}

497 498
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
499
{
500
	struct ath_common *common = ath9k_hw_common(ah);
501
	int r = 0;
502

503 504
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
505 506

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
507
		ath_err(common, "Couldn't reset chip\n");
508
		return -EIO;
509 510
	}

511 512 513
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

514
	ath9k_hw_attach_ops(ah);
515

516
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
517
		ath_err(common, "Couldn't wakeup chip\n");
518
		return -EIO;
519 520 521 522
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
523 524
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
525 526 527 528 529 530 531 532
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

J
Joe Perches 已提交
533
	ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
534 535
		ah->config.serialize_regmode);

536 537 538 539 540
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

541
	if (!ath9k_hw_macversion_supported(ah)) {
542 543 544
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
545
		return -EOPNOTSUPP;
546 547
	}

548
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
549 550
		ah->is_pciexpress = false;

551 552 553 554
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
555
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
556
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
557 558
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
559 560 561

	ath9k_hw_init_mode_regs(ah);

562 563 564 565 566 567 568 569 570
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

571
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
572
		ath9k_hw_configpcipowersave(ah, 0, 0);
573 574 575
	else
		ath9k_hw_disablepcie(ah);

576 577
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
578

579
	r = ath9k_hw_post_init(ah);
580
	if (r)
581
		return r;
582 583

	ath9k_hw_init_mode_gain_regs(ah);
584 585 586 587
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

588 589
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
590
		ath_err(common, "Failed to initialize MAC address\n");
591
		return r;
592 593
	}

594
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
595
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
596
	else
597
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
598

599
	ah->bb_watchdog_timeout_ms = 25;
600

601 602
	common->state = ATH_HW_INITIALIZED;

603
	return 0;
604 605
}

606
int ath9k_hw_init(struct ath_hw *ah)
607
{
608 609
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
610

611 612 613 614 615 616 617 618 619
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
620 621
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
622
	case AR2427_DEVID_PCIE:
623
	case AR9300_DEVID_PCIE:
624
	case AR9300_DEVID_AR9485_PCIE:
625 626 627 628
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
629 630
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
631 632
		return -EOPNOTSUPP;
	}
633

634 635
	ret = __ath9k_hw_init(ah);
	if (ret) {
636 637 638
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
639 640
		return ret;
	}
641

642
	return 0;
643
}
644
EXPORT_SYMBOL(ath9k_hw_init);
645

646
static void ath9k_hw_init_qos(struct ath_hw *ah)
647
{
S
Sujith 已提交
648 649
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
650 651
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
652

S
Sujith 已提交
653 654 655 656 657 658 659 660 661 662
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
663 664

	REGWRITE_BUFFER_FLUSH(ah);
665 666
}

667
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
668
			      struct ath9k_channel *chan)
669
{
670 671 672 673 674 675
	u32 pll;

	if (AR_SREV_9485(ah))
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);

	pll = ath9k_hw_compute_pll_control(ah, chan);
676

677
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
678

679 680
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
681 682
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
683 684
	}

S
Sujith 已提交
685 686 687
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
688 689
}

690
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
691
					  enum nl80211_iftype opmode)
692
{
693
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
694 695 696 697
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
698

699 700 701 702 703 704
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
705

706 707 708 709 710 711
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
712

713 714 715 716
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
717

718
	if (opmode == NL80211_IFTYPE_AP)
719
		imr_reg |= AR_IMR_MIB;
720

S
Sujith 已提交
721 722
	ENABLE_REGWRITE_BUFFER(ah);

723
	REG_WRITE(ah, AR_IMR, imr_reg);
724 725
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
726

S
Sujith 已提交
727 728 729 730 731
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
732

S
Sujith 已提交
733 734
	REGWRITE_BUFFER_FLUSH(ah);

735 736 737 738 739 740
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
741 742
}

743
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
744
{
745 746 747
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
748 749
}

750
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
751
{
752 753 754 755 756 757 758 759 760 761
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
762
}
S
Sujith 已提交
763

764
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
765 766
{
	if (tu > 0xFFFF) {
J
Joe Perches 已提交
767 768
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
			"bad global tx timeout %u\n", tu);
769
		ah->globaltxtimeout = (u32) -1;
770 771 772
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
773
		ah->globaltxtimeout = tu;
774 775 776 777
		return true;
	}
}

778
void ath9k_hw_init_global_settings(struct ath_hw *ah)
779
{
780 781
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
782
	int slottime;
783 784
	int sifstime;

J
Joe Perches 已提交
785 786
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
787

788
	if (ah->misc_mode != 0)
S
Sujith 已提交
789
		REG_WRITE(ah, AR_PCU_MISC,
790
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
791 792 793 794 795 796

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

797 798 799
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
800 801 802 803 804 805 806 807 808 809 810

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

811
	ath9k_hw_setslottime(ah, slottime);
812 813
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
814 815
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
816
}
817
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
818

S
Sujith 已提交
819
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
820
{
821 822
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
823
	if (common->state < ATH_HW_INITIALIZED)
824 825
		goto free_hw;

826
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
827 828

free_hw:
829
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
830
}
S
Sujith 已提交
831
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
832 833 834 835 836

/*******/
/* INI */
/*******/

837
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
838 839 840 841 842 843 844 845 846 847 848 849 850
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
851 852 853 854
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

855
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
856
{
857
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
858 859
	u32 regval;

S
Sujith 已提交
860 861
	ENABLE_REGWRITE_BUFFER(ah);

862 863 864
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
865 866 867 868
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		regval = REG_READ(ah, AR_AHB_MODE);
		REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
	}
S
Sujith 已提交
869

870 871 872
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
873 874 875
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

S
Sujith 已提交
876 877
	REGWRITE_BUFFER_FLUSH(ah);

878 879 880 881 882
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
883 884
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
885

S
Sujith 已提交
886
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
887

888 889 890
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
891 892 893
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

894 895 896
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
897 898
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

899 900 901 902 903 904 905 906
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

907 908 909 910
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
911
	if (AR_SREV_9285(ah)) {
912 913 914 915
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
916 917
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
918
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
919 920 921
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
922

S
Sujith 已提交
923 924
	REGWRITE_BUFFER_FLUSH(ah);

925 926
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
927 928
}

929
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
930 931 932 933 934 935
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
936
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
937 938 939
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
940
		break;
941
	case NL80211_IFTYPE_ADHOC:
942
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
943 944 945
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
946
		break;
947
	case NL80211_IFTYPE_STATION:
S
Sujith 已提交
948
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
949
		break;
950 951 952 953
	default:
		if (ah->is_monitoring)
			REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
		break;
S
Sujith 已提交
954 955 956
	}
}

957 958
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
959 960 961 962 963 964 965 966 967 968 969 970 971 972 973
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

974
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
975 976 977 978
{
	u32 rst_flags;
	u32 tmpReg;

979 980 981 982 983 984 985 986
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
987 988
	ENABLE_REGWRITE_BUFFER(ah);

989 990 991 992 993
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
994 995 996 997 998 999 1000 1001 1002 1003 1004
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1005
			u32 val;
S
Sujith 已提交
1006
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1007 1008 1009 1010 1011 1012 1013

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1014 1015 1016 1017 1018 1019 1020
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1021
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1022 1023 1024

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1025 1026
	udelay(50);

1027
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1028
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1029 1030
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1043
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1044
{
S
Sujith 已提交
1045 1046
	ENABLE_REGWRITE_BUFFER(ah);

1047 1048 1049 1050 1051
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1052 1053 1054
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1055
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1056 1057
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1058
	REG_WRITE(ah, AR_RTC_RESET, 0);
1059
	udelay(2);
1060

S
Sujith 已提交
1061 1062
	REGWRITE_BUFFER_FLUSH(ah);

1063 1064 1065 1066
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1067 1068
		REG_WRITE(ah, AR_RC, 0);

1069
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1070 1071 1072 1073

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1074 1075
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1076 1077
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC not waking up\n");
S
Sujith 已提交
1078
		return false;
1079 1080
	}

S
Sujith 已提交
1081 1082 1083 1084 1085
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1086
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1087
{
1088 1089 1090 1091 1092
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1105 1106
}

1107
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1108
				struct ath9k_channel *chan)
1109
{
1110
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1111 1112 1113
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1114
		return false;
1115

1116
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1117
		return false;
1118

1119
	ah->chip_fullsleep = false;
S
Sujith 已提交
1120 1121
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1122

S
Sujith 已提交
1123
	return true;
1124 1125
}

1126
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1127
				    struct ath9k_channel *chan)
1128
{
1129
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1130
	struct ath_common *common = ath9k_hw_common(ah);
1131
	struct ieee80211_channel *channel = chan->chan;
1132
	u32 qnum;
1133
	int r;
1134 1135 1136

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
J
Joe Perches 已提交
1137 1138
			ath_dbg(common, ATH_DBG_QUEUE,
				"Transmit frames pending on queue %d\n", qnum);
1139 1140 1141 1142
			return false;
		}
	}

1143
	if (!ath9k_hw_rfbus_req(ah)) {
1144
		ath_err(common, "Could not kill baseband RX\n");
1145 1146 1147
		return false;
	}

1148
	ath9k_hw_set_channel_regs(ah, chan);
1149

1150
	r = ath9k_hw_rf_set_freq(ah, chan);
1151
	if (r) {
1152
		ath_err(common, "Failed to set channel\n");
1153
		return false;
1154
	}
1155
	ath9k_hw_set_clockrate(ah);
1156

1157
	ah->eep_ops->set_txpower(ah, chan,
1158
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1159 1160 1161
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1162
			     (u32) regulatory->power_limit), false);
1163

1164
	ath9k_hw_rfbus_done(ah);
1165

S
Sujith 已提交
1166 1167 1168
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1169
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1170 1171 1172 1173

	return true;
}

1174
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1175
{
1176 1177 1178
	int count = 50;
	u32 reg;

1179
	if (AR_SREV_9285_12_OR_LATER(ah))
1180 1181 1182 1183
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1184

1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1197

1198
	return false;
J
Johannes Berg 已提交
1199
}
1200
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1201

1202
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1203
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1204
{
1205
	struct ath_common *common = ath9k_hw_common(ah);
1206
	u32 saveLedState;
1207
	struct ath9k_channel *curchan = ah->curchan;
1208 1209
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1210
	u64 tsf = 0;
1211
	int i, r;
1212

1213 1214
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1215

1216 1217
	if (!ah->chip_fullsleep) {
		ath9k_hw_abortpcurecv(ah);
1218
		if (!ath9k_hw_stopdmarecv(ah)) {
J
Joe Perches 已提交
1219
			ath_dbg(common, ATH_DBG_XMIT,
1220
				"Failed to stop receive dma\n");
1221 1222
			bChannelChange = false;
		}
1223 1224
	}

1225
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1226
		return -EIO;
1227

1228
	if (curchan && !ah->chip_fullsleep)
1229 1230
		ath9k_hw_getnf(ah, curchan);

1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}

1241
	if (bChannelChange &&
1242 1243 1244
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1245
	    ((chan->channelFlags & CHANNEL_ALL) ==
1246
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1247
	    (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
1248

L
Luis R. Rodriguez 已提交
1249
		if (ath9k_hw_channel_change(ah, chan)) {
1250
			ath9k_hw_loadnf(ah, ah->curchan);
1251
			ath9k_hw_start_nfcal(ah, true);
1252 1253
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1254
			return 0;
1255 1256 1257 1258 1259 1260 1261 1262 1263
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1264
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1265 1266
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1267 1268
		tsf = ath9k_hw_gettsf64(ah);

1269 1270 1271 1272 1273 1274
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1275
	/* Only required on the first reset */
1276 1277 1278 1279 1280 1281 1282
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1283
	if (!ath9k_hw_chip_reset(ah, chan)) {
1284
		ath_err(common, "Chip reset failed\n");
1285
		return -EINVAL;
1286 1287
	}

1288
	/* Only required on the first reset */
1289 1290 1291 1292 1293 1294 1295 1296
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1297
	/* Restore TSF */
1298
	if (tsf)
S
Sujith 已提交
1299 1300
		ath9k_hw_settsf64(ah, tsf);

1301
	if (AR_SREV_9280_20_OR_LATER(ah))
1302
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1303

S
Sujith 已提交
1304 1305 1306
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1307
	r = ath9k_hw_process_ini(ah, chan);
1308 1309
	if (r)
		return r;
1310

1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1339 1340 1341
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1342
	ath9k_hw_spur_mitigate_freq(ah, chan);
1343
	ah->eep_ops->set_board_values(ah, chan);
1344

1345 1346
	ath9k_hw_set_operating_mode(ah, ah->opmode);

S
Sujith 已提交
1347 1348
	ENABLE_REGWRITE_BUFFER(ah);

1349 1350
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1351 1352
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1353
		  | (ah->config.
1354
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1355
		  | ah->sta_id1_defaults);
1356
	ath_hw_setbssidmask(common);
1357
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1358
	ath9k_hw_write_associd(ah);
1359 1360 1361
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1362 1363
	REGWRITE_BUFFER_FLUSH(ah);

1364
	r = ath9k_hw_rf_set_freq(ah, chan);
1365 1366
	if (r)
		return r;
1367

1368 1369
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1370 1371
	ENABLE_REGWRITE_BUFFER(ah);

1372 1373 1374
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1375 1376
	REGWRITE_BUFFER_FLUSH(ah);

1377 1378
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1379 1380
		ath9k_hw_resettxqueue(ah, i);

1381
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1382
	ath9k_hw_ani_cache_ini_regs(ah);
1383 1384
	ath9k_hw_init_qos(ah);

1385
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1386
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1387

1388
	ath9k_hw_init_global_settings(ah);
1389

1390
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1391
		ar9002_hw_update_async_fifo(ah);
1392
		ar9002_hw_enable_wep_aggregation(ah);
1393 1394
	}

1395 1396 1397 1398 1399 1400 1401
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1402
	if (ah->config.rx_intr_mitigation) {
1403 1404 1405 1406
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1407 1408 1409 1410 1411
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1412 1413
	ath9k_hw_init_bb(ah, chan);

1414
	if (!ath9k_hw_init_cal(ah, chan))
1415
		return -EIO;
1416

S
Sujith 已提交
1417
	ENABLE_REGWRITE_BUFFER(ah);
1418

1419
	ath9k_hw_restore_chainmask(ah);
1420 1421
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1422 1423
	REGWRITE_BUFFER_FLUSH(ah);

1424 1425 1426
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1427 1428 1429 1430
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
J
Joe Perches 已提交
1431
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1432
				"CFG Byte Swap Set 0x%x\n", mask);
1433 1434 1435 1436
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
J
Joe Perches 已提交
1437
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1438
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1439 1440
		}
	} else {
1441 1442 1443 1444 1445 1446 1447
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1448
#ifdef __BIG_ENDIAN
1449 1450
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1451 1452 1453
#endif
	}

1454
	if (ah->btcoex_hw.enabled)
1455 1456
		ath9k_hw_btcoex_enable(ah);

1457
	if (AR_SREV_9300_20_OR_LATER(ah))
1458
		ar9003_hw_bb_watchdog_config(ah);
1459

1460
	return 0;
1461
}
1462
EXPORT_SYMBOL(ath9k_hw_reset);
1463

S
Sujith 已提交
1464 1465 1466 1467
/******************************/
/* Power Management (Chipset) */
/******************************/

1468 1469 1470 1471
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1472
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1473
{
S
Sujith 已提交
1474 1475
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1476 1477 1478 1479
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1480 1481
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1482
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1483
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1484

1485
		/* Shutdown chip. Active low */
1486
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1487 1488
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1489
	}
1490 1491 1492 1493 1494

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1495 1496
}

1497 1498 1499 1500 1501
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1502
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1503
{
S
Sujith 已提交
1504 1505
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1506
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1507

S
Sujith 已提交
1508
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1509
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1510 1511 1512
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1513 1514 1515 1516
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1517 1518
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1519 1520
		}
	}
1521 1522 1523 1524

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1525 1526
}

1527
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1528
{
S
Sujith 已提交
1529 1530
	u32 val;
	int i;
1531

1532 1533 1534 1535 1536 1537
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1538 1539 1540 1541 1542 1543 1544
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1545 1546
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1547 1548 1549 1550
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1551

S
Sujith 已提交
1552 1553 1554
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1555

S
Sujith 已提交
1556 1557 1558 1559 1560 1561 1562
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1563
		}
S
Sujith 已提交
1564
		if (i == 0) {
1565 1566 1567
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
1568
			return false;
1569 1570 1571
		}
	}

S
Sujith 已提交
1572
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1573

S
Sujith 已提交
1574
	return true;
1575 1576
}

1577
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1578
{
1579
	struct ath_common *common = ath9k_hw_common(ah);
1580
	int status = true, setChip = true;
S
Sujith 已提交
1581 1582 1583 1584 1585 1586 1587
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1588 1589 1590
	if (ah->power_mode == mode)
		return status;

J
Joe Perches 已提交
1591 1592
	ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1593 1594 1595 1596 1597 1598 1599

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1600
		ah->chip_fullsleep = true;
S
Sujith 已提交
1601 1602 1603 1604
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1605
	default:
1606
		ath_err(common, "Unknown power mode %u\n", mode);
1607 1608
		return false;
	}
1609
	ah->power_mode = mode;
S
Sujith 已提交
1610

1611 1612 1613 1614 1615 1616 1617
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
	ATH_DBG_WARN_ON_ONCE(!status);

S
Sujith 已提交
1618
	return status;
1619
}
1620
EXPORT_SYMBOL(ath9k_hw_setpower);
1621

S
Sujith 已提交
1622 1623 1624 1625
/*******************/
/* Beacon Handling */
/*******************/

1626
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1627 1628 1629
{
	int flags = 0;

1630
	ah->beacon_interval = beacon_period;
1631

S
Sujith 已提交
1632 1633
	ENABLE_REGWRITE_BUFFER(ah);

1634
	switch (ah->opmode) {
1635
	case NL80211_IFTYPE_STATION:
1636 1637 1638 1639 1640
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
1641
	case NL80211_IFTYPE_ADHOC:
1642
	case NL80211_IFTYPE_MESH_POINT:
1643 1644 1645 1646
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1647 1648
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1649
		flags |= AR_NDP_TIMER_EN;
1650
	case NL80211_IFTYPE_AP:
1651 1652 1653
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1654
				     ah->config.
1655
				     dma_beacon_response_time));
1656 1657
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1658
				     ah->config.
1659
				     sw_beacon_response_time));
1660 1661 1662
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1663
	default:
1664 1665 1666 1667 1668 1669 1670 1671
		if (ah->is_monitoring) {
			REG_WRITE(ah, AR_NEXT_TBTT_TIMER,
					TU_TO_USEC(next_beacon));
			REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
			REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
			flags |= AR_TBTT_TIMER_EN;
			break;
		}
J
Joe Perches 已提交
1672 1673 1674
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
			__func__, ah->opmode);
1675 1676
		return;
		break;
1677 1678 1679 1680 1681 1682 1683
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

S
Sujith 已提交
1684 1685
	REGWRITE_BUFFER_FLUSH(ah);

1686 1687 1688 1689 1690 1691 1692
	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1693
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1694

1695
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1696
				    const struct ath9k_beacon_state *bs)
1697 1698
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1699
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1700
	struct ath_common *common = ath9k_hw_common(ah);
1701

S
Sujith 已提交
1702 1703
	ENABLE_REGWRITE_BUFFER(ah);

1704 1705 1706 1707 1708 1709 1710
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1711 1712
	REGWRITE_BUFFER_FLUSH(ah);

1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

J
Joe Perches 已提交
1730 1731 1732 1733
	ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1734

S
Sujith 已提交
1735 1736
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1737 1738 1739
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1740

S
Sujith 已提交
1741 1742 1743
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1744

S
Sujith 已提交
1745 1746 1747 1748
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1749

S
Sujith 已提交
1750 1751
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1752

S
Sujith 已提交
1753 1754
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1755

S
Sujith 已提交
1756 1757
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1758 1759 1760
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1761

1762 1763
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1764
}
1765
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1766

S
Sujith 已提交
1767 1768 1769 1770
/*******************/
/* HW Capabilities */
/*******************/

1771
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1772
{
1773
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1774
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1775
	struct ath_common *common = ath9k_hw_common(ah);
1776
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1777

S
Sujith 已提交
1778
	u16 capField = 0, eeval;
1779
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
1780

S
Sujith 已提交
1781
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1782
	regulatory->current_rd = eeval;
1783

S
Sujith 已提交
1784
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1785
	if (AR_SREV_9285_12_OR_LATER(ah))
1786
		eeval |= AR9285_RDEXT_DEFAULT;
1787
	regulatory->current_rd_ext = eeval;
1788

S
Sujith 已提交
1789
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1790

1791
	if (ah->opmode != NL80211_IFTYPE_AP &&
1792
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1793 1794 1795 1796 1797
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
J
Joe Perches 已提交
1798 1799
		ath_dbg(common, ATH_DBG_REGULATORY,
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1800
	}
1801

S
Sujith 已提交
1802
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1803
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
1804 1805
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
1806 1807 1808
		return -EINVAL;
	}

1809 1810
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
1811

1812 1813
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
1814

S
Sujith 已提交
1815
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1816 1817 1818 1819
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1820
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1821 1822 1823
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1824 1825
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
1826
		/* Use rx_chainmask from EEPROM. */
1827
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1828

1829
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1830

1831 1832 1833 1834
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

S
Sujith 已提交
1835 1836
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
1837

S
Sujith 已提交
1838 1839
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
1840

1841 1842
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

1843
	if (ah->config.ht_enable)
S
Sujith 已提交
1844 1845 1846
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1847

S
Sujith 已提交
1848 1849 1850 1851 1852
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
1853

S
Sujith 已提交
1854 1855 1856 1857 1858
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
1859

1860 1861 1862 1863
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
1864

1865 1866
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
1867 1868
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
1869
	else if (AR_SREV_9285_12_OR_LATER(ah))
1870
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
1871
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
1872 1873 1874
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
1875

S
Sujith 已提交
1876 1877 1878 1879 1880
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
1881 1882
	}

S
Sujith 已提交
1883 1884
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

1885
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1886 1887 1888 1889 1890 1891
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
1892 1893

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1894
	}
S
Sujith 已提交
1895
#endif
1896
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
1897 1898 1899
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
1900

1901
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
1902 1903 1904
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1905

1906
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
1907 1908 1909 1910 1911
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
1912
	} else {
S
Sujith 已提交
1913 1914 1915
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
1916 1917
	}

1918 1919 1920 1921
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
1922 1923

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
1924
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
1925
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
1926
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
1927

1928
	if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
1929 1930
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
1931

1932
		if (AR_SREV_9285(ah)) {
1933 1934
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
1935
		} else {
1936
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
1937
		}
1938
	} else {
1939
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
1940
	}
1941

1942
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1943 1944 1945 1946
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
		if (!AR_SREV_9485(ah))
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

1947 1948 1949
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
1950
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
1951
		pCap->txs_len = sizeof(struct ar9003_txs);
1952 1953
		if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
1954 1955
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
1956 1957 1958 1959 1960
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
1961
	}
1962

1963 1964 1965
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

1966 1967 1968
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

1969
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
1970 1971
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

1972 1973 1974 1975 1976 1977 1978
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
1979 1980 1981 1982 1983 1984
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


1985

1986 1987 1988 1989 1990
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2003
	return 0;
2004 2005
}

S
Sujith 已提交
2006 2007 2008
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2009

2010
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2011 2012 2013 2014
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2015

S
Sujith 已提交
2016 2017 2018 2019 2020 2021
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2022

S
Sujith 已提交
2023
	gpio_shift = (gpio % 6) * 5;
2024

S
Sujith 已提交
2025 2026 2027 2028
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2029
	} else {
S
Sujith 已提交
2030 2031 2032 2033 2034
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2035 2036 2037
	}
}

2038
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2039
{
S
Sujith 已提交
2040
	u32 gpio_shift;
2041

2042
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2043

S
Sujith 已提交
2044 2045 2046 2047 2048 2049 2050
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2051

S
Sujith 已提交
2052
	gpio_shift = gpio << 1;
S
Sujith 已提交
2053 2054 2055 2056
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2057
}
2058
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2059

2060
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2061
{
2062 2063 2064
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2065
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2066
		return 0xffffffff;
2067

S
Sujith 已提交
2068 2069 2070 2071 2072
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2073 2074
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2075
	else if (AR_SREV_9271(ah))
2076
		return MS_REG_READ(AR9271, gpio) != 0;
2077
	else if (AR_SREV_9287_11_OR_LATER(ah))
2078
		return MS_REG_READ(AR9287, gpio) != 0;
2079
	else if (AR_SREV_9285_12_OR_LATER(ah))
2080
		return MS_REG_READ(AR9285, gpio) != 0;
2081
	else if (AR_SREV_9280_20_OR_LATER(ah))
2082 2083 2084
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2085
}
2086
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2087

2088
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2089
			 u32 ah_signal_type)
2090
{
S
Sujith 已提交
2091
	u32 gpio_shift;
2092

S
Sujith 已提交
2093 2094 2095 2096 2097 2098 2099
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2100

S
Sujith 已提交
2101
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2102 2103 2104 2105 2106
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2107
}
2108
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2109

2110
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2111
{
S
Sujith 已提交
2112 2113 2114 2115 2116 2117 2118
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2119 2120 2121
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2122 2123
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2124
}
2125
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2126

2127
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2128
{
S
Sujith 已提交
2129
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2130
}
2131
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2132

2133
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2134
{
S
Sujith 已提交
2135
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2136
}
2137
EXPORT_SYMBOL(ath9k_hw_setantenna);
2138

S
Sujith 已提交
2139 2140 2141 2142
/*********************/
/* General Operation */
/*********************/

2143
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2144
{
S
Sujith 已提交
2145 2146
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2147

S
Sujith 已提交
2148 2149 2150 2151
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2152

S
Sujith 已提交
2153
	return bits;
2154
}
2155
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2156

2157
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2158
{
S
Sujith 已提交
2159
	u32 phybits;
2160

S
Sujith 已提交
2161 2162
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2163 2164
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2165 2166 2167 2168 2169 2170
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2171

S
Sujith 已提交
2172 2173 2174 2175 2176 2177
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2178 2179

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2180
}
2181
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2182

2183
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2184
{
2185 2186 2187 2188 2189
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2190
}
2191
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2192

2193
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2194
{
2195
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2196
		return false;
2197

2198 2199 2200 2201 2202
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2203
}
2204
EXPORT_SYMBOL(ath9k_hw_disable);
2205

2206
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2207
{
2208
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2209
	struct ath9k_channel *chan = ah->curchan;
2210
	struct ieee80211_channel *channel = chan->chan;
2211

2212
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2213

2214
	ah->eep_ops->set_txpower(ah, chan,
2215
				 ath9k_regd_get_ctl(regulatory, chan),
2216 2217 2218
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2219
				 (u32) regulatory->power_limit), test);
2220
}
2221
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2222

2223
void ath9k_hw_setopmode(struct ath_hw *ah)
2224
{
2225
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2226
}
2227
EXPORT_SYMBOL(ath9k_hw_setopmode);
2228

2229
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2230
{
S
Sujith 已提交
2231 2232
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2233
}
2234
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2235

2236
void ath9k_hw_write_associd(struct ath_hw *ah)
2237
{
2238 2239 2240 2241 2242
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2243
}
2244
EXPORT_SYMBOL(ath9k_hw_write_associd);
2245

2246 2247
#define ATH9K_MAX_TSF_READ 10

2248
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2249
{
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2261

2262
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2263

2264
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2265
}
2266
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2267

2268
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2269 2270
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2271
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2272
}
2273
EXPORT_SYMBOL(ath9k_hw_settsf64);
2274

2275
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2276
{
2277 2278
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
J
Joe Perches 已提交
2279 2280
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2281

S
Sujith 已提交
2282 2283
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2284
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2285

S
Sujith 已提交
2286
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2287 2288
{
	if (setting)
2289
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2290
	else
2291
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2292
}
2293
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2294

L
Luis R. Rodriguez 已提交
2295
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2296
{
L
Luis R. Rodriguez 已提交
2297
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2298 2299
	u32 macmode;

L
Luis R. Rodriguez 已提交
2300
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2301 2302 2303
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2304

S
Sujith 已提交
2305
	REG_WRITE(ah, AR_2040_MODE, macmode);
2306
}
2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2353
static u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369
{
	return REG_READ(ah, AR_TSF_L32);
}

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2370 2371 2372
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2385
EXPORT_SYMBOL(ath_gen_timer_alloc);
2386

2387 2388 2389 2390
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

J
Joe Perches 已提交
2401 2402 2403
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2427
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2428

2429
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2449
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2450 2451 2452 2453 2454 2455 2456 2457 2458

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2459
EXPORT_SYMBOL(ath_gen_timer_free);
2460 2461 2462 2463 2464 2465 2466 2467

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2468
	struct ath_common *common = ath9k_hw_common(ah);
2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2483 2484
		ath_dbg(common, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
2485 2486 2487 2488 2489 2490 2491
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2492 2493
		ath_dbg(common, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
2494 2495 2496
		timer->trigger(timer->arg);
	}
}
2497
EXPORT_SYMBOL(ath_gen_timer_isr);
2498

2499 2500 2501 2502 2503 2504 2505 2506 2507 2508
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2521 2522
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2523
	{ AR_SREV_VERSION_9300,         "9300" },
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2541
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2558
static const char *ath9k_hw_rf_name(u16 rf_version)
2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2570 2571 2572 2573 2574 2575

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2576
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);