hw.c 64.8 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
{
	struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);

	return priv_ops->macversion_supported(ah->hw_version.macVersion);
}

64 65 66 67 68 69
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

70 71 72 73 74 75 76 77
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

78 79 80 81 82 83 84 85 86
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
87 88 89
/********************/
/* Helper Functions */
/********************/
90

91
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
92
{
93
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
94 95
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
96

97
	if (!ah->curchan) /* should really check for CCK instead */
98 99 100 101 102
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
103
	else
104 105 106 107 108 109
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

	common->clockrate = clockrate;
S
Sujith 已提交
110 111
}

112
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
113
{
114
	struct ath_common *common = ath9k_hw_common(ah);
115

116
	return usecs * common->clockrate;
S
Sujith 已提交
117
}
118

S
Sujith 已提交
119
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
120 121 122
{
	int i;

S
Sujith 已提交
123 124 125
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
126 127 128 129 130
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
131

132 133 134
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
135

S
Sujith 已提交
136
	return false;
137
}
138
EXPORT_SYMBOL(ath9k_hw_wait);
139 140 141 142 143 144 145 146 147 148 149 150 151

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

152
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
153 154
			     u16 flags, u16 *low,
			     u16 *high)
155
{
156
	struct ath9k_hw_capabilities *pCap = &ah->caps;
157

S
Sujith 已提交
158 159 160 161
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
162
	}
S
Sujith 已提交
163 164 165 166 167 168
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
169 170
}

171
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
172
			   u8 phy, int kbps,
S
Sujith 已提交
173 174
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
175
{
S
Sujith 已提交
176
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
177

S
Sujith 已提交
178 179
	if (kbps == 0)
		return 0;
180

181
	switch (phy) {
S
Sujith 已提交
182
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
183
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
184
		if (shortPreamble)
S
Sujith 已提交
185 186 187 188
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
189
	case WLAN_RC_PHY_OFDM:
190
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
191 192 193 194 195 196
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
197 198
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
214
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
215
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
216 217 218
		txTime = 0;
		break;
	}
219

S
Sujith 已提交
220 221
	return txTime;
}
222
EXPORT_SYMBOL(ath9k_hw_computetxtime);
223

224
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
225 226
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
227
{
S
Sujith 已提交
228
	int8_t extoff;
229

S
Sujith 已提交
230 231 232 233
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
234 235
	}

S
Sujith 已提交
236 237 238 239 240 241 242 243 244 245
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
246

S
Sujith 已提交
247 248
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
249
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
250
	centers->ext_center =
251
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
252 253
}

S
Sujith 已提交
254 255 256 257
/******************/
/* Chip Revisions */
/******************/

258
static void ath9k_hw_read_revisions(struct ath_hw *ah)
259
{
S
Sujith 已提交
260
	u32 val;
261

S
Sujith 已提交
262
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
263

S
Sujith 已提交
264 265
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
266 267 268
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
269
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
270 271
	} else {
		if (!AR_SREV_9100(ah))
272
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
273

274
		ah->hw_version.macRev = val & AR_SREV_REVISION;
275

276
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
277
			ah->is_pciexpress = true;
S
Sujith 已提交
278
	}
279 280
}

S
Sujith 已提交
281 282 283 284
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

285
static void ath9k_hw_disablepcie(struct ath_hw *ah)
286
{
287
	if (AR_SREV_9100(ah))
S
Sujith 已提交
288
		return;
289

S
Sujith 已提交
290 291
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
292 293 294 295 296 297 298 299 300
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
301

S
Sujith 已提交
302
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
303 304

	REGWRITE_BUFFER_FLUSH(ah);
305 306
}

307
/* This should work for all families including legacy */
308
static bool ath9k_hw_chip_test(struct ath_hw *ah)
309
{
310
	struct ath_common *common = ath9k_hw_common(ah);
311
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
312
	u32 regHold[2];
J
Joe Perches 已提交
313 314 315
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
316
	int i, j, loop_max;
317

318 319 320 321 322 323 324
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
325 326
		u32 addr = regAddr[i];
		u32 wrData, rdData;
327

S
Sujith 已提交
328 329 330 331 332 333
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
334 335 336 337 338
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
339 340 341 342 343 344 345 346
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
347 348 349 350 351
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
352 353
				return false;
			}
354
		}
S
Sujith 已提交
355
		REG_WRITE(ah, regAddr[i], regHold[i]);
356
	}
S
Sujith 已提交
357
	udelay(100);
358

359 360 361
	return true;
}

362
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
363 364
{
	int i;
365

366 367 368 369 370 371 372 373 374
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
375
	ah->config.enable_ani = true;
376

S
Sujith 已提交
377
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
378 379
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
380 381
	}

382 383 384 385 386
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
		ah->config.ht_enable = 1;
	else
		ah->config.ht_enable = 0;

S
Sujith 已提交
387
	ah->config.rx_intr_mitigation = true;
388
	ah->config.pcieSerDesWrite = true;
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
407
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
408 409
}

410
static void ath9k_hw_init_defaults(struct ath_hw *ah)
411
{
412 413 414 415 416 417
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

418 419
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
420

421
	ah->atim_window = 0;
422 423 424
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
425 426 427 428
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
429
	ah->power_mode = ATH9K_PM_UNDEFINED;
430 431
}

432
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
433
{
434
	struct ath_common *common = ath9k_hw_common(ah);
435 436 437
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
438
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
439 440 441

	sum = 0;
	for (i = 0; i < 3; i++) {
442
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
443
		sum += eeval;
444 445
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
446
	}
S
Sujith 已提交
447
	if (sum == 0 || sum == 0xffff * 3)
448 449 450 451 452
		return -EADDRNOTAVAIL;

	return 0;
}

453
static int ath9k_hw_post_init(struct ath_hw *ah)
454
{
S
Sujith 已提交
455
	int ecode;
456

S
Sujith 已提交
457 458 459 460
	if (!AR_SREV_9271(ah)) {
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
461

462 463 464 465 466
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
467

468
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
469 470
	if (ecode != 0)
		return ecode;
471

472 473 474 475
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
476

477 478 479 480 481 482
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed allocating banks for "
			  "external radio\n");
		return ecode;
483
	}
484

S
Sujith 已提交
485 486
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
487
		ath9k_hw_ani_init(ah);
488 489 490 491 492
	}

	return 0;
}

493
static void ath9k_hw_attach_ops(struct ath_hw *ah)
494
{
495 496 497 498
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
499 500
}

501 502
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
503
{
504
	struct ath_common *common = ath9k_hw_common(ah);
505
	int r = 0;
506

507 508
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
509 510

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
511 512
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
513
		return -EIO;
514 515
	}

516 517 518
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

519
	ath9k_hw_attach_ops(ah);
520

521
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
522
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
523
		return -EIO;
524 525 526 527
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
528 529
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
530 531 532 533 534 535 536 537
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

538
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
539 540
		ah->config.serialize_regmode);

541 542 543 544 545
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

546
	if (!ath9k_hw_macversion_supported(ah)) {
547 548 549 550
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
551
		return -EOPNOTSUPP;
552 553
	}

554
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
555 556
		ah->is_pciexpress = false;

557 558 559 560
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
561
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
562
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
563 564
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
565 566 567

	ath9k_hw_init_mode_regs(ah);

568 569 570 571 572 573 574 575 576
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

577
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
578
		ath9k_hw_configpcipowersave(ah, 0, 0);
579 580 581
	else
		ath9k_hw_disablepcie(ah);

582 583
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
584

585
	r = ath9k_hw_post_init(ah);
586
	if (r)
587
		return r;
588 589

	ath9k_hw_init_mode_gain_regs(ah);
590 591 592 593
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

594 595
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
596 597
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
598
		return r;
599 600
	}

601
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
602
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
603
	else
604
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
605

606
	ah->bb_watchdog_timeout_ms = 25;
607

608 609
	common->state = ATH_HW_INITIALIZED;

610
	return 0;
611 612
}

613
int ath9k_hw_init(struct ath_hw *ah)
614
{
615 616
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
617

618 619 620 621 622 623 624 625 626
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
627 628
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
629
	case AR2427_DEVID_PCIE:
630
	case AR9300_DEVID_PCIE:
631 632 633 634 635 636 637 638 639
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
		ath_print(common, ATH_DBG_FATAL,
			  "Hardware device ID 0x%04x not supported\n",
			  ah->hw_version.devid);
		return -EOPNOTSUPP;
	}
640

641 642 643 644 645 646 647
	ret = __ath9k_hw_init(ah);
	if (ret) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unable to initialize hardware; "
			  "initialization status: %d\n", ret);
		return ret;
	}
648

649
	return 0;
650
}
651
EXPORT_SYMBOL(ath9k_hw_init);
652

653
static void ath9k_hw_init_qos(struct ath_hw *ah)
654
{
S
Sujith 已提交
655 656
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
657 658
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
659

S
Sujith 已提交
660 661 662 663 664 665 666 667 668 669
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
670 671

	REGWRITE_BUFFER_FLUSH(ah);
672 673
}

674
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
675
			      struct ath9k_channel *chan)
676
{
677
	u32 pll = ath9k_hw_compute_pll_control(ah, chan);
678

679
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
680

681 682
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
683 684
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
685 686
	}

S
Sujith 已提交
687 688 689
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
690 691
}

692
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
693
					  enum nl80211_iftype opmode)
694
{
695
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
696 697 698 699
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
700

701 702 703 704 705 706
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
707

708 709 710 711 712 713
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
714

715 716 717 718
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
719

720
	if (opmode == NL80211_IFTYPE_AP)
721
		imr_reg |= AR_IMR_MIB;
722

S
Sujith 已提交
723 724
	ENABLE_REGWRITE_BUFFER(ah);

725
	REG_WRITE(ah, AR_IMR, imr_reg);
726 727
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
728

S
Sujith 已提交
729 730 731 732 733
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
734

S
Sujith 已提交
735 736
	REGWRITE_BUFFER_FLUSH(ah);

737 738 739 740 741 742
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
743 744
}

745
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
746
{
747 748 749
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
750 751
}

752
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
753
{
754 755 756 757 758 759 760 761 762 763
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
764
}
S
Sujith 已提交
765

766
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
767 768
{
	if (tu > 0xFFFF) {
769 770
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
771
		ah->globaltxtimeout = (u32) -1;
772 773 774
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
775
		ah->globaltxtimeout = tu;
776 777 778 779
		return true;
	}
}

780
void ath9k_hw_init_global_settings(struct ath_hw *ah)
781
{
782 783
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
784
	int slottime;
785 786
	int sifstime;

787 788
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
789

790
	if (ah->misc_mode != 0)
S
Sujith 已提交
791
		REG_WRITE(ah, AR_PCU_MISC,
792
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
793 794 795 796 797 798

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

799 800 801
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
802 803 804 805 806 807 808 809 810 811 812

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

813
	ath9k_hw_setslottime(ah, slottime);
814 815
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
816 817
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
818
}
819
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
820

S
Sujith 已提交
821
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
822
{
823 824
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
825
	if (common->state < ATH_HW_INITIALIZED)
826 827
		goto free_hw;

828
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
829 830

free_hw:
831
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
832
}
S
Sujith 已提交
833
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
834 835 836 837 838

/*******/
/* INI */
/*******/

839
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
840 841 842 843 844 845 846 847 848 849 850 851 852
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
853 854 855 856
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

857
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
858
{
859
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
860 861
	u32 regval;

S
Sujith 已提交
862 863
	ENABLE_REGWRITE_BUFFER(ah);

864 865 866
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
867 868 869 870
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		regval = REG_READ(ah, AR_AHB_MODE);
		REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
	}
S
Sujith 已提交
871

872 873 874
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
875 876 877
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

S
Sujith 已提交
878 879
	REGWRITE_BUFFER_FLUSH(ah);

880 881 882 883 884
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
885 886
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
887

S
Sujith 已提交
888
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
889

890 891 892
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
893 894 895
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

896 897 898
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
899 900
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

901 902 903 904 905 906 907 908
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

909 910 911 912
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
913
	if (AR_SREV_9285(ah)) {
914 915 916 917
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
918 919
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
920
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
921 922 923
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
924

S
Sujith 已提交
925 926
	REGWRITE_BUFFER_FLUSH(ah);

927 928
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
929 930
}

931
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
932 933 934 935 936 937
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
938
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
939 940 941
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
942
		break;
943
	case NL80211_IFTYPE_ADHOC:
944
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
945 946 947
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
948
		break;
949 950
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
951
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
952
		break;
S
Sujith 已提交
953 954 955
	}
}

956 957
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

973
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
974 975 976 977
{
	u32 rst_flags;
	u32 tmpReg;

978 979 980 981 982 983 984 985
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
986 987
	ENABLE_REGWRITE_BUFFER(ah);

988 989 990 991 992
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
993 994 995 996 997 998 999 1000 1001 1002 1003
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1004
			u32 val;
S
Sujith 已提交
1005
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1006 1007 1008 1009 1010 1011 1012

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1013 1014 1015 1016 1017 1018 1019
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1020
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1021 1022 1023

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1024 1025
	udelay(50);

1026
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1027
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1028 1029
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1042
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1043
{
S
Sujith 已提交
1044 1045
	ENABLE_REGWRITE_BUFFER(ah);

1046 1047 1048 1049 1050
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1051 1052 1053
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1054
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1055 1056
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1057
	REG_WRITE(ah, AR_RTC_RESET, 0);
1058
	udelay(2);
1059

S
Sujith 已提交
1060 1061
	REGWRITE_BUFFER_FLUSH(ah);

1062 1063 1064 1065
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1066 1067
		REG_WRITE(ah, AR_RC, 0);

1068
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1069 1070 1071 1072

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1073 1074
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1075 1076
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1077
		return false;
1078 1079
	}

S
Sujith 已提交
1080 1081 1082 1083 1084
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1085
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1086
{
1087 1088 1089 1090 1091
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1104 1105
}

1106
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1107
				struct ath9k_channel *chan)
1108
{
1109
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1110 1111 1112
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1113
		return false;
1114

1115
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1116
		return false;
1117

1118
	ah->chip_fullsleep = false;
S
Sujith 已提交
1119 1120
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1121

S
Sujith 已提交
1122
	return true;
1123 1124
}

1125
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1126
				    struct ath9k_channel *chan)
1127
{
1128
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1129
	struct ath_common *common = ath9k_hw_common(ah);
1130
	struct ieee80211_channel *channel = chan->chan;
1131
	u32 qnum;
1132
	int r;
1133 1134 1135

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1136 1137 1138
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1139 1140 1141 1142
			return false;
		}
	}

1143
	if (!ath9k_hw_rfbus_req(ah)) {
1144 1145
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1146 1147 1148
		return false;
	}

1149
	ath9k_hw_set_channel_regs(ah, chan);
1150

1151
	r = ath9k_hw_rf_set_freq(ah, chan);
1152 1153 1154 1155
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1156
	}
1157
	ath9k_hw_set_clockrate(ah);
1158

1159
	ah->eep_ops->set_txpower(ah, chan,
1160
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1161 1162 1163
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1164
			     (u32) regulatory->power_limit), false);
1165

1166
	ath9k_hw_rfbus_done(ah);
1167

S
Sujith 已提交
1168 1169 1170
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1171
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1172 1173 1174 1175

	return true;
}

1176
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1177
{
1178 1179 1180
	int count = 50;
	u32 reg;

1181
	if (AR_SREV_9285_12_OR_LATER(ah))
1182 1183 1184 1185
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1186

1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1199

1200
	return false;
J
Johannes Berg 已提交
1201
}
1202
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1203

1204
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1205
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1206
{
1207
	struct ath_common *common = ath9k_hw_common(ah);
1208
	u32 saveLedState;
1209
	struct ath9k_channel *curchan = ah->curchan;
1210 1211
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1212
	u64 tsf = 0;
1213
	int i, r;
1214

1215 1216
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1217

1218 1219
	if (!ah->chip_fullsleep) {
		ath9k_hw_abortpcurecv(ah);
1220
		if (!ath9k_hw_stopdmarecv(ah)) {
1221 1222
			ath_print(common, ATH_DBG_XMIT,
				"Failed to stop receive dma\n");
1223 1224
			bChannelChange = false;
		}
1225 1226
	}

1227
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1228
		return -EIO;
1229

1230
	if (curchan && !ah->chip_fullsleep)
1231 1232
		ath9k_hw_getnf(ah, curchan);

1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}

1243
	if (bChannelChange &&
1244 1245 1246
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1247
	    ((chan->channelFlags & CHANNEL_ALL) ==
1248
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1249
	    (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
1250

L
Luis R. Rodriguez 已提交
1251
		if (ath9k_hw_channel_change(ah, chan)) {
1252
			ath9k_hw_loadnf(ah, ah->curchan);
1253
			ath9k_hw_start_nfcal(ah, true);
1254 1255
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1256
			return 0;
1257 1258 1259 1260 1261 1262 1263 1264 1265
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1266
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1267 1268
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1269 1270
		tsf = ath9k_hw_gettsf64(ah);

1271 1272 1273 1274 1275 1276
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1277
	/* Only required on the first reset */
1278 1279 1280 1281 1282 1283 1284
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1285
	if (!ath9k_hw_chip_reset(ah, chan)) {
1286
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
1287
		return -EINVAL;
1288 1289
	}

1290
	/* Only required on the first reset */
1291 1292 1293 1294 1295 1296 1297 1298
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1299
	/* Restore TSF */
1300
	if (tsf)
S
Sujith 已提交
1301 1302
		ath9k_hw_settsf64(ah, tsf);

1303
	if (AR_SREV_9280_20_OR_LATER(ah))
1304
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1305

S
Sujith 已提交
1306 1307 1308
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1309
	r = ath9k_hw_process_ini(ah, chan);
1310 1311
	if (r)
		return r;
1312

1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1341 1342 1343
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1344
	ath9k_hw_spur_mitigate_freq(ah, chan);
1345
	ah->eep_ops->set_board_values(ah, chan);
1346

1347 1348
	ath9k_hw_set_operating_mode(ah, ah->opmode);

S
Sujith 已提交
1349 1350
	ENABLE_REGWRITE_BUFFER(ah);

1351 1352
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1353 1354
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1355
		  | (ah->config.
1356
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1357
		  | ah->sta_id1_defaults);
1358
	ath_hw_setbssidmask(common);
1359
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1360
	ath9k_hw_write_associd(ah);
1361 1362 1363
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1364 1365
	REGWRITE_BUFFER_FLUSH(ah);

1366
	r = ath9k_hw_rf_set_freq(ah, chan);
1367 1368
	if (r)
		return r;
1369

1370 1371
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1372 1373
	ENABLE_REGWRITE_BUFFER(ah);

1374 1375 1376
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1377 1378
	REGWRITE_BUFFER_FLUSH(ah);

1379 1380
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
1381 1382
		ath9k_hw_resettxqueue(ah, i);

1383
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1384
	ath9k_hw_ani_cache_ini_regs(ah);
1385 1386
	ath9k_hw_init_qos(ah);

1387
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1388
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
1389

1390
	ath9k_hw_init_global_settings(ah);
1391

1392
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1393
		ar9002_hw_update_async_fifo(ah);
1394
		ar9002_hw_enable_wep_aggregation(ah);
1395 1396
	}

1397 1398 1399 1400 1401 1402 1403
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1404
	if (ah->config.rx_intr_mitigation) {
1405 1406 1407 1408
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1409 1410 1411 1412 1413
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1414 1415
	ath9k_hw_init_bb(ah, chan);

1416
	if (!ath9k_hw_init_cal(ah, chan))
1417
		return -EIO;
1418

S
Sujith 已提交
1419
	ENABLE_REGWRITE_BUFFER(ah);
1420

1421
	ath9k_hw_restore_chainmask(ah);
1422 1423
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1424 1425
	REGWRITE_BUFFER_FLUSH(ah);

1426 1427 1428
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1429 1430 1431 1432
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1433
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1434
				"CFG Byte Swap Set 0x%x\n", mask);
1435 1436 1437 1438
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
1439
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
1440
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1441 1442
		}
	} else {
1443 1444 1445 1446 1447 1448 1449
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1450
#ifdef __BIG_ENDIAN
1451 1452
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1453 1454 1455
#endif
	}

1456
	if (ah->btcoex_hw.enabled)
1457 1458
		ath9k_hw_btcoex_enable(ah);

1459
	if (AR_SREV_9300_20_OR_LATER(ah))
1460
		ar9003_hw_bb_watchdog_config(ah);
1461

1462
	return 0;
1463
}
1464
EXPORT_SYMBOL(ath9k_hw_reset);
1465

S
Sujith 已提交
1466 1467 1468 1469
/******************************/
/* Power Management (Chipset) */
/******************************/

1470 1471 1472 1473
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1474
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1475
{
S
Sujith 已提交
1476 1477
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1478 1479 1480 1481
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1482 1483
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1484
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1485
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1486

1487
		/* Shutdown chip. Active low */
1488
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1489 1490
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1491
	}
1492 1493 1494 1495 1496

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1497 1498
}

1499 1500 1501 1502 1503
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1504
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1505
{
S
Sujith 已提交
1506 1507
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1508
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1509

S
Sujith 已提交
1510
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1511
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1512 1513 1514
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1515 1516 1517 1518
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1519 1520
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1521 1522
		}
	}
1523 1524 1525 1526

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1527 1528
}

1529
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1530
{
S
Sujith 已提交
1531 1532
	u32 val;
	int i;
1533

1534 1535 1536 1537 1538 1539
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1540 1541 1542 1543 1544 1545 1546
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1547 1548
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1549 1550 1551 1552
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1553

S
Sujith 已提交
1554 1555 1556
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1557

S
Sujith 已提交
1558 1559 1560 1561 1562 1563 1564
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1565
		}
S
Sujith 已提交
1566
		if (i == 0) {
1567 1568 1569
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
1570
			return false;
1571 1572 1573
		}
	}

S
Sujith 已提交
1574
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1575

S
Sujith 已提交
1576
	return true;
1577 1578
}

1579
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1580
{
1581
	struct ath_common *common = ath9k_hw_common(ah);
1582
	int status = true, setChip = true;
S
Sujith 已提交
1583 1584 1585 1586 1587 1588 1589
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1590 1591 1592
	if (ah->power_mode == mode)
		return status;

1593 1594
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1595 1596 1597 1598 1599 1600 1601

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1602
		ah->chip_fullsleep = true;
S
Sujith 已提交
1603 1604 1605 1606
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1607
	default:
1608 1609
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
1610 1611
		return false;
	}
1612
	ah->power_mode = mode;
S
Sujith 已提交
1613 1614

	return status;
1615
}
1616
EXPORT_SYMBOL(ath9k_hw_setpower);
1617

S
Sujith 已提交
1618 1619 1620 1621
/*******************/
/* Beacon Handling */
/*******************/

1622
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1623 1624 1625
{
	int flags = 0;

1626
	ah->beacon_interval = beacon_period;
1627

S
Sujith 已提交
1628 1629
	ENABLE_REGWRITE_BUFFER(ah);

1630
	switch (ah->opmode) {
1631 1632
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
1633 1634 1635 1636 1637
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
1638
	case NL80211_IFTYPE_ADHOC:
1639
	case NL80211_IFTYPE_MESH_POINT:
1640 1641 1642 1643
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
1644 1645
				     (ah->atim_window ? ah->
				      atim_window : 1)));
1646
		flags |= AR_NDP_TIMER_EN;
1647
	case NL80211_IFTYPE_AP:
1648 1649 1650
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
1651
				     ah->config.
1652
				     dma_beacon_response_time));
1653 1654
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
1655
				     ah->config.
1656
				     sw_beacon_response_time));
1657 1658 1659
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1660
	default:
1661 1662 1663
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
1664 1665
		return;
		break;
1666 1667 1668 1669 1670 1671 1672
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

S
Sujith 已提交
1673 1674
	REGWRITE_BUFFER_FLUSH(ah);

1675 1676 1677 1678 1679 1680 1681
	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1682
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1683

1684
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1685
				    const struct ath9k_beacon_state *bs)
1686 1687
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1688
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1689
	struct ath_common *common = ath9k_hw_common(ah);
1690

S
Sujith 已提交
1691 1692
	ENABLE_REGWRITE_BUFFER(ah);

1693 1694 1695 1696 1697 1698 1699
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1700 1701
	REGWRITE_BUFFER_FLUSH(ah);

1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

1719 1720 1721 1722
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1723

S
Sujith 已提交
1724 1725
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1726 1727 1728
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1729

S
Sujith 已提交
1730 1731 1732
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1733

S
Sujith 已提交
1734 1735 1736 1737
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1738

S
Sujith 已提交
1739 1740
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1741

S
Sujith 已提交
1742 1743
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1744

S
Sujith 已提交
1745 1746
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1747 1748 1749
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1750

1751 1752
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1753
}
1754
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1755

S
Sujith 已提交
1756 1757 1758 1759
/*******************/
/* HW Capabilities */
/*******************/

1760
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1761
{
1762
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1763
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1764
	struct ath_common *common = ath9k_hw_common(ah);
1765
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1766

S
Sujith 已提交
1767
	u16 capField = 0, eeval;
1768
	u8 ant_div_ctl1;
1769

S
Sujith 已提交
1770
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1771
	regulatory->current_rd = eeval;
1772

S
Sujith 已提交
1773
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1774
	if (AR_SREV_9285_12_OR_LATER(ah))
1775
		eeval |= AR9285_RDEXT_DEFAULT;
1776
	regulatory->current_rd_ext = eeval;
1777

S
Sujith 已提交
1778
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1779

1780
	if (ah->opmode != NL80211_IFTYPE_AP &&
1781
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1782 1783 1784 1785 1786
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
1787 1788
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1789
	}
1790

S
Sujith 已提交
1791
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1792 1793 1794 1795 1796 1797
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

1798 1799
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
1800

1801 1802
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
1803

S
Sujith 已提交
1804
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1805 1806 1807 1808
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1809
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1810 1811 1812
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1813 1814
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
1815
		/* Use rx_chainmask from EEPROM. */
1816
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1817

1818
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1819

1820 1821 1822 1823
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

S
Sujith 已提交
1824 1825
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
1826

S
Sujith 已提交
1827 1828
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
1829

1830 1831
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

1832
	if (ah->config.ht_enable)
S
Sujith 已提交
1833 1834 1835
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1836

S
Sujith 已提交
1837 1838 1839 1840 1841
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
1842

S
Sujith 已提交
1843 1844 1845 1846 1847
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
1848

1849 1850 1851 1852
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
1853

1854 1855
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
1856 1857
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
1858
	else if (AR_SREV_9285_12_OR_LATER(ah))
1859
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
1860
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
1861 1862 1863
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
1864

S
Sujith 已提交
1865 1866 1867 1868 1869
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
1870 1871
	}

S
Sujith 已提交
1872 1873
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

1874
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1875 1876 1877 1878 1879 1880
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
1881 1882

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1883
	}
S
Sujith 已提交
1884
#endif
1885
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
1886 1887 1888
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
1889

1890
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
1891 1892 1893
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1894

1895
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
1896 1897 1898 1899 1900
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
1901
	} else {
S
Sujith 已提交
1902 1903 1904
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
1905 1906
	}

1907 1908 1909 1910
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
1911 1912

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
1913
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
1914
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
1915
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
1916

1917
	if (AR_SREV_9280_20_OR_LATER(ah) &&
1918
	    ath9k_hw_btcoex_supported(ah)) {
1919 1920
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
1921

1922
		if (AR_SREV_9285(ah)) {
1923 1924
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
1925
		} else {
1926
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
1927
		}
1928
	} else {
1929
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
1930
	}
1931

1932
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1933 1934
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_LDPC |
				 ATH9K_HW_CAP_FASTCLOCK;
1935 1936 1937
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
1938
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
1939
		pCap->txs_len = sizeof(struct ar9003_txs);
1940 1941
		if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
1942 1943
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
1944 1945 1946 1947 1948
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
1949
	}
1950

1951 1952 1953
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

1954 1955 1956
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

1957
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
1958 1959
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

1960 1961 1962 1963 1964 1965 1966 1967
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}

1968
	return 0;
1969 1970
}

S
Sujith 已提交
1971 1972 1973
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
1974

1975
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
1976 1977 1978 1979
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
1980

S
Sujith 已提交
1981 1982 1983 1984 1985 1986
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
1987

S
Sujith 已提交
1988
	gpio_shift = (gpio % 6) * 5;
1989

S
Sujith 已提交
1990 1991 1992 1993
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
1994
	} else {
S
Sujith 已提交
1995 1996 1997 1998 1999
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2000 2001 2002
	}
}

2003
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2004
{
S
Sujith 已提交
2005
	u32 gpio_shift;
2006

2007
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2008

S
Sujith 已提交
2009 2010 2011 2012 2013 2014 2015
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2016

S
Sujith 已提交
2017
	gpio_shift = gpio << 1;
S
Sujith 已提交
2018 2019 2020 2021
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2022
}
2023
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2024

2025
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2026
{
2027 2028 2029
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2030
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2031
		return 0xffffffff;
2032

S
Sujith 已提交
2033 2034 2035 2036 2037
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2038 2039
		return MS_REG_READ(AR9300, gpio) != 0;
	else if (AR_SREV_9271(ah))
2040
		return MS_REG_READ(AR9271, gpio) != 0;
2041
	else if (AR_SREV_9287_11_OR_LATER(ah))
2042
		return MS_REG_READ(AR9287, gpio) != 0;
2043
	else if (AR_SREV_9285_12_OR_LATER(ah))
2044
		return MS_REG_READ(AR9285, gpio) != 0;
2045
	else if (AR_SREV_9280_20_OR_LATER(ah))
2046 2047 2048
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2049
}
2050
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2051

2052
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2053
			 u32 ah_signal_type)
2054
{
S
Sujith 已提交
2055
	u32 gpio_shift;
2056

S
Sujith 已提交
2057 2058 2059 2060 2061 2062 2063
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2064

S
Sujith 已提交
2065
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2066 2067 2068 2069 2070
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2071
}
2072
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2073

2074
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2075
{
S
Sujith 已提交
2076 2077 2078 2079 2080 2081 2082
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2083 2084 2085
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2086 2087
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2088
}
2089
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2090

2091
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2092
{
S
Sujith 已提交
2093
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2094
}
2095
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2096

2097
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2098
{
S
Sujith 已提交
2099
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2100
}
2101
EXPORT_SYMBOL(ath9k_hw_setantenna);
2102

S
Sujith 已提交
2103 2104 2105 2106
/*********************/
/* General Operation */
/*********************/

2107
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2108
{
S
Sujith 已提交
2109 2110
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2111

S
Sujith 已提交
2112 2113 2114 2115
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2116

S
Sujith 已提交
2117
	return bits;
2118
}
2119
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2120

2121
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2122
{
S
Sujith 已提交
2123
	u32 phybits;
2124

S
Sujith 已提交
2125 2126
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2127 2128
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2129 2130 2131 2132 2133 2134
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2135

S
Sujith 已提交
2136 2137 2138 2139 2140 2141
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2142 2143

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2144
}
2145
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2146

2147
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2148
{
2149 2150 2151 2152 2153
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2154
}
2155
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2156

2157
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2158
{
2159
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2160
		return false;
2161

2162 2163 2164 2165 2166
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2167
}
2168
EXPORT_SYMBOL(ath9k_hw_disable);
2169

2170
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2171
{
2172
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2173
	struct ath9k_channel *chan = ah->curchan;
2174
	struct ieee80211_channel *channel = chan->chan;
2175

2176
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2177

2178
	ah->eep_ops->set_txpower(ah, chan,
2179
				 ath9k_regd_get_ctl(regulatory, chan),
2180 2181 2182
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2183
				 (u32) regulatory->power_limit), test);
2184
}
2185
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2186

2187
void ath9k_hw_setopmode(struct ath_hw *ah)
2188
{
2189
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2190
}
2191
EXPORT_SYMBOL(ath9k_hw_setopmode);
2192

2193
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2194
{
S
Sujith 已提交
2195 2196
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2197
}
2198
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2199

2200
void ath9k_hw_write_associd(struct ath_hw *ah)
2201
{
2202 2203 2204 2205 2206
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2207
}
2208
EXPORT_SYMBOL(ath9k_hw_write_associd);
2209

2210 2211
#define ATH9K_MAX_TSF_READ 10

2212
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2213
{
2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2225

2226
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2227

2228
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2229
}
2230
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2231

2232
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2233 2234
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2235
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2236
}
2237
EXPORT_SYMBOL(ath9k_hw_settsf64);
2238

2239
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2240
{
2241 2242
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2243 2244
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2245

S
Sujith 已提交
2246 2247
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2248
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2249

S
Sujith 已提交
2250
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2251 2252
{
	if (setting)
2253
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2254
	else
2255
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2256
}
2257
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2258

L
Luis R. Rodriguez 已提交
2259
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2260
{
L
Luis R. Rodriguez 已提交
2261
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2262 2263
	u32 macmode;

L
Luis R. Rodriguez 已提交
2264
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2265 2266 2267
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2268

S
Sujith 已提交
2269
	REG_WRITE(ah, AR_2040_MODE, macmode);
2270
}
2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2317
static u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333
{
	return REG_READ(ah, AR_TSF_L32);
}

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2334 2335 2336
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2349
EXPORT_SYMBOL(ath_gen_timer_alloc);
2350

2351 2352 2353 2354
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2365 2366 2367
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2391
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2392

2393
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2413
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2414 2415 2416 2417 2418 2419 2420 2421 2422

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2423
EXPORT_SYMBOL(ath_gen_timer_free);
2424 2425 2426 2427 2428 2429 2430 2431

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2432
	struct ath_common *common = ath9k_hw_common(ah);
2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2447 2448
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
2449 2450 2451 2452 2453 2454 2455
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
2456 2457
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
2458 2459 2460
		timer->trigger(timer->arg);
	}
}
2461
EXPORT_SYMBOL(ath_gen_timer_isr);
2462

2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2485 2486
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2487
	{ AR_SREV_VERSION_9300,         "9300" },
2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2505
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2522
static const char *ath9k_hw_rf_name(u16 rf_version)
2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2534 2535 2536 2537 2538 2539

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2540
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);