spi-imx.c 45.5 KB
Newer Older
1 2 3
// SPDX-License-Identifier: GPL-2.0+
// Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
// Copyright (C) 2008 Juergen Beisert
4 5 6 7

#include <linux/clk.h>
#include <linux/completion.h>
#include <linux/delay.h>
R
Robin Gong 已提交
8 9
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
10 11 12 13 14 15 16 17
#include <linux/err.h>
#include <linux/gpio.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/platform_device.h>
18
#include <linux/slab.h>
19 20 21
#include <linux/spi/spi.h>
#include <linux/spi/spi_bitbang.h>
#include <linux/types.h>
22 23 24
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
25

R
Robin Gong 已提交
26
#include <linux/platform_data/dma-imx.h>
27
#include <linux/platform_data/spi-imx.h>
28 29 30 31 32 33 34 35 36 37 38 39

#define DRIVER_NAME "spi_imx"

#define MXC_CSPIRXDATA		0x00
#define MXC_CSPITXDATA		0x04
#define MXC_CSPICTRL		0x08
#define MXC_CSPIINT		0x0c
#define MXC_RESET		0x1c

/* generic defines to abstract from the different register layouts */
#define MXC_INT_RR	(1 << 0) /* Receive data ready interrupt */
#define MXC_INT_TE	(1 << 1) /* Transmit FIFO empty interrupt */
40
#define MXC_INT_RDR	BIT(4) /* Receive date threshold interrupt */
41

U
Uwe Kleine-König 已提交
42 43
/* The maximum bytes that a sdma BD can transfer. */
#define MAX_SDMA_BD_BYTES (1 << 15)
44
#define MX51_ECSPI_CTRL_MAX_BURST	512
45 46
/* The maximum bytes that IMX53_ECSPI can transfer in slave mode.*/
#define MX53_MAX_TRANSFER_BYTES		512
47

48
enum spi_imx_devtype {
49 50 51 52 53
	IMX1_CSPI,
	IMX21_CSPI,
	IMX27_CSPI,
	IMX31_CSPI,
	IMX35_CSPI,	/* CSPI on all i.mx except above */
54 55
	IMX51_ECSPI,	/* ECSPI on i.mx51 */
	IMX53_ECSPI,	/* ECSPI on i.mx53 and later */
56 57 58 59 60 61
};

struct spi_imx_data;

struct spi_imx_devtype_data {
	void (*intctrl)(struct spi_imx_data *, int);
62
	int (*prepare_message)(struct spi_imx_data *, struct spi_message *);
63 64
	int (*prepare_transfer)(struct spi_imx_data *, struct spi_device *,
				struct spi_transfer *);
65 66
	void (*trigger)(struct spi_imx_data *);
	int (*rx_available)(struct spi_imx_data *);
67
	void (*reset)(struct spi_imx_data *);
68
	void (*setup_wml)(struct spi_imx_data *);
69
	void (*disable)(struct spi_imx_data *);
70
	bool has_dmamode;
71
	bool has_slavemode;
72
	unsigned int fifo_size;
73
	bool dynamic_burst;
74
	enum spi_imx_devtype devtype;
75 76
};

77
struct spi_imx_data {
78
	struct spi_bitbang bitbang;
79
	struct device *dev;
80 81

	struct completion xfer_done;
82
	void __iomem *base;
83 84
	unsigned long base_phys;

85 86
	struct clk *clk_per;
	struct clk *clk_ipg;
87
	unsigned long spi_clk;
88
	unsigned int spi_bus_clk;
89

90 91
	unsigned int speed_hz;
	unsigned int bits_per_word;
92
	unsigned int spi_drctl;
93

94
	unsigned int count, remainder;
95 96
	void (*tx)(struct spi_imx_data *);
	void (*rx)(struct spi_imx_data *);
97 98 99
	void *rx_buf;
	const void *tx_buf;
	unsigned int txfifo; /* number of words pushed in tx FIFO */
100
	unsigned int dynamic_burst;
101

102 103 104 105 106
	/* Slave mode */
	bool slave_mode;
	bool slave_aborted;
	unsigned int slave_burst;

R
Robin Gong 已提交
107 108
	/* DMA */
	bool usedma;
109
	u32 wml;
R
Robin Gong 已提交
110 111 112
	struct completion dma_rx_completion;
	struct completion dma_tx_completion;

113
	const struct spi_imx_devtype_data *devtype_data;
114 115
};

116 117 118 119 120 121 122 123 124 125
static inline int is_imx27_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX27_CSPI;
}

static inline int is_imx35_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX35_CSPI;
}

126 127 128 129 130
static inline int is_imx51_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX51_ECSPI;
}

131 132 133 134 135
static inline int is_imx53_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX53_ECSPI;
}

136
#define MXC_SPI_BUF_RX(type)						\
137
static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx)		\
138
{									\
139
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);	\
140
									\
141 142 143
	if (spi_imx->rx_buf) {						\
		*(type *)spi_imx->rx_buf = val;				\
		spi_imx->rx_buf += sizeof(type);			\
144
	}								\
145 146
									\
	spi_imx->remainder -= sizeof(type);				\
147 148 149
}

#define MXC_SPI_BUF_TX(type)						\
150
static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx)		\
151 152 153
{									\
	type val = 0;							\
									\
154 155 156
	if (spi_imx->tx_buf) {						\
		val = *(type *)spi_imx->tx_buf;				\
		spi_imx->tx_buf += sizeof(type);			\
157 158
	}								\
									\
159
	spi_imx->count -= sizeof(type);					\
160
									\
161
	writel(val, spi_imx->base + MXC_CSPITXDATA);			\
162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
}

MXC_SPI_BUF_RX(u8)
MXC_SPI_BUF_TX(u8)
MXC_SPI_BUF_RX(u16)
MXC_SPI_BUF_TX(u16)
MXC_SPI_BUF_RX(u32)
MXC_SPI_BUF_TX(u32)

/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
 * (which is currently not the case in this driver)
 */
static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
	256, 384, 512, 768, 1024};

/* MX21, MX27 */
178
static unsigned int spi_imx_clkdiv_1(unsigned int fin,
179
		unsigned int fspi, unsigned int max, unsigned int *fres)
180
{
181
	int i;
182 183 184

	for (i = 2; i < max; i++)
		if (fspi * mxc_clkdivs[i] >= fin)
185
			break;
186

187 188
	*fres = fin / mxc_clkdivs[i];
	return i;
189 190
}

191
/* MX1, MX31, MX35, MX51 CSPI */
192
static unsigned int spi_imx_clkdiv_2(unsigned int fin,
193
		unsigned int fspi, unsigned int *fres)
194 195 196 197 198
{
	int i, div = 4;

	for (i = 0; i < 7; i++) {
		if (fspi * div >= fin)
199
			goto out;
200 201 202
		div <<= 1;
	}

203 204 205
out:
	*fres = fin / div;
	return i;
206 207
}

S
Sascha Hauer 已提交
208
static int spi_imx_bytes_per_word(const int bits_per_word)
209
{
210 211 212 213 214 215
	if (bits_per_word <= 8)
		return 1;
	else if (bits_per_word <= 16)
		return 2;
	else
		return 4;
216 217
}

R
Robin Gong 已提交
218 219 220 221
static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
			 struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
222 223 224 225

	if (!master->dma_rx)
		return false;

226 227 228
	if (spi_imx->slave_mode)
		return false;

229 230 231
	if (transfer->len < spi_imx->devtype_data->fifo_size)
		return false;

232
	spi_imx->dynamic_burst = 0;
233

234
	return true;
R
Robin Gong 已提交
235 236
}

237 238 239
#define MX51_ECSPI_CTRL		0x08
#define MX51_ECSPI_CTRL_ENABLE		(1 <<  0)
#define MX51_ECSPI_CTRL_XCH		(1 <<  2)
R
Robin Gong 已提交
240
#define MX51_ECSPI_CTRL_SMC		(1 << 3)
241
#define MX51_ECSPI_CTRL_MODE_MASK	(0xf << 4)
242
#define MX51_ECSPI_CTRL_DRCTL(drctl)	((drctl) << 16)
243 244 245 246
#define MX51_ECSPI_CTRL_POSTDIV_OFFSET	8
#define MX51_ECSPI_CTRL_PREDIV_OFFSET	12
#define MX51_ECSPI_CTRL_CS(cs)		((cs) << 18)
#define MX51_ECSPI_CTRL_BL_OFFSET	20
247
#define MX51_ECSPI_CTRL_BL_MASK		(0xfff << 20)
248 249 250 251 252 253

#define MX51_ECSPI_CONFIG	0x0c
#define MX51_ECSPI_CONFIG_SCLKPHA(cs)	(1 << ((cs) +  0))
#define MX51_ECSPI_CONFIG_SCLKPOL(cs)	(1 << ((cs) +  4))
#define MX51_ECSPI_CONFIG_SBBCTRL(cs)	(1 << ((cs) +  8))
#define MX51_ECSPI_CONFIG_SSBPOL(cs)	(1 << ((cs) + 12))
254
#define MX51_ECSPI_CONFIG_SCLKCTL(cs)	(1 << ((cs) + 20))
255 256 257 258

#define MX51_ECSPI_INT		0x10
#define MX51_ECSPI_INT_TEEN		(1 <<  0)
#define MX51_ECSPI_INT_RREN		(1 <<  3)
259
#define MX51_ECSPI_INT_RDREN		(1 <<  4)
260

U
Uwe Kleine-König 已提交
261
#define MX51_ECSPI_DMA		0x14
262 263 264
#define MX51_ECSPI_DMA_TX_WML(wml)	((wml) & 0x3f)
#define MX51_ECSPI_DMA_RX_WML(wml)	(((wml) & 0x3f) << 16)
#define MX51_ECSPI_DMA_RXT_WML(wml)	(((wml) & 0x3f) << 24)
R
Robin Gong 已提交
265

266 267 268
#define MX51_ECSPI_DMA_TEDEN		(1 << 7)
#define MX51_ECSPI_DMA_RXDEN		(1 << 23)
#define MX51_ECSPI_DMA_RXTDEN		(1 << 31)
R
Robin Gong 已提交
269

270 271
#define MX51_ECSPI_STAT		0x18
#define MX51_ECSPI_STAT_RR		(1 <<  3)
272

273 274 275
#define MX51_ECSPI_TESTREG	0x20
#define MX51_ECSPI_TESTREG_LBC	BIT(31)

276 277 278
static void spi_imx_buf_rx_swap_u32(struct spi_imx_data *spi_imx)
{
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);
279
#ifdef __LITTLE_ENDIAN
280
	unsigned int bytes_per_word;
281
#endif
282 283 284 285 286 287 288 289 290 291 292 293

	if (spi_imx->rx_buf) {
#ifdef __LITTLE_ENDIAN
		bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
		if (bytes_per_word == 1)
			val = cpu_to_be32(val);
		else if (bytes_per_word == 2)
			val = (val << 16) | (val >> 16);
#endif
		*(u32 *)spi_imx->rx_buf = val;
		spi_imx->rx_buf += sizeof(u32);
	}
294 295

	spi_imx->remainder -= sizeof(u32);
296 297 298 299
}

static void spi_imx_buf_rx_swap(struct spi_imx_data *spi_imx)
{
300 301
	int unaligned;
	u32 val;
302

303 304 305
	unaligned = spi_imx->remainder % 4;

	if (!unaligned) {
306 307 308 309
		spi_imx_buf_rx_swap_u32(spi_imx);
		return;
	}

310
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
311
		spi_imx_buf_rx_u16(spi_imx);
312 313 314 315 316 317 318 319 320 321 322 323
		return;
	}

	val = readl(spi_imx->base + MXC_CSPIRXDATA);

	while (unaligned--) {
		if (spi_imx->rx_buf) {
			*(u8 *)spi_imx->rx_buf = (val >> (8 * unaligned)) & 0xff;
			spi_imx->rx_buf++;
		}
		spi_imx->remainder--;
	}
324 325 326 327 328
}

static void spi_imx_buf_tx_swap_u32(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
329
#ifdef __LITTLE_ENDIAN
330
	unsigned int bytes_per_word;
331
#endif
332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351

	if (spi_imx->tx_buf) {
		val = *(u32 *)spi_imx->tx_buf;
		spi_imx->tx_buf += sizeof(u32);
	}

	spi_imx->count -= sizeof(u32);
#ifdef __LITTLE_ENDIAN
	bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);

	if (bytes_per_word == 1)
		val = cpu_to_be32(val);
	else if (bytes_per_word == 2)
		val = (val << 16) | (val >> 16);
#endif
	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

static void spi_imx_buf_tx_swap(struct spi_imx_data *spi_imx)
{
352 353
	int unaligned;
	u32 val = 0;
354

355
	unaligned = spi_imx->count % 4;
356

357 358 359
	if (!unaligned) {
		spi_imx_buf_tx_swap_u32(spi_imx);
		return;
360 361
	}

362 363
	if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
		spi_imx_buf_tx_u16(spi_imx);
364 365 366
		return;
	}

367 368 369 370 371 372 373
	while (unaligned--) {
		if (spi_imx->tx_buf) {
			val |= *(u8 *)spi_imx->tx_buf << (8 * unaligned);
			spi_imx->tx_buf++;
		}
		spi_imx->count--;
	}
374

375
	writel(val, spi_imx->base + MXC_CSPITXDATA);
376 377
}

378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
static void mx53_ecspi_rx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = be32_to_cpu(readl(spi_imx->base + MXC_CSPIRXDATA));

	if (spi_imx->rx_buf) {
		int n_bytes = spi_imx->slave_burst % sizeof(val);

		if (!n_bytes)
			n_bytes = sizeof(val);

		memcpy(spi_imx->rx_buf,
		       ((u8 *)&val) + sizeof(val) - n_bytes, n_bytes);

		spi_imx->rx_buf += n_bytes;
		spi_imx->slave_burst -= n_bytes;
	}
394 395

	spi_imx->remainder -= sizeof(u32);
396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417
}

static void mx53_ecspi_tx_slave(struct spi_imx_data *spi_imx)
{
	u32 val = 0;
	int n_bytes = spi_imx->count % sizeof(val);

	if (!n_bytes)
		n_bytes = sizeof(val);

	if (spi_imx->tx_buf) {
		memcpy(((u8 *)&val) + sizeof(val) - n_bytes,
		       spi_imx->tx_buf, n_bytes);
		val = cpu_to_be32(val);
		spi_imx->tx_buf += n_bytes;
	}

	spi_imx->count -= n_bytes;

	writel(val, spi_imx->base + MXC_CSPITXDATA);
}

418
/* MX51 eCSPI */
419 420
static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
				      unsigned int fspi, unsigned int *fres)
421 422 423 424 425 426
{
	/*
	 * there are two 4-bit dividers, the pre-divider divides by
	 * $pre, the post-divider by 2^$post
	 */
	unsigned int pre, post;
427
	unsigned int fin = spi_imx->spi_clk;
428 429 430 431 432 433 434 435 436 437 438 439

	if (unlikely(fspi > fin))
		return 0;

	post = fls(fin) - fls(fspi);
	if (fin > fspi << post)
		post++;

	/* now we have: (fin <= fspi << post) with post being minimal */

	post = max(4U, post) - 4;
	if (unlikely(post > 0xf)) {
440 441
		dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
				fspi, fin);
442 443 444 445 446
		return 0xff;
	}

	pre = DIV_ROUND_UP(fin, fspi << post) - 1;

447
	dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
448
			__func__, fin, fspi, post, pre);
449 450 451 452

	/* Resulting frequency for the SCLK line. */
	*fres = (fin / (pre + 1)) >> post;

453 454
	return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
		(post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
455 456
}

457
static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
458 459 460 461
{
	unsigned val = 0;

	if (enable & MXC_INT_TE)
462
		val |= MX51_ECSPI_INT_TEEN;
463 464

	if (enable & MXC_INT_RR)
465
		val |= MX51_ECSPI_INT_RREN;
466

467 468 469
	if (enable & MXC_INT_RDR)
		val |= MX51_ECSPI_INT_RDREN;

470
	writel(val, spi_imx->base + MX51_ECSPI_INT);
471 472
}

473
static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
474
{
475
	u32 reg;
R
Robin Gong 已提交
476

477 478
	reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
	reg |= MX51_ECSPI_CTRL_XCH;
479
	writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
480 481
}

482 483 484 485 486 487 488 489 490
static void mx51_ecspi_disable(struct spi_imx_data *spi_imx)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_ENABLE;
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

491 492 493
static int mx51_ecspi_prepare_message(struct spi_imx_data *spi_imx,
				      struct spi_message *msg)
{
494
	struct spi_device *spi = msg->spi;
495
	u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
496
	u32 testreg;
497
	u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
498

499 500 501 502 503
	/* set Master or Slave mode */
	if (spi_imx->slave_mode)
		ctrl &= ~MX51_ECSPI_CTRL_MODE_MASK;
	else
		ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
504

505 506 507 508 509 510
	/*
	 * Enable SPI_RDY handling (falling edge/level triggered).
	 */
	if (spi->mode & SPI_READY)
		ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);

511
	/* set chip select to use */
512
	ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
513

514 515 516 517 518 519 520 521 522
	/*
	 * The ctrl register must be written first, with the EN bit set other
	 * registers must not be written to.
	 */
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);

	testreg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		testreg |= MX51_ECSPI_TESTREG_LBC;
523
	else
524 525
		testreg &= ~MX51_ECSPI_TESTREG_LBC;
	writel(testreg, spi_imx->base + MX51_ECSPI_TESTREG);
526

527 528 529 530 531 532 533 534 535
	/*
	 * eCSPI burst completion by Chip Select signal in Slave mode
	 * is not functional for imx53 Soc, config SPI burst completed when
	 * BURST_LENGTH + 1 bits are received
	 */
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		cfg &= ~MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
	else
		cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
536

537
	if (spi->mode & SPI_CPHA)
538
		cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
539
	else
540
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
541

542
	if (spi->mode & SPI_CPOL) {
543 544
		cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
545
	} else {
546 547
		cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
		cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
548
	}
549

550
	if (spi->mode & SPI_CS_HIGH)
551
		cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
552
	else
553
		cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
554

555
	writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
556

557 558
	return 0;
}
559

560 561 562
static int mx51_ecspi_prepare_transfer(struct spi_imx_data *spi_imx,
				       struct spi_device *spi,
				       struct spi_transfer *t)
563 564 565 566 567 568 569 570 571
{
	u32 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	u32 clk = spi_imx->speed_hz, delay;

	/* Clear BL field and set the right value */
	ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
	if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
		ctrl |= (spi_imx->slave_burst * 8 - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
572
	else
573 574
		ctrl |= (spi_imx->bits_per_word - 1)
			<< MX51_ECSPI_CTRL_BL_OFFSET;
575

576 577 578 579 580 581 582 583 584 585
	/* set clock speed */
	ctrl &= ~(0xf << MX51_ECSPI_CTRL_POSTDIV_OFFSET |
		  0xf << MX51_ECSPI_CTRL_PREDIV_OFFSET);
	ctrl |= mx51_ecspi_clkdiv(spi_imx, spi_imx->speed_hz, &clk);
	spi_imx->spi_bus_clk = clk;

	if (spi_imx->usedma)
		ctrl |= MX51_ECSPI_CTRL_SMC;

	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
586

587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
	/*
	 * Wait until the changes in the configuration register CONFIGREG
	 * propagate into the hardware. It takes exactly one tick of the
	 * SCLK clock, but we will wait two SCLK clock just to be sure. The
	 * effect of the delay it takes for the hardware to apply changes
	 * is noticable if the SCLK clock run very slow. In such a case, if
	 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
	 * be asserted before the SCLK polarity changes, which would disrupt
	 * the SPI communication as the device on the other end would consider
	 * the change of SCLK polarity as a clock tick already.
	 */
	delay = (2 * 1000000) / clk;
	if (likely(delay < 10))	/* SCLK is faster than 100 kHz */
		udelay(delay);
	else			/* SCLK is _very_ slow */
		usleep_range(delay, delay + 10);

604 605 606 607 608
	return 0;
}

static void mx51_setup_wml(struct spi_imx_data *spi_imx)
{
R
Robin Gong 已提交
609 610 611 612
	/*
	 * Configure the DMA register: setup the watermark
	 * and enable DMA request.
	 */
613
	writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml - 1) |
614 615
		MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
		MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
616 617
		MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
		MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
618 619
}

620
static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
621
{
622
	return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
623 624
}

625
static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
626 627
{
	/* drain receive buffer */
628
	while (mx51_ecspi_rx_available(spi_imx))
629 630 631
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

632 633 634 635 636 637
#define MX31_INTREG_TEEN	(1 << 0)
#define MX31_INTREG_RREN	(1 << 3)

#define MX31_CSPICTRL_ENABLE	(1 << 0)
#define MX31_CSPICTRL_MASTER	(1 << 1)
#define MX31_CSPICTRL_XCH	(1 << 2)
M
Martin Kaiser 已提交
638
#define MX31_CSPICTRL_SMC	(1 << 3)
639 640 641 642 643 644 645 646 647 648
#define MX31_CSPICTRL_POL	(1 << 4)
#define MX31_CSPICTRL_PHA	(1 << 5)
#define MX31_CSPICTRL_SSCTL	(1 << 6)
#define MX31_CSPICTRL_SSPOL	(1 << 7)
#define MX31_CSPICTRL_BC_SHIFT	8
#define MX35_CSPICTRL_BL_SHIFT	20
#define MX31_CSPICTRL_CS_SHIFT	24
#define MX35_CSPICTRL_CS_SHIFT	12
#define MX31_CSPICTRL_DR_SHIFT	16

M
Martin Kaiser 已提交
649 650 651 652
#define MX31_CSPI_DMAREG	0x10
#define MX31_DMAREG_RH_DEN	(1<<4)
#define MX31_DMAREG_TH_DEN	(1<<1)

653 654 655
#define MX31_CSPISTATUS		0x14
#define MX31_STATUS_RR		(1 << 3)

656 657 658
#define MX31_CSPI_TESTREG	0x1C
#define MX31_TEST_LBC		(1 << 14)

659 660 661 662
/* These functions also work for the i.MX35, but be aware that
 * the i.MX35 has a slightly different register layout for bits
 * we do not use here.
 */
663
static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
664 665 666 667 668 669 670 671
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX31_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX31_INTREG_RREN;

672
	writel(val, spi_imx->base + MXC_CSPIINT);
673 674
}

675
static void mx31_trigger(struct spi_imx_data *spi_imx)
676 677 678
{
	unsigned int reg;

679
	reg = readl(spi_imx->base + MXC_CSPICTRL);
680
	reg |= MX31_CSPICTRL_XCH;
681
	writel(reg, spi_imx->base + MXC_CSPICTRL);
682 683
}

684 685 686 687 688 689
static int mx31_prepare_message(struct spi_imx_data *spi_imx,
				struct spi_message *msg)
{
	return 0;
}

690 691 692
static int mx31_prepare_transfer(struct spi_imx_data *spi_imx,
				 struct spi_device *spi,
				 struct spi_transfer *t)
693 694
{
	unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
695
	unsigned int clk;
696

697
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
698
		MX31_CSPICTRL_DR_SHIFT;
699
	spi_imx->spi_bus_clk = clk;
700

701
	if (is_imx35_cspi(spi_imx)) {
702
		reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
703 704
		reg |= MX31_CSPICTRL_SSCTL;
	} else {
705
		reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
706
	}
707

708
	if (spi->mode & SPI_CPHA)
709
		reg |= MX31_CSPICTRL_PHA;
710
	if (spi->mode & SPI_CPOL)
711
		reg |= MX31_CSPICTRL_POL;
712
	if (spi->mode & SPI_CS_HIGH)
713
		reg |= MX31_CSPICTRL_SSPOL;
714 715
	if (!gpio_is_valid(spi->cs_gpio))
		reg |= (spi->chip_select) <<
716 717
			(is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
						  MX31_CSPICTRL_CS_SHIFT);
718

M
Martin Kaiser 已提交
719 720 721
	if (spi_imx->usedma)
		reg |= MX31_CSPICTRL_SMC;

722 723
	writel(reg, spi_imx->base + MXC_CSPICTRL);

724 725 726 727 728 729 730
	reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
	if (spi->mode & SPI_LOOP)
		reg |= MX31_TEST_LBC;
	else
		reg &= ~MX31_TEST_LBC;
	writel(reg, spi_imx->base + MX31_CSPI_TESTREG);

M
Martin Kaiser 已提交
731
	if (spi_imx->usedma) {
U
Uwe Kleine-König 已提交
732 733 734 735
		/*
		 * configure DMA requests when RXFIFO is half full and
		 * when TXFIFO is half empty
		 */
M
Martin Kaiser 已提交
736 737 738 739
		writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
			spi_imx->base + MX31_CSPI_DMAREG);
	}

740 741 742
	return 0;
}

743
static int mx31_rx_available(struct spi_imx_data *spi_imx)
744
{
745
	return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
746 747
}

748
static void mx31_reset(struct spi_imx_data *spi_imx)
749 750
{
	/* drain receive buffer */
751
	while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
752 753 754
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

755 756 757 758 759 760 761 762 763 764 765 766 767
#define MX21_INTREG_RR		(1 << 4)
#define MX21_INTREG_TEEN	(1 << 9)
#define MX21_INTREG_RREN	(1 << 13)

#define MX21_CSPICTRL_POL	(1 << 5)
#define MX21_CSPICTRL_PHA	(1 << 6)
#define MX21_CSPICTRL_SSPOL	(1 << 8)
#define MX21_CSPICTRL_XCH	(1 << 9)
#define MX21_CSPICTRL_ENABLE	(1 << 10)
#define MX21_CSPICTRL_MASTER	(1 << 11)
#define MX21_CSPICTRL_DR_SHIFT	14
#define MX21_CSPICTRL_CS_SHIFT	19

768
static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
769 770 771 772
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
773
		val |= MX21_INTREG_TEEN;
774
	if (enable & MXC_INT_RR)
775
		val |= MX21_INTREG_RREN;
776

777
	writel(val, spi_imx->base + MXC_CSPIINT);
778 779
}

780
static void mx21_trigger(struct spi_imx_data *spi_imx)
781 782 783
{
	unsigned int reg;

784
	reg = readl(spi_imx->base + MXC_CSPICTRL);
785
	reg |= MX21_CSPICTRL_XCH;
786
	writel(reg, spi_imx->base + MXC_CSPICTRL);
787 788
}

789 790 791 792 793 794
static int mx21_prepare_message(struct spi_imx_data *spi_imx,
				struct spi_message *msg)
{
	return 0;
}

795 796 797
static int mx21_prepare_transfer(struct spi_imx_data *spi_imx,
				 struct spi_device *spi,
				 struct spi_transfer *t)
798
{
799
	unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
800
	unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
801 802
	unsigned int clk;

803
	reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, spi_imx->speed_hz, max, &clk)
804 805
		<< MX21_CSPICTRL_DR_SHIFT;
	spi_imx->spi_bus_clk = clk;
806

807
	reg |= spi_imx->bits_per_word - 1;
808

809
	if (spi->mode & SPI_CPHA)
810
		reg |= MX21_CSPICTRL_PHA;
811
	if (spi->mode & SPI_CPOL)
812
		reg |= MX21_CSPICTRL_POL;
813
	if (spi->mode & SPI_CS_HIGH)
814
		reg |= MX21_CSPICTRL_SSPOL;
815 816
	if (!gpio_is_valid(spi->cs_gpio))
		reg |= spi->chip_select << MX21_CSPICTRL_CS_SHIFT;
817

818
	writel(reg, spi_imx->base + MXC_CSPICTRL);
819 820 821 822

	return 0;
}

823
static int mx21_rx_available(struct spi_imx_data *spi_imx)
824
{
825
	return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
826 827
}

828
static void mx21_reset(struct spi_imx_data *spi_imx)
829 830 831 832
{
	writel(1, spi_imx->base + MXC_RESET);
}

833 834 835 836 837 838 839 840 841 842 843
#define MX1_INTREG_RR		(1 << 3)
#define MX1_INTREG_TEEN		(1 << 8)
#define MX1_INTREG_RREN		(1 << 11)

#define MX1_CSPICTRL_POL	(1 << 4)
#define MX1_CSPICTRL_PHA	(1 << 5)
#define MX1_CSPICTRL_XCH	(1 << 8)
#define MX1_CSPICTRL_ENABLE	(1 << 9)
#define MX1_CSPICTRL_MASTER	(1 << 10)
#define MX1_CSPICTRL_DR_SHIFT	13

844
static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
845 846 847 848 849 850 851 852
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX1_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX1_INTREG_RREN;

853
	writel(val, spi_imx->base + MXC_CSPIINT);
854 855
}

856
static void mx1_trigger(struct spi_imx_data *spi_imx)
857 858 859
{
	unsigned int reg;

860
	reg = readl(spi_imx->base + MXC_CSPICTRL);
861
	reg |= MX1_CSPICTRL_XCH;
862
	writel(reg, spi_imx->base + MXC_CSPICTRL);
863 864
}

865 866 867 868 869 870
static int mx1_prepare_message(struct spi_imx_data *spi_imx,
			       struct spi_message *msg)
{
	return 0;
}

871 872 873
static int mx1_prepare_transfer(struct spi_imx_data *spi_imx,
				struct spi_device *spi,
				struct spi_transfer *t)
874 875
{
	unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
876
	unsigned int clk;
877

878
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
879
		MX1_CSPICTRL_DR_SHIFT;
880 881
	spi_imx->spi_bus_clk = clk;

882
	reg |= spi_imx->bits_per_word - 1;
883

884
	if (spi->mode & SPI_CPHA)
885
		reg |= MX1_CSPICTRL_PHA;
886
	if (spi->mode & SPI_CPOL)
887 888
		reg |= MX1_CSPICTRL_POL;

889
	writel(reg, spi_imx->base + MXC_CSPICTRL);
890 891 892 893

	return 0;
}

894
static int mx1_rx_available(struct spi_imx_data *spi_imx)
895
{
896
	return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
897 898
}

899
static void mx1_reset(struct spi_imx_data *spi_imx)
900 901 902 903
{
	writel(1, spi_imx->base + MXC_RESET);
}

904 905
static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
	.intctrl = mx1_intctrl,
906
	.prepare_message = mx1_prepare_message,
907
	.prepare_transfer = mx1_prepare_transfer,
908 909 910
	.trigger = mx1_trigger,
	.rx_available = mx1_rx_available,
	.reset = mx1_reset,
911 912
	.fifo_size = 8,
	.has_dmamode = false,
913
	.dynamic_burst = false,
914
	.has_slavemode = false,
915 916 917 918 919
	.devtype = IMX1_CSPI,
};

static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
	.intctrl = mx21_intctrl,
920
	.prepare_message = mx21_prepare_message,
921
	.prepare_transfer = mx21_prepare_transfer,
922 923 924
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
925 926
	.fifo_size = 8,
	.has_dmamode = false,
927
	.dynamic_burst = false,
928
	.has_slavemode = false,
929 930 931 932 933 934
	.devtype = IMX21_CSPI,
};

static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
	/* i.mx27 cspi shares the functions with i.mx21 one */
	.intctrl = mx21_intctrl,
935
	.prepare_message = mx21_prepare_message,
936
	.prepare_transfer = mx21_prepare_transfer,
937 938 939
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
940 941
	.fifo_size = 8,
	.has_dmamode = false,
942
	.dynamic_burst = false,
943
	.has_slavemode = false,
944 945 946 947 948
	.devtype = IMX27_CSPI,
};

static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
	.intctrl = mx31_intctrl,
949
	.prepare_message = mx31_prepare_message,
950
	.prepare_transfer = mx31_prepare_transfer,
951 952 953
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
954 955
	.fifo_size = 8,
	.has_dmamode = false,
956
	.dynamic_burst = false,
957
	.has_slavemode = false,
958 959 960 961 962 963
	.devtype = IMX31_CSPI,
};

static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
	/* i.mx35 and later cspi shares the functions with i.mx31 one */
	.intctrl = mx31_intctrl,
964
	.prepare_message = mx31_prepare_message,
965
	.prepare_transfer = mx31_prepare_transfer,
966 967 968
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
969 970
	.fifo_size = 8,
	.has_dmamode = true,
971
	.dynamic_burst = false,
972
	.has_slavemode = false,
973 974 975 976 977
	.devtype = IMX35_CSPI,
};

static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
978
	.prepare_message = mx51_ecspi_prepare_message,
979
	.prepare_transfer = mx51_ecspi_prepare_transfer,
980 981 982
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
983
	.setup_wml = mx51_setup_wml,
984 985
	.fifo_size = 64,
	.has_dmamode = true,
986
	.dynamic_burst = true,
987 988
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
989 990 991
	.devtype = IMX51_ECSPI,
};

992 993
static struct spi_imx_devtype_data imx53_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
994
	.prepare_message = mx51_ecspi_prepare_message,
995
	.prepare_transfer = mx51_ecspi_prepare_transfer,
996 997 998 999 1000
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
	.fifo_size = 64,
	.has_dmamode = true,
1001 1002
	.has_slavemode = true,
	.disable = mx51_ecspi_disable,
1003 1004 1005
	.devtype = IMX53_ECSPI,
};

1006
static const struct platform_device_id spi_imx_devtype[] = {
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	{
		.name = "imx1-cspi",
		.driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
	}, {
		.name = "imx21-cspi",
		.driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
	}, {
		.name = "imx27-cspi",
		.driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
	}, {
		.name = "imx31-cspi",
		.driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
	}, {
		.name = "imx35-cspi",
		.driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
	}, {
		.name = "imx51-ecspi",
		.driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
1025 1026 1027
	}, {
		.name = "imx53-ecspi",
		.driver_data = (kernel_ulong_t) &imx53_ecspi_devtype_data,
1028 1029 1030
	}, {
		/* sentinel */
	}
1031 1032
};

1033 1034 1035 1036 1037 1038 1039
static const struct of_device_id spi_imx_dt_ids[] = {
	{ .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
	{ .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
	{ .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
	{ .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
	{ .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
	{ .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
1040
	{ .compatible = "fsl,imx53-ecspi", .data = &imx53_ecspi_devtype_data, },
1041 1042
	{ /* sentinel */ }
};
1043
MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
1044

1045
static void spi_imx_chipselect(struct spi_device *spi, int is_active)
1046
{
1047 1048
	int active = is_active != BITBANG_CS_INACTIVE;
	int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
1049

O
Oleksij Rempel 已提交
1050 1051 1052
	if (spi->mode & SPI_NO_CS)
		return;

1053
	if (!gpio_is_valid(spi->cs_gpio))
1054 1055
		return;

1056
	gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
1057 1058
}

1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
static void spi_imx_set_burst_len(struct spi_imx_data *spi_imx, int n_bits)
{
	u32 ctrl;

	ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
	ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
	ctrl |= ((n_bits - 1) << MX51_ECSPI_CTRL_BL_OFFSET);
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
}

1069
static void spi_imx_push(struct spi_imx_data *spi_imx)
1070
{
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
	unsigned int burst_len, fifo_words;

	if (spi_imx->dynamic_burst)
		fifo_words = 4;
	else
		fifo_words = spi_imx_bytes_per_word(spi_imx->bits_per_word);
	/*
	 * Reload the FIFO when the remaining bytes to be transferred in the
	 * current burst is 0. This only applies when bits_per_word is a
	 * multiple of 8.
	 */
	if (!spi_imx->remainder) {
		if (spi_imx->dynamic_burst) {

			/* We need to deal unaligned data first */
			burst_len = spi_imx->count % MX51_ECSPI_CTRL_MAX_BURST;

			if (!burst_len)
				burst_len = MX51_ECSPI_CTRL_MAX_BURST;

			spi_imx_set_burst_len(spi_imx, burst_len * 8);

			spi_imx->remainder = burst_len;
		} else {
			spi_imx->remainder = fifo_words;
		}
	}

1099
	while (spi_imx->txfifo < spi_imx->devtype_data->fifo_size) {
1100
		if (!spi_imx->count)
1101
			break;
1102
		if (spi_imx->dynamic_burst &&
U
Uwe Kleine-König 已提交
1103
		    spi_imx->txfifo >= DIV_ROUND_UP(spi_imx->remainder,
1104
						     fifo_words))
1105
			break;
1106 1107
		spi_imx->tx(spi_imx);
		spi_imx->txfifo++;
1108 1109
	}

1110 1111
	if (!spi_imx->slave_mode)
		spi_imx->devtype_data->trigger(spi_imx);
1112 1113
}

1114
static irqreturn_t spi_imx_isr(int irq, void *dev_id)
1115
{
1116
	struct spi_imx_data *spi_imx = dev_id;
1117

1118 1119
	while (spi_imx->txfifo &&
	       spi_imx->devtype_data->rx_available(spi_imx)) {
1120 1121
		spi_imx->rx(spi_imx);
		spi_imx->txfifo--;
1122 1123
	}

1124 1125
	if (spi_imx->count) {
		spi_imx_push(spi_imx);
1126 1127 1128
		return IRQ_HANDLED;
	}

1129
	if (spi_imx->txfifo) {
1130 1131 1132
		/* No data left to push, but still waiting for rx data,
		 * enable receive data available interrupt.
		 */
1133
		spi_imx->devtype_data->intctrl(
1134
				spi_imx, MXC_INT_RR);
1135 1136 1137
		return IRQ_HANDLED;
	}

1138
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1139
	complete(&spi_imx->xfer_done);
1140 1141 1142 1143

	return IRQ_HANDLED;
}

1144
static int spi_imx_dma_configure(struct spi_master *master)
1145 1146 1147 1148 1149 1150
{
	int ret;
	enum dma_slave_buswidth buswidth;
	struct dma_slave_config rx = {}, tx = {};
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

1151
	switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
	case 4:
		buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
		break;
	case 2:
		buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
		break;
	case 1:
		buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
		break;
	default:
		return -EINVAL;
	}

	tx.direction = DMA_MEM_TO_DEV;
	tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
	tx.dst_addr_width = buswidth;
	tx.dst_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_tx, &tx);
	if (ret) {
		dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
		return ret;
	}

	rx.direction = DMA_DEV_TO_MEM;
	rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
	rx.src_addr_width = buswidth;
	rx.src_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_rx, &rx);
	if (ret) {
		dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
		return ret;
	}

	return 0;
}

1188
static int spi_imx_setupxfer(struct spi_device *spi,
1189 1190
				 struct spi_transfer *t)
{
1191
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1192

1193 1194 1195
	if (!t)
		return 0;

1196
	spi_imx->bits_per_word = t->bits_per_word;
U
Uwe Kleine-König 已提交
1197
	spi_imx->speed_hz = t->speed_hz;
1198

1199 1200 1201 1202 1203 1204 1205 1206 1207
	/*
	 * Initialize the functions for transfer. To transfer non byte-aligned
	 * words, we have to use multiple word-size bursts, we can't use
	 * dynamic_burst in that case.
	 */
	if (spi_imx->devtype_data->dynamic_burst && !spi_imx->slave_mode &&
	    (spi_imx->bits_per_word == 8 ||
	    spi_imx->bits_per_word == 16 ||
	    spi_imx->bits_per_word == 32)) {
1208 1209 1210 1211 1212

		spi_imx->rx = spi_imx_buf_rx_swap;
		spi_imx->tx = spi_imx_buf_tx_swap;
		spi_imx->dynamic_burst = 1;

1213
	} else {
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
		if (spi_imx->bits_per_word <= 8) {
			spi_imx->rx = spi_imx_buf_rx_u8;
			spi_imx->tx = spi_imx_buf_tx_u8;
		} else if (spi_imx->bits_per_word <= 16) {
			spi_imx->rx = spi_imx_buf_rx_u16;
			spi_imx->tx = spi_imx_buf_tx_u16;
		} else {
			spi_imx->rx = spi_imx_buf_rx_u32;
			spi_imx->tx = spi_imx_buf_tx_u32;
		}
1224
		spi_imx->dynamic_burst = 0;
1225
	}
1226

1227 1228 1229 1230 1231
	if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
		spi_imx->usedma = 1;
	else
		spi_imx->usedma = 0;

1232 1233 1234 1235 1236 1237
	if (is_imx53_ecspi(spi_imx) && spi_imx->slave_mode) {
		spi_imx->rx = mx53_ecspi_rx_slave;
		spi_imx->tx = mx53_ecspi_tx_slave;
		spi_imx->slave_burst = t->len;
	}

1238
	spi_imx->devtype_data->prepare_transfer(spi_imx, spi, t);
1239 1240 1241 1242

	return 0;
}

R
Robin Gong 已提交
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
{
	struct spi_master *master = spi_imx->bitbang.master;

	if (master->dma_rx) {
		dma_release_channel(master->dma_rx);
		master->dma_rx = NULL;
	}

	if (master->dma_tx) {
		dma_release_channel(master->dma_tx);
		master->dma_tx = NULL;
	}
}

static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
1259
			     struct spi_master *master)
R
Robin Gong 已提交
1260 1261 1262
{
	int ret;

R
Robin Gong 已提交
1263 1264 1265 1266
	/* use pio mode for i.mx6dl chip TKT238285 */
	if (of_machine_is_compatible("fsl,imx6dl"))
		return 0;

1267
	spi_imx->wml = spi_imx->devtype_data->fifo_size / 2;
1268

R
Robin Gong 已提交
1269
	/* Prepare for TX DMA: */
1270 1271 1272 1273 1274
	master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
	if (IS_ERR(master->dma_tx)) {
		ret = PTR_ERR(master->dma_tx);
		dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
		master->dma_tx = NULL;
R
Robin Gong 已提交
1275 1276 1277 1278
		goto err;
	}

	/* Prepare for RX : */
1279 1280 1281 1282 1283
	master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
	if (IS_ERR(master->dma_rx)) {
		ret = PTR_ERR(master->dma_rx);
		dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
		master->dma_rx = NULL;
R
Robin Gong 已提交
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
		goto err;
	}

	init_completion(&spi_imx->dma_rx_completion);
	init_completion(&spi_imx->dma_tx_completion);
	master->can_dma = spi_imx_can_dma;
	master->max_dma_len = MAX_SDMA_BD_BYTES;
	spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
					 SPI_MASTER_MUST_TX;

	return 0;
err:
	spi_imx_sdma_exit(spi_imx);
	return ret;
}

static void spi_imx_dma_rx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_rx_completion);
}

static void spi_imx_dma_tx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_tx_completion);
}

1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
{
	unsigned long timeout = 0;

	/* Time with actual data transfer and CS change delay related to HW */
	timeout = (8 + 4) * size / spi_imx->spi_bus_clk;

	/* Add extra second for scheduler related activities */
	timeout += 1;

	/* Double calculated timeout */
	return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
}

R
Robin Gong 已提交
1328 1329 1330
static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
				struct spi_transfer *transfer)
{
1331
	struct dma_async_tx_descriptor *desc_tx, *desc_rx;
1332
	unsigned long transfer_timeout;
1333
	unsigned long timeout;
R
Robin Gong 已提交
1334 1335
	struct spi_master *master = spi_imx->bitbang.master;
	struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
1336 1337
	struct scatterlist *last_sg = sg_last(rx->sgl, rx->nents);
	unsigned int bytes_per_word, i;
1338 1339
	int ret;

1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
	/* Get the right burst length from the last sg to ensure no tail data */
	bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
	for (i = spi_imx->devtype_data->fifo_size / 2; i > 0; i--) {
		if (!(sg_dma_len(last_sg) % (i * bytes_per_word)))
			break;
	}
	/* Use 1 as wml in case no available burst length got */
	if (i == 0)
		i = 1;

	spi_imx->wml =  i;

1352 1353 1354 1355
	ret = spi_imx_dma_configure(master);
	if (ret)
		return ret;

1356 1357 1358 1359
	if (!spi_imx->devtype_data->setup_wml) {
		dev_err(spi_imx->dev, "No setup_wml()?\n");
		return -EINVAL;
	}
1360
	spi_imx->devtype_data->setup_wml(spi_imx);
R
Robin Gong 已提交
1361

1362 1363 1364 1365 1366 1367 1368 1369 1370
	/*
	 * The TX DMA setup starts the transfer, so make sure RX is configured
	 * before TX.
	 */
	desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
				rx->sgl, rx->nents, DMA_DEV_TO_MEM,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_rx)
		return -EINVAL;
R
Robin Gong 已提交
1371

1372 1373 1374 1375 1376
	desc_rx->callback = spi_imx_dma_rx_callback;
	desc_rx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_rx);
	reinit_completion(&spi_imx->dma_rx_completion);
	dma_async_issue_pending(master->dma_rx);
R
Robin Gong 已提交
1377

1378 1379 1380 1381 1382 1383
	desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
				tx->sgl, tx->nents, DMA_MEM_TO_DEV,
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc_tx) {
		dmaengine_terminate_all(master->dma_tx);
		return -EINVAL;
R
Robin Gong 已提交
1384 1385
	}

1386 1387 1388
	desc_tx->callback = spi_imx_dma_tx_callback;
	desc_tx->callback_param = (void *)spi_imx;
	dmaengine_submit(desc_tx);
R
Robin Gong 已提交
1389
	reinit_completion(&spi_imx->dma_tx_completion);
1390
	dma_async_issue_pending(master->dma_tx);
R
Robin Gong 已提交
1391

1392 1393
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

R
Robin Gong 已提交
1394
	/* Wait SDMA to finish the data transfer.*/
1395
	timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
1396
						transfer_timeout);
1397
	if (!timeout) {
1398
		dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
R
Robin Gong 已提交
1399
		dmaengine_terminate_all(master->dma_tx);
1400
		dmaengine_terminate_all(master->dma_rx);
1401
		return -ETIMEDOUT;
R
Robin Gong 已提交
1402 1403
	}

1404 1405 1406 1407 1408 1409 1410 1411
	timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&master->dev, "I/O Error in DMA RX\n");
		spi_imx->devtype_data->reset(spi_imx);
		dmaengine_terminate_all(master->dma_rx);
		return -ETIMEDOUT;
	}
R
Robin Gong 已提交
1412

1413
	return transfer->len;
R
Robin Gong 已提交
1414 1415 1416
}

static int spi_imx_pio_transfer(struct spi_device *spi,
1417 1418
				struct spi_transfer *transfer)
{
1419
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1420 1421
	unsigned long transfer_timeout;
	unsigned long timeout;
1422

1423 1424 1425 1426
	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1427
	spi_imx->remainder = 0;
1428

1429
	reinit_completion(&spi_imx->xfer_done);
1430

1431
	spi_imx_push(spi_imx);
1432

1433
	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
1434

1435 1436 1437 1438 1439 1440 1441 1442 1443
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

	timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
					      transfer_timeout);
	if (!timeout) {
		dev_err(&spi->dev, "I/O Error in PIO\n");
		spi_imx->devtype_data->reset(spi_imx);
		return -ETIMEDOUT;
	}
1444 1445 1446 1447

	return transfer->len;
}

1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
static int spi_imx_pio_transfer_slave(struct spi_device *spi,
				      struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	int ret = transfer->len;

	if (is_imx53_ecspi(spi_imx) &&
	    transfer->len > MX53_MAX_TRANSFER_BYTES) {
		dev_err(&spi->dev, "Transaction too big, max size is %d bytes\n",
			MX53_MAX_TRANSFER_BYTES);
		return -EMSGSIZE;
	}

	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1465
	spi_imx->remainder = 0;
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491

	reinit_completion(&spi_imx->xfer_done);
	spi_imx->slave_aborted = false;

	spi_imx_push(spi_imx);

	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE | MXC_INT_RDR);

	if (wait_for_completion_interruptible(&spi_imx->xfer_done) ||
	    spi_imx->slave_aborted) {
		dev_dbg(&spi->dev, "interrupted\n");
		ret = -EINTR;
	}

	/* ecspi has a HW issue when works in Slave mode,
	 * after 64 words writtern to TXFIFO, even TXFIFO becomes empty,
	 * ECSPI_TXDATA keeps shift out the last word data,
	 * so we have to disable ECSPI when in slave mode after the
	 * transfer completes
	 */
	if (spi_imx->devtype_data->disable)
		spi_imx->devtype_data->disable(spi_imx);

	return ret;
}

R
Robin Gong 已提交
1492 1493 1494 1495 1496
static int spi_imx_transfer(struct spi_device *spi,
				struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);

1497 1498 1499 1500 1501 1502 1503
	/* flush rxfifo before transfer */
	while (spi_imx->devtype_data->rx_available(spi_imx))
		spi_imx->rx(spi_imx);

	if (spi_imx->slave_mode)
		return spi_imx_pio_transfer_slave(spi, transfer);

1504
	if (spi_imx->usedma)
S
Sascha Hauer 已提交
1505
		return spi_imx_dma_transfer(spi_imx, transfer);
1506 1507
	else
		return spi_imx_pio_transfer(spi, transfer);
R
Robin Gong 已提交
1508 1509
}

1510
static int spi_imx_setup(struct spi_device *spi)
1511
{
1512
	dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
1513 1514
		 spi->mode, spi->bits_per_word, spi->max_speed_hz);

O
Oleksij Rempel 已提交
1515 1516 1517
	if (spi->mode & SPI_NO_CS)
		return 0;

1518 1519 1520
	if (gpio_is_valid(spi->cs_gpio))
		gpio_direction_output(spi->cs_gpio,
				      spi->mode & SPI_CS_HIGH ? 0 : 1);
1521

1522
	spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1523 1524 1525 1526

	return 0;
}

1527
static void spi_imx_cleanup(struct spi_device *spi)
1528 1529 1530
{
}

1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546
static int
spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
	int ret;

	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

1547 1548 1549 1550 1551 1552 1553
	ret = spi_imx->devtype_data->prepare_message(spi_imx, msg);
	if (ret) {
		clk_disable(spi_imx->clk_ipg);
		clk_disable(spi_imx->clk_per);
	}

	return ret;
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
}

static int
spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
	return 0;
}

1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
static int spi_imx_slave_abort(struct spi_master *master)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	spi_imx->slave_aborted = true;
	complete(&spi_imx->xfer_done);

	return 0;
}

1576
static int spi_imx_probe(struct platform_device *pdev)
1577
{
1578 1579 1580 1581 1582
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(spi_imx_dt_ids, &pdev->dev);
	struct spi_imx_master *mxc_platform_info =
			dev_get_platdata(&pdev->dev);
1583
	struct spi_master *master;
1584
	struct spi_imx_data *spi_imx;
1585
	struct resource *res;
1586
	int i, ret, irq, spi_drctl;
1587 1588 1589
	const struct spi_imx_devtype_data *devtype_data = of_id ? of_id->data :
		(struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
	bool slave_mode;
1590

1591
	if (!np && !mxc_platform_info) {
1592 1593 1594 1595
		dev_err(&pdev->dev, "can't get the platform data\n");
		return -EINVAL;
	}

1596 1597 1598 1599 1600 1601 1602 1603
	slave_mode = devtype_data->has_slavemode &&
			of_property_read_bool(np, "spi-slave");
	if (slave_mode)
		master = spi_alloc_slave(&pdev->dev,
					 sizeof(struct spi_imx_data));
	else
		master = spi_alloc_master(&pdev->dev,
					  sizeof(struct spi_imx_data));
1604 1605 1606
	if (!master)
		return -ENOMEM;

1607 1608 1609 1610 1611 1612
	ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
	if ((ret < 0) || (spi_drctl >= 0x3)) {
		/* '11' is reserved */
		spi_drctl = 0;
	}

1613 1614
	platform_set_drvdata(pdev, master);

1615
	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
1616
	master->bus_num = np ? -1 : pdev->id;
1617

1618
	spi_imx = spi_master_get_devdata(master);
1619
	spi_imx->bitbang.master = master;
1620
	spi_imx->dev = &pdev->dev;
1621
	spi_imx->slave_mode = slave_mode;
1622

1623
	spi_imx->devtype_data = devtype_data;
1624

1625
	/* Get number of chip selects, either platform data or OF */
1626 1627
	if (mxc_platform_info) {
		master->num_chipselect = mxc_platform_info->num_chipselect;
1628
		if (mxc_platform_info->chipselect) {
1629 1630 1631
			master->cs_gpios = devm_kcalloc(&master->dev,
				master->num_chipselect, sizeof(int),
				GFP_KERNEL);
1632 1633 1634 1635 1636 1637
			if (!master->cs_gpios)
				return -ENOMEM;

			for (i = 0; i < master->num_chipselect; i++)
				master->cs_gpios[i] = mxc_platform_info->chipselect[i];
		}
1638 1639 1640 1641 1642 1643 1644
	} else {
		u32 num_cs;

		if (!of_property_read_u32(np, "num-cs", &num_cs))
			master->num_chipselect = num_cs;
		/* If not preset, default value of 1 is used */
	}
1645

1646 1647 1648 1649 1650
	spi_imx->bitbang.chipselect = spi_imx_chipselect;
	spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
	spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
	spi_imx->bitbang.master->setup = spi_imx_setup;
	spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
1651 1652
	spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
	spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
1653
	spi_imx->bitbang.master->slave_abort = spi_imx_slave_abort;
O
Oleksij Rempel 已提交
1654 1655
	spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
					     | SPI_NO_CS;
1656 1657
	if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx) ||
	    is_imx53_ecspi(spi_imx))
1658 1659 1660
		spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;

	spi_imx->spi_drctl = spi_drctl;
1661

1662
	init_completion(&spi_imx->xfer_done);
1663 1664

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
F
Fabio Estevam 已提交
1665 1666 1667 1668
	spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(spi_imx->base)) {
		ret = PTR_ERR(spi_imx->base);
		goto out_master_put;
1669
	}
1670
	spi_imx->base_phys = res->start;
1671

1672 1673 1674
	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		ret = irq;
F
Fabio Estevam 已提交
1675
		goto out_master_put;
1676 1677
	}

1678
	ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
1679
			       dev_name(&pdev->dev), spi_imx);
1680
	if (ret) {
1681
		dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
F
Fabio Estevam 已提交
1682
		goto out_master_put;
1683 1684
	}

1685 1686 1687
	spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(spi_imx->clk_ipg)) {
		ret = PTR_ERR(spi_imx->clk_ipg);
F
Fabio Estevam 已提交
1688
		goto out_master_put;
1689 1690
	}

1691 1692 1693
	spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(spi_imx->clk_per)) {
		ret = PTR_ERR(spi_imx->clk_per);
F
Fabio Estevam 已提交
1694
		goto out_master_put;
1695 1696
	}

1697 1698 1699 1700 1701 1702 1703
	ret = clk_prepare_enable(spi_imx->clk_per);
	if (ret)
		goto out_master_put;

	ret = clk_prepare_enable(spi_imx->clk_ipg);
	if (ret)
		goto out_put_per;
1704 1705

	spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
R
Robin Gong 已提交
1706
	/*
M
Martin Kaiser 已提交
1707 1708
	 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
	 * if validated on other chips.
R
Robin Gong 已提交
1709
	 */
1710
	if (spi_imx->devtype_data->has_dmamode) {
1711
		ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
1712 1713 1714
		if (ret == -EPROBE_DEFER)
			goto out_clk_put;

1715 1716 1717 1718
		if (ret < 0)
			dev_err(&pdev->dev, "dma setup error %d, use pio\n",
				ret);
	}
1719

1720
	spi_imx->devtype_data->reset(spi_imx);
1721

1722
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1723

1724
	master->dev.of_node = pdev->dev.of_node;
1725 1726 1727 1728 1729
	ret = spi_bitbang_start(&spi_imx->bitbang);
	if (ret) {
		dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
		goto out_clk_put;
	}
1730

1731 1732
	/* Request GPIO CS lines, if any */
	if (!spi_imx->slave_mode && master->cs_gpios) {
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
		for (i = 0; i < master->num_chipselect; i++) {
			if (!gpio_is_valid(master->cs_gpios[i]))
				continue;

			ret = devm_gpio_request(&pdev->dev,
						master->cs_gpios[i],
						DRIVER_NAME);
			if (ret) {
				dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
					master->cs_gpios[i]);
1743
				goto out_spi_bitbang;
1744 1745
			}
		}
1746 1747
	}

1748 1749
	dev_info(&pdev->dev, "probed\n");

1750 1751
	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
1752 1753
	return ret;

1754 1755
out_spi_bitbang:
	spi_bitbang_stop(&spi_imx->bitbang);
1756
out_clk_put:
1757
	clk_disable_unprepare(spi_imx->clk_ipg);
1758 1759
out_put_per:
	clk_disable_unprepare(spi_imx->clk_per);
F
Fabio Estevam 已提交
1760
out_master_put:
1761
	spi_master_put(master);
F
Fabio Estevam 已提交
1762

1763 1764 1765
	return ret;
}

1766
static int spi_imx_remove(struct platform_device *pdev)
1767 1768
{
	struct spi_master *master = platform_get_drvdata(pdev);
1769
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1770
	int ret;
1771

1772
	spi_bitbang_stop(&spi_imx->bitbang);
1773

1774 1775 1776 1777 1778 1779 1780 1781 1782 1783
	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

1784
	writel(0, spi_imx->base + MXC_CSPICTRL);
1785 1786
	clk_disable_unprepare(spi_imx->clk_ipg);
	clk_disable_unprepare(spi_imx->clk_per);
R
Robin Gong 已提交
1787
	spi_imx_sdma_exit(spi_imx);
1788 1789 1790 1791 1792
	spi_master_put(master);

	return 0;
}

1793
static struct platform_driver spi_imx_driver = {
1794 1795
	.driver = {
		   .name = DRIVER_NAME,
1796
		   .of_match_table = spi_imx_dt_ids,
1797
		   },
1798
	.id_table = spi_imx_devtype,
1799
	.probe = spi_imx_probe,
1800
	.remove = spi_imx_remove,
1801
};
1802
module_platform_driver(spi_imx_driver);
1803

1804
MODULE_DESCRIPTION("SPI Controller driver");
1805 1806
MODULE_AUTHOR("Sascha Hauer, Pengutronix");
MODULE_LICENSE("GPL");
F
Fabio Estevam 已提交
1807
MODULE_ALIAS("platform:" DRIVER_NAME);