intel_ddi.c 135.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eugeni Dodonov <eugeni.dodonov@intel.com>
 *
 */

28 29
#include <linux/string_helpers.h>

30
#include <drm/drm_privacy_screen_consumer.h>
31
#include <drm/drm_scdc_helper.h>
32

33
#include "i915_drv.h"
34
#include "intel_audio.h"
35
#include "intel_backlight.h"
36
#include "intel_combo_phy.h"
37
#include "intel_combo_phy_regs.h"
38
#include "intel_connector.h"
39
#include "intel_crtc.h"
40
#include "intel_ddi.h"
41
#include "intel_ddi_buf_trans.h"
42
#include "intel_de.h"
43
#include "intel_display_power.h"
44
#include "intel_display_types.h"
45
#include "intel_dp.h"
46
#include "intel_dp_link_training.h"
47
#include "intel_dp_mst.h"
48
#include "intel_dpio_phy.h"
49
#include "intel_dsi.h"
50
#include "intel_fdi.h"
51
#include "intel_fifo_underrun.h"
52
#include "intel_gmbus.h"
53
#include "intel_hdcp.h"
54
#include "intel_hdmi.h"
55
#include "intel_hotplug.h"
56
#include "intel_lspcon.h"
57
#include "intel_pps.h"
58
#include "intel_psr.h"
59
#include "intel_snps_phy.h"
60
#include "intel_sprite.h"
61
#include "intel_tc.h"
62
#include "intel_tc_phy_regs.h"
63
#include "intel_vdsc.h"
64
#include "intel_vrr.h"
65
#include "skl_scaler.h"
66
#include "skl_universal_plane.h"
67

68 69 70 71 72 73 74 75 76 77 78 79 80
static const u8 index_to_dp_signal_levels[] = {
	[0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
	[4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
	[7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
	[8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
	[9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
};

81
static int intel_ddi_hdmi_level(struct intel_encoder *encoder,
82
				const struct intel_ddi_buf_trans *trans)
83
{
84
	int level;
85

86 87
	level = intel_bios_hdmi_level_shift(encoder);
	if (level < 0)
88
		level = trans->hdmi_default_entry;
89

90
	return level;
91 92
}

93 94 95 96 97
static bool has_buf_trans_select(struct drm_i915_private *i915)
{
	return DISPLAY_VER(i915) < 10 && !IS_BROXTON(i915);
}

V
Ville Syrjälä 已提交
98 99 100 101 102
static bool has_iboost(struct drm_i915_private *i915)
{
	return DISPLAY_VER(i915) == 9 && !IS_BROXTON(i915);
}

103 104
/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
105 106
 * values in advance. This function programs the correct values for
 * DP/eDP/FDI use cases.
107
 */
108 109
void hsw_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
110
{
111
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
112
	u32 iboost_bit = 0;
113
	int i, n_entries;
114
	enum port port = encoder->port;
115
	const struct intel_ddi_buf_trans *trans;
116

117 118
	trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
119
		return;
120

121
	/* If we're boosting the current, set bit 31 of trans1 */
V
Ville Syrjälä 已提交
122
	if (has_iboost(dev_priv) &&
123
	    intel_bios_encoder_dp_boost_level(encoder->devdata))
124
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
125

126
	for (i = 0; i < n_entries; i++) {
127
		intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, i),
128
			       trans->entries[i].hsw.trans1 | iboost_bit);
129
		intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, i),
130
			       trans->entries[i].hsw.trans2);
131
	}
132 133 134 135 136 137 138
}

/*
 * Starting with Haswell, DDI port buffers must be programmed with correct
 * values in advance. This function programs the correct values for
 * HDMI/DVI use cases.
 */
139
static void hsw_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
140
					 const struct intel_crtc_state *crtc_state)
141 142
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
143
	int level = intel_ddi_level(encoder, crtc_state, 0);
144
	u32 iboost_bit = 0;
145
	int n_entries;
146
	enum port port = encoder->port;
147
	const struct intel_ddi_buf_trans *trans;
148

149 150
	trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
151 152
		return;

153
	/* If we're boosting the current, set bit 31 of trans1 */
V
Ville Syrjälä 已提交
154
	if (has_iboost(dev_priv) &&
155
	    intel_bios_encoder_hdmi_boost_level(encoder->devdata))
156
		iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
157

158
	/* Entry 9 is for HDMI: */
159
	intel_de_write(dev_priv, DDI_BUF_TRANS_LO(port, 9),
160
		       trans->entries[level].hsw.trans1 | iboost_bit);
161
	intel_de_write(dev_priv, DDI_BUF_TRANS_HI(port, 9),
162
		       trans->entries[level].hsw.trans2);
163 164
}

165 166
void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
			     enum port port)
167
{
168 169 170
	if (IS_BROXTON(dev_priv)) {
		udelay(16);
		return;
171
	}
172 173 174 175 176

	if (wait_for_us((intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			 DDI_BUF_IS_IDLE), 8))
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n",
			port_name(port));
177
}
178

179 180 181
static void intel_wait_ddi_buf_active(struct drm_i915_private *dev_priv,
				      enum port port)
{
182 183
	int ret;

184
	/* Wait > 518 usecs for DDI_BUF_CTL to be non idle */
185
	if (DISPLAY_VER(dev_priv) < 10) {
186 187 188 189
		usleep_range(518, 1000);
		return;
	}

190 191 192 193
	ret = _wait_for(!(intel_de_read(dev_priv, DDI_BUF_CTL(port)) &
			  DDI_BUF_IS_IDLE), IS_DG2(dev_priv) ? 1200 : 500, 10, 10);

	if (ret)
194 195 196 197
		drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n",
			port_name(port));
}

198
static u32 hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
199
{
200
	switch (pll->info->id) {
201 202 203 204 205 206 207 208 209 210 211 212 213
	case DPLL_ID_WRPLL1:
		return PORT_CLK_SEL_WRPLL1;
	case DPLL_ID_WRPLL2:
		return PORT_CLK_SEL_WRPLL2;
	case DPLL_ID_SPLL:
		return PORT_CLK_SEL_SPLL;
	case DPLL_ID_LCPLL_810:
		return PORT_CLK_SEL_LCPLL_810;
	case DPLL_ID_LCPLL_1350:
		return PORT_CLK_SEL_LCPLL_1350;
	case DPLL_ID_LCPLL_2700:
		return PORT_CLK_SEL_LCPLL_2700;
	default:
214
		MISSING_CASE(pll->info->id);
215 216 217 218
		return PORT_CLK_SEL_NONE;
	}
}

219
static u32 icl_pll_to_ddi_clk_sel(struct intel_encoder *encoder,
220
				  const struct intel_crtc_state *crtc_state)
221
{
222 223
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	int clock = crtc_state->port_clock;
224 225 226 227
	const enum intel_dpll_id id = pll->info->id;

	switch (id) {
	default:
228 229 230 231
		/*
		 * DPLL_ID_ICL_DPLL0 and DPLL_ID_ICL_DPLL1 should not be used
		 * here, so do warn if this get passed in
		 */
232 233
		MISSING_CASE(id);
		return DDI_CLK_SEL_NONE;
234 235 236 237 238 239 240 241 242 243 244 245
	case DPLL_ID_ICL_TBTPLL:
		switch (clock) {
		case 162000:
			return DDI_CLK_SEL_TBT_162;
		case 270000:
			return DDI_CLK_SEL_TBT_270;
		case 540000:
			return DDI_CLK_SEL_TBT_540;
		case 810000:
			return DDI_CLK_SEL_TBT_810;
		default:
			MISSING_CASE(clock);
246
			return DDI_CLK_SEL_NONE;
247
		}
248 249 250 251
	case DPLL_ID_ICL_MGPLL1:
	case DPLL_ID_ICL_MGPLL2:
	case DPLL_ID_ICL_MGPLL3:
	case DPLL_ID_ICL_MGPLL4:
252 253
	case DPLL_ID_TGL_MGPLL5:
	case DPLL_ID_TGL_MGPLL6:
254 255 256 257
		return DDI_CLK_SEL_MG;
	}
}

258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
static u32 ddi_buf_phy_link_rate(int port_clock)
{
	switch (port_clock) {
	case 162000:
		return DDI_BUF_PHY_LINK_RATE(0);
	case 216000:
		return DDI_BUF_PHY_LINK_RATE(4);
	case 243000:
		return DDI_BUF_PHY_LINK_RATE(5);
	case 270000:
		return DDI_BUF_PHY_LINK_RATE(1);
	case 324000:
		return DDI_BUF_PHY_LINK_RATE(6);
	case 432000:
		return DDI_BUF_PHY_LINK_RATE(7);
	case 540000:
		return DDI_BUF_PHY_LINK_RATE(2);
	case 810000:
		return DDI_BUF_PHY_LINK_RATE(3);
	default:
		MISSING_CASE(port_clock);
		return DDI_BUF_PHY_LINK_RATE(0);
	}
}

283 284
static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
285
{
286
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
287
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
288
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
289
	enum phy phy = intel_port_to_phy(i915, encoder->port);
290

291
	/* DDI_BUF_CTL_ENABLE will be set by intel_ddi_prepare_link_retrain() later */
292
	intel_dp->DP = dig_port->saved_port_bits |
293 294
		DDI_PORT_WIDTH(crtc_state->lane_count) |
		DDI_BUF_TRANS_SELECT(0);
295

296 297
	if (IS_ALDERLAKE_P(i915) && intel_phy_is_tc(i915, phy)) {
		intel_dp->DP |= ddi_buf_phy_link_rate(crtc_state->port_clock);
298
		if (!intel_tc_port_in_tbt_alt_mode(dig_port))
299 300
			intel_dp->DP |= DDI_BUF_CTL_TC_PHY_OWNERSHIP;
	}
301 302
}

303 304 305
static int icl_calc_tbt_pll_link(struct drm_i915_private *dev_priv,
				 enum port port)
{
306
	u32 val = intel_de_read(dev_priv, DDI_CLK_SEL(port)) & DDI_CLK_SEL_MASK;
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324

	switch (val) {
	case DDI_CLK_SEL_NONE:
		return 0;
	case DDI_CLK_SEL_TBT_162:
		return 162000;
	case DDI_CLK_SEL_TBT_270:
		return 270000;
	case DDI_CLK_SEL_TBT_540:
		return 540000;
	case DDI_CLK_SEL_TBT_810:
		return 810000;
	default:
		MISSING_CASE(val);
		return 0;
	}
}

325 326 327 328
static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
{
	int dotclock;

329
	/* CRT dotclock is determined via other means */
330
	if (pipe_config->has_pch_encoder)
331 332 333
		return;

	if (intel_crtc_has_dp_encoder(pipe_config))
334 335
		dotclock = intel_dotclock_calculate(pipe_config->port_clock,
						    &pipe_config->dp_m_n);
336 337
	else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp > 24)
		dotclock = pipe_config->port_clock * 24 / pipe_config->pipe_bpp;
338 339 340
	else
		dotclock = pipe_config->port_clock;

341 342
	if (pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 &&
	    !intel_crtc_has_dp_encoder(pipe_config))
343 344
		dotclock *= 2;

345 346 347
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

348
	pipe_config->hw.adjusted_mode.crtc_clock = dotclock;
349
}
350

351 352
void intel_ddi_set_dp_msa(const struct intel_crtc_state *crtc_state,
			  const struct drm_connector_state *conn_state)
353
{
354
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
355
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
356
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
357
	u32 temp;
358

359 360
	if (!intel_crtc_has_dp_encoder(crtc_state))
		return;
J
Jani Nikula 已提交
361

362
	drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder));
363

364
	temp = DP_MSA_MISC_SYNC_CLOCK;
365

366 367
	switch (crtc_state->pipe_bpp) {
	case 18:
368
		temp |= DP_MSA_MISC_6_BPC;
369 370
		break;
	case 24:
371
		temp |= DP_MSA_MISC_8_BPC;
372 373
		break;
	case 30:
374
		temp |= DP_MSA_MISC_10_BPC;
375 376
		break;
	case 36:
377
		temp |= DP_MSA_MISC_12_BPC;
378 379 380 381
		break;
	default:
		MISSING_CASE(crtc_state->pipe_bpp);
		break;
382
	}
383

384
	/* nonsense combination */
385 386
	drm_WARN_ON(&dev_priv->drm, crtc_state->limited_color_range &&
		    crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB);
387 388

	if (crtc_state->limited_color_range)
389
		temp |= DP_MSA_MISC_COLOR_CEA_RGB;
390

391 392 393
	/*
	 * As per DP 1.2 spec section 2.3.4.3 while sending
	 * YCBCR 444 signals we should program MSA MISC1/0 fields with
394
	 * colorspace information.
395 396
	 */
	if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR444)
397
		temp |= DP_MSA_MISC_COLOR_YCBCR_444_BT709;
398

399 400 401
	/*
	 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
	 * of Color Encoding Format and Content Color Gamut] while sending
402 403
	 * YCBCR 420, HDR BT.2020 signals we should program MSA MISC1 fields
	 * which indicate VSC SDP for the Pixel Encoding/Colorimetry Format.
404
	 */
405
	if (intel_dp_needs_vsc_sdp(crtc_state, conn_state))
406
		temp |= DP_MSA_MISC_COLOR_VSC_SDP;
407

408
	intel_de_write(dev_priv, TRANS_MSA_MISC(cpu_transcoder), temp);
409 410
}

411 412 413 414 415 416 417 418
static u32 bdw_trans_port_sync_master_select(enum transcoder master_transcoder)
{
	if (master_transcoder == TRANSCODER_EDP)
		return 0;
	else
		return master_transcoder + 1;
}

419 420 421 422 423 424 425 426 427 428 429 430 431 432
static void
intel_ddi_config_transcoder_dp2(struct intel_encoder *encoder,
				const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
	u32 val = 0;

	if (intel_dp_is_uhbr(crtc_state))
		val = TRANS_DP2_128B132B_CHANNEL_CODING;

	intel_de_write(i915, TRANS_DP2_CTL(cpu_transcoder), val);
}

433 434 435 436 437 438 439
/*
 * Returns the TRANS_DDI_FUNC_CTL value based on CRTC state.
 *
 * Only intended to be used by intel_ddi_enable_transcoder_func() and
 * intel_ddi_config_transcoder_func().
 */
static u32
440 441
intel_ddi_transcoder_func_reg_val_get(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
442
{
443
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
444 445
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
446
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
447
	enum port port = encoder->port;
448
	u32 temp;
449

450 451
	/* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
	temp = TRANS_DDI_FUNC_ENABLE;
452
	if (DISPLAY_VER(dev_priv) >= 12)
453 454 455
		temp |= TGL_TRANS_DDI_SELECT_PORT(port);
	else
		temp |= TRANS_DDI_SELECT_PORT(port);
456

457
	switch (crtc_state->pipe_bpp) {
458
	case 18:
459
		temp |= TRANS_DDI_BPC_6;
460 461
		break;
	case 24:
462
		temp |= TRANS_DDI_BPC_8;
463 464
		break;
	case 30:
465
		temp |= TRANS_DDI_BPC_10;
466 467
		break;
	case 36:
468
		temp |= TRANS_DDI_BPC_12;
469 470
		break;
	default:
471
		BUG();
472
	}
473

474
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
475
		temp |= TRANS_DDI_PVSYNC;
476
	if (crtc_state->hw.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
477
		temp |= TRANS_DDI_PHSYNC;
478

479 480 481
	if (cpu_transcoder == TRANSCODER_EDP) {
		switch (pipe) {
		case PIPE_A:
482 483 484 485
			/* On Haswell, can only use the always-on power well for
			 * eDP when not using the panel fitter, and when not
			 * using motion blur mitigation (which we don't
			 * support). */
486
			if (crtc_state->pch_pfit.force_thru)
487 488 489
				temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
			else
				temp |= TRANS_DDI_EDP_INPUT_A_ON;
490 491 492 493 494 495 496 497 498 499 500 501 502
			break;
		case PIPE_B:
			temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
			break;
		case PIPE_C:
			temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
			break;
		default:
			BUG();
			break;
		}
	}

503
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
504
		if (crtc_state->has_hdmi_sink)
505
			temp |= TRANS_DDI_MODE_SELECT_HDMI;
506
		else
507
			temp |= TRANS_DDI_MODE_SELECT_DVI;
S
Shashank Sharma 已提交
508 509

		if (crtc_state->hdmi_scrambling)
510
			temp |= TRANS_DDI_HDMI_SCRAMBLING;
S
Shashank Sharma 已提交
511 512
		if (crtc_state->hdmi_high_tmds_clock_ratio)
			temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
513
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
514
		temp |= TRANS_DDI_MODE_SELECT_FDI_OR_128B132B;
515
		temp |= (crtc_state->fdi_lanes - 1) << 1;
516
	} else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
517 518 519 520
		if (intel_dp_is_uhbr(crtc_state))
			temp |= TRANS_DDI_MODE_SELECT_FDI_OR_128B132B;
		else
			temp |= TRANS_DDI_MODE_SELECT_DP_MST;
521
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
522

523
		if (DISPLAY_VER(dev_priv) >= 12) {
524 525 526
			enum transcoder master;

			master = crtc_state->mst_master_transcoder;
527 528
			drm_WARN_ON(&dev_priv->drm,
				    master == INVALID_TRANSCODER);
529 530
			temp |= TRANS_DDI_MST_TRANSPORT_SELECT(master);
		}
531
	} else {
532 533
		temp |= TRANS_DDI_MODE_SELECT_DP_SST;
		temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
534 535
	}

536
	if (IS_DISPLAY_VER(dev_priv, 8, 10) &&
537 538 539 540 541 542 543 544
	    crtc_state->master_transcoder != INVALID_TRANSCODER) {
		u8 master_select =
			bdw_trans_port_sync_master_select(crtc_state->master_transcoder);

		temp |= TRANS_DDI_PORT_SYNC_ENABLE |
			TRANS_DDI_PORT_SYNC_MASTER_SELECT(master_select);
	}

545 546 547
	return temp;
}

548 549
void intel_ddi_enable_transcoder_func(struct intel_encoder *encoder,
				      const struct intel_crtc_state *crtc_state)
550
{
551
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
552 553
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
554

555
	if (DISPLAY_VER(dev_priv) >= 11) {
556 557 558 559
		enum transcoder master_transcoder = crtc_state->master_transcoder;
		u32 ctl2 = 0;

		if (master_transcoder != INVALID_TRANSCODER) {
560 561
			u8 master_select =
				bdw_trans_port_sync_master_select(master_transcoder);
562

563
			ctl2 |= PORT_SYNC_MODE_ENABLE |
564
				PORT_SYNC_MODE_MASTER_SELECT(master_select);
565 566 567 568 569 570
		}

		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), ctl2);
	}

571 572 573
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder),
		       intel_ddi_transcoder_func_reg_val_get(encoder,
							     crtc_state));
574 575 576 577 578 579 580
}

/*
 * Same as intel_ddi_enable_transcoder_func(), but it does not set the enable
 * bit.
 */
static void
581 582
intel_ddi_config_transcoder_func(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
583
{
584
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
585 586
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
587
	u32 ctl;
588

589
	ctl = intel_ddi_transcoder_func_reg_val_get(encoder, crtc_state);
590 591
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
592
}
593

594
void intel_ddi_disable_transcoder_func(const struct intel_crtc_state *crtc_state)
595
{
596
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
597 598
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
599
	u32 ctl;
600

601
	if (DISPLAY_VER(dev_priv) >= 11)
602 603 604 605
		intel_de_write(dev_priv,
			       TRANS_DDI_FUNC_CTL2(cpu_transcoder), 0);

	ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
606

607 608
	drm_WARN_ON(crtc->base.dev, ctl & TRANS_DDI_HDCP_SIGNALLING);

609
	ctl &= ~TRANS_DDI_FUNC_ENABLE;
610

611
	if (IS_DISPLAY_VER(dev_priv, 8, 10))
612 613 614
		ctl &= ~(TRANS_DDI_PORT_SYNC_ENABLE |
			 TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK);

615
	if (DISPLAY_VER(dev_priv) >= 12) {
616
		if (!intel_dp_mst_is_master_trans(crtc_state)) {
617
			ctl &= ~(TGL_TRANS_DDI_PORT_MASK |
618 619
				 TRANS_DDI_MODE_SELECT_MASK);
		}
620
	} else {
621
		ctl &= ~(TRANS_DDI_PORT_MASK | TRANS_DDI_MODE_SELECT_MASK);
622
	}
623

624
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), ctl);
625 626 627

	if (dev_priv->quirks & QUIRK_INCREASE_DDI_DISABLED_TIME &&
	    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
628 629
		drm_dbg_kms(&dev_priv->drm,
			    "Quirk Increase DDI disabled time\n");
630 631 632
		/* Quirk time at 100ms for reliable operation */
		msleep(100);
	}
633 634
}

635 636 637
int intel_ddi_toggle_hdcp_bits(struct intel_encoder *intel_encoder,
			       enum transcoder cpu_transcoder,
			       bool enable, u32 hdcp_mask)
S
Sean Paul 已提交
638 639 640
{
	struct drm_device *dev = intel_encoder->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
641
	intel_wakeref_t wakeref;
S
Sean Paul 已提交
642
	int ret = 0;
643
	u32 tmp;
S
Sean Paul 已提交
644

645 646
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     intel_encoder->power_domain);
647
	if (drm_WARN_ON(dev, !wakeref))
S
Sean Paul 已提交
648 649
		return -ENXIO;

650
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
S
Sean Paul 已提交
651
	if (enable)
652
		tmp |= hdcp_mask;
S
Sean Paul 已提交
653
	else
654
		tmp &= ~hdcp_mask;
655
	intel_de_write(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder), tmp);
656
	intel_display_power_put(dev_priv, intel_encoder->power_domain, wakeref);
S
Sean Paul 已提交
657 658 659
	return ret;
}

660 661 662
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
{
	struct drm_device *dev = intel_connector->base.dev;
663
	struct drm_i915_private *dev_priv = to_i915(dev);
664
	struct intel_encoder *encoder = intel_attached_encoder(intel_connector);
665
	int type = intel_connector->base.connector_type;
666
	enum port port = encoder->port;
667
	enum transcoder cpu_transcoder;
668 669
	intel_wakeref_t wakeref;
	enum pipe pipe = 0;
670
	u32 tmp;
671
	bool ret;
672

673 674 675
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
676 677
		return false;

678
	if (!encoder->get_hw_state(encoder, &pipe)) {
679 680 681
		ret = false;
		goto out;
	}
682

683
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
684 685
		cpu_transcoder = TRANSCODER_EDP;
	else
D
Daniel Vetter 已提交
686
		cpu_transcoder = (enum transcoder) pipe;
687

688
	tmp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
689 690 691 692

	switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
	case TRANS_DDI_MODE_SELECT_DVI:
693 694
		ret = type == DRM_MODE_CONNECTOR_HDMIA;
		break;
695 696

	case TRANS_DDI_MODE_SELECT_DP_SST:
697 698 699 700
		ret = type == DRM_MODE_CONNECTOR_eDP ||
		      type == DRM_MODE_CONNECTOR_DisplayPort;
		break;

701 702 703
	case TRANS_DDI_MODE_SELECT_DP_MST:
		/* if the transcoder is in MST state then
		 * connector isn't connected */
704 705
		ret = false;
		break;
706

707
	case TRANS_DDI_MODE_SELECT_FDI_OR_128B132B:
708 709 710 711 712 713
		if (HAS_DP20(dev_priv))
			/* 128b/132b */
			ret = false;
		else
			/* FDI */
			ret = type == DRM_MODE_CONNECTOR_VGA;
714
		break;
715 716

	default:
717 718
		ret = false;
		break;
719
	}
720 721

out:
722
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
723 724

	return ret;
725 726
}

727 728
static void intel_ddi_get_encoder_pipes(struct intel_encoder *encoder,
					u8 *pipe_mask, bool *is_dp_mst)
729 730
{
	struct drm_device *dev = encoder->base.dev;
731
	struct drm_i915_private *dev_priv = to_i915(dev);
732
	enum port port = encoder->port;
733
	intel_wakeref_t wakeref;
734
	enum pipe p;
735
	u32 tmp;
736 737 738 739
	u8 mst_pipe_mask;

	*pipe_mask = 0;
	*is_dp_mst = false;
740

741 742 743
	wakeref = intel_display_power_get_if_enabled(dev_priv,
						     encoder->power_domain);
	if (!wakeref)
744
		return;
745

746
	tmp = intel_de_read(dev_priv, DDI_BUF_CTL(port));
747
	if (!(tmp & DDI_BUF_CTL_ENABLE))
748
		goto out;
749

750
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A) {
751 752
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
753

754
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
755 756
		default:
			MISSING_CASE(tmp & TRANS_DDI_EDP_INPUT_MASK);
757
			fallthrough;
758 759
		case TRANS_DDI_EDP_INPUT_A_ON:
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
760
			*pipe_mask = BIT(PIPE_A);
761 762
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
763
			*pipe_mask = BIT(PIPE_B);
764 765
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
766
			*pipe_mask = BIT(PIPE_C);
767 768 769
			break;
		}

770 771
		goto out;
	}
772

773
	mst_pipe_mask = 0;
774
	for_each_pipe(dev_priv, p) {
775
		enum transcoder cpu_transcoder = (enum transcoder)p;
776
		unsigned int port_mask, ddi_select;
777 778 779 780 781 782
		intel_wakeref_t trans_wakeref;

		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   POWER_DOMAIN_TRANSCODER(cpu_transcoder));
		if (!trans_wakeref)
			continue;
783

784
		if (DISPLAY_VER(dev_priv) >= 12) {
785 786 787 788 789 790
			port_mask = TGL_TRANS_DDI_PORT_MASK;
			ddi_select = TGL_TRANS_DDI_SELECT_PORT(port);
		} else {
			port_mask = TRANS_DDI_PORT_MASK;
			ddi_select = TRANS_DDI_SELECT_PORT(port);
		}
791

792 793
		tmp = intel_de_read(dev_priv,
				    TRANS_DDI_FUNC_CTL(cpu_transcoder));
794 795
		intel_display_power_put(dev_priv, POWER_DOMAIN_TRANSCODER(cpu_transcoder),
					trans_wakeref);
796

797
		if ((tmp & port_mask) != ddi_select)
798
			continue;
799

800 801 802
		if ((tmp & TRANS_DDI_MODE_SELECT_MASK) == TRANS_DDI_MODE_SELECT_DP_MST ||
		    (HAS_DP20(dev_priv) &&
		     (tmp & TRANS_DDI_MODE_SELECT_MASK) == TRANS_DDI_MODE_SELECT_FDI_OR_128B132B))
803
			mst_pipe_mask |= BIT(p);
804

805
		*pipe_mask |= BIT(p);
806 807
	}

808
	if (!*pipe_mask)
809 810 811
		drm_dbg_kms(&dev_priv->drm,
			    "No pipe for [ENCODER:%d:%s] found\n",
			    encoder->base.base.id, encoder->base.name);
812 813

	if (!mst_pipe_mask && hweight8(*pipe_mask) > 1) {
814 815 816 817
		drm_dbg_kms(&dev_priv->drm,
			    "Multiple pipes for [ENCODER:%d:%s] (pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask);
818 819 820 821
		*pipe_mask = BIT(ffs(*pipe_mask) - 1);
	}

	if (mst_pipe_mask && mst_pipe_mask != *pipe_mask)
822 823 824 825
		drm_dbg_kms(&dev_priv->drm,
			    "Conflicting MST and non-MST state for [ENCODER:%d:%s] (pipe_mask %02x mst_pipe_mask %02x)\n",
			    encoder->base.base.id, encoder->base.name,
			    *pipe_mask, mst_pipe_mask);
826 827
	else
		*is_dp_mst = mst_pipe_mask;
828

829
out:
830
	if (*pipe_mask && (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))) {
831
		tmp = intel_de_read(dev_priv, BXT_PHY_CTL(port));
832 833
		if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
			    BXT_PHY_LANE_POWERDOWN_ACK |
834
			    BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
835 836 837
			drm_err(&dev_priv->drm,
				"[ENCODER:%d:%s] enabled but PHY powered down? (PHY_CTL %08x)\n",
				encoder->base.base.id, encoder->base.name, tmp);
838 839
	}

840
	intel_display_power_put(dev_priv, encoder->power_domain, wakeref);
841
}
842

843 844 845 846 847 848 849 850 851 852 853 854 855 856
bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
			    enum pipe *pipe)
{
	u8 pipe_mask;
	bool is_mst;

	intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);

	if (is_mst || !pipe_mask)
		return false;

	*pipe = ffs(pipe_mask) - 1;

	return true;
857 858
}

859
static enum intel_display_power_domain
I
Imre Deak 已提交
860
intel_ddi_main_link_aux_domain(struct intel_digital_port *dig_port)
861
{
862
	/* ICL+ HW requires corresponding AUX IOs to be powered up for PSR with
863 864 865 866 867 868 869 870 871 872 873
	 * DC states enabled at the same time, while for driver initiated AUX
	 * transfers we need the same AUX IOs to be powered but with DC states
	 * disabled. Accordingly use the AUX power domain here which leaves DC
	 * states enabled.
	 * However, for non-A AUX ports the corresponding non-EDP transcoders
	 * would have already enabled power well 2 and DC_OFF. This means we can
	 * acquire a wider POWER_DOMAIN_AUX_{B,C,D,F} reference instead of a
	 * specific AUX_IO reference without powering up any extra wells.
	 * Note that PSR is enabled only on Port A even though this function
	 * returns the correct domain for other ports too.
	 */
874
	return dig_port->aux_ch == AUX_CH_A ? POWER_DOMAIN_AUX_IO_A :
875
					      intel_aux_power_domain(dig_port);
876 877
}

878 879
static void intel_ddi_get_power_domains(struct intel_encoder *encoder,
					struct intel_crtc_state *crtc_state)
880
{
881
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
882
	struct intel_digital_port *dig_port;
883
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
884

885 886
	/*
	 * TODO: Add support for MST encoders. Atm, the following should never
887 888
	 * happen since fake-MST encoders don't set their get_power_domains()
	 * hook.
889
	 */
890 891
	if (drm_WARN_ON(&dev_priv->drm,
			intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)))
892
		return;
893

894
	dig_port = enc_to_dig_port(encoder);
895

896
	if (!intel_tc_port_in_tbt_alt_mode(dig_port)) {
897 898 899 900
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
901

902 903 904 905 906
	/*
	 * AUX power is only needed for (e)DP mode, and for HDMI mode on TC
	 * ports.
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) ||
907 908 909 910 911 912
	    intel_phy_is_tc(dev_priv, phy)) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
913 914
}

915 916
void intel_ddi_enable_pipe_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
917
{
918
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
919
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
920
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
921 922
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	u32 val;
923

924
	if (cpu_transcoder != TRANSCODER_EDP) {
925 926 927 928
		if (DISPLAY_VER(dev_priv) >= 13)
			val = TGL_TRANS_CLK_SEL_PORT(phy);
		else if (DISPLAY_VER(dev_priv) >= 12)
			val = TGL_TRANS_CLK_SEL_PORT(encoder->port);
929
		else
930 931 932
			val = TRANS_CLK_SEL_PORT(encoder->port);

		intel_de_write(dev_priv, TRANS_CLK_SEL(cpu_transcoder), val);
933
	}
934 935
}

936
void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
937
{
938
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
939
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
940

941
	if (cpu_transcoder != TRANSCODER_EDP) {
942
		if (DISPLAY_VER(dev_priv) >= 12)
943 944 945
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TGL_TRANS_CLK_SEL_DISABLED);
946
		else
947 948 949
			intel_de_write(dev_priv,
				       TRANS_CLK_SEL(cpu_transcoder),
				       TRANS_CLK_SEL_DISABLED);
950
	}
951 952
}

953
static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
954
				enum port port, u8 iboost)
955
{
956 957
	u32 tmp;

958
	tmp = intel_de_read(dev_priv, DISPIO_CR_TX_BMU_CR0);
959 960 961 962 963
	tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
	if (iboost)
		tmp |= iboost << BALANCE_LEG_SHIFT(port);
	else
		tmp |= BALANCE_LEG_DISABLE(port);
964
	intel_de_write(dev_priv, DISPIO_CR_TX_BMU_CR0, tmp);
965 966
}

967
static void skl_ddi_set_iboost(struct intel_encoder *encoder,
968 969
			       const struct intel_crtc_state *crtc_state,
			       int level)
970
{
971
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
972
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
973
	u8 iboost;
974

975
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
976
		iboost = intel_bios_encoder_hdmi_boost_level(encoder->devdata);
977
	else
978
		iboost = intel_bios_encoder_dp_boost_level(encoder->devdata);
979

980
	if (iboost == 0) {
981
		const struct intel_ddi_buf_trans *trans;
982 983
		int n_entries;

984 985
		trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
		if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
986 987
			return;

988
		iboost = trans->entries[level].hsw.i_boost;
989 990 991 992
	}

	/* Make sure that the requested I_boost is valid */
	if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
993
		drm_err(&dev_priv->drm, "Invalid I_boost value %u\n", iboost);
994 995 996
		return;
	}

997
	_skl_ddi_set_iboost(dev_priv, encoder->port, iboost);
998

999
	if (encoder->port == PORT_A && dig_port->max_lanes == 4)
1000
		_skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
1001 1002
}

1003 1004
static u8 intel_ddi_dp_voltage_max(struct intel_dp *intel_dp,
				   const struct intel_crtc_state *crtc_state)
1005
{
1006
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1007 1008 1009
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int n_entries;

1010
	encoder->get_buf_trans(encoder, crtc_state, &n_entries);
1011

1012
	if (drm_WARN_ON(&dev_priv->drm, n_entries < 1))
1013
		n_entries = 1;
1014 1015
	if (drm_WARN_ON(&dev_priv->drm,
			n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
1016 1017 1018 1019 1020 1021
		n_entries = ARRAY_SIZE(index_to_dp_signal_levels);

	return index_to_dp_signal_levels[n_entries - 1] &
		DP_TRAIN_VOLTAGE_SWING_MASK;
}

1022 1023 1024 1025 1026
/*
 * We assume that the full set of pre-emphasis values can be
 * used on all DDI platforms. Should that change we need to
 * rethink this code.
 */
1027
static u8 intel_ddi_dp_preemph_max(struct intel_dp *intel_dp)
1028
{
1029
	return DP_TRAIN_PRE_EMPH_LEVEL_3;
1030 1031
}

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
static u32 icl_combo_phy_loadgen_select(const struct intel_crtc_state *crtc_state,
					int lane)
{
	if (crtc_state->port_clock > 600000)
		return 0;

	if (crtc_state->lane_count == 4)
		return lane >= 1 ? LOADGEN_SELECT : 0;
	else
		return lane == 1 || lane == 2 ? LOADGEN_SELECT : 0;
}

1044
static void icl_ddi_combo_vswing_program(struct intel_encoder *encoder,
1045
					 const struct intel_crtc_state *crtc_state)
1046
{
1047
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1048
	const struct intel_ddi_buf_trans *trans;
1049
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1050 1051
	int n_entries, ln;
	u32 val;
1052

1053 1054
	trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
1055
		return;
1056

1057
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP)) {
1058 1059 1060
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		val = EDP4K2K_MODE_OVRD_EN | EDP4K2K_MODE_OVRD_OPTIMIZED;
1061
		intel_dp->hobl_active = is_hobl_buf_trans(trans);
1062 1063 1064 1065
		intel_de_rmw(dev_priv, ICL_PORT_CL_DW10(phy), val,
			     intel_dp->hobl_active ? val : 0);
	}

1066
	/* Set PORT_TX_DW5 */
1067
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN(0, phy));
1068 1069 1070
	val &= ~(SCALING_MODE_SEL_MASK | RTERM_SELECT_MASK |
		  TAP2_DISABLE | TAP3_DISABLE);
	val |= SCALING_MODE_SEL(0x2);
1071
	val |= RTERM_SELECT(0x6);
1072
	val |= TAP3_DISABLE;
1073
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1074 1075

	/* Program PORT_TX_DW2 */
1076
	for (ln = 0; ln < 4; ln++) {
1077 1078
		int level = intel_ddi_level(encoder, crtc_state, ln);

1079 1080 1081 1082 1083
		intel_de_rmw(dev_priv, ICL_PORT_TX_DW2_LN(ln, phy),
			     SWING_SEL_UPPER_MASK | SWING_SEL_LOWER_MASK | RCOMP_SCALAR_MASK,
			     SWING_SEL_UPPER(trans->entries[level].icl.dw2_swing_sel) |
			     SWING_SEL_LOWER(trans->entries[level].icl.dw2_swing_sel) |
			     RCOMP_SCALAR(0x98));
1084
	}
1085 1086 1087

	/* Program PORT_TX_DW4 */
	/* We cannot write to GRP. It would overwrite individual loadgen. */
1088
	for (ln = 0; ln < 4; ln++) {
1089 1090
		int level = intel_ddi_level(encoder, crtc_state, ln);

1091 1092 1093 1094 1095
		intel_de_rmw(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy),
			     POST_CURSOR_1_MASK | POST_CURSOR_2_MASK | CURSOR_COEFF_MASK,
			     POST_CURSOR_1(trans->entries[level].icl.dw4_post_cursor_1) |
			     POST_CURSOR_2(trans->entries[level].icl.dw4_post_cursor_2) |
			     CURSOR_COEFF(trans->entries[level].icl.dw4_cursor_coeff));
1096
	}
1097 1098

	/* Program PORT_TX_DW7 */
1099
	for (ln = 0; ln < 4; ln++) {
1100 1101
		int level = intel_ddi_level(encoder, crtc_state, ln);

1102 1103 1104
		intel_de_rmw(dev_priv, ICL_PORT_TX_DW7_LN(ln, phy),
			     N_SCALAR_MASK,
			     N_SCALAR(trans->entries[level].icl.dw7_n_scalar));
1105
	}
1106 1107
}

1108 1109
static void icl_combo_phy_set_signal_levels(struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
1110 1111
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1112
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
1113
	u32 val;
1114
	int ln;
1115 1116 1117 1118 1119 1120

	/*
	 * 1. If port type is eDP or DP,
	 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
	 * else clear to 0b.
	 */
1121
	val = intel_de_read(dev_priv, ICL_PORT_PCS_DW1_LN(0, phy));
1122
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1123 1124 1125
		val &= ~COMMON_KEEPER_EN;
	else
		val |= COMMON_KEEPER_EN;
1126
	intel_de_write(dev_priv, ICL_PORT_PCS_DW1_GRP(phy), val);
1127 1128 1129

	/* 2. Program loadgen select */
	/*
1130
	 * Program PORT_TX_DW4 depending on Bit rate and used lanes
1131 1132 1133 1134
	 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
	 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
	 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
	 */
1135
	for (ln = 0; ln < 4; ln++) {
1136 1137 1138
		intel_de_rmw(dev_priv, ICL_PORT_TX_DW4_LN(ln, phy),
			     LOADGEN_SELECT,
			     icl_combo_phy_loadgen_select(crtc_state, ln));
1139 1140 1141
	}

	/* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
1142 1143
	intel_de_rmw(dev_priv, ICL_PORT_CL_DW5(phy),
		     0, SUS_CLOCK_CONFIG);
1144 1145

	/* 4. Clear training enable to change swing values */
1146
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN(0, phy));
1147
	val &= ~TX_TRAINING_EN;
1148
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1149 1150

	/* 5. Program swing and de-emphasis */
1151
	icl_ddi_combo_vswing_program(encoder, crtc_state);
1152 1153

	/* 6. Set training enable to trigger update */
1154
	val = intel_de_read(dev_priv, ICL_PORT_TX_DW5_LN(0, phy));
1155
	val |= TX_TRAINING_EN;
1156
	intel_de_write(dev_priv, ICL_PORT_TX_DW5_GRP(phy), val);
1157 1158
}

1159 1160
static void icl_mg_phy_set_signal_levels(struct intel_encoder *encoder,
					 const struct intel_crtc_state *crtc_state)
1161 1162
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1163
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
1164
	const struct intel_ddi_buf_trans *trans;
1165
	int n_entries, ln;
1166

1167
	if (intel_tc_port_in_tbt_alt_mode(enc_to_dig_port(encoder)))
1168 1169
		return;

1170 1171
	trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
1172
		return;
1173 1174

	for (ln = 0; ln < 2; ln++) {
1175 1176 1177 1178
		intel_de_rmw(dev_priv, MG_TX1_LINK_PARAMS(ln, tc_port),
			     CRI_USE_FS32, 0);
		intel_de_rmw(dev_priv, MG_TX2_LINK_PARAMS(ln, tc_port),
			     CRI_USE_FS32, 0);
1179 1180 1181 1182
	}

	/* Program MG_TX_SWINGCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1183 1184 1185 1186
		int level;

		level = intel_ddi_level(encoder, crtc_state, 2*ln+0);

1187 1188 1189
		intel_de_rmw(dev_priv, MG_TX1_SWINGCTRL(ln, tc_port),
			     CRI_TXDEEMPH_OVERRIDE_17_12_MASK,
			     CRI_TXDEEMPH_OVERRIDE_17_12(trans->entries[level].mg.cri_txdeemph_override_17_12));
1190

1191 1192
		level = intel_ddi_level(encoder, crtc_state, 2*ln+1);

1193 1194 1195
		intel_de_rmw(dev_priv, MG_TX2_SWINGCTRL(ln, tc_port),
			     CRI_TXDEEMPH_OVERRIDE_17_12_MASK,
			     CRI_TXDEEMPH_OVERRIDE_17_12(trans->entries[level].mg.cri_txdeemph_override_17_12));
1196 1197 1198 1199
	}

	/* Program MG_TX_DRVCTRL with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1200 1201 1202 1203
		int level;

		level = intel_ddi_level(encoder, crtc_state, 2*ln+0);

1204 1205 1206 1207 1208 1209
		intel_de_rmw(dev_priv, MG_TX1_DRVCTRL(ln, tc_port),
			     CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			     CRI_TXDEEMPH_OVERRIDE_5_0_MASK,
			     CRI_TXDEEMPH_OVERRIDE_11_6(trans->entries[level].mg.cri_txdeemph_override_11_6) |
			     CRI_TXDEEMPH_OVERRIDE_5_0(trans->entries[level].mg.cri_txdeemph_override_5_0) |
			     CRI_TXDEEMPH_OVERRIDE_EN);
1210

1211 1212
		level = intel_ddi_level(encoder, crtc_state, 2*ln+1);

1213 1214 1215 1216 1217 1218
		intel_de_rmw(dev_priv, MG_TX2_DRVCTRL(ln, tc_port),
			     CRI_TXDEEMPH_OVERRIDE_11_6_MASK |
			     CRI_TXDEEMPH_OVERRIDE_5_0_MASK,
			     CRI_TXDEEMPH_OVERRIDE_11_6(trans->entries[level].mg.cri_txdeemph_override_11_6) |
			     CRI_TXDEEMPH_OVERRIDE_5_0(trans->entries[level].mg.cri_txdeemph_override_5_0) |
			     CRI_TXDEEMPH_OVERRIDE_EN);
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228

		/* FIXME: Program CRI_LOADGEN_SEL after the spec is updated */
	}

	/*
	 * Program MG_CLKHUB<LN, port being used> with value from frequency table
	 * In case of Legacy mode on MG PHY, both TX1 and TX2 enabled so use the
	 * values from table for which TX1 and TX2 enabled.
	 */
	for (ln = 0; ln < 2; ln++) {
1229 1230 1231
		intel_de_rmw(dev_priv, MG_CLKHUB(ln, tc_port),
			     CFG_LOW_RATE_LKREN_EN,
			     crtc_state->port_clock < 300000 ? CFG_LOW_RATE_LKREN_EN : 0);
1232 1233 1234 1235
	}

	/* Program the MG_TX_DCC<LN, port being used> based on the link frequency */
	for (ln = 0; ln < 2; ln++) {
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
		intel_de_rmw(dev_priv, MG_TX1_DCC(ln, tc_port),
			     CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK |
			     CFG_AMI_CK_DIV_OVERRIDE_EN,
			     crtc_state->port_clock > 500000 ?
			     CFG_AMI_CK_DIV_OVERRIDE_VAL(1) |
			     CFG_AMI_CK_DIV_OVERRIDE_EN : 0);

		intel_de_rmw(dev_priv, MG_TX2_DCC(ln, tc_port),
			     CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK |
			     CFG_AMI_CK_DIV_OVERRIDE_EN,
			     crtc_state->port_clock > 500000 ?
			     CFG_AMI_CK_DIV_OVERRIDE_VAL(1) |
			     CFG_AMI_CK_DIV_OVERRIDE_EN : 0);
1249 1250 1251 1252
	}

	/* Program MG_TX_PISO_READLOAD with values from vswing table */
	for (ln = 0; ln < 2; ln++) {
1253 1254 1255 1256
		intel_de_rmw(dev_priv, MG_TX1_PISO_READLOAD(ln, tc_port),
			     0, CRI_CALCINIT);
		intel_de_rmw(dev_priv, MG_TX2_PISO_READLOAD(ln, tc_port),
			     0, CRI_CALCINIT);
1257 1258 1259
	}
}

1260 1261
static void tgl_dkl_phy_set_signal_levels(struct intel_encoder *encoder,
					  const struct intel_crtc_state *crtc_state)
1262 1263 1264
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, encoder->port);
1265
	const struct intel_ddi_buf_trans *trans;
1266
	int n_entries, ln;
1267

1268
	if (intel_tc_port_in_tbt_alt_mode(enc_to_dig_port(encoder)))
1269 1270
		return;

1271 1272
	trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !trans))
1273
		return;
1274 1275

	for (ln = 0; ln < 2; ln++) {
1276 1277
		int level;

1278 1279
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, ln));
1280

1281
		intel_de_write(dev_priv, DKL_TX_PMD_LANE_SUS(tc_port), 0);
1282

1283 1284
		level = intel_ddi_level(encoder, crtc_state, 2*ln+0);

1285 1286 1287 1288 1289 1290 1291
		intel_de_rmw(dev_priv, DKL_TX_DPCNTL0(tc_port),
			     DKL_TX_PRESHOOT_COEFF_MASK |
			     DKL_TX_DE_EMPAHSIS_COEFF_MASK |
			     DKL_TX_VSWING_CONTROL_MASK,
			     DKL_TX_PRESHOOT_COEFF(trans->entries[level].dkl.preshoot) |
			     DKL_TX_DE_EMPHASIS_COEFF(trans->entries[level].dkl.de_emphasis) |
			     DKL_TX_VSWING_CONTROL(trans->entries[level].dkl.vswing));
1292

1293 1294
		level = intel_ddi_level(encoder, crtc_state, 2*ln+1);

1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
		intel_de_rmw(dev_priv, DKL_TX_DPCNTL1(tc_port),
			     DKL_TX_PRESHOOT_COEFF_MASK |
			     DKL_TX_DE_EMPAHSIS_COEFF_MASK |
			     DKL_TX_VSWING_CONTROL_MASK,
			     DKL_TX_PRESHOOT_COEFF(trans->entries[level].dkl.preshoot) |
			     DKL_TX_DE_EMPHASIS_COEFF(trans->entries[level].dkl.de_emphasis) |
			     DKL_TX_VSWING_CONTROL(trans->entries[level].dkl.vswing));

		intel_de_rmw(dev_priv, DKL_TX_DPCNTL2(tc_port),
			     DKL_TX_DP20BITMODE, 0);
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326

		if (IS_ALDERLAKE_P(dev_priv)) {
			u32 val;

			if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
				if (ln == 0) {
					val = DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1(0);
					val |= DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2(2);
				} else {
					val = DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1(3);
					val |= DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2(3);
				}
			} else {
				val = DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1(0);
				val |= DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2(0);
			}

			intel_de_rmw(dev_priv, DKL_TX_DPCNTL2(tc_port),
				     DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1_MASK |
				     DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2_MASK,
				     val);
		}
1327 1328 1329
	}
}

1330 1331
static int translate_signal_level(struct intel_dp *intel_dp,
				  u8 signal_levels)
1332
{
1333
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1334
	int i;
1335

1336 1337 1338
	for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
		if (index_to_dp_signal_levels[i] == signal_levels)
			return i;
1339 1340
	}

1341 1342 1343
	drm_WARN(&i915->drm, 1,
		 "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
		 signal_levels);
1344 1345

	return 0;
1346 1347
}

1348 1349 1350
static int intel_ddi_dp_level(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *crtc_state,
			      int lane)
1351
{
1352
	u8 train_set = intel_dp->train_set[lane];
1353

1354 1355 1356 1357 1358 1359 1360 1361
	if (intel_dp_is_uhbr(crtc_state)) {
		return train_set & DP_TX_FFE_PRESET_VALUE_MASK;
	} else {
		u8 signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
						DP_TRAIN_PRE_EMPHASIS_MASK);

		return translate_signal_level(intel_dp, signal_levels);
	}
1362 1363
}

1364
int intel_ddi_level(struct intel_encoder *encoder,
1365 1366
		    const struct intel_crtc_state *crtc_state,
		    int lane)
1367
{
1368 1369 1370 1371 1372 1373 1374 1375
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_ddi_buf_trans *trans;
	int level, n_entries;

	trans = encoder->get_buf_trans(encoder, crtc_state, &n_entries);
	if (drm_WARN_ON_ONCE(&i915->drm, !trans))
		return 0;

1376
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
1377
		level = intel_ddi_hdmi_level(encoder, trans);
1378
	else
1379 1380
		level = intel_ddi_dp_level(enc_to_intel_dp(encoder), crtc_state,
					   lane);
1381 1382 1383 1384 1385

	if (drm_WARN_ON_ONCE(&i915->drm, level >= n_entries))
		level = n_entries - 1;

	return level;
1386 1387
}

1388
static void
1389
hsw_set_signal_levels(struct intel_encoder *encoder,
1390
		      const struct intel_crtc_state *crtc_state)
1391 1392
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1393
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1394
	int level = intel_ddi_level(encoder, crtc_state, 0);
1395 1396 1397
	enum port port = encoder->port;
	u32 signal_levels;

1398 1399 1400 1401 1402 1403 1404
	if (has_iboost(dev_priv))
		skl_ddi_set_iboost(encoder, crtc_state, level);

	/* HDMI ignores the rest */
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
		return;

1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
	signal_levels = DDI_BUF_TRANS_SELECT(level);

	drm_dbg_kms(&dev_priv->drm, "Using signal levels %08x\n",
		    signal_levels);

	intel_dp->DP &= ~DDI_BUF_EMP_MASK;
	intel_dp->DP |= signal_levels;

	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
1415 1416
}

1417
static void _icl_ddi_enable_clock(struct drm_i915_private *i915, i915_reg_t reg,
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
				  u32 clk_sel_mask, u32 clk_sel, u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, clk_sel_mask, clk_sel);

	/*
	 * "This step and the step before must be
	 *  done with separate register writes."
	 */
	intel_de_rmw(i915, reg, clk_off, 0);

	mutex_unlock(&i915->dpll.lock);
}

1433
static void _icl_ddi_disable_clock(struct drm_i915_private *i915, i915_reg_t reg,
1434 1435 1436 1437 1438 1439 1440 1441 1442
				   u32 clk_off)
{
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, reg, 0, clk_off);

	mutex_unlock(&i915->dpll.lock);
}

1443
static bool _icl_ddi_is_clock_enabled(struct drm_i915_private *i915, i915_reg_t reg,
1444 1445 1446 1447 1448
				      u32 clk_off)
{
	return !(intel_de_read(i915, reg) & clk_off);
}

1449
static struct intel_shared_dpll *
1450
_icl_ddi_get_pll(struct drm_i915_private *i915, i915_reg_t reg,
1451 1452 1453 1454 1455 1456 1457 1458 1459
		 u32 clk_sel_mask, u32 clk_sel_shift)
{
	enum intel_dpll_id id;

	id = (intel_de_read(i915, reg) & clk_sel_mask) >> clk_sel_shift;

	return intel_get_shared_dpll_by_id(i915, id);
}

1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
static void adls_ddi_enable_clock(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

1470
	_icl_ddi_enable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
			      ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
			      pll->info->id << ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void adls_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1481
	_icl_ddi_disable_clock(i915, ADLS_DPCLKA_CFGCR(phy),
1482 1483 1484
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1485 1486 1487 1488 1489
static bool adls_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1490
	return _icl_ddi_is_clock_enabled(i915, ADLS_DPCLKA_CFGCR(phy),
1491 1492 1493
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1494 1495 1496 1497 1498
static struct intel_shared_dpll *adls_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1499
	return _icl_ddi_get_pll(i915, ADLS_DPCLKA_CFGCR(phy),
1500 1501 1502 1503
				ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy),
				ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy));
}

1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
static void rkl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

1514
	_icl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

static void rkl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1525
	_icl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
1526 1527 1528
			       RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1529 1530 1531 1532 1533
static bool rkl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1534
	return _icl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
1535 1536 1537
					 RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1538 1539 1540 1541 1542
static struct intel_shared_dpll *rkl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1543
	return _icl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
1544 1545 1546 1547
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1548 1549
static void dg1_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
1550
{
1551
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1552
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1553
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1554

1555
	if (drm_WARN_ON(&i915->drm, !pll))
1556 1557
		return;

1558 1559 1560 1561
	/*
	 * If we fail this, something went very wrong: first 2 PLLs should be
	 * used by first 2 phys and last 2 PLLs by last phys
	 */
1562
	if (drm_WARN_ON(&i915->drm,
1563 1564 1565 1566
			(pll->info->id < DPLL_ID_DG1_DPLL2 && phy >= PHY_C) ||
			(pll->info->id >= DPLL_ID_DG1_DPLL2 && phy < PHY_C)))
		return;

1567
	_icl_ddi_enable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1568 1569 1570
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1571 1572
}

1573 1574
static void dg1_ddi_disable_clock(struct intel_encoder *encoder)
{
1575 1576
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1577

1578
	_icl_ddi_disable_clock(i915, DG1_DPCLKA_CFGCR0(phy),
1579
			       DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1580 1581
}

1582 1583 1584 1585 1586
static bool dg1_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1587
	return _icl_ddi_is_clock_enabled(i915, DG1_DPCLKA_CFGCR0(phy),
1588 1589 1590
					 DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1591 1592 1593 1594
static struct intel_shared_dpll *dg1_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1595 1596
	enum intel_dpll_id id;
	u32 val;
1597

1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
	val = intel_de_read(i915, DG1_DPCLKA_CFGCR0(phy));
	val &= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy);
	val >>= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy);
	id = val;

	/*
	 * _DG1_DPCLKA0_CFGCR0 maps between DPLL 0 and 1 with one bit for phy A
	 * and B while _DG1_DPCLKA1_CFGCR0 maps between DPLL 2 and 3 with one
	 * bit for phy C and D.
	 */
	if (phy >= PHY_C)
		id += DPLL_ID_DG1_DPLL2;

	return intel_get_shared_dpll_by_id(i915, id);
1612 1613
}

1614 1615
static void icl_ddi_combo_enable_clock(struct intel_encoder *encoder,
				       const struct intel_crtc_state *crtc_state)
1616
{
1617
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1618
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1619
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1620

1621
	if (drm_WARN_ON(&i915->drm, !pll))
1622 1623
		return;

1624
	_icl_ddi_enable_clock(i915, ICL_DPCLKA_CFGCR0,
1625 1626 1627
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll->info->id, phy),
			      ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1628 1629
}

1630
static void icl_ddi_combo_disable_clock(struct intel_encoder *encoder)
1631
{
1632 1633
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);
1634

1635
	_icl_ddi_disable_clock(i915, ICL_DPCLKA_CFGCR0,
1636
			       ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
1637 1638
}

1639 1640 1641 1642 1643
static bool icl_ddi_combo_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1644
	return _icl_ddi_is_clock_enabled(i915, ICL_DPCLKA_CFGCR0,
1645 1646 1647
					 ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy));
}

1648 1649 1650 1651 1652
struct intel_shared_dpll *icl_ddi_combo_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

1653
	return _icl_ddi_get_pll(i915, ICL_DPCLKA_CFGCR0,
1654 1655 1656 1657
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy),
				ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy));
}

1658 1659
static void jsl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
1660
{
1661 1662
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1663
	enum port port = encoder->port;
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	/*
	 * "For DDIC and DDID, program DDI_CLK_SEL to map the MG clock to the port.
	 *  MG does not exist, but the programming is required to ungate DDIC and DDID."
	 */
	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_MG);

	icl_ddi_combo_enable_clock(encoder, crtc_state);
}

static void jsl_ddi_tc_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	icl_ddi_combo_disable_clock(encoder);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
}

1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
static bool jsl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	return icl_ddi_combo_is_clock_enabled(encoder);
}

1701 1702 1703 1704
static void icl_ddi_tc_enable_clock(struct intel_encoder *encoder,
				    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1705
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
1706 1707
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
1708

1709
	if (drm_WARN_ON(&i915->drm, !pll))
1710 1711
		return;

1712 1713
	intel_de_write(i915, DDI_CLK_SEL(port),
		       icl_pll_to_ddi_clk_sel(encoder, crtc_state));
1714

1715
	mutex_lock(&i915->dpll.lock);
1716

1717 1718 1719 1720
	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port), 0);

	mutex_unlock(&i915->dpll.lock);
1721 1722
}

1723
static void icl_ddi_tc_disable_clock(struct intel_encoder *encoder)
1724
{
1725 1726
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
1727
	enum port port = encoder->port;
1728

1729 1730 1731 1732 1733 1734 1735 1736
	mutex_lock(&i915->dpll.lock);

	intel_de_rmw(i915, ICL_DPCLKA_CFGCR0,
		     0, ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));

	mutex_unlock(&i915->dpll.lock);

	intel_de_write(i915, DDI_CLK_SEL(port), DDI_CLK_SEL_NONE);
1737 1738
}

1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
static bool icl_ddi_tc_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	if ((tmp & DDI_CLK_SEL_MASK) == DDI_CLK_SEL_NONE)
		return false;

	tmp = intel_de_read(i915, ICL_DPCLKA_CFGCR0);

	return !(tmp & ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port));
}

1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
static struct intel_shared_dpll *icl_ddi_tc_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DDI_CLK_SEL(port));

	switch (tmp & DDI_CLK_SEL_MASK) {
	case DDI_CLK_SEL_TBT_162:
	case DDI_CLK_SEL_TBT_270:
	case DDI_CLK_SEL_TBT_540:
	case DDI_CLK_SEL_TBT_810:
		id = DPLL_ID_ICL_TBTPLL;
		break;
	case DDI_CLK_SEL_MG:
		id = icl_tc_port_to_pll_id(tc_port);
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case DDI_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

static struct intel_shared_dpll *bxt_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum intel_dpll_id id;

	switch (encoder->port) {
	case PORT_A:
		id = DPLL_ID_SKL_DPLL0;
		break;
	case PORT_B:
		id = DPLL_ID_SKL_DPLL1;
		break;
	case PORT_C:
		id = DPLL_ID_SKL_DPLL2;
		break;
	default:
		MISSING_CASE(encoder->port);
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
static void skl_ddi_enable_clock(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	mutex_lock(&i915->dpll.lock);

1821 1822 1823 1824 1825
	intel_de_rmw(i915, DPLL_CTRL2,
		     DPLL_CTRL2_DDI_CLK_OFF(port) |
		     DPLL_CTRL2_DDI_CLK_SEL_MASK(port),
		     DPLL_CTRL2_DDI_CLK_SEL(pll->info->id, port) |
		     DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
1826 1827 1828 1829 1830 1831 1832 1833 1834

	mutex_unlock(&i915->dpll.lock);
}

static void skl_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

1835 1836
	mutex_lock(&i915->dpll.lock);

1837 1838
	intel_de_rmw(i915, DPLL_CTRL2,
		     0, DPLL_CTRL2_DDI_CLK_OFF(port));
1839 1840

	mutex_unlock(&i915->dpll.lock);
1841 1842
}

1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
static bool skl_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	return !(intel_de_read(i915, DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_OFF(port));
}

1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876
static struct intel_shared_dpll *skl_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, DPLL_CTRL2);

	/*
	 * FIXME Not sure if the override affects both
	 * the PLL selection and the CLK_OFF bit.
	 */
	if ((tmp & DPLL_CTRL2_DDI_SEL_OVERRIDE(port)) == 0)
		return NULL;

	id = (tmp & DPLL_CTRL2_DDI_CLK_SEL_MASK(port)) >>
		DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port);

	return intel_get_shared_dpll_by_id(i915, id);
}

1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
void hsw_ddi_enable_clock(struct intel_encoder *encoder,
			  const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	const struct intel_shared_dpll *pll = crtc_state->shared_dpll;
	enum port port = encoder->port;

	if (drm_WARN_ON(&i915->drm, !pll))
		return;

	intel_de_write(i915, PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
}

void hsw_ddi_disable_clock(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	intel_de_write(i915, PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
}

1898 1899 1900 1901 1902 1903 1904 1905
bool hsw_ddi_is_clock_enabled(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;

	return intel_de_read(i915, PORT_CLK_SEL(port)) != PORT_CLK_SEL_NONE;
}

1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
static struct intel_shared_dpll *hsw_ddi_get_pll(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	enum intel_dpll_id id;
	u32 tmp;

	tmp = intel_de_read(i915, PORT_CLK_SEL(port));

	switch (tmp & PORT_CLK_SEL_MASK) {
	case PORT_CLK_SEL_WRPLL1:
		id = DPLL_ID_WRPLL1;
		break;
	case PORT_CLK_SEL_WRPLL2:
		id = DPLL_ID_WRPLL2;
		break;
	case PORT_CLK_SEL_SPLL:
		id = DPLL_ID_SPLL;
		break;
	case PORT_CLK_SEL_LCPLL_810:
		id = DPLL_ID_LCPLL_810;
		break;
	case PORT_CLK_SEL_LCPLL_1350:
		id = DPLL_ID_LCPLL_1350;
		break;
	case PORT_CLK_SEL_LCPLL_2700:
		id = DPLL_ID_LCPLL_2700;
		break;
	default:
		MISSING_CASE(tmp);
		fallthrough;
	case PORT_CLK_SEL_NONE:
		return NULL;
	}

	return intel_get_shared_dpll_by_id(i915, id);
}

1944 1945 1946 1947 1948 1949 1950
void intel_ddi_enable_clock(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	if (encoder->enable_clock)
		encoder->enable_clock(encoder, crtc_state);
}

1951
void intel_ddi_disable_clock(struct intel_encoder *encoder)
1952 1953 1954 1955 1956
{
	if (encoder->disable_clock)
		encoder->disable_clock(encoder);
}

1957
void intel_ddi_sanitize_encoder_pll_mapping(struct intel_encoder *encoder)
1958
{
1959
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978
	u32 port_mask;
	bool ddi_clk_needed;

	/*
	 * In case of DP MST, we sanitize the primary encoder only, not the
	 * virtual ones.
	 */
	if (encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	if (!encoder->base.crtc && intel_encoder_is_dp(encoder)) {
		u8 pipe_mask;
		bool is_mst;

		intel_ddi_get_encoder_pipes(encoder, &pipe_mask, &is_mst);
		/*
		 * In the unlikely case that BIOS enables DP in MST mode, just
		 * warn since our MST HW readout is incomplete.
		 */
1979
		if (drm_WARN_ON(&i915->drm, is_mst))
1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
			return;
	}

	port_mask = BIT(encoder->port);
	ddi_clk_needed = encoder->base.crtc;

	if (encoder->type == INTEL_OUTPUT_DSI) {
		struct intel_encoder *other_encoder;

		port_mask = intel_dsi_encoder_ports(encoder);
		/*
		 * Sanity check that we haven't incorrectly registered another
		 * encoder using any of the ports of this DSI encoder.
		 */
1994
		for_each_intel_encoder(&i915->drm, other_encoder) {
1995 1996 1997
			if (other_encoder == encoder)
				continue;

1998
			if (drm_WARN_ON(&i915->drm,
1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
					port_mask & BIT(other_encoder->port)))
				return;
		}
		/*
		 * For DSI we keep the ddi clocks gated
		 * except during enable/disable sequence.
		 */
		ddi_clk_needed = false;
	}

2009
	if (ddi_clk_needed || !encoder->is_clock_enabled ||
2010 2011 2012 2013 2014 2015 2016 2017
	    !encoder->is_clock_enabled(encoder))
		return;

	drm_notice(&i915->drm,
		   "[ENCODER:%d:%s] is disabled/in DSI mode with an ungated DDI clock, gate it\n",
		   encoder->base.base.id, encoder->base.name);

	encoder->disable_clock(encoder);
2018 2019
}

2020
static void
2021
icl_program_mg_dp_mode(struct intel_digital_port *dig_port,
2022
		       const struct intel_crtc_state *crtc_state)
2023
{
2024 2025
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum tc_port tc_port = intel_port_to_tc(dev_priv, dig_port->base.port);
2026
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
2027 2028
	u32 ln0, ln1, pin_assignment;
	u8 width;
2029

2030
	if (!intel_phy_is_tc(dev_priv, phy) ||
2031
	    intel_tc_port_in_tbt_alt_mode(dig_port))
2032 2033
		return;

2034
	if (DISPLAY_VER(dev_priv) >= 12) {
2035 2036 2037 2038 2039 2040
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		ln0 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		ln1 = intel_de_read(dev_priv, DKL_DP_MODE(tc_port));
2041
	} else {
2042 2043
		ln0 = intel_de_read(dev_priv, MG_DP_MODE(0, tc_port));
		ln1 = intel_de_read(dev_priv, MG_DP_MODE(1, tc_port));
2044
	}
2045

2046
	ln0 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2047
	ln1 &= ~(MG_DP_MODE_CFG_DP_X1_MODE | MG_DP_MODE_CFG_DP_X2_MODE);
2048

2049
	/* DPPATC */
2050
	pin_assignment = intel_tc_port_get_pin_assignment_mask(dig_port);
2051
	width = crtc_state->lane_count;
2052

2053 2054
	switch (pin_assignment) {
	case 0x0:
2055
		drm_WARN_ON(&dev_priv->drm,
2056
			    !intel_tc_port_in_legacy_mode(dig_port));
2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078
		if (width == 1) {
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x1:
		if (width == 4) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x2:
		if (width == 2) {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
		break;
	case 0x3:
	case 0x5:
		if (width == 1) {
2079 2080
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
2081 2082 2083
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
2084 2085
		}
		break;
2086 2087 2088 2089 2090 2091 2092 2093 2094
	case 0x4:
	case 0x6:
		if (width == 1) {
			ln0 |= MG_DP_MODE_CFG_DP_X1_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X1_MODE;
		} else {
			ln0 |= MG_DP_MODE_CFG_DP_X2_MODE;
			ln1 |= MG_DP_MODE_CFG_DP_X2_MODE;
		}
2095 2096
		break;
	default:
2097
		MISSING_CASE(pin_assignment);
2098 2099
	}

2100
	if (DISPLAY_VER(dev_priv) >= 12) {
2101 2102 2103 2104 2105 2106
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x0));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln0);
		intel_de_write(dev_priv, HIP_INDEX_REG(tc_port),
			       HIP_INDEX_VAL(tc_port, 0x1));
		intel_de_write(dev_priv, DKL_DP_MODE(tc_port), ln1);
2107
	} else {
2108 2109
		intel_de_write(dev_priv, MG_DP_MODE(0, tc_port), ln0);
		intel_de_write(dev_priv, MG_DP_MODE(1, tc_port), ln1);
2110
	}
2111 2112
}

2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
static enum transcoder
tgl_dp_tp_transcoder(const struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
		return crtc_state->mst_master_transcoder;
	else
		return crtc_state->cpu_transcoder;
}

i915_reg_t dp_tp_ctl_reg(struct intel_encoder *encoder,
			 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2127
	if (DISPLAY_VER(dev_priv) >= 12)
2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
		return TGL_DP_TP_CTL(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_CTL(encoder->port);
}

i915_reg_t dp_tp_status_reg(struct intel_encoder *encoder,
			    const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2138
	if (DISPLAY_VER(dev_priv) >= 12)
2139 2140 2141 2142 2143
		return TGL_DP_TP_STATUS(tgl_dp_tp_transcoder(crtc_state));
	else
		return DP_TP_STATUS(encoder->port);
}

2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155
static void intel_dp_sink_set_msa_timing_par_ignore_state(struct intel_dp *intel_dp,
							  const struct intel_crtc_state *crtc_state,
							  bool enable)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	if (!crtc_state->vrr.enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_DOWNSPREAD_CTRL,
			       enable ? DP_MSA_TIMING_PAR_IGNORE_EN : 0) <= 0)
		drm_dbg_kms(&i915->drm,
V
Ville Syrjälä 已提交
2156
			    "Failed to %s MSA_TIMING_PAR_IGNORE in the sink\n",
2157
			    str_enable_disable(enable));
2158 2159
}

2160 2161 2162
static void intel_dp_sink_set_fec_ready(struct intel_dp *intel_dp,
					const struct intel_crtc_state *crtc_state)
{
2163 2164
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2165 2166 2167 2168
	if (!crtc_state->fec_enable)
		return;

	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_FEC_CONFIGURATION, DP_FEC_READY) <= 0)
2169 2170
		drm_dbg_kms(&i915->drm,
			    "Failed to set FEC_READY in the sink\n");
2171 2172
}

2173 2174 2175 2176
static void intel_ddi_enable_fec(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2177
	struct intel_dp *intel_dp;
2178 2179 2180 2181 2182
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2183
	intel_dp = enc_to_intel_dp(encoder);
2184
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2185
	val |= DP_TP_CTL_FEC_ENABLE;
2186
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2187 2188
}

A
Anusha Srivatsa 已提交
2189 2190 2191 2192
static void intel_ddi_disable_fec_state(struct intel_encoder *encoder,
					const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2193
	struct intel_dp *intel_dp;
A
Anusha Srivatsa 已提交
2194 2195 2196 2197 2198
	u32 val;

	if (!crtc_state->fec_enable)
		return;

2199
	intel_dp = enc_to_intel_dp(encoder);
2200
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2201
	val &= ~DP_TP_CTL_FEC_ENABLE;
2202 2203
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
A
Anusha Srivatsa 已提交
2204 2205
}

2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222
static void intel_ddi_power_up_lanes(struct intel_encoder *encoder,
				     const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (intel_phy_is_combo(i915, phy)) {
		bool lane_reversal =
			dig_port->saved_port_bits & DDI_BUF_PORT_REVERSAL;

		intel_combo_phy_power_up_lanes(i915, phy, false,
					       crtc_state->lane_count,
					       lane_reversal);
	}
}

2223 2224 2225 2226 2227 2228 2229 2230 2231
/* Splitter enable for eDP MSO is limited to certain pipes. */
static u8 intel_ddi_splitter_pipe_mask(struct drm_i915_private *i915)
{
	if (IS_ALDERLAKE_P(i915))
		return BIT(PIPE_A) | BIT(PIPE_B);
	else
		return BIT(PIPE_A);
}

2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
static void intel_ddi_mso_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *pipe_config)
{
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1;

	if (!HAS_MSO(i915))
		return;

	dss1 = intel_de_read(i915, ICL_PIPE_DSS_CTL1(pipe));

	pipe_config->splitter.enable = dss1 & SPLITTER_ENABLE;
	if (!pipe_config->splitter.enable)
		return;

2249
	if (drm_WARN_ON(&i915->drm, !(intel_ddi_splitter_pipe_mask(i915) & BIT(pipe)))) {
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
		pipe_config->splitter.enable = false;
		return;
	}

	switch (dss1 & SPLITTER_CONFIGURATION_MASK) {
	default:
		drm_WARN(&i915->drm, true,
			 "Invalid splitter configuration, dss1=0x%08x\n", dss1);
		fallthrough;
	case SPLITTER_CONFIGURATION_2_SEGMENT:
		pipe_config->splitter.link_count = 2;
		break;
	case SPLITTER_CONFIGURATION_4_SEGMENT:
		pipe_config->splitter.link_count = 4;
		break;
	}

	pipe_config->splitter.pixel_overlap = REG_FIELD_GET(OVERLAP_PIXELS_MASK, dss1);
}

2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293
static void intel_ddi_mso_configure(const struct intel_crtc_state *crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *i915 = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
	u32 dss1 = 0;

	if (!HAS_MSO(i915))
		return;

	if (crtc_state->splitter.enable) {
		dss1 |= SPLITTER_ENABLE;
		dss1 |= OVERLAP_PIXELS(crtc_state->splitter.pixel_overlap);
		if (crtc_state->splitter.link_count == 2)
			dss1 |= SPLITTER_CONFIGURATION_2_SEGMENT;
		else
			dss1 |= SPLITTER_CONFIGURATION_4_SEGMENT;
	}

	intel_de_rmw(i915, ICL_PIPE_DSS_CTL1(pipe),
		     SPLITTER_ENABLE | SPLITTER_CONFIGURATION_MASK |
		     OVERLAP_PIXELS_MASK, dss1);
}

2294 2295
static void tgl_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2296 2297 2298
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
2299
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2300
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2301
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2302 2303
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);

2304 2305 2306
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2307

2308 2309 2310 2311 2312 2313
	/*
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);

2314 2315 2316 2317 2318 2319
	/*
	 * 1. Enable Power Wells
	 *
	 * This was handled at the beginning of intel_atomic_commit_tail(),
	 * before we called down into this function.
	 */
2320

2321
	/* 2. Enable Panel Power if PPS is required */
2322
	intel_pps_on(intel_dp);
2323 2324

	/*
2325 2326 2327 2328
	 * 3. For non-TBT Type-C ports, set FIA lane count
	 * (DFLEXDPSP.DPX4TXLATC)
	 *
	 * This was done before tgl_ddi_pre_enable_dp by
2329
	 * hsw_crtc_enable()->intel_encoders_pre_pll_enable().
2330 2331
	 */

2332 2333 2334 2335
	/*
	 * 4. Enable the port PLL.
	 *
	 * The PLL enabling itself was already done before this function by
2336
	 * hsw_crtc_enable()->intel_enable_shared_dpll().  We need only
2337 2338
	 * configure the PLL to port mapping here.
	 */
2339
	intel_ddi_enable_clock(encoder, crtc_state);
2340

2341
	/* 5. If IO power is controlled through PWR_WELL_CTL, Enable IO Power */
2342
	if (!intel_tc_port_in_tbt_alt_mode(dig_port)) {
2343 2344 2345 2346
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2347

2348
	/* 6. Program DP_MODE */
2349
	icl_program_mg_dp_mode(dig_port, crtc_state);
2350 2351

	/*
2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363
	 * 7. The rest of the below are substeps under the bspec's "Enable and
	 * Train Display Port" step.  Note that steps that are specific to
	 * MST will be handled by intel_mst_pre_enable_dp() before/after it
	 * calls into this function.  Also intel_mst_pre_enable_dp() only calls
	 * us when active_mst_links==0, so any steps designated for "single
	 * stream or multi-stream master transcoder" can just be performed
	 * unconditionally here.
	 */

	/*
	 * 7.a Configure Transcoder Clock Select to direct the Port clock to the
	 * Transcoder.
2364
	 */
2365
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2366

2367 2368 2369
	if (HAS_DP20(dev_priv))
		intel_ddi_config_transcoder_dp2(encoder, crtc_state);

2370 2371 2372 2373
	/*
	 * 7.b Configure TRANS_DDI_FUNC_CTL DDI Select, DDI Mode Select & MST
	 * Transport Select
	 */
2374
	intel_ddi_config_transcoder_func(encoder, crtc_state);
2375

2376 2377 2378 2379 2380 2381 2382 2383 2384
	/*
	 * 7.c Configure & enable DP_TP_CTL with link training pattern 1
	 * selected
	 *
	 * This will be handled by the intel_dp_start_link_train() farther
	 * down this function.
	 */

	/* 7.e Configure voltage swing and related IO settings */
2385
	encoder->set_signal_levels(encoder, crtc_state);
2386

2387 2388 2389 2390
	/*
	 * 7.f Combo PHY: Configure PORT_CL_DW10 Static Power Down to power up
	 * the used lanes of the DDI.
	 */
2391
	intel_ddi_power_up_lanes(encoder, crtc_state);
2392

2393 2394 2395 2396 2397
	/*
	 * 7.g Program CoG/MSO configuration bits in DSS_CTL1 if selected.
	 */
	intel_ddi_mso_configure(crtc_state);

2398
	if (!is_mst)
2399
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2400

2401
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2402 2403 2404 2405 2406 2407 2408
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state, true);
	/*
	 * DDI FEC: "anticipates enabling FEC encoding sets the FEC_READY bit
	 * in the FEC_CONFIGURATION register to 1 before initiating link
	 * training
	 */
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2409

2410
	intel_dp_check_frl_training(intel_dp);
2411
	intel_dp_pcon_dsc_configure(intel_dp, crtc_state);
2412

2413 2414 2415 2416 2417 2418 2419
	/*
	 * 7.i Follow DisplayPort specification training sequence (see notes for
	 *     failure handling)
	 * 7.j If DisplayPort multi-stream - Set DP_TP_CTL link training to Idle
	 *     Pattern, wait for 5 idle patterns (DP_TP_STATUS Min_Idles_Sent)
	 *     (timeout after 800 us)
	 */
2420
	intel_dp_start_link_train(intel_dp, crtc_state);
2421

2422
	/* 7.k Set DP_TP_CTL link training to Normal */
2423
	if (!is_trans_port_sync_mode(crtc_state))
2424
		intel_dp_stop_link_train(intel_dp, crtc_state);
2425

2426
	/* 7.l Configure and enable FEC if needed */
2427
	intel_ddi_enable_fec(encoder, crtc_state);
2428 2429

	intel_dsc_dp_pps_write(encoder, crtc_state);
2430 2431
}

2432 2433
static void hsw_ddi_pre_enable_dp(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2434 2435
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
2436
{
2437
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2438
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2439
	enum port port = encoder->port;
2440
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2441
	bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
2442

2443
	if (DISPLAY_VER(dev_priv) < 11)
2444 2445
		drm_WARN_ON(&dev_priv->drm,
			    is_mst && (port == PORT_A || port == PORT_E));
2446
	else
2447
		drm_WARN_ON(&dev_priv->drm, is_mst && port == PORT_A);
2448

2449 2450 2451
	intel_dp_set_link_params(intel_dp,
				 crtc_state->port_clock,
				 crtc_state->lane_count);
2452

2453 2454 2455 2456 2457 2458
	/*
	 * We only configure what the register value will be here.  Actual
	 * enabling happens during link training farther down.
	 */
	intel_ddi_init_dp_buf_reg(encoder, crtc_state);

2459
	intel_pps_on(intel_dp);
2460

2461
	intel_ddi_enable_clock(encoder, crtc_state);
2462

2463
	if (!intel_tc_port_in_tbt_alt_mode(dig_port)) {
2464 2465 2466 2467
		drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
		dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
								   dig_port->ddi_io_power_domain);
	}
2468

2469
	icl_program_mg_dp_mode(dig_port, crtc_state);
P
Paulo Zanoni 已提交
2470

2471
	if (has_buf_trans_select(dev_priv))
2472
		hsw_prepare_dp_ddi_buffers(encoder, crtc_state);
2473

2474 2475
	encoder->set_signal_levels(encoder, crtc_state);

2476
	intel_ddi_power_up_lanes(encoder, crtc_state);
2477

2478
	if (!is_mst)
2479
		intel_dp_set_power(intel_dp, DP_SET_POWER_D0);
2480
	intel_dp_configure_protocol_converter(intel_dp, crtc_state);
2481 2482
	intel_dp_sink_set_decompression_state(intel_dp, crtc_state,
					      true);
2483
	intel_dp_sink_set_fec_ready(intel_dp, crtc_state);
2484
	intel_dp_start_link_train(intel_dp, crtc_state);
2485
	if ((port != PORT_A || DISPLAY_VER(dev_priv) >= 9) &&
2486
	    !is_trans_port_sync_mode(crtc_state))
2487
		intel_dp_stop_link_train(intel_dp, crtc_state);
2488

2489 2490
	intel_ddi_enable_fec(encoder, crtc_state);

2491
	if (!is_mst)
2492
		intel_ddi_enable_pipe_clock(encoder, crtc_state);
2493

2494
	intel_dsc_dp_pps_write(encoder, crtc_state);
2495
}
2496

2497 2498
static void intel_ddi_pre_enable_dp(struct intel_atomic_state *state,
				    struct intel_encoder *encoder,
2499 2500 2501 2502 2503
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);

2504
	if (DISPLAY_VER(dev_priv) >= 12)
2505
		tgl_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2506
	else
2507
		hsw_ddi_pre_enable_dp(state, encoder, crtc_state, conn_state);
2508

2509 2510 2511
	/* MST will call a setting of MSA after an allocating of Virtual Channel
	 * from MST encoder pre_enable callback.
	 */
2512
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
2513
		intel_ddi_set_dp_msa(crtc_state, conn_state);
2514 2515
}

2516 2517
static void intel_ddi_pre_enable_hdmi(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2518
				      const struct intel_crtc_state *crtc_state,
2519
				      const struct drm_connector_state *conn_state)
2520
{
2521 2522
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2523
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2524

2525
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
2526
	intel_ddi_enable_clock(encoder, crtc_state);
2527

2528 2529 2530
	drm_WARN_ON(&dev_priv->drm, dig_port->ddi_io_wakeref);
	dig_port->ddi_io_wakeref = intel_display_power_get(dev_priv,
							   dig_port->ddi_io_power_domain);
2531

2532
	icl_program_mg_dp_mode(dig_port, crtc_state);
2533

2534
	intel_ddi_enable_pipe_clock(encoder, crtc_state);
2535

2536 2537 2538
	dig_port->set_infoframes(encoder,
				 crtc_state->has_infoframe,
				 crtc_state, conn_state);
2539
}
2540

2541 2542
static void intel_ddi_pre_enable(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
2543
				 const struct intel_crtc_state *crtc_state,
2544
				 const struct drm_connector_state *conn_state)
2545
{
2546
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2547 2548
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	enum pipe pipe = crtc->pipe;
2549

2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562
	/*
	 * When called from DP MST code:
	 * - conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - crtc_state will be the state of the first stream to
	 *   be activated on this port, and it may not be the same
	 *   stream that will be deactivated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
	 */

2563
	drm_WARN_ON(&dev_priv->drm, crtc_state->has_pch_encoder);
2564 2565 2566

	intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);

2567
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
2568 2569
		intel_ddi_pre_enable_hdmi(state, encoder, crtc_state,
					  conn_state);
2570
	} else {
2571
		struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2572

2573 2574
		intel_ddi_pre_enable_dp(state, encoder, crtc_state,
					conn_state);
2575

2576
		/* FIXME precompute everything properly */
2577
		/* FIXME how do we turn infoframes off again? */
2578
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
2579 2580 2581 2582
			dig_port->set_infoframes(encoder,
						 crtc_state->has_infoframe,
						 crtc_state, conn_state);
	}
2583 2584
}

A
Anusha Srivatsa 已提交
2585 2586
static void intel_disable_ddi_buf(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state)
2587 2588
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2589
	enum port port = encoder->port;
2590 2591 2592
	bool wait = false;
	u32 val;

2593
	val = intel_de_read(dev_priv, DDI_BUF_CTL(port));
2594 2595
	if (val & DDI_BUF_CTL_ENABLE) {
		val &= ~DDI_BUF_CTL_ENABLE;
2596
		intel_de_write(dev_priv, DDI_BUF_CTL(port), val);
2597 2598 2599
		wait = true;
	}

2600
	if (intel_crtc_has_dp_encoder(crtc_state)) {
2601
		val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
2602 2603
		val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2604
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
2605
	}
2606

A
Anusha Srivatsa 已提交
2607 2608 2609
	/* Disable FEC in DP Sink */
	intel_ddi_disable_fec_state(encoder, crtc_state);

2610 2611 2612 2613
	if (wait)
		intel_wait_ddi_buf_idle(dev_priv, port);
}

2614 2615
static void intel_ddi_post_disable_dp(struct intel_atomic_state *state,
				      struct intel_encoder *encoder,
2616 2617
				      const struct intel_crtc_state *old_crtc_state,
				      const struct drm_connector_state *old_conn_state)
2618
{
2619
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2620
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2621
	struct intel_dp *intel_dp = &dig_port->dp;
2622 2623
	bool is_mst = intel_crtc_has_type(old_crtc_state,
					  INTEL_OUTPUT_DP_MST);
2624

2625 2626 2627
	if (!is_mst)
		intel_dp_set_infoframes(encoder, false,
					old_crtc_state, old_conn_state);
2628

2629 2630 2631 2632
	/*
	 * Power down sink before disabling the port, otherwise we end
	 * up getting interrupts from the sink on detecting link loss.
	 */
2633
	intel_dp_set_power(intel_dp, DP_SET_POWER_D3);
2634

2635
	if (DISPLAY_VER(dev_priv) >= 12) {
2636 2637 2638 2639
		if (is_mst) {
			enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
			u32 val;

2640 2641
			val = intel_de_read(dev_priv,
					    TRANS_DDI_FUNC_CTL(cpu_transcoder));
2642 2643
			val &= ~(TGL_TRANS_DDI_PORT_MASK |
				 TRANS_DDI_MODE_SELECT_MASK);
2644 2645 2646
			intel_de_write(dev_priv,
				       TRANS_DDI_FUNC_CTL(cpu_transcoder),
				       val);
2647 2648 2649 2650 2651
		}
	} else {
		if (!is_mst)
			intel_ddi_disable_pipe_clock(old_crtc_state);
	}
2652

A
Anusha Srivatsa 已提交
2653
	intel_disable_ddi_buf(encoder, old_crtc_state);
2654

2655 2656 2657 2658 2659
	/*
	 * From TGL spec: "If single stream or multi-stream master transcoder:
	 * Configure Transcoder Clock select to direct no clock to the
	 * transcoder"
	 */
2660
	if (DISPLAY_VER(dev_priv) >= 12)
2661 2662
		intel_ddi_disable_pipe_clock(old_crtc_state);

2663 2664
	intel_pps_vdd_on(intel_dp);
	intel_pps_off(intel_dp);
2665

2666
	if (!intel_tc_port_in_tbt_alt_mode(dig_port))
2667 2668 2669
		intel_display_power_put(dev_priv,
					dig_port->ddi_io_power_domain,
					fetch_and_zero(&dig_port->ddi_io_wakeref));
2670

2671
	intel_ddi_disable_clock(encoder);
2672
}
2673

2674 2675
static void intel_ddi_post_disable_hdmi(struct intel_atomic_state *state,
					struct intel_encoder *encoder,
2676 2677 2678 2679
					const struct intel_crtc_state *old_crtc_state,
					const struct drm_connector_state *old_conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2680
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2681
	struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2682

2683
	dig_port->set_infoframes(encoder, false,
2684 2685
				 old_crtc_state, old_conn_state);

2686 2687
	intel_ddi_disable_pipe_clock(old_crtc_state);

A
Anusha Srivatsa 已提交
2688
	intel_disable_ddi_buf(encoder, old_crtc_state);
2689

2690 2691 2692
	intel_display_power_put(dev_priv,
				dig_port->ddi_io_power_domain,
				fetch_and_zero(&dig_port->ddi_io_wakeref));
2693

2694
	intel_ddi_disable_clock(encoder);
2695 2696 2697 2698

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
}

2699 2700
static void intel_ddi_post_disable(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
2701 2702 2703
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
2704
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2705
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2706 2707
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
2708
	struct intel_crtc *slave_crtc;
2709

2710 2711
	if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST)) {
		intel_crtc_vblank_off(old_crtc_state);
2712

2713
		intel_disable_transcoder(old_crtc_state);
2714

2715 2716
		intel_vrr_disable(old_crtc_state);

2717
		intel_ddi_disable_transcoder_func(old_crtc_state);
2718

2719
		intel_dsc_disable(old_crtc_state);
2720

2721
		if (DISPLAY_VER(dev_priv) >= 9)
2722 2723 2724 2725
			skl_scaler_disable(old_crtc_state);
		else
			ilk_pfit_disable(old_crtc_state);
	}
2726

2727 2728
	for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, slave_crtc,
					 intel_crtc_bigjoiner_slave_pipes(old_crtc_state)) {
2729
		const struct intel_crtc_state *old_slave_crtc_state =
2730
			intel_atomic_get_old_crtc_state(state, slave_crtc);
2731 2732 2733 2734 2735 2736 2737

		intel_crtc_vblank_off(old_slave_crtc_state);

		intel_dsc_disable(old_slave_crtc_state);
		skl_scaler_disable(old_slave_crtc_state);
	}

2738
	/*
2739 2740 2741 2742 2743 2744 2745 2746 2747 2748
	 * When called from DP MST code:
	 * - old_conn_state will be NULL
	 * - encoder will be the main encoder (ie. mst->primary)
	 * - the main connector associated with this port
	 *   won't be active or linked to a crtc
	 * - old_crtc_state will be the state of the last stream to
	 *   be deactivated on this port, and it may not be the same
	 *   stream that was activated last, but each stream
	 *   should have a state that is identical when it comes to
	 *   the DP link parameteres
2749
	 */
2750 2751

	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2752 2753
		intel_ddi_post_disable_hdmi(state, encoder, old_crtc_state,
					    old_conn_state);
2754
	else
2755 2756
		intel_ddi_post_disable_dp(state, encoder, old_crtc_state,
					  old_conn_state);
2757

2758
	if (intel_crtc_has_dp_encoder(old_crtc_state) || is_tc_port)
2759 2760 2761
		intel_display_power_put(dev_priv,
					intel_ddi_main_link_aux_domain(dig_port),
					fetch_and_zero(&dig_port->aux_wakeref));
2762 2763 2764

	if (is_tc_port)
		intel_tc_port_put_link(dig_port);
2765 2766
}

2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793
static void trans_port_sync_stop_link_train(struct intel_atomic_state *state,
					    struct intel_encoder *encoder,
					    const struct intel_crtc_state *crtc_state)
{
	const struct drm_connector_state *conn_state;
	struct drm_connector *conn;
	int i;

	if (!crtc_state->sync_mode_slaves_mask)
		return;

	for_each_new_connector_in_state(&state->base, conn, conn_state, i) {
		struct intel_encoder *slave_encoder =
			to_intel_encoder(conn_state->best_encoder);
		struct intel_crtc *slave_crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *slave_crtc_state;

		if (!slave_crtc)
			continue;

		slave_crtc_state =
			intel_atomic_get_new_crtc_state(state, slave_crtc);

		if (slave_crtc_state->master_transcoder !=
		    crtc_state->cpu_transcoder)
			continue;

2794 2795
		intel_dp_stop_link_train(enc_to_intel_dp(slave_encoder),
					 slave_crtc_state);
2796 2797 2798 2799
	}

	usleep_range(200, 400);

2800 2801
	intel_dp_stop_link_train(enc_to_intel_dp(encoder),
				 crtc_state);
2802 2803
}

2804 2805
static void intel_enable_ddi_dp(struct intel_atomic_state *state,
				struct intel_encoder *encoder,
2806 2807
				const struct intel_crtc_state *crtc_state,
				const struct drm_connector_state *conn_state)
2808
{
2809
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2810
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2811
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2812
	enum port port = encoder->port;
2813

2814
	if (port == PORT_A && DISPLAY_VER(dev_priv) < 9)
2815
		intel_dp_stop_link_train(intel_dp, crtc_state);
2816

2817
	drm_connector_update_privacy_screen(conn_state);
2818
	intel_edp_backlight_on(crtc_state, conn_state);
2819 2820 2821 2822

	if (!dig_port->lspcon.active || dig_port->dp.has_hdmi_sink)
		intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);

2823
	intel_audio_codec_enable(encoder, crtc_state, conn_state);
2824 2825

	trans_port_sync_stop_link_train(state, encoder, crtc_state);
2826 2827
}

2828 2829 2830 2831
static i915_reg_t
gen9_chicken_trans_reg_by_port(struct drm_i915_private *dev_priv,
			       enum port port)
{
2832 2833 2834 2835 2836 2837
	static const enum transcoder trans[] = {
		[PORT_A] = TRANSCODER_EDP,
		[PORT_B] = TRANSCODER_A,
		[PORT_C] = TRANSCODER_B,
		[PORT_D] = TRANSCODER_C,
		[PORT_E] = TRANSCODER_A,
2838 2839
	};

2840
	drm_WARN_ON(&dev_priv->drm, DISPLAY_VER(dev_priv) < 9);
2841

2842
	if (drm_WARN_ON(&dev_priv->drm, port < PORT_A || port > PORT_E))
2843 2844
		port = PORT_A;

2845
	return CHICKEN_TRANS(trans[port]);
2846 2847
}

2848 2849
static void intel_enable_ddi_hdmi(struct intel_atomic_state *state,
				  struct intel_encoder *encoder,
2850 2851 2852 2853
				  const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2854
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
2855
	struct drm_connector *connector = conn_state->connector;
2856
	enum port port = encoder->port;
2857

2858 2859 2860
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       crtc_state->hdmi_high_tmds_clock_ratio,
					       crtc_state->hdmi_scrambling))
2861 2862 2863
		drm_dbg_kms(&dev_priv->drm,
			    "[CONNECTOR:%d:%s] Failed to configure sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
2864

2865
	if (has_buf_trans_select(dev_priv))
2866
		hsw_prepare_hdmi_ddi_buffers(encoder, crtc_state);
2867

2868
	encoder->set_signal_levels(encoder, crtc_state);
2869

2870
	/* Display WA #1143: skl,kbl,cfl */
2871
	if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv)) {
2872 2873 2874 2875 2876 2877
		/*
		 * For some reason these chicken bits have been
		 * stuffed into a transcoder register, event though
		 * the bits affect a specific DDI port rather than
		 * a specific transcoder.
		 */
2878
		i915_reg_t reg = gen9_chicken_trans_reg_by_port(dev_priv, port);
2879 2880
		u32 val;

2881
		val = intel_de_read(dev_priv, reg);
2882 2883 2884 2885 2886 2887 2888 2889

		if (port == PORT_E)
			val |= DDIE_TRAINING_OVERRIDE_ENABLE |
				DDIE_TRAINING_OVERRIDE_VALUE;
		else
			val |= DDI_TRAINING_OVERRIDE_ENABLE |
				DDI_TRAINING_OVERRIDE_VALUE;

2890 2891
		intel_de_write(dev_priv, reg, val);
		intel_de_posting_read(dev_priv, reg);
2892 2893 2894 2895 2896 2897 2898 2899 2900 2901

		udelay(1);

		if (port == PORT_E)
			val &= ~(DDIE_TRAINING_OVERRIDE_ENABLE |
				 DDIE_TRAINING_OVERRIDE_VALUE);
		else
			val &= ~(DDI_TRAINING_OVERRIDE_ENABLE |
				 DDI_TRAINING_OVERRIDE_VALUE);

2902
		intel_de_write(dev_priv, reg, val);
2903 2904
	}

2905 2906
	intel_ddi_power_up_lanes(encoder, crtc_state);

2907 2908 2909
	/* In HDMI/DVI mode, the port width, and swing/emphasis values
	 * are ignored so nothing special needs to be done besides
	 * enabling the port.
2910 2911 2912
	 *
	 * On ADL_P the PHY link rate and lane count must be programmed but
	 * these are both 0 for HDMI.
2913
	 */
2914 2915
	intel_de_write(dev_priv, DDI_BUF_CTL(port),
		       dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
2916

2917
	intel_audio_codec_enable(encoder, crtc_state, conn_state);
2918 2919
}

2920 2921
static void intel_enable_ddi(struct intel_atomic_state *state,
			     struct intel_encoder *encoder,
2922 2923 2924
			     const struct intel_crtc_state *crtc_state,
			     const struct drm_connector_state *conn_state)
{
2925
	drm_WARN_ON(state->base.dev, crtc_state->has_pch_encoder);
2926

2927
	if (!intel_crtc_is_bigjoiner_slave(crtc_state))
2928
		intel_ddi_enable_transcoder_func(encoder, crtc_state);
2929

2930 2931
	intel_vrr_enable(encoder, crtc_state);

2932
	intel_enable_transcoder(crtc_state);
2933 2934 2935

	intel_crtc_vblank_on(crtc_state);

2936
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2937
		intel_enable_ddi_hdmi(state, encoder, crtc_state, conn_state);
2938
	else
2939
		intel_enable_ddi_dp(state, encoder, crtc_state, conn_state);
2940 2941 2942 2943

	/* Enable hdcp if it's desired */
	if (conn_state->content_protection ==
	    DRM_MODE_CONTENT_PROTECTION_DESIRED)
2944
		intel_hdcp_enable(to_intel_connector(conn_state->connector),
2945
				  crtc_state,
2946
				  (u8)conn_state->hdcp_content_type);
2947 2948
}

2949 2950
static void intel_disable_ddi_dp(struct intel_atomic_state *state,
				 struct intel_encoder *encoder,
2951 2952
				 const struct intel_crtc_state *old_crtc_state,
				 const struct drm_connector_state *old_conn_state)
2953
{
2954
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2955

2956 2957
	intel_dp->link_trained = false;

2958
	intel_audio_codec_disable(encoder, old_crtc_state, old_conn_state);
2959 2960

	intel_psr_disable(intel_dp, old_crtc_state);
2961
	intel_edp_backlight_off(old_conn_state);
2962 2963 2964
	/* Disable the decompression in DP Sink */
	intel_dp_sink_set_decompression_state(intel_dp, old_crtc_state,
					      false);
2965 2966 2967
	/* Disable Ignore_MSA bit in DP Sink */
	intel_dp_sink_set_msa_timing_par_ignore_state(intel_dp, old_crtc_state,
						      false);
2968
}
S
Shashank Sharma 已提交
2969

2970 2971
static void intel_disable_ddi_hdmi(struct intel_atomic_state *state,
				   struct intel_encoder *encoder,
2972 2973 2974
				   const struct intel_crtc_state *old_crtc_state,
				   const struct drm_connector_state *old_conn_state)
{
2975
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2976 2977
	struct drm_connector *connector = old_conn_state->connector;

2978
	intel_audio_codec_disable(encoder, old_crtc_state, old_conn_state);
2979

2980 2981
	if (!intel_hdmi_handle_sink_scrambling(encoder, connector,
					       false, false))
2982 2983 2984
		drm_dbg_kms(&i915->drm,
			    "[CONNECTOR:%d:%s] Failed to reset sink scrambling/TMDS bit clock ratio\n",
			    connector->base.id, connector->name);
2985 2986
}

2987 2988
static void intel_disable_ddi(struct intel_atomic_state *state,
			      struct intel_encoder *encoder,
2989 2990 2991
			      const struct intel_crtc_state *old_crtc_state,
			      const struct drm_connector_state *old_conn_state)
{
2992 2993
	intel_hdcp_disable(to_intel_connector(old_conn_state->connector));

2994
	if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2995 2996
		intel_disable_ddi_hdmi(state, encoder, old_crtc_state,
				       old_conn_state);
2997
	else
2998 2999
		intel_disable_ddi_dp(state, encoder, old_crtc_state,
				     old_conn_state);
3000
}
P
Paulo Zanoni 已提交
3001

3002 3003
static void intel_ddi_update_pipe_dp(struct intel_atomic_state *state,
				     struct intel_encoder *encoder,
3004 3005 3006
				     const struct intel_crtc_state *crtc_state,
				     const struct drm_connector_state *conn_state)
{
3007
	intel_ddi_set_dp_msa(crtc_state, conn_state);
3008

3009
	intel_dp_set_infoframes(encoder, true, crtc_state, conn_state);
3010

3011
	intel_backlight_update(state, encoder, crtc_state, conn_state);
3012
	drm_connector_update_privacy_screen(conn_state);
3013 3014
}

3015 3016 3017 3018
void intel_ddi_update_pipe(struct intel_atomic_state *state,
			   struct intel_encoder *encoder,
			   const struct intel_crtc_state *crtc_state,
			   const struct drm_connector_state *conn_state)
3019
{
3020

3021 3022
	if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) &&
	    !intel_encoder_is_mst(encoder))
3023 3024
		intel_ddi_update_pipe_dp(state, encoder, crtc_state,
					 conn_state);
3025

3026
	intel_hdcp_update_pipe(state, encoder, crtc_state, conn_state);
3027 3028
}

3029 3030 3031 3032 3033
static void
intel_ddi_update_prepare(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
			 struct intel_crtc *crtc)
{
3034
	struct drm_i915_private *i915 = to_i915(state->base.dev);
3035 3036 3037 3038
	struct intel_crtc_state *crtc_state =
		crtc ? intel_atomic_get_new_crtc_state(state, crtc) : NULL;
	int required_lanes = crtc_state ? crtc_state->lane_count : 1;

3039
	drm_WARN_ON(state->base.dev, crtc && crtc->active);
3040

3041 3042
	intel_tc_port_get_link(enc_to_dig_port(encoder),
		               required_lanes);
3043
	if (crtc_state && crtc_state->hw.active) {
3044
		struct intel_crtc *slave_crtc;
3045

3046
		intel_update_active_dpll(state, crtc, encoder);
3047

3048 3049
		for_each_intel_crtc_in_pipe_mask(&i915->drm, slave_crtc,
						 intel_crtc_bigjoiner_slave_pipes(crtc_state))
3050 3051
			intel_update_active_dpll(state, slave_crtc, encoder);
	}
3052 3053 3054 3055 3056 3057 3058
}

static void
intel_ddi_update_complete(struct intel_atomic_state *state,
			  struct intel_encoder *encoder,
			  struct intel_crtc *crtc)
{
3059
	intel_tc_port_put_link(enc_to_dig_port(encoder));
3060 3061
}

I
Imre Deak 已提交
3062
static void
3063 3064
intel_ddi_pre_pll_enable(struct intel_atomic_state *state,
			 struct intel_encoder *encoder,
I
Imre Deak 已提交
3065 3066
			 const struct intel_crtc_state *crtc_state,
			 const struct drm_connector_state *conn_state)
3067
{
I
Imre Deak 已提交
3068
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3069
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3070 3071
	enum phy phy = intel_port_to_phy(dev_priv, encoder->port);
	bool is_tc_port = intel_phy_is_tc(dev_priv, phy);
I
Imre Deak 已提交
3072

3073 3074 3075
	if (is_tc_port)
		intel_tc_port_get_link(dig_port, crtc_state->lane_count);

3076 3077 3078 3079 3080 3081
	if (intel_crtc_has_dp_encoder(crtc_state) || is_tc_port) {
		drm_WARN_ON(&dev_priv->drm, dig_port->aux_wakeref);
		dig_port->aux_wakeref =
			intel_display_power_get(dev_priv,
						intel_ddi_main_link_aux_domain(dig_port));
	}
I
Imre Deak 已提交
3082

3083
	if (is_tc_port && !intel_tc_port_in_tbt_alt_mode(dig_port))
3084 3085 3086 3087 3088
		/*
		 * Program the lane count for static/dynamic connections on
		 * Type-C ports.  Skip this step for TBT.
		 */
		intel_tc_port_set_fia_lane_count(dig_port, crtc_state->lane_count);
3089
	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
I
Imre Deak 已提交
3090 3091 3092 3093
		bxt_ddi_phy_set_lane_optim_mask(encoder,
						crtc_state->lane_lat_optim_mask);
}

3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105
static void adlp_tbt_to_dp_alt_switch_wa(struct intel_encoder *encoder)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum tc_port tc_port = intel_port_to_tc(i915, encoder->port);
	int ln;

	for (ln = 0; ln < 2; ln++) {
		intel_de_write(i915, HIP_INDEX_REG(tc_port), HIP_INDEX_VAL(tc_port, ln));
		intel_de_rmw(i915, DKL_PCS_DW5(tc_port), DKL_PCS_DW5_CORE_SOFTRESET, 0);
	}
}

3106 3107
static void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state)
3108
{
3109 3110
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
3111 3112
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
3113
	u32 dp_tp_ctl, ddi_buf_ctl;
3114
	bool wait = false;
3115

3116
	dp_tp_ctl = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3117 3118

	if (dp_tp_ctl & DP_TP_CTL_ENABLE) {
3119
		ddi_buf_ctl = intel_de_read(dev_priv, DDI_BUF_CTL(port));
3120
		if (ddi_buf_ctl & DDI_BUF_CTL_ENABLE) {
3121 3122
			intel_de_write(dev_priv, DDI_BUF_CTL(port),
				       ddi_buf_ctl & ~DDI_BUF_CTL_ENABLE);
3123 3124 3125
			wait = true;
		}

3126 3127
		dp_tp_ctl &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
		dp_tp_ctl |= DP_TP_CTL_LINK_TRAIN_PAT1;
3128 3129
		intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
		intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3130 3131 3132 3133 3134

		if (wait)
			intel_wait_ddi_buf_idle(dev_priv, port);
	}

3135
	dp_tp_ctl = DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_PAT1;
3136
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3137
		dp_tp_ctl |= DP_TP_CTL_MODE_MST;
3138
	} else {
3139
		dp_tp_ctl |= DP_TP_CTL_MODE_SST;
3140
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3141
			dp_tp_ctl |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
3142
	}
3143 3144
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), dp_tp_ctl);
	intel_de_posting_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3145

3146 3147 3148 3149
	if (IS_ALDERLAKE_P(dev_priv) &&
	    (intel_tc_port_in_dp_alt_mode(dig_port) || intel_tc_port_in_legacy_mode(dig_port)))
		adlp_tbt_to_dp_alt_switch_wa(encoder);

3150
	intel_dp->DP |= DDI_BUF_CTL_ENABLE;
3151 3152
	intel_de_write(dev_priv, DDI_BUF_CTL(port), intel_dp->DP);
	intel_de_posting_read(dev_priv, DDI_BUF_CTL(port));
3153

3154
	intel_wait_ddi_buf_active(dev_priv, port);
3155
}
P
Paulo Zanoni 已提交
3156

3157
static void intel_ddi_set_link_train(struct intel_dp *intel_dp,
3158
				     const struct intel_crtc_state *crtc_state,
3159 3160
				     u8 dp_train_pat)
{
3161 3162
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3163 3164
	u32 temp;

3165
	temp = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3166 3167

	temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3168
	switch (intel_dp_training_pattern_symbol(dp_train_pat)) {
3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185
	case DP_TRAINING_PATTERN_DISABLE:
		temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
		break;
	case DP_TRAINING_PATTERN_1:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
		break;
	case DP_TRAINING_PATTERN_2:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
		break;
	case DP_TRAINING_PATTERN_3:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
		break;
	case DP_TRAINING_PATTERN_4:
		temp |= DP_TP_CTL_LINK_TRAIN_PAT4;
		break;
	}

3186
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), temp);
3187 3188
}

3189 3190
static void intel_ddi_set_idle_link_train(struct intel_dp *intel_dp,
					  const struct intel_crtc_state *crtc_state)
3191 3192 3193 3194 3195 3196
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum port port = encoder->port;
	u32 val;

3197
	val = intel_de_read(dev_priv, dp_tp_ctl_reg(encoder, crtc_state));
3198 3199
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3200
	intel_de_write(dev_priv, dp_tp_ctl_reg(encoder, crtc_state), val);
3201 3202 3203 3204 3205 3206 3207 3208

	/*
	 * Until TGL on PORT_A we can have only eDP in SST mode. There the only
	 * reason we need to set idle transmission mode is to work around a HW
	 * issue where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
3209
	if (port == PORT_A && DISPLAY_VER(dev_priv) < 12)
3210 3211
		return;

3212 3213
	if (intel_de_wait_for_set(dev_priv,
				  dp_tp_status_reg(encoder, crtc_state),
3214 3215 3216 3217 3218
				  DP_TP_STATUS_IDLE_DONE, 1))
		drm_err(&dev_priv->drm,
			"Timed out waiting for DP idle patterns\n");
}

3219 3220
static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder)
3221
{
3222 3223
	if (cpu_transcoder == TRANSCODER_EDP)
		return false;
3224

3225
	if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO_MMIO))
3226 3227
		return false;

3228
	return intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD) &
3229
		AUDIO_OUTPUT_ENABLE(cpu_transcoder);
3230 3231
}

3232 3233 3234
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state)
{
3235
	if (DISPLAY_VER(dev_priv) >= 12 && crtc_state->port_clock > 594000)
3236
		crtc_state->min_voltage_level = 2;
3237
	else if (IS_JSL_EHL(dev_priv) && crtc_state->port_clock > 594000)
3238
		crtc_state->min_voltage_level = 3;
3239
	else if (DISPLAY_VER(dev_priv) >= 11 && crtc_state->port_clock > 594000)
3240
		crtc_state->min_voltage_level = 1;
3241 3242
}

3243 3244
static enum transcoder bdw_transcoder_master_readout(struct drm_i915_private *dev_priv,
						     enum transcoder cpu_transcoder)
3245
{
3246 3247
	u32 master_select;

3248
	if (DISPLAY_VER(dev_priv) >= 11) {
3249
		u32 ctl2 = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL2(cpu_transcoder));
3250

3251 3252
		if ((ctl2 & PORT_SYNC_MODE_ENABLE) == 0)
			return INVALID_TRANSCODER;
3253

3254 3255 3256
		master_select = REG_FIELD_GET(PORT_SYNC_MODE_MASTER_SELECT_MASK, ctl2);
	} else {
		u32 ctl = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3257

3258 3259 3260 3261 3262
		if ((ctl & TRANS_DDI_PORT_SYNC_ENABLE) == 0)
			return INVALID_TRANSCODER;

		master_select = REG_FIELD_GET(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, ctl);
	}
3263 3264 3265 3266 3267 3268 3269

	if (master_select == 0)
		return TRANSCODER_EDP;
	else
		return master_select - 1;
}

3270
static void bdw_get_trans_port_sync_config(struct intel_crtc_state *crtc_state)
3271 3272 3273 3274 3275 3276 3277
{
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
	u32 transcoders = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
	enum transcoder cpu_transcoder;

	crtc_state->master_transcoder =
3278
		bdw_transcoder_master_readout(dev_priv, crtc_state->cpu_transcoder);
3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290

	for_each_cpu_transcoder_masked(dev_priv, cpu_transcoder, transcoders) {
		enum intel_display_power_domain power_domain;
		intel_wakeref_t trans_wakeref;

		power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
		trans_wakeref = intel_display_power_get_if_enabled(dev_priv,
								   power_domain);

		if (!trans_wakeref)
			continue;

3291
		if (bdw_transcoder_master_readout(dev_priv, cpu_transcoder) ==
3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302
		    crtc_state->cpu_transcoder)
			crtc_state->sync_mode_slaves_mask |= BIT(cpu_transcoder);

		intel_display_power_put(dev_priv, power_domain, trans_wakeref);
	}

	drm_WARN_ON(&dev_priv->drm,
		    crtc_state->master_transcoder != INVALID_TRANSCODER &&
		    crtc_state->sync_mode_slaves_mask);
}

3303 3304
static void intel_ddi_read_func_ctl(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config)
3305
{
3306
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
V
Ville Syrjälä 已提交
3307
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3308
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
3309
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3310 3311
	u32 temp, flags = 0;

3312
	temp = intel_de_read(dev_priv, TRANS_DDI_FUNC_CTL(cpu_transcoder));
3313 3314 3315 3316 3317 3318 3319 3320 3321
	if (temp & TRANS_DDI_PHSYNC)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;
	if (temp & TRANS_DDI_PVSYNC)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

3322
	pipe_config->hw.adjusted_mode.flags |= flags;
3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339

	switch (temp & TRANS_DDI_BPC_MASK) {
	case TRANS_DDI_BPC_6:
		pipe_config->pipe_bpp = 18;
		break;
	case TRANS_DDI_BPC_8:
		pipe_config->pipe_bpp = 24;
		break;
	case TRANS_DDI_BPC_10:
		pipe_config->pipe_bpp = 30;
		break;
	case TRANS_DDI_BPC_12:
		pipe_config->pipe_bpp = 36;
		break;
	default:
		break;
	}
3340 3341 3342

	switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
	case TRANS_DDI_MODE_SELECT_HDMI:
3343
		pipe_config->has_hdmi_sink = true;
3344

3345 3346 3347 3348
		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);

		if (pipe_config->infoframes.enable)
3349
			pipe_config->has_infoframe = true;
S
Shashank Sharma 已提交
3350

3351
		if (temp & TRANS_DDI_HDMI_SCRAMBLING)
S
Shashank Sharma 已提交
3352 3353 3354
			pipe_config->hdmi_scrambling = true;
		if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
			pipe_config->hdmi_high_tmds_clock_ratio = true;
3355
		fallthrough;
3356
	case TRANS_DDI_MODE_SELECT_DVI:
3357
		pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
3358 3359
		pipe_config->lane_count = 4;
		break;
3360
	case TRANS_DDI_MODE_SELECT_DP_SST:
3361 3362 3363 3364 3365 3366
		if (encoder->type == INTEL_OUTPUT_EDP)
			pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
		else
			pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
3367

3368 3369 3370 3371
		intel_cpu_transcoder_get_m1_n1(crtc, cpu_transcoder,
					       &pipe_config->dp_m_n);
		intel_cpu_transcoder_get_m2_n2(crtc, cpu_transcoder,
					       &pipe_config->dp_m2_n2);
3372

3373
		if (DISPLAY_VER(dev_priv) >= 11) {
3374
			i915_reg_t dp_tp_ctl = dp_tp_ctl_reg(encoder, pipe_config);
3375 3376

			pipe_config->fec_enable =
3377
				intel_de_read(dev_priv, dp_tp_ctl) & DP_TP_CTL_FEC_ENABLE;
3378

3379 3380 3381 3382
			drm_dbg_kms(&dev_priv->drm,
				    "[ENCODER:%d:%s] Fec status: %u\n",
				    encoder->base.base.id, encoder->base.name,
				    pipe_config->fec_enable);
3383 3384
		}

3385 3386 3387 3388 3389 3390
		if (dig_port->lspcon.active && dig_port->dp.has_hdmi_sink)
			pipe_config->infoframes.enable |=
				intel_lspcon_infoframes_enabled(encoder, pipe_config);
		else
			pipe_config->infoframes.enable |=
				intel_hdmi_infoframes_enabled(encoder, pipe_config);
3391
		break;
3392 3393 3394 3395 3396 3397 3398
	case TRANS_DDI_MODE_SELECT_FDI_OR_128B132B:
		if (!HAS_DP20(dev_priv)) {
			/* FDI */
			pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
			break;
		}
		fallthrough; /* 128b/132b */
3399
	case TRANS_DDI_MODE_SELECT_DP_MST:
3400
		pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
3401 3402
		pipe_config->lane_count =
			((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
3403

3404
		if (DISPLAY_VER(dev_priv) >= 12)
3405 3406 3407
			pipe_config->mst_master_transcoder =
					REG_FIELD_GET(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, temp);

3408 3409
		intel_cpu_transcoder_get_m1_n1(crtc, cpu_transcoder,
					       &pipe_config->dp_m_n);
3410 3411 3412

		pipe_config->infoframes.enable |=
			intel_hdmi_infoframes_enabled(encoder, pipe_config);
3413 3414 3415 3416
		break;
	default:
		break;
	}
3417 3418
}

3419 3420
static void intel_ddi_get_config(struct intel_encoder *encoder,
				 struct intel_crtc_state *pipe_config)
3421 3422 3423 3424 3425 3426 3427 3428
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;

	/* XXX: DSI transcoder paranoia */
	if (drm_WARN_ON(&dev_priv->drm, transcoder_is_dsi(cpu_transcoder)))
		return;

3429
	intel_ddi_read_func_ctl(encoder, pipe_config);
3430

3431 3432
	intel_ddi_mso_get_config(encoder, pipe_config);

3433
	pipe_config->has_audio =
3434
		intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
3435

3436 3437
	if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
3451 3452 3453
		drm_dbg_kms(&dev_priv->drm,
			    "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			    pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
3454
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
3455
	}
3456

3457
	ddi_dotclock_get(pipe_config);
3458

3459
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3460 3461
		pipe_config->lane_lat_optim_mask =
			bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
3462 3463

	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475

	intel_hdmi_read_gcp_infoframe(encoder, pipe_config);

	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_AVI,
			     &pipe_config->infoframes.avi);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_SPD,
			     &pipe_config->infoframes.spd);
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_VENDOR,
			     &pipe_config->infoframes.hdmi);
3476 3477 3478
	intel_read_infoframe(encoder, pipe_config,
			     HDMI_INFOFRAME_TYPE_DRM,
			     &pipe_config->infoframes.drm);
3479

3480
	if (DISPLAY_VER(dev_priv) >= 8)
3481
		bdw_get_trans_port_sync_config(pipe_config);
3482 3483

	intel_read_dp_sdp(encoder, pipe_config, HDMI_PACKET_TYPE_GAMUT_METADATA);
3484
	intel_read_dp_sdp(encoder, pipe_config, DP_SDP_VSC);
3485 3486

	intel_psr_get_config(encoder, pipe_config);
3487 3488
}

3489 3490 3491 3492 3493 3494 3495 3496 3497
void intel_ddi_get_clock(struct intel_encoder *encoder,
			 struct intel_crtc_state *crtc_state,
			 struct intel_shared_dpll *pll)
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	struct icl_port_dpll *port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];
	bool pll_active;

3498 3499 3500
	if (drm_WARN_ON(&i915->drm, !pll))
		return;

3501 3502 3503 3504 3505 3506 3507 3508 3509 3510
	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
						     &crtc_state->dpll_hw_state);
}

3511 3512 3513 3514 3515 3516 3517 3518 3519
static void dg2_ddi_get_config(struct intel_encoder *encoder,
				struct intel_crtc_state *crtc_state)
{
	intel_mpllb_readout_hw_state(encoder, &crtc_state->mpllb_state);
	crtc_state->port_clock = intel_mpllb_calc_port_clock(encoder, &crtc_state->mpllb_state);

	intel_ddi_get_config(encoder, crtc_state);
}

3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547
static void adls_ddi_get_config(struct intel_encoder *encoder,
				struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, adls_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void rkl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, rkl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void dg1_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, dg1_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void icl_ddi_combo_get_config(struct intel_encoder *encoder,
				     struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, icl_ddi_combo_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3548 3549 3550
static void icl_ddi_tc_get_clock(struct intel_encoder *encoder,
				 struct intel_crtc_state *crtc_state,
				 struct intel_shared_dpll *pll)
3551 3552 3553 3554 3555 3556
{
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum icl_port_dpll_id port_dpll_id;
	struct icl_port_dpll *port_dpll;
	bool pll_active;

3557 3558
	if (drm_WARN_ON(&i915->drm, !pll))
		return;
3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577

	if (intel_get_shared_dpll_id(i915, pll) == DPLL_ID_ICL_TBTPLL)
		port_dpll_id = ICL_PORT_DPLL_DEFAULT;
	else
		port_dpll_id = ICL_PORT_DPLL_MG_PHY;

	port_dpll = &crtc_state->icl_port_dplls[port_dpll_id];

	port_dpll->pll = pll;
	pll_active = intel_dpll_get_hw_state(i915, pll, &port_dpll->hw_state);
	drm_WARN_ON(&i915->drm, !pll_active);

	icl_set_active_port_dpll(crtc_state, port_dpll_id);

	if (intel_get_shared_dpll_id(i915, crtc_state->shared_dpll) == DPLL_ID_ICL_TBTPLL)
		crtc_state->port_clock = icl_calc_tbt_pll_link(i915, encoder->port);
	else
		crtc_state->port_clock = intel_dpll_get_freq(i915, crtc_state->shared_dpll,
							     &crtc_state->dpll_hw_state);
3578
}
3579

3580 3581 3582 3583
static void icl_ddi_tc_get_config(struct intel_encoder *encoder,
				  struct intel_crtc_state *crtc_state)
{
	icl_ddi_tc_get_clock(encoder, crtc_state, icl_ddi_tc_get_pll(encoder));
3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607
	intel_ddi_get_config(encoder, crtc_state);
}

static void bxt_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, bxt_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

static void skl_ddi_get_config(struct intel_encoder *encoder,
			       struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, skl_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

void hsw_ddi_get_config(struct intel_encoder *encoder,
			struct intel_crtc_state *crtc_state)
{
	intel_ddi_get_clock(encoder, crtc_state, hsw_ddi_get_pll(encoder));
	intel_ddi_get_config(encoder, crtc_state);
}

3608 3609 3610
static void intel_ddi_sync_state(struct intel_encoder *encoder,
				 const struct intel_crtc_state *crtc_state)
{
3611 3612 3613 3614 3615 3616 3617
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	if (intel_phy_is_tc(i915, phy))
		intel_tc_port_sanitize(enc_to_dig_port(encoder));

	if (crtc_state && intel_crtc_has_dp_encoder(crtc_state))
3618 3619 3620
		intel_dp_sync_state(encoder, crtc_state);
}

3621 3622 3623 3624 3625 3626 3627 3628 3629
static bool intel_ddi_initial_fastset_check(struct intel_encoder *encoder,
					    struct intel_crtc_state *crtc_state)
{
	if (intel_crtc_has_dp_encoder(crtc_state))
		return intel_dp_initial_fastset_check(encoder, crtc_state);

	return true;
}

3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647
static enum intel_output_type
intel_ddi_compute_output_type(struct intel_encoder *encoder,
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
{
	switch (conn_state->connector->connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		return INTEL_OUTPUT_HDMI;
	case DRM_MODE_CONNECTOR_eDP:
		return INTEL_OUTPUT_EDP;
	case DRM_MODE_CONNECTOR_DisplayPort:
		return INTEL_OUTPUT_DP;
	default:
		MISSING_CASE(conn_state->connector->connector_type);
		return INTEL_OUTPUT_UNUSED;
	}
}

3648 3649 3650
static int intel_ddi_compute_config(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
P
Paulo Zanoni 已提交
3651
{
3652
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
3653
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3654
	enum port port = encoder->port;
3655
	int ret;
P
Paulo Zanoni 已提交
3656

3657
	if (HAS_TRANSCODER(dev_priv, TRANSCODER_EDP) && port == PORT_A)
3658 3659
		pipe_config->cpu_transcoder = TRANSCODER_EDP;

3660
	if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI)) {
3661
		ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
3662
	} else {
3663
		ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
3664 3665
	}

3666 3667
	if (ret)
		return ret;
3668

3669 3670 3671 3672 3673 3674
	if (IS_HASWELL(dev_priv) && crtc->pipe == PIPE_A &&
	    pipe_config->cpu_transcoder == TRANSCODER_EDP)
		pipe_config->pch_pfit.force_thru =
			pipe_config->pch_pfit.enabled ||
			pipe_config->crc_enabled;

3675
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3676
		pipe_config->lane_lat_optim_mask =
3677
			bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
3678

3679 3680
	intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);

3681
	return 0;
P
Paulo Zanoni 已提交
3682 3683
}

3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697
static bool mode_equal(const struct drm_display_mode *mode1,
		       const struct drm_display_mode *mode2)
{
	return drm_mode_match(mode1, mode2,
			      DRM_MODE_MATCH_TIMINGS |
			      DRM_MODE_MATCH_FLAGS |
			      DRM_MODE_MATCH_3D_FLAGS) &&
		mode1->clock == mode2->clock; /* we want an exact match */
}

static bool m_n_equal(const struct intel_link_m_n *m_n_1,
		      const struct intel_link_m_n *m_n_2)
{
	return m_n_1->tu == m_n_2->tu &&
3698 3699
		m_n_1->data_m == m_n_2->data_m &&
		m_n_1->data_n == m_n_2->data_n &&
3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728
		m_n_1->link_m == m_n_2->link_m &&
		m_n_1->link_n == m_n_2->link_n;
}

static bool crtcs_port_sync_compatible(const struct intel_crtc_state *crtc_state1,
				       const struct intel_crtc_state *crtc_state2)
{
	return crtc_state1->hw.active && crtc_state2->hw.active &&
		crtc_state1->output_types == crtc_state2->output_types &&
		crtc_state1->output_format == crtc_state2->output_format &&
		crtc_state1->lane_count == crtc_state2->lane_count &&
		crtc_state1->port_clock == crtc_state2->port_clock &&
		mode_equal(&crtc_state1->hw.adjusted_mode,
			   &crtc_state2->hw.adjusted_mode) &&
		m_n_equal(&crtc_state1->dp_m_n, &crtc_state2->dp_m_n);
}

static u8
intel_ddi_port_sync_transcoders(const struct intel_crtc_state *ref_crtc_state,
				int tile_group_id)
{
	struct drm_connector *connector;
	const struct drm_connector_state *conn_state;
	struct drm_i915_private *dev_priv = to_i915(ref_crtc_state->uapi.crtc->dev);
	struct intel_atomic_state *state =
		to_intel_atomic_state(ref_crtc_state->uapi.state);
	u8 transcoders = 0;
	int i;

3729 3730 3731 3732
	/*
	 * We don't enable port sync on BDW due to missing w/as and
	 * due to not having adjusted the modeset sequence appropriately.
	 */
3733
	if (DISPLAY_VER(dev_priv) < 9)
3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764
		return 0;

	if (!intel_crtc_has_type(ref_crtc_state, INTEL_OUTPUT_DP))
		return 0;

	for_each_new_connector_in_state(&state->base, connector, conn_state, i) {
		struct intel_crtc *crtc = to_intel_crtc(conn_state->crtc);
		const struct intel_crtc_state *crtc_state;

		if (!crtc)
			continue;

		if (!connector->has_tile ||
		    connector->tile_group->id !=
		    tile_group_id)
			continue;
		crtc_state = intel_atomic_get_new_crtc_state(state,
							     crtc);
		if (!crtcs_port_sync_compatible(ref_crtc_state,
						crtc_state))
			continue;
		transcoders |= BIT(crtc_state->cpu_transcoder);
	}

	return transcoders;
}

static int intel_ddi_compute_config_late(struct intel_encoder *encoder,
					 struct intel_crtc_state *crtc_state,
					 struct drm_connector_state *conn_state)
{
3765
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3766 3767 3768
	struct drm_connector *connector = conn_state->connector;
	u8 port_sync_transcoders = 0;

3769 3770 3771
	drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] [CRTC:%d:%s]",
		    encoder->base.base.id, encoder->base.name,
		    crtc_state->uapi.crtc->base.id, crtc_state->uapi.crtc->name);
3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794

	if (connector->has_tile)
		port_sync_transcoders = intel_ddi_port_sync_transcoders(crtc_state,
									connector->tile_group->id);

	/*
	 * EDP Transcoders cannot be ensalved
	 * make them a master always when present
	 */
	if (port_sync_transcoders & BIT(TRANSCODER_EDP))
		crtc_state->master_transcoder = TRANSCODER_EDP;
	else
		crtc_state->master_transcoder = ffs(port_sync_transcoders) - 1;

	if (crtc_state->master_transcoder == crtc_state->cpu_transcoder) {
		crtc_state->master_transcoder = INVALID_TRANSCODER;
		crtc_state->sync_mode_slaves_mask =
			port_sync_transcoders & ~BIT(crtc_state->cpu_transcoder);
	}

	return 0;
}

3795 3796
static void intel_ddi_encoder_destroy(struct drm_encoder *encoder)
{
3797
	struct drm_i915_private *i915 = to_i915(encoder->dev);
3798
	struct intel_digital_port *dig_port = enc_to_dig_port(to_intel_encoder(encoder));
3799
	enum phy phy = intel_port_to_phy(i915, dig_port->base.port);
3800 3801

	intel_dp_encoder_flush_work(encoder);
3802 3803
	if (intel_phy_is_tc(i915, phy))
		intel_tc_port_flush_work(dig_port);
3804
	intel_display_power_flush_work(i915);
3805 3806

	drm_encoder_cleanup(encoder);
3807
	kfree(dig_port->hdcp_port_data.streams);
3808 3809 3810
	kfree(dig_port);
}

3811 3812 3813 3814 3815 3816 3817 3818 3819
static void intel_ddi_encoder_reset(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(encoder));

	intel_dp->reset_link_params = true;

	intel_pps_encoder_reset(intel_dp);
}

P
Paulo Zanoni 已提交
3820
static const struct drm_encoder_funcs intel_ddi_funcs = {
3821
	.reset = intel_ddi_encoder_reset,
3822
	.destroy = intel_ddi_encoder_destroy,
P
Paulo Zanoni 已提交
3823 3824
};

3825
static struct intel_connector *
3826
intel_ddi_init_dp_connector(struct intel_digital_port *dig_port)
3827 3828
{
	struct intel_connector *connector;
3829
	enum port port = dig_port->base.port;
3830

3831
	connector = intel_connector_alloc();
3832 3833 3834
	if (!connector)
		return NULL;

3835 3836 3837 3838
	dig_port->dp.output_reg = DDI_BUF_CTL(port);
	dig_port->dp.prepare_link_retrain = intel_ddi_prepare_link_retrain;
	dig_port->dp.set_link_train = intel_ddi_set_link_train;
	dig_port->dp.set_idle_link_train = intel_ddi_set_idle_link_train;
3839

3840 3841
	dig_port->dp.voltage_max = intel_ddi_dp_voltage_max;
	dig_port->dp.preemph_max = intel_ddi_dp_preemph_max;
3842

3843
	if (!intel_dp_init_connector(dig_port, connector)) {
3844 3845 3846 3847
		kfree(connector);
		return NULL;
	}

3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860
	if (dig_port->base.type == INTEL_OUTPUT_EDP) {
		struct drm_device *dev = dig_port->base.base.dev;
		struct drm_privacy_screen *privacy_screen;

		privacy_screen = drm_privacy_screen_get(dev->dev, NULL);
		if (!IS_ERR(privacy_screen)) {
			drm_connector_attach_privacy_screen_provider(&connector->base,
								     privacy_screen);
		} else if (PTR_ERR(privacy_screen) != -ENODEV) {
			drm_warn(dev, "Error getting privacy-screen\n");
		}
	}

3861 3862 3863
	return connector;
}

3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882
static int modeset_pipe(struct drm_crtc *crtc,
			struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_atomic_state *state;
	struct drm_crtc_state *crtc_state;
	int ret;

	state = drm_atomic_state_alloc(crtc->dev);
	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ctx;

	crtc_state = drm_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(crtc_state)) {
		ret = PTR_ERR(crtc_state);
		goto out;
	}

3883
	crtc_state->connectors_changed = true;
3884 3885

	ret = drm_atomic_commit(state);
3886
out:
3887 3888 3889 3890 3891 3892 3893 3894 3895
	drm_atomic_state_put(state);

	return ret;
}

static int intel_hdmi_reset_link(struct intel_encoder *encoder,
				 struct drm_modeset_acquire_ctx *ctx)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3896
	struct intel_hdmi *hdmi = enc_to_intel_hdmi(encoder);
3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925
	struct intel_connector *connector = hdmi->attached_connector;
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	struct drm_connector_state *conn_state;
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	u8 config;
	int ret;

	if (!connector || connector->base.status != connector_status_connected)
		return 0;

	ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
			       ctx);
	if (ret)
		return ret;

	conn_state = connector->base.state;

	crtc = to_intel_crtc(conn_state->crtc);
	if (!crtc)
		return 0;

	ret = drm_modeset_lock(&crtc->base.mutex, ctx);
	if (ret)
		return ret;

	crtc_state = to_intel_crtc_state(crtc->base.state);

3926 3927
	drm_WARN_ON(&dev_priv->drm,
		    !intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI));
3928

3929
	if (!crtc_state->hw.active)
3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941
		return 0;

	if (!crtc_state->hdmi_high_tmds_clock_ratio &&
	    !crtc_state->hdmi_scrambling)
		return 0;

	if (conn_state->commit &&
	    !try_wait_for_completion(&conn_state->commit->hw_done))
		return 0;

	ret = drm_scdc_readb(adapter, SCDC_TMDS_CONFIG, &config);
	if (ret < 0) {
3942 3943
		drm_err(&dev_priv->drm, "Failed to read TMDS config: %d\n",
			ret);
3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964
		return 0;
	}

	if (!!(config & SCDC_TMDS_BIT_CLOCK_RATIO_BY_40) ==
	    crtc_state->hdmi_high_tmds_clock_ratio &&
	    !!(config & SCDC_SCRAMBLING_ENABLE) ==
	    crtc_state->hdmi_scrambling)
		return 0;

	/*
	 * HDMI 2.0 says that one should not send scrambled data
	 * prior to configuring the sink scrambling, and that
	 * TMDS clock/data transmission should be suspended when
	 * changing the TMDS clock rate in the sink. So let's
	 * just do a full modeset here, even though some sinks
	 * would be perfectly happy if were to just reconfigure
	 * the SCDC settings on the fly.
	 */
	return modeset_pipe(&crtc->base, ctx);
}

3965 3966
static enum intel_hotplug_state
intel_ddi_hotplug(struct intel_encoder *encoder,
3967
		  struct intel_connector *connector)
3968
{
3969
	struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3970
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
3971
	struct intel_dp *intel_dp = &dig_port->dp;
3972 3973
	enum phy phy = intel_port_to_phy(i915, encoder->port);
	bool is_tc = intel_phy_is_tc(i915, phy);
3974
	struct drm_modeset_acquire_ctx ctx;
3975
	enum intel_hotplug_state state;
3976 3977
	int ret;

3978 3979 3980 3981 3982 3983 3984
	if (intel_dp->compliance.test_active &&
	    intel_dp->compliance.test_type == DP_TEST_LINK_PHY_TEST_PATTERN) {
		intel_dp_phy_test(encoder);
		/* just do the PHY test and nothing else */
		return INTEL_HOTPLUG_UNCHANGED;
	}

3985
	state = intel_encoder_hotplug(encoder, connector);
3986 3987 3988 3989

	drm_modeset_acquire_init(&ctx, 0);

	for (;;) {
3990 3991 3992 3993
		if (connector->base.connector_type == DRM_MODE_CONNECTOR_HDMIA)
			ret = intel_hdmi_reset_link(encoder, &ctx);
		else
			ret = intel_dp_retrain_link(encoder, &ctx);
3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004

		if (ret == -EDEADLK) {
			drm_modeset_backoff(&ctx);
			continue;
		}

		break;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
4005 4006
	drm_WARN(encoder->base.dev, ret,
		 "Acquiring modeset locks failed with %i\n", ret);
4007

4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022
	/*
	 * Unpowered type-c dongles can take some time to boot and be
	 * responsible, so here giving some time to those dongles to power up
	 * and then retrying the probe.
	 *
	 * On many platforms the HDMI live state signal is known to be
	 * unreliable, so we can't use it to detect if a sink is connected or
	 * not. Instead we detect if it's connected based on whether we can
	 * read the EDID or not. That in turn has a problem during disconnect,
	 * since the HPD interrupt may be raised before the DDC lines get
	 * disconnected (due to how the required length of DDC vs. HPD
	 * connector pins are specified) and so we'll still be able to get a
	 * valid EDID. To solve this schedule another detection cycle if this
	 * time around we didn't detect any change in the sink's connection
	 * status.
4023 4024 4025 4026 4027 4028
	 *
	 * Type-c connectors which get their HPD signal deasserted then
	 * reasserted, without unplugging/replugging the sink from the
	 * connector, introduce a delay until the AUX channel communication
	 * becomes functional. Retry the detection for 5 seconds on type-c
	 * connectors to account for this delay.
4029
	 */
4030 4031
	if (state == INTEL_HOTPLUG_UNCHANGED &&
	    connector->hotplug_retries < (is_tc ? 5 : 1) &&
4032 4033 4034
	    !dig_port->dp.is_mst)
		state = INTEL_HOTPLUG_RETRY;

4035
	return state;
4036 4037
}

4038 4039 4040
static bool lpt_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4041
	u32 bit = dev_priv->hotplug.pch_hpd[encoder->hpd_pin];
4042 4043 4044 4045 4046 4047 4048

	return intel_de_read(dev_priv, SDEISR) & bit;
}

static bool hsw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4049
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4050

4051
	return intel_de_read(dev_priv, DEISR) & bit;
4052 4053 4054 4055 4056
}

static bool bdw_digital_port_connected(struct intel_encoder *encoder)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4057
	u32 bit = dev_priv->hotplug.hpd[encoder->hpd_pin];
4058 4059 4060 4061

	return intel_de_read(dev_priv, GEN8_DE_PORT_ISR) & bit;
}

4062
static struct intel_connector *
4063
intel_ddi_init_hdmi_connector(struct intel_digital_port *dig_port)
4064 4065
{
	struct intel_connector *connector;
4066
	enum port port = dig_port->base.port;
4067

4068
	connector = intel_connector_alloc();
4069 4070 4071
	if (!connector)
		return NULL;

4072 4073
	dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
	intel_hdmi_init_connector(dig_port, connector);
4074 4075 4076 4077

	return connector;
}

4078
static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dig_port)
4079
{
4080
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
4081

4082
	if (dig_port->base.port != PORT_A)
4083 4084
		return false;

4085
	if (dig_port->saved_port_bits & DDI_A_4_LANES)
4086 4087 4088 4089 4090
		return false;

	/* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
	 *                     supported configuration
	 */
4091
	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4092 4093 4094 4095 4096
		return true;

	return false;
}

4097
static int
4098
intel_ddi_max_lanes(struct intel_digital_port *dig_port)
4099
{
4100 4101
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	enum port port = dig_port->base.port;
4102 4103
	int max_lanes = 4;

4104
	if (DISPLAY_VER(dev_priv) >= 11)
4105 4106 4107
		return max_lanes;

	if (port == PORT_A || port == PORT_E) {
4108
		if (intel_de_read(dev_priv, DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119
			max_lanes = port == PORT_A ? 4 : 0;
		else
			/* Both A and E share 2 lanes */
			max_lanes = 2;
	}

	/*
	 * Some BIOS might fail to set this bit on port A if eDP
	 * wasn't lit up at boot.  Force this bit set when needed
	 * so we use the proper lane count for our calculations.
	 */
4120
	if (intel_ddi_a_force_4_lanes(dig_port)) {
4121 4122
		drm_dbg_kms(&dev_priv->drm,
			    "Forcing DDI_A_4_LANES for port A\n");
4123
		dig_port->saved_port_bits |= DDI_A_4_LANES;
4124 4125 4126 4127 4128 4129
		max_lanes = 4;
	}

	return max_lanes;
}

M
Matt Roper 已提交
4130 4131 4132
static bool hti_uses_phy(struct drm_i915_private *i915, enum phy phy)
{
	return i915->hti_state & HDPORT_ENABLED &&
4133
	       i915->hti_state & HDPORT_DDI_USED(phy);
M
Matt Roper 已提交
4134 4135
}

4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146
static enum hpd_pin xelpd_hpd_pin(struct drm_i915_private *dev_priv,
				  enum port port)
{
	if (port >= PORT_D_XELPD)
		return HPD_PORT_D + port - PORT_D_XELPD;
	else if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
	else
		return HPD_PORT_A + port - PORT_A;
}

4147 4148 4149
static enum hpd_pin dg1_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4150 4151
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4152 4153 4154 4155
	else
		return HPD_PORT_A + port - PORT_A;
}

4156 4157 4158
static enum hpd_pin tgl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
4159 4160
	if (port >= PORT_TC1)
		return HPD_PORT_TC1 + port - PORT_TC1;
4161 4162 4163 4164 4165 4166 4167 4168 4169 4170
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin rkl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return tgl_hpd_pin(dev_priv, port);

4171 4172
	if (port >= PORT_TC1)
		return HPD_PORT_C + port - PORT_TC1;
4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin icl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port >= PORT_C)
		return HPD_PORT_TC1 + port - PORT_C;
	else
		return HPD_PORT_A + port - PORT_A;
}

static enum hpd_pin ehl_hpd_pin(struct drm_i915_private *dev_priv,
				enum port port)
{
	if (port == PORT_D)
		return HPD_PORT_A;

	if (HAS_PCH_MCC(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

4198 4199 4200 4201 4202 4203 4204 4205
static enum hpd_pin skl_hpd_pin(struct drm_i915_private *dev_priv, enum port port)
{
	if (HAS_PCH_TGP(dev_priv))
		return icl_hpd_pin(dev_priv, port);

	return HPD_PORT_A + port - PORT_A;
}

4206 4207
static bool intel_ddi_is_tc(struct drm_i915_private *i915, enum port port)
{
4208
	if (DISPLAY_VER(i915) >= 12)
4209
		return port >= PORT_TC1;
4210
	else if (DISPLAY_VER(i915) >= 11)
4211 4212 4213 4214 4215
		return port >= PORT_C;
	else
		return false;
}

4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227
static void intel_ddi_encoder_suspend(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	intel_dp_encoder_suspend(encoder);

	if (!intel_phy_is_tc(i915, phy))
		return;

4228
	intel_tc_port_flush_work(dig_port);
4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
}

static void intel_ddi_encoder_shutdown(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum phy phy = intel_port_to_phy(i915, encoder->port);

	intel_dp_encoder_shutdown(encoder);
4239
	intel_hdmi_encoder_shutdown(encoder);
4240 4241 4242 4243

	if (!intel_phy_is_tc(i915, phy))
		return;

4244
	intel_tc_port_flush_work(dig_port);
4245 4246
}

4247 4248 4249
#define port_tc_name(port) ((port) - PORT_TC1 + '1')
#define tc_port_name(tc_port) ((tc_port) - TC_PORT_1 + '1')

4250
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
P
Paulo Zanoni 已提交
4251
{
4252
	struct intel_digital_port *dig_port;
4253
	struct intel_encoder *encoder;
4254
	const struct intel_bios_encoder_data *devdata;
4255
	bool init_hdmi, init_dp;
4256
	enum phy phy = intel_port_to_phy(dev_priv, port);
4257

M
Matt Roper 已提交
4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269
	/*
	 * On platforms with HTI (aka HDPORT), if it's enabled at boot it may
	 * have taken over some of the PHYs and made them unavailable to the
	 * driver.  In that case we should skip initializing the corresponding
	 * outputs.
	 */
	if (hti_uses_phy(dev_priv, phy)) {
		drm_dbg_kms(&dev_priv->drm, "PORT %c / PHY %c reserved by HTI\n",
			    port_name(port), phy_name(phy));
		return;
	}

4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280
	devdata = intel_bios_encoder_data_lookup(dev_priv, port);
	if (!devdata) {
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not present\n",
			    port_name(port));
		return;
	}

	init_hdmi = intel_bios_encoder_supports_dvi(devdata) ||
		intel_bios_encoder_supports_hdmi(devdata);
	init_dp = intel_bios_encoder_supports_dp(devdata);
4281 4282 4283 4284 4285 4286 4287 4288 4289

	if (intel_bios_is_lspcon_present(dev_priv, port)) {
		/*
		 * Lspcon device needs to be driven with DP connector
		 * with special detection sequence. So make sure DP
		 * is initialized before lspcon.
		 */
		init_dp = true;
		init_hdmi = false;
4290 4291
		drm_dbg_kms(&dev_priv->drm, "VBT says port %c has lspcon\n",
			    port_name(port));
4292 4293
	}

4294
	if (!init_dp && !init_hdmi) {
4295 4296 4297
		drm_dbg_kms(&dev_priv->drm,
			    "VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
			    port_name(port));
4298
		return;
4299
	}
P
Paulo Zanoni 已提交
4300

4301 4302 4303
	if (intel_phy_is_snps(dev_priv, phy) &&
	    dev_priv->snps_phy_failed_calibration & BIT(phy)) {
		drm_dbg_kms(&dev_priv->drm,
4304
			    "SNPS PHY %c failed to calibrate, proceeding anyway\n",
4305 4306 4307
			    phy_name(phy));
	}

4308 4309
	dig_port = kzalloc(sizeof(*dig_port), GFP_KERNEL);
	if (!dig_port)
P
Paulo Zanoni 已提交
4310 4311
		return;

4312
	encoder = &dig_port->base;
4313
	encoder->devdata = devdata;
P
Paulo Zanoni 已提交
4314

4315 4316 4317 4318 4319 4320 4321
	if (DISPLAY_VER(dev_priv) >= 13 && port >= PORT_D_XELPD) {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c",
				 port_name(port - PORT_D_XELPD + PORT_D),
				 phy_name(phy));
	} else if (DISPLAY_VER(dev_priv) >= 12) {
4322 4323 4324 4325 4326 4327
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %s%c/PHY %s%c",
				 port >= PORT_TC1 ? "TC" : "",
4328
				 port >= PORT_TC1 ? port_tc_name(port) : port_name(port),
4329
				 tc_port != TC_PORT_NONE ? "TC" : "",
4330
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4331
	} else if (DISPLAY_VER(dev_priv) >= 11) {
4332 4333 4334 4335 4336 4337 4338 4339
		enum tc_port tc_port = intel_port_to_tc(dev_priv, port);

		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c%s/PHY %s%c",
				 port_name(port),
				 port >= PORT_C ? " (TC)" : "",
				 tc_port != TC_PORT_NONE ? "TC" : "",
4340
				 tc_port != TC_PORT_NONE ? tc_port_name(tc_port) : phy_name(phy));
4341 4342 4343 4344 4345
	} else {
		drm_encoder_init(&dev_priv->drm, &encoder->base, &intel_ddi_funcs,
				 DRM_MODE_ENCODER_TMDS,
				 "DDI %c/PHY %c", port_name(port),  phy_name(phy));
	}
P
Paulo Zanoni 已提交
4346

4347 4348 4349
	mutex_init(&dig_port->hdcp_mutex);
	dig_port->num_hdcp_streams = 0;

4350 4351 4352
	encoder->hotplug = intel_ddi_hotplug;
	encoder->compute_output_type = intel_ddi_compute_output_type;
	encoder->compute_config = intel_ddi_compute_config;
4353
	encoder->compute_config_late = intel_ddi_compute_config_late;
4354 4355 4356 4357 4358 4359 4360
	encoder->enable = intel_enable_ddi;
	encoder->pre_pll_enable = intel_ddi_pre_pll_enable;
	encoder->pre_enable = intel_ddi_pre_enable;
	encoder->disable = intel_disable_ddi;
	encoder->post_disable = intel_ddi_post_disable;
	encoder->update_pipe = intel_ddi_update_pipe;
	encoder->get_hw_state = intel_ddi_get_hw_state;
4361
	encoder->sync_state = intel_ddi_sync_state;
4362
	encoder->initial_fastset_check = intel_ddi_initial_fastset_check;
4363 4364
	encoder->suspend = intel_ddi_encoder_suspend;
	encoder->shutdown = intel_ddi_encoder_shutdown;
4365 4366 4367
	encoder->get_power_domains = intel_ddi_get_power_domains;

	encoder->type = INTEL_OUTPUT_DDI;
4368
	encoder->power_domain = intel_display_power_ddi_lanes_domain(dev_priv, port);
4369 4370 4371
	encoder->port = port;
	encoder->cloneable = 0;
	encoder->pipe_mask = ~0;
4372

4373
	if (IS_DG2(dev_priv)) {
4374 4375
		encoder->enable_clock = intel_mpllb_enable;
		encoder->disable_clock = intel_mpllb_disable;
4376 4377
		encoder->get_config = dg2_ddi_get_config;
	} else if (IS_ALDERLAKE_S(dev_priv)) {
4378 4379
		encoder->enable_clock = adls_ddi_enable_clock;
		encoder->disable_clock = adls_ddi_disable_clock;
4380
		encoder->is_clock_enabled = adls_ddi_is_clock_enabled;
4381
		encoder->get_config = adls_ddi_get_config;
4382 4383 4384
	} else if (IS_ROCKETLAKE(dev_priv)) {
		encoder->enable_clock = rkl_ddi_enable_clock;
		encoder->disable_clock = rkl_ddi_disable_clock;
4385
		encoder->is_clock_enabled = rkl_ddi_is_clock_enabled;
4386
		encoder->get_config = rkl_ddi_get_config;
4387
	} else if (IS_DG1(dev_priv)) {
4388 4389
		encoder->enable_clock = dg1_ddi_enable_clock;
		encoder->disable_clock = dg1_ddi_disable_clock;
4390
		encoder->is_clock_enabled = dg1_ddi_is_clock_enabled;
4391
		encoder->get_config = dg1_ddi_get_config;
4392 4393 4394 4395
	} else if (IS_JSL_EHL(dev_priv)) {
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = jsl_ddi_tc_enable_clock;
			encoder->disable_clock = jsl_ddi_tc_disable_clock;
4396
			encoder->is_clock_enabled = jsl_ddi_tc_is_clock_enabled;
4397
			encoder->get_config = icl_ddi_combo_get_config;
4398 4399 4400
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4401
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4402
			encoder->get_config = icl_ddi_combo_get_config;
4403
		}
4404
	} else if (DISPLAY_VER(dev_priv) >= 11) {
4405 4406 4407
		if (intel_ddi_is_tc(dev_priv, port)) {
			encoder->enable_clock = icl_ddi_tc_enable_clock;
			encoder->disable_clock = icl_ddi_tc_disable_clock;
4408
			encoder->is_clock_enabled = icl_ddi_tc_is_clock_enabled;
4409
			encoder->get_config = icl_ddi_tc_get_config;
4410 4411 4412
		} else {
			encoder->enable_clock = icl_ddi_combo_enable_clock;
			encoder->disable_clock = icl_ddi_combo_disable_clock;
4413
			encoder->is_clock_enabled = icl_ddi_combo_is_clock_enabled;
4414
			encoder->get_config = icl_ddi_combo_get_config;
4415
		}
4416
	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
4417 4418
		/* BXT/GLK have fixed PLL->port mapping */
		encoder->get_config = bxt_ddi_get_config;
4419
	} else if (DISPLAY_VER(dev_priv) == 9) {
4420 4421
		encoder->enable_clock = skl_ddi_enable_clock;
		encoder->disable_clock = skl_ddi_disable_clock;
4422
		encoder->is_clock_enabled = skl_ddi_is_clock_enabled;
4423
		encoder->get_config = skl_ddi_get_config;
4424
	} else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv)) {
4425 4426
		encoder->enable_clock = hsw_ddi_enable_clock;
		encoder->disable_clock = hsw_ddi_disable_clock;
4427
		encoder->is_clock_enabled = hsw_ddi_is_clock_enabled;
4428
		encoder->get_config = hsw_ddi_get_config;
4429 4430
	}

4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443
	if (IS_DG2(dev_priv)) {
		encoder->set_signal_levels = intel_snps_phy_set_signal_levels;
	} else if (DISPLAY_VER(dev_priv) >= 12) {
		if (intel_phy_is_combo(dev_priv, phy))
			encoder->set_signal_levels = icl_combo_phy_set_signal_levels;
		else
			encoder->set_signal_levels = tgl_dkl_phy_set_signal_levels;
	} else if (DISPLAY_VER(dev_priv) >= 11) {
		if (intel_phy_is_combo(dev_priv, phy))
			encoder->set_signal_levels = icl_combo_phy_set_signal_levels;
		else
			encoder->set_signal_levels = icl_mg_phy_set_signal_levels;
	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
4444
		encoder->set_signal_levels = bxt_ddi_phy_set_signal_levels;
4445
	} else {
4446
		encoder->set_signal_levels = hsw_set_signal_levels;
4447
	}
4448

4449 4450
	intel_ddi_buf_trans_init(encoder);

4451 4452 4453
	if (DISPLAY_VER(dev_priv) >= 13)
		encoder->hpd_pin = xelpd_hpd_pin(dev_priv, port);
	else if (IS_DG1(dev_priv))
4454 4455
		encoder->hpd_pin = dg1_hpd_pin(dev_priv, port);
	else if (IS_ROCKETLAKE(dev_priv))
4456
		encoder->hpd_pin = rkl_hpd_pin(dev_priv, port);
4457
	else if (DISPLAY_VER(dev_priv) >= 12)
4458
		encoder->hpd_pin = tgl_hpd_pin(dev_priv, port);
4459
	else if (IS_JSL_EHL(dev_priv))
4460
		encoder->hpd_pin = ehl_hpd_pin(dev_priv, port);
4461
	else if (DISPLAY_VER(dev_priv) == 11)
4462
		encoder->hpd_pin = icl_hpd_pin(dev_priv, port);
4463
	else if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
4464
		encoder->hpd_pin = skl_hpd_pin(dev_priv, port);
4465 4466
	else
		encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
P
Paulo Zanoni 已提交
4467

4468
	if (DISPLAY_VER(dev_priv) >= 11)
4469 4470 4471
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& DDI_BUF_PORT_REVERSAL;
4472
	else
4473 4474 4475
		dig_port->saved_port_bits =
			intel_de_read(dev_priv, DDI_BUF_CTL(port))
			& (DDI_BUF_PORT_REVERSAL | DDI_A_4_LANES);
4476

4477 4478 4479
	if (intel_bios_is_lane_reversal_needed(dev_priv, port))
		dig_port->saved_port_bits |= DDI_BUF_PORT_REVERSAL;

4480 4481 4482
	dig_port->dp.output_reg = INVALID_MMIO_REG;
	dig_port->max_lanes = intel_ddi_max_lanes(dig_port);
	dig_port->aux_ch = intel_bios_port_aux_ch(dev_priv, port);
P
Paulo Zanoni 已提交
4483

4484
	if (intel_phy_is_tc(dev_priv, phy)) {
4485
		bool is_legacy =
4486 4487
			!intel_bios_encoder_supports_typec_usb(devdata) &&
			!intel_bios_encoder_supports_tbt(devdata);
4488

4489
		intel_tc_port_init(dig_port, is_legacy);
4490

4491 4492
		encoder->update_prepare = intel_ddi_update_prepare;
		encoder->update_complete = intel_ddi_update_complete;
4493
	}
4494

4495
	drm_WARN_ON(&dev_priv->drm, port > PORT_I);
4496
	dig_port->ddi_io_power_domain = intel_display_power_ddi_io_domain(dev_priv, port);
4497

4498
	if (init_dp) {
4499
		if (!intel_ddi_init_dp_connector(dig_port))
4500
			goto err;
4501

4502
		dig_port->hpd_pulse = intel_dp_hpd_pulse;
4503

4504 4505
		if (dig_port->dp.mso_link_count)
			encoder->pipe_mask = intel_ddi_splitter_pipe_mask(dev_priv);
4506
	}
4507

4508 4509
	/* In theory we don't need the encoder->type check, but leave it just in
	 * case we have some really bad VBTs... */
4510
	if (encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
4511
		if (!intel_ddi_init_hdmi_connector(dig_port))
4512
			goto err;
4513
	}
4514

4515
	if (DISPLAY_VER(dev_priv) >= 11) {
4516
		if (intel_phy_is_tc(dev_priv, phy))
4517
			dig_port->connected = intel_tc_port_connected;
4518
		else
4519
			dig_port->connected = lpt_digital_port_connected;
4520
	} else if (DISPLAY_VER(dev_priv) >= 8) {
4521 4522
		if (port == PORT_A || IS_GEMINILAKE(dev_priv) ||
		    IS_BROXTON(dev_priv))
4523
			dig_port->connected = bdw_digital_port_connected;
4524
		else
4525
			dig_port->connected = lpt_digital_port_connected;
4526
	} else {
4527
		if (port == PORT_A)
4528
			dig_port->connected = hsw_digital_port_connected;
4529
		else
4530
			dig_port->connected = lpt_digital_port_connected;
4531 4532
	}

4533
	intel_infoframe_init(dig_port);
4534

4535 4536 4537
	return;

err:
4538
	drm_encoder_cleanup(&encoder->base);
4539
	kfree(dig_port);
P
Paulo Zanoni 已提交
4540
}