chip.c 97.1 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7 8
 * Copyright (c) 2015 CMC Electronics, Inc.
 *	Added support for VLAN Table Unit operations
 *
9 10
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35
#include <net/switchdev.h>
36

37
#include "mv88e6xxx.h"
38
#include "global1.h"
39
#include "global2.h"
40

41
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
42
{
43 44
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
45 46 47 48
		dump_stack();
	}
}

49 50 51 52 53 54 55 56 57 58
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
59
 */
60

61
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
62 63
			      int addr, int reg, u16 *val)
{
64
	if (!chip->smi_ops)
65 66
		return -EOPNOTSUPP;

67
	return chip->smi_ops->read(chip, addr, reg, val);
68 69
}

70
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
71 72
			       int addr, int reg, u16 val)
{
73
	if (!chip->smi_ops)
74 75
		return -EOPNOTSUPP;

76
	return chip->smi_ops->write(chip, addr, reg, val);
77 78
}

79
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
80 81 82 83
					  int addr, int reg, u16 *val)
{
	int ret;

84
	ret = mdiobus_read_nested(chip->bus, addr, reg);
85 86 87 88 89 90 91 92
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

93
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
94 95 96 97
					   int addr, int reg, u16 val)
{
	int ret;

98
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
99 100 101 102 103 104
	if (ret < 0)
		return ret;

	return 0;
}

105
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
106 107 108 109
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

110
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
111 112 113 114 115
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
116
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
117 118 119
		if (ret < 0)
			return ret;

120
		if ((ret & SMI_CMD_BUSY) == 0)
121 122 123 124 125 126
			return 0;
	}

	return -ETIMEDOUT;
}

127
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
128
					 int addr, int reg, u16 *val)
129 130 131
{
	int ret;

132
	/* Wait for the bus to become free. */
133
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
134 135 136
	if (ret < 0)
		return ret;

137
	/* Transmit the read command. */
138
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
139
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
140 141 142
	if (ret < 0)
		return ret;

143
	/* Wait for the read command to complete. */
144
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
145 146 147
	if (ret < 0)
		return ret;

148
	/* Read the data. */
149
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
150 151 152
	if (ret < 0)
		return ret;

153
	*val = ret & 0xffff;
154

155
	return 0;
156 157
}

158
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
159
					  int addr, int reg, u16 val)
160 161 162
{
	int ret;

163
	/* Wait for the bus to become free. */
164
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
165 166 167
	if (ret < 0)
		return ret;

168
	/* Transmit the data to write. */
169
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
170 171 172
	if (ret < 0)
		return ret;

173
	/* Transmit the write command. */
174
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
175
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
176 177 178
	if (ret < 0)
		return ret;

179
	/* Wait for the write command to complete. */
180
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
181 182 183 184 185 186
	if (ret < 0)
		return ret;

	return 0;
}

187
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
188 189 190 191
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

192
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
193 194 195
{
	int err;

196
	assert_reg_lock(chip);
197

198
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
199 200 201
	if (err)
		return err;

202
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
203 204 205 206 207
		addr, reg, *val);

	return 0;
}

208
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
209
{
210 211
	int err;

212
	assert_reg_lock(chip);
213

214
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
215 216 217
	if (err)
		return err;

218
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
219 220
		addr, reg, val);

221 222 223
	return 0;
}

224 225
static int mv88e6xxx_port_read(struct mv88e6xxx_chip *chip, int port, int reg,
			       u16 *val)
226 227 228 229 230 231
{
	int addr = chip->info->port_base_addr + port;

	return mv88e6xxx_read(chip, addr, reg, val);
}

232 233
static int mv88e6xxx_port_write(struct mv88e6xxx_chip *chip, int port, int reg,
				u16 val)
234 235 236 237 238 239
{
	int addr = chip->info->port_base_addr + port;

	return mv88e6xxx_write(chip, addr, reg, val);
}

240 241 242 243 244
static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
			      int reg, u16 *val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */

245
	if (!chip->info->ops->phy_read)
246 247
		return -EOPNOTSUPP;

248
	return chip->info->ops->phy_read(chip, addr, reg, val);
249 250 251 252 253 254 255
}

static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
			       int reg, u16 val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */

256
	if (!chip->info->ops->phy_write)
257 258
		return -EOPNOTSUPP;

259
	return chip->info->ops->phy_write(chip, addr, reg, val);
260 261
}

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
{
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
		return -EOPNOTSUPP;

	return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
}

static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
{
	int err;

	/* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
	err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
	if (unlikely(err)) {
		dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
			phy, err);
	}
}

static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
				   u8 page, int reg, u16 *val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_read(chip, phy, reg, val);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
				    u8 page, int reg, u16 val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
{
	return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
				       reg, val);
}

static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
{
	return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
					reg, val);
}

330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;

	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g2_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g2_irq.domain);
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
	int err, irq;
	u16 reg;

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~GENMASK(chip->g1_irq.nirqs, 0);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
		goto out;

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
		goto out;

	return 0;

out:
	mv88e6xxx_g1_irq_free(chip);

	return err;
}

488
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
489
{
490
	int i;
491

492
	for (i = 0; i < 16; i++) {
493 494 495 496 497 498 499 500 501 502 503 504 505
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

506
	dev_err(chip->dev, "Timeout while waiting for switch\n");
507 508 509
	return -ETIMEDOUT;
}

510
/* Indirect write to single pointer-data register with an Update bit */
511
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
512 513
{
	u16 val;
514
	int err;
515 516

	/* Wait until the previous operation is completed */
517 518 519
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
520 521 522 523 524 525 526

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

527
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
528 529
{
	u16 val;
530
	int i, err;
531

532
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
533 534 535
	if (err)
		return err;

536 537 538 539
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
				 val & ~GLOBAL_CONTROL_PPU_ENABLE);
	if (err)
		return err;
540

541
	for (i = 0; i < 16; i++) {
542 543 544
		err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
		if (err)
			return err;
545

546
		usleep_range(1000, 2000);
547
		if ((val & GLOBAL_STATUS_PPU_MASK) != GLOBAL_STATUS_PPU_POLLING)
548
			return 0;
549 550 551 552 553
	}

	return -ETIMEDOUT;
}

554
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
555
{
556 557
	u16 val;
	int i, err;
558

559 560 561
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
	if (err)
		return err;
562

563 564
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
				 val | GLOBAL_CONTROL_PPU_ENABLE);
565 566
	if (err)
		return err;
567

568
	for (i = 0; i < 16; i++) {
569 570 571
		err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
		if (err)
			return err;
572

573
		usleep_range(1000, 2000);
574
		if ((val & GLOBAL_STATUS_PPU_MASK) == GLOBAL_STATUS_PPU_POLLING)
575
			return 0;
576 577 578 579 580 581 582
	}

	return -ETIMEDOUT;
}

static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
{
583
	struct mv88e6xxx_chip *chip;
584

585
	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
586

587
	mutex_lock(&chip->reg_lock);
588

589 590 591 592
	if (mutex_trylock(&chip->ppu_mutex)) {
		if (mv88e6xxx_ppu_enable(chip) == 0)
			chip->ppu_disabled = 0;
		mutex_unlock(&chip->ppu_mutex);
593
	}
594

595
	mutex_unlock(&chip->reg_lock);
596 597 598 599
}

static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
{
600
	struct mv88e6xxx_chip *chip = (void *)_ps;
601

602
	schedule_work(&chip->ppu_work);
603 604
}

605
static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
606 607 608
{
	int ret;

609
	mutex_lock(&chip->ppu_mutex);
610

611
	/* If the PHY polling unit is enabled, disable it so that
612 613 614 615
	 * we can access the PHY registers.  If it was already
	 * disabled, cancel the timer that is going to re-enable
	 * it.
	 */
616 617
	if (!chip->ppu_disabled) {
		ret = mv88e6xxx_ppu_disable(chip);
618
		if (ret < 0) {
619
			mutex_unlock(&chip->ppu_mutex);
620 621
			return ret;
		}
622
		chip->ppu_disabled = 1;
623
	} else {
624
		del_timer(&chip->ppu_timer);
625
		ret = 0;
626 627 628 629 630
	}

	return ret;
}

631
static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
632
{
633
	/* Schedule a timer to re-enable the PHY polling unit. */
634 635
	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
	mutex_unlock(&chip->ppu_mutex);
636 637
}

638
static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
639
{
640 641 642 643 644
	mutex_init(&chip->ppu_mutex);
	INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
	init_timer(&chip->ppu_timer);
	chip->ppu_timer.data = (unsigned long)chip;
	chip->ppu_timer.function = mv88e6xxx_ppu_reenable_timer;
645 646
}

647 648 649 650 651
static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
{
	del_timer_sync(&chip->ppu_timer);
}

652 653
static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
				  int reg, u16 *val)
654
{
655
	int err;
656

657 658 659
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_read(chip, addr, reg, val);
660
		mv88e6xxx_ppu_access_put(chip);
661 662
	}

663
	return err;
664 665
}

666 667
static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
				   int reg, u16 val)
668
{
669
	int err;
670

671 672 673
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_write(chip, addr, reg, val);
674
		mv88e6xxx_ppu_access_put(chip);
675 676
	}

677
	return err;
678 679
}

680
static bool mv88e6xxx_6065_family(struct mv88e6xxx_chip *chip)
681
{
682
	return chip->info->family == MV88E6XXX_FAMILY_6065;
683 684
}

685
static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
686
{
687
	return chip->info->family == MV88E6XXX_FAMILY_6095;
688 689
}

690
static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
691
{
692
	return chip->info->family == MV88E6XXX_FAMILY_6097;
693 694
}

695
static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
696
{
697
	return chip->info->family == MV88E6XXX_FAMILY_6165;
698 699
}

700
static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
701
{
702
	return chip->info->family == MV88E6XXX_FAMILY_6185;
703 704
}

705
static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
706
{
707
	return chip->info->family == MV88E6XXX_FAMILY_6320;
708 709
}

710
static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
711
{
712
	return chip->info->family == MV88E6XXX_FAMILY_6351;
713 714
}

715
static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
716
{
717
	return chip->info->family == MV88E6XXX_FAMILY_6352;
718 719
}

720 721 722 723
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
724 725
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
726
{
V
Vivien Didelot 已提交
727
	struct mv88e6xxx_chip *chip = ds->priv;
728 729
	u16 reg;
	int err;
730 731 732 733

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

734
	mutex_lock(&chip->reg_lock);
735

736 737
	err = mv88e6xxx_port_read(chip, port, PORT_PCS_CTRL, &reg);
	if (err)
738 739
		goto out;

740 741 742 743 744
	reg &= ~(PORT_PCS_CTRL_LINK_UP |
		 PORT_PCS_CTRL_FORCE_LINK |
		 PORT_PCS_CTRL_DUPLEX_FULL |
		 PORT_PCS_CTRL_FORCE_DUPLEX |
		 PORT_PCS_CTRL_UNFORCED);
745 746 747

	reg |= PORT_PCS_CTRL_FORCE_LINK;
	if (phydev->link)
748
		reg |= PORT_PCS_CTRL_LINK_UP;
749

750
	if (mv88e6xxx_6065_family(chip) && phydev->speed > SPEED_100)
751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
		goto out;

	switch (phydev->speed) {
	case SPEED_1000:
		reg |= PORT_PCS_CTRL_1000;
		break;
	case SPEED_100:
		reg |= PORT_PCS_CTRL_100;
		break;
	case SPEED_10:
		reg |= PORT_PCS_CTRL_10;
		break;
	default:
		pr_info("Unknown speed");
		goto out;
	}

	reg |= PORT_PCS_CTRL_FORCE_DUPLEX;
	if (phydev->duplex == DUPLEX_FULL)
		reg |= PORT_PCS_CTRL_DUPLEX_FULL;

772
	if ((mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip)) &&
773
	    (port >= mv88e6xxx_num_ports(chip) - 2)) {
774 775 776 777 778 779 780 781
		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
			reg |= PORT_PCS_CTRL_RGMII_DELAY_RXCLK;
		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
			reg |= PORT_PCS_CTRL_RGMII_DELAY_TXCLK;
		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
			reg |= (PORT_PCS_CTRL_RGMII_DELAY_RXCLK |
				PORT_PCS_CTRL_RGMII_DELAY_TXCLK);
	}
782
	mv88e6xxx_port_write(chip, port, PORT_PCS_CTRL, reg);
783 784

out:
785
	mutex_unlock(&chip->reg_lock);
786 787
}

788
static int _mv88e6xxx_stats_wait(struct mv88e6xxx_chip *chip)
789
{
790 791
	u16 val;
	int i, err;
792 793

	for (i = 0; i < 10; i++) {
794 795
		err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_OP, &val);
		if ((val & GLOBAL_STATS_OP_BUSY) == 0)
796 797 798 799 800 801
			return 0;
	}

	return -ETIMEDOUT;
}

802
static int _mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
803
{
804
	int err;
805

806
	if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
807 808
		port = (port + 1) << 5;

809
	/* Snapshot the hardware statistics counters for this port. */
810 811 812 813 814
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_CAPTURE_PORT |
				 GLOBAL_STATS_OP_HIST_RX_TX | port);
	if (err)
		return err;
815

816
	/* Wait for the snapshotting to complete. */
817
	return _mv88e6xxx_stats_wait(chip);
818 819
}

820
static void _mv88e6xxx_stats_read(struct mv88e6xxx_chip *chip,
821
				  int stat, u32 *val)
822
{
823 824 825
	u32 value;
	u16 reg;
	int err;
826 827 828

	*val = 0;

829 830 831 832
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_READ_CAPTURED |
				 GLOBAL_STATS_OP_HIST_RX_TX | stat);
	if (err)
833 834
		return;

835 836
	err = _mv88e6xxx_stats_wait(chip);
	if (err)
837 838
		return;

839 840
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_COUNTER_32, &reg);
	if (err)
841 842
		return;

843
	value = reg << 16;
844

845 846
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_COUNTER_01, &reg);
	if (err)
847 848
		return;

849
	*val = value | reg;
850 851
}

852
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
	{ "in_good_octets",	8, 0x00, BANK0, },
	{ "in_bad_octets",	4, 0x02, BANK0, },
	{ "in_unicast",		4, 0x04, BANK0, },
	{ "in_broadcasts",	4, 0x06, BANK0, },
	{ "in_multicasts",	4, 0x07, BANK0, },
	{ "in_pause",		4, 0x16, BANK0, },
	{ "in_undersize",	4, 0x18, BANK0, },
	{ "in_fragments",	4, 0x19, BANK0, },
	{ "in_oversize",	4, 0x1a, BANK0, },
	{ "in_jabber",		4, 0x1b, BANK0, },
	{ "in_rx_error",	4, 0x1c, BANK0, },
	{ "in_fcs_error",	4, 0x1d, BANK0, },
	{ "out_octets",		8, 0x0e, BANK0, },
	{ "out_unicast",	4, 0x10, BANK0, },
	{ "out_broadcasts",	4, 0x13, BANK0, },
	{ "out_multicasts",	4, 0x12, BANK0, },
	{ "out_pause",		4, 0x15, BANK0, },
	{ "excessive",		4, 0x11, BANK0, },
	{ "collisions",		4, 0x1e, BANK0, },
	{ "deferred",		4, 0x05, BANK0, },
	{ "single",		4, 0x14, BANK0, },
	{ "multiple",		4, 0x17, BANK0, },
	{ "out_fcs_error",	4, 0x03, BANK0, },
	{ "late",		4, 0x1f, BANK0, },
	{ "hist_64bytes",	4, 0x08, BANK0, },
	{ "hist_65_127bytes",	4, 0x09, BANK0, },
	{ "hist_128_255bytes",	4, 0x0a, BANK0, },
	{ "hist_256_511bytes",	4, 0x0b, BANK0, },
	{ "hist_512_1023bytes", 4, 0x0c, BANK0, },
	{ "hist_1024_max_bytes", 4, 0x0d, BANK0, },
	{ "sw_in_discards",	4, 0x10, PORT, },
	{ "sw_in_filtered",	2, 0x12, PORT, },
	{ "sw_out_filtered",	2, 0x13, PORT, },
	{ "in_discards",	4, 0x00 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_filtered",	4, 0x01 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_accepted",	4, 0x02 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_bad_accepted",	4, 0x03 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_good_avb_class_a", 4, 0x04 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_good_avb_class_b", 4, 0x05 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_bad_avb_class_a", 4, 0x06 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_bad_avb_class_b", 4, 0x07 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "tcam_counter_0",	4, 0x08 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "tcam_counter_1",	4, 0x09 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "tcam_counter_2",	4, 0x0a | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "tcam_counter_3",	4, 0x0b | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_da_unknown",	4, 0x0e | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_management",	4, 0x0f | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_queue_0",	4, 0x10 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_queue_1",	4, 0x11 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_queue_2",	4, 0x12 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_queue_3",	4, 0x13 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_queue_4",	4, 0x14 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_queue_5",	4, 0x15 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_queue_6",	4, 0x16 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_queue_7",	4, 0x17 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_cut_through",	4, 0x18 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_octets_a",	4, 0x1a | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_octets_b",	4, 0x1b | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_management",	4, 0x1f | GLOBAL_STATS_OP_BANK_1, BANK1, },
912 913
};

914
static bool mv88e6xxx_has_stat(struct mv88e6xxx_chip *chip,
915
			       struct mv88e6xxx_hw_stat *stat)
916
{
917 918
	switch (stat->type) {
	case BANK0:
919
		return true;
920
	case BANK1:
921
		return mv88e6xxx_6320_family(chip);
922
	case PORT:
923 924 925 926 927 928
		return mv88e6xxx_6095_family(chip) ||
			mv88e6xxx_6185_family(chip) ||
			mv88e6xxx_6097_family(chip) ||
			mv88e6xxx_6165_family(chip) ||
			mv88e6xxx_6351_family(chip) ||
			mv88e6xxx_6352_family(chip);
929
	}
930
	return false;
931 932
}

933
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
934
					    struct mv88e6xxx_hw_stat *s,
935 936 937 938
					    int port)
{
	u32 low;
	u32 high = 0;
939 940
	int err;
	u16 reg;
941 942
	u64 value;

943 944
	switch (s->type) {
	case PORT:
945 946
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
947 948
			return UINT64_MAX;

949
		low = reg;
950
		if (s->sizeof_stat == 4) {
951 952
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
953
				return UINT64_MAX;
954
			high = reg;
955
		}
956 957 958
		break;
	case BANK0:
	case BANK1:
959
		_mv88e6xxx_stats_read(chip, s->reg, &low);
960
		if (s->sizeof_stat == 8)
961
			_mv88e6xxx_stats_read(chip, s->reg + 1, &high);
962 963 964 965 966
	}
	value = (((u64)high) << 16) | low;
	return value;
}

967 968
static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
969
{
V
Vivien Didelot 已提交
970
	struct mv88e6xxx_chip *chip = ds->priv;
971 972
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
973

974 975
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
976
		if (mv88e6xxx_has_stat(chip, stat)) {
977 978 979 980
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
981
	}
982 983
}

984
static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
985
{
V
Vivien Didelot 已提交
986
	struct mv88e6xxx_chip *chip = ds->priv;
987 988 989 990 991
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
992
		if (mv88e6xxx_has_stat(chip, stat))
993 994 995
			j++;
	}
	return j;
996 997
}

998 999
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
1000
{
V
Vivien Didelot 已提交
1001
	struct mv88e6xxx_chip *chip = ds->priv;
1002 1003 1004 1005
	struct mv88e6xxx_hw_stat *stat;
	int ret;
	int i, j;

1006
	mutex_lock(&chip->reg_lock);
1007

1008
	ret = _mv88e6xxx_stats_snapshot(chip, port);
1009
	if (ret < 0) {
1010
		mutex_unlock(&chip->reg_lock);
1011 1012 1013 1014
		return;
	}
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
1015 1016
		if (mv88e6xxx_has_stat(chip, stat)) {
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port);
1017 1018 1019 1020
			j++;
		}
	}

1021
	mutex_unlock(&chip->reg_lock);
1022 1023
}

1024
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1025 1026 1027 1028
{
	return 32 * sizeof(u16);
}

1029 1030
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1031
{
V
Vivien Didelot 已提交
1032
	struct mv88e6xxx_chip *chip = ds->priv;
1033 1034
	int err;
	u16 reg;
1035 1036 1037 1038 1039 1040 1041
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1042
	mutex_lock(&chip->reg_lock);
1043

1044 1045
	for (i = 0; i < 32; i++) {

1046 1047 1048
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1049
	}
1050

1051
	mutex_unlock(&chip->reg_lock);
1052 1053
}

1054
static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
1055
{
1056
	return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
1057 1058
}

1059 1060
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
1061
{
V
Vivien Didelot 已提交
1062
	struct mv88e6xxx_chip *chip = ds->priv;
1063 1064
	u16 reg;
	int err;
1065

1066
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1067 1068
		return -EOPNOTSUPP;

1069
	mutex_lock(&chip->reg_lock);
1070

1071 1072
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1073
		goto out;
1074 1075 1076 1077

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

1078
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1079
	if (err)
1080
		goto out;
1081

1082
	e->eee_active = !!(reg & PORT_STATUS_EEE);
1083
out:
1084
	mutex_unlock(&chip->reg_lock);
1085 1086

	return err;
1087 1088
}

1089 1090
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
1091
{
V
Vivien Didelot 已提交
1092
	struct mv88e6xxx_chip *chip = ds->priv;
1093 1094
	u16 reg;
	int err;
1095

1096
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1097 1098
		return -EOPNOTSUPP;

1099
	mutex_lock(&chip->reg_lock);
1100

1101 1102
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1103 1104
		goto out;

1105
	reg &= ~0x0300;
1106 1107 1108 1109 1110
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

1111
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
1112
out:
1113
	mutex_unlock(&chip->reg_lock);
1114

1115
	return err;
1116 1117
}

1118
static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
1119
{
1120 1121
	u16 val;
	int err;
1122

1123
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
1124 1125 1126
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
		if (err)
			return err;
1127
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1128
		/* ATU DBNum[7:4] are located in ATU Control 15:12 */
1129 1130 1131
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
		if (err)
			return err;
1132

1133 1134 1135 1136
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
					 (val & 0xfff) | ((fid << 8) & 0xf000));
		if (err)
			return err;
1137 1138 1139

		/* ATU DBNum[3:0] are located in ATU Operation 3:0 */
		cmd |= fid & 0xf;
1140 1141
	}

1142 1143 1144
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
	if (err)
		return err;
1145

1146
	return _mv88e6xxx_atu_wait(chip);
1147 1148
}

1149
static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
				     struct mv88e6xxx_atu_entry *entry)
{
	u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;

	if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

		if (entry->trunk) {
			data |= GLOBAL_ATU_DATA_TRUNK;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

		data |= (entry->portv_trunkid << shift) & mask;
	}

1169
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
1170 1171
}

1172
static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
1173 1174
				     struct mv88e6xxx_atu_entry *entry,
				     bool static_too)
1175
{
1176 1177
	int op;
	int err;
1178

1179
	err = _mv88e6xxx_atu_wait(chip);
1180 1181
	if (err)
		return err;
1182

1183
	err = _mv88e6xxx_atu_data_write(chip, entry);
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
	if (err)
		return err;

	if (entry->fid) {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
	} else {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
	}

1195
	return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
1196 1197
}

1198
static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
1199
				u16 fid, bool static_too)
1200 1201 1202 1203 1204
{
	struct mv88e6xxx_atu_entry entry = {
		.fid = fid,
		.state = 0, /* EntryState bits must be 0 */
	};
1205

1206
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1207 1208
}

1209
static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
1210
			       int from_port, int to_port, bool static_too)
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
{
	struct mv88e6xxx_atu_entry entry = {
		.trunk = false,
		.fid = fid,
	};

	/* EntryState bits must be 0xF */
	entry.state = GLOBAL_ATU_DATA_STATE_MASK;

	/* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
	entry.portv_trunkid = (to_port & 0x0f) << 4;
	entry.portv_trunkid |= from_port & 0x0f;

1224
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1225 1226
}

1227
static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
1228
				 int port, bool static_too)
1229 1230
{
	/* Destination port 0xF means remove the entries */
1231
	return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
1232 1233
}

1234 1235 1236 1237 1238 1239 1240
static const char * const mv88e6xxx_port_state_names[] = {
	[PORT_CONTROL_STATE_DISABLED] = "Disabled",
	[PORT_CONTROL_STATE_BLOCKING] = "Blocking/Listening",
	[PORT_CONTROL_STATE_LEARNING] = "Learning",
	[PORT_CONTROL_STATE_FORWARDING] = "Forwarding",
};

1241
static int _mv88e6xxx_port_state(struct mv88e6xxx_chip *chip, int port,
1242
				 u8 state)
1243
{
1244
	struct dsa_switch *ds = chip->ds;
1245 1246
	u16 reg;
	int err;
1247 1248
	u8 oldstate;

1249 1250 1251
	err = mv88e6xxx_port_read(chip, port, PORT_CONTROL, &reg);
	if (err)
		return err;
1252

1253
	oldstate = reg & PORT_CONTROL_STATE_MASK;
1254

1255 1256
	reg &= ~PORT_CONTROL_STATE_MASK;
	reg |= state;
1257

1258 1259 1260
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
1261

1262 1263 1264
	netdev_dbg(ds->ports[port].netdev, "PortState %s (was %s)\n",
		   mv88e6xxx_port_state_names[state],
		   mv88e6xxx_port_state_names[oldstate]);
1265

1266
	return 0;
1267 1268
}

1269
static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
1270
{
1271
	struct net_device *bridge = chip->ports[port].bridge_dev;
1272
	const u16 mask = (1 << mv88e6xxx_num_ports(chip)) - 1;
1273
	struct dsa_switch *ds = chip->ds;
1274
	u16 output_ports = 0;
1275 1276
	u16 reg;
	int err;
1277 1278 1279 1280 1281 1282
	int i;

	/* allow CPU port or DSA link(s) to send frames to every port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
		output_ports = mask;
	} else {
1283
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1284
			/* allow sending frames to every group member */
1285
			if (bridge && chip->ports[i].bridge_dev == bridge)
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
				output_ports |= BIT(i);

			/* allow sending frames to CPU port and DSA link(s) */
			if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
				output_ports |= BIT(i);
		}
	}

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1296

1297 1298 1299
	err = mv88e6xxx_port_read(chip, port, PORT_BASE_VLAN, &reg);
	if (err)
		return err;
1300

1301 1302
	reg &= ~mask;
	reg |= output_ports & mask;
1303

1304
	return mv88e6xxx_port_write(chip, port, PORT_BASE_VLAN, reg);
1305 1306
}

1307 1308
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1309
{
V
Vivien Didelot 已提交
1310
	struct mv88e6xxx_chip *chip = ds->priv;
1311
	int stp_state;
1312
	int err;
1313 1314 1315

	switch (state) {
	case BR_STATE_DISABLED:
1316
		stp_state = PORT_CONTROL_STATE_DISABLED;
1317 1318 1319
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
1320
		stp_state = PORT_CONTROL_STATE_BLOCKING;
1321 1322
		break;
	case BR_STATE_LEARNING:
1323
		stp_state = PORT_CONTROL_STATE_LEARNING;
1324 1325 1326
		break;
	case BR_STATE_FORWARDING:
	default:
1327
		stp_state = PORT_CONTROL_STATE_FORWARDING;
1328 1329 1330
		break;
	}

1331 1332 1333
	mutex_lock(&chip->reg_lock);
	err = _mv88e6xxx_port_state(chip, port, stp_state);
	mutex_unlock(&chip->reg_lock);
1334 1335

	if (err)
1336 1337
		netdev_err(ds->ports[port].netdev,
			   "failed to update state to %s\n",
1338
			   mv88e6xxx_port_state_names[stp_state]);
1339 1340
}

1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = _mv88e6xxx_atu_remove(chip, 0, port, false);
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1354
static int _mv88e6xxx_port_pvid(struct mv88e6xxx_chip *chip, int port,
1355
				u16 *new, u16 *old)
1356
{
1357
	struct dsa_switch *ds = chip->ds;
1358 1359
	u16 pvid, reg;
	int err;
1360

1361 1362 1363
	err = mv88e6xxx_port_read(chip, port, PORT_DEFAULT_VLAN, &reg);
	if (err)
		return err;
1364

1365
	pvid = reg & PORT_DEFAULT_VLAN_MASK;
1366 1367

	if (new) {
1368 1369
		reg &= ~PORT_DEFAULT_VLAN_MASK;
		reg |= *new & PORT_DEFAULT_VLAN_MASK;
1370

1371 1372 1373
		err = mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, reg);
		if (err)
			return err;
1374

1375 1376
		netdev_dbg(ds->ports[port].netdev,
			   "DefaultVID %d (was %d)\n", *new, pvid);
1377 1378 1379 1380
	}

	if (old)
		*old = pvid;
1381 1382 1383 1384

	return 0;
}

1385
static int _mv88e6xxx_port_pvid_get(struct mv88e6xxx_chip *chip,
1386
				    int port, u16 *pvid)
1387
{
1388
	return _mv88e6xxx_port_pvid(chip, port, NULL, pvid);
1389 1390
}

1391
static int _mv88e6xxx_port_pvid_set(struct mv88e6xxx_chip *chip,
1392
				    int port, u16 pvid)
1393
{
1394
	return _mv88e6xxx_port_pvid(chip, port, &pvid, NULL);
1395 1396
}

1397
static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
1398
{
1399
	return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
1400 1401
}

1402
static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
1403
{
1404
	int err;
1405

1406 1407 1408
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
	if (err)
		return err;
1409

1410
	return _mv88e6xxx_vtu_wait(chip);
1411 1412
}

1413
static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
1414 1415 1416
{
	int ret;

1417
	ret = _mv88e6xxx_vtu_wait(chip);
1418 1419 1420
	if (ret < 0)
		return ret;

1421
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
1422 1423
}

1424
static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
1425
					struct mv88e6xxx_vtu_entry *entry,
1426 1427 1428
					unsigned int nibble_offset)
{
	u16 regs[3];
1429
	int i, err;
1430 1431

	for (i = 0; i < 3; ++i) {
1432
		u16 *reg = &regs[i];
1433

1434 1435 1436
		err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1437 1438
	}

1439
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1440 1441 1442 1443 1444 1445 1446 1447 1448
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u16 reg = regs[i / 4];

		entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
	}

	return 0;
}

1449
static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
1450
				   struct mv88e6xxx_vtu_entry *entry)
1451
{
1452
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
1453 1454
}

1455
static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
1456
				   struct mv88e6xxx_vtu_entry *entry)
1457
{
1458
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
1459 1460
}

1461
static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
1462
					 struct mv88e6xxx_vtu_entry *entry,
1463 1464 1465
					 unsigned int nibble_offset)
{
	u16 regs[3] = { 0 };
1466
	int i, err;
1467

1468
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1469 1470 1471 1472 1473 1474 1475
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u8 data = entry->data[i];

		regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
	}

	for (i = 0; i < 3; ++i) {
1476 1477 1478 1479 1480
		u16 reg = regs[i];

		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1481 1482 1483 1484 1485
	}

	return 0;
}

1486
static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
1487
				    struct mv88e6xxx_vtu_entry *entry)
1488
{
1489
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
1490 1491
}

1492
static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
1493
				    struct mv88e6xxx_vtu_entry *entry)
1494
{
1495
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
1496 1497
}

1498
static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
1499
{
1500 1501
	return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
				  vid & GLOBAL_VTU_VID_MASK);
1502 1503
}

1504
static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1505
				  struct mv88e6xxx_vtu_entry *entry)
1506
{
1507
	struct mv88e6xxx_vtu_entry next = { 0 };
1508 1509
	u16 val;
	int err;
1510

1511 1512 1513
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1514

1515 1516 1517
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
	if (err)
		return err;
1518

1519 1520 1521
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1522

1523 1524
	next.vid = val & GLOBAL_VTU_VID_MASK;
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1525 1526

	if (next.valid) {
1527 1528 1529
		err = mv88e6xxx_vtu_data_read(chip, &next);
		if (err)
			return err;
1530

1531
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1532 1533 1534
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
			if (err)
				return err;
1535

1536
			next.fid = val & GLOBAL_VTU_FID_MASK;
1537
		} else if (mv88e6xxx_num_databases(chip) == 256) {
1538 1539 1540
			/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
			 * VTU DBNum[3:0] are located in VTU Operation 3:0
			 */
1541 1542 1543
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
			if (err)
				return err;
1544

1545 1546
			next.fid = (val & 0xf00) >> 4;
			next.fid |= val & 0xf;
1547
		}
1548

1549
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1550 1551 1552
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
			if (err)
				return err;
1553

1554
			next.sid = val & GLOBAL_VTU_SID_MASK;
1555 1556 1557 1558 1559 1560 1561
		}
	}

	*entry = next;
	return 0;
}

1562 1563 1564
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
				    int (*cb)(struct switchdev_obj *obj))
1565
{
V
Vivien Didelot 已提交
1566
	struct mv88e6xxx_chip *chip = ds->priv;
1567
	struct mv88e6xxx_vtu_entry next;
1568 1569 1570
	u16 pvid;
	int err;

1571
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1572 1573
		return -EOPNOTSUPP;

1574
	mutex_lock(&chip->reg_lock);
1575

1576
	err = _mv88e6xxx_port_pvid_get(chip, port, &pvid);
1577 1578 1579
	if (err)
		goto unlock;

1580
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1581 1582 1583 1584
	if (err)
		goto unlock;

	do {
1585
		err = _mv88e6xxx_vtu_getnext(chip, &next);
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
		if (err)
			break;

		if (!next.valid)
			break;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
			continue;

		/* reinit and dump this VLAN obj */
1596 1597
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
		vlan->flags = 0;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
	} while (next.vid < GLOBAL_VTU_VID_MASK);

unlock:
1612
	mutex_unlock(&chip->reg_lock);
1613 1614 1615 1616

	return err;
}

1617
static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1618
				    struct mv88e6xxx_vtu_entry *entry)
1619
{
1620
	u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
1621
	u16 reg = 0;
1622
	int err;
1623

1624 1625 1626
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1627 1628 1629 1630 1631

	if (!entry->valid)
		goto loadpurge;

	/* Write port member tags */
1632 1633 1634
	err = mv88e6xxx_vtu_data_write(chip, entry);
	if (err)
		return err;
1635

1636
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1637
		reg = entry->sid & GLOBAL_VTU_SID_MASK;
1638 1639 1640
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
		if (err)
			return err;
1641
	}
1642

1643
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1644
		reg = entry->fid & GLOBAL_VTU_FID_MASK;
1645 1646 1647
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
		if (err)
			return err;
1648
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1649 1650 1651 1652 1653
		/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
		 * VTU DBNum[3:0] are located in VTU Operation 3:0
		 */
		op |= (entry->fid & 0xf0) << 8;
		op |= entry->fid & 0xf;
1654 1655 1656 1657 1658
	}

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
	reg |= entry->vid & GLOBAL_VTU_VID_MASK;
1659 1660 1661
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1662

1663
	return _mv88e6xxx_vtu_cmd(chip, op);
1664 1665
}

1666
static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
1667
				  struct mv88e6xxx_vtu_entry *entry)
1668
{
1669
	struct mv88e6xxx_vtu_entry next = { 0 };
1670 1671
	u16 val;
	int err;
1672

1673 1674 1675
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1676

1677 1678 1679 1680
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
				 sid & GLOBAL_VTU_SID_MASK);
	if (err)
		return err;
1681

1682 1683 1684
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
	if (err)
		return err;
1685

1686 1687 1688
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
	if (err)
		return err;
1689

1690
	next.sid = val & GLOBAL_VTU_SID_MASK;
1691

1692 1693 1694
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1695

1696
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1697 1698

	if (next.valid) {
1699 1700 1701
		err = mv88e6xxx_stu_data_read(chip, &next);
		if (err)
			return err;
1702 1703 1704 1705 1706 1707
	}

	*entry = next;
	return 0;
}

1708
static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
1709
				    struct mv88e6xxx_vtu_entry *entry)
1710 1711
{
	u16 reg = 0;
1712
	int err;
1713

1714 1715 1716
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1717 1718 1719 1720 1721

	if (!entry->valid)
		goto loadpurge;

	/* Write port states */
1722 1723 1724
	err = mv88e6xxx_stu_data_write(chip, entry);
	if (err)
		return err;
1725 1726 1727

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
1728 1729 1730
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1731 1732

	reg = entry->sid & GLOBAL_VTU_SID_MASK;
1733 1734 1735
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
	if (err)
		return err;
1736

1737
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
1738 1739
}

1740
static int _mv88e6xxx_port_fid(struct mv88e6xxx_chip *chip, int port,
1741
			       u16 *new, u16 *old)
1742
{
1743
	struct dsa_switch *ds = chip->ds;
1744
	u16 upper_mask;
1745
	u16 fid;
1746 1747
	u16 reg;
	int err;
1748

1749
	if (mv88e6xxx_num_databases(chip) == 4096)
1750
		upper_mask = 0xff;
1751
	else if (mv88e6xxx_num_databases(chip) == 256)
1752
		upper_mask = 0xf;
1753 1754 1755
	else
		return -EOPNOTSUPP;

1756
	/* Port's default FID bits 3:0 are located in reg 0x06, offset 12 */
1757 1758 1759
	err = mv88e6xxx_port_read(chip, port, PORT_BASE_VLAN, &reg);
	if (err)
		return err;
1760

1761
	fid = (reg & PORT_BASE_VLAN_FID_3_0_MASK) >> 12;
1762 1763

	if (new) {
1764 1765
		reg &= ~PORT_BASE_VLAN_FID_3_0_MASK;
		reg |= (*new << 12) & PORT_BASE_VLAN_FID_3_0_MASK;
1766

1767 1768 1769
		err = mv88e6xxx_port_write(chip, port, PORT_BASE_VLAN, reg);
		if (err)
			return err;
1770 1771 1772
	}

	/* Port's default FID bits 11:4 are located in reg 0x05, offset 0 */
1773 1774 1775
	err = mv88e6xxx_port_read(chip, port, PORT_CONTROL_1, &reg);
	if (err)
		return err;
1776

1777
	fid |= (reg & upper_mask) << 4;
1778 1779

	if (new) {
1780 1781
		reg &= ~upper_mask;
		reg |= (*new >> 4) & upper_mask;
1782

1783 1784 1785
		err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, reg);
		if (err)
			return err;
1786

1787 1788
		netdev_dbg(ds->ports[port].netdev,
			   "FID %d (was %d)\n", *new, fid);
1789 1790 1791 1792 1793 1794 1795 1796
	}

	if (old)
		*old = fid;

	return 0;
}

1797
static int _mv88e6xxx_port_fid_get(struct mv88e6xxx_chip *chip,
1798
				   int port, u16 *fid)
1799
{
1800
	return _mv88e6xxx_port_fid(chip, port, NULL, fid);
1801 1802
}

1803
static int _mv88e6xxx_port_fid_set(struct mv88e6xxx_chip *chip,
1804
				   int port, u16 fid)
1805
{
1806
	return _mv88e6xxx_port_fid(chip, port, &fid, NULL);
1807 1808
}

1809
static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
1810 1811
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1812
	struct mv88e6xxx_vtu_entry vlan;
1813
	int i, err;
1814 1815 1816

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1817
	/* Set every FID bit used by the (un)bridged ports */
1818
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1819
		err = _mv88e6xxx_port_fid_get(chip, i, fid);
1820 1821 1822 1823 1824 1825
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1826
	/* Set every FID bit used by the VLAN entries */
1827
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1828 1829 1830 1831
	if (err)
		return err;

	do {
1832
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1846
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1847 1848 1849
		return -ENOSPC;

	/* Clear the database */
1850
	return _mv88e6xxx_atu_flush(chip, *fid, true);
1851 1852
}

1853
static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
1854
			      struct mv88e6xxx_vtu_entry *entry)
1855
{
1856
	struct dsa_switch *ds = chip->ds;
1857
	struct mv88e6xxx_vtu_entry vlan = {
1858 1859 1860
		.valid = true,
		.vid = vid,
	};
1861 1862
	int i, err;

1863
	err = _mv88e6xxx_fid_new(chip, &vlan.fid);
1864 1865
	if (err)
		return err;
1866

1867
	/* exclude all ports except the CPU and DSA ports */
1868
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1869 1870 1871
		vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
			? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
			: GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1872

1873 1874
	if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
	    mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
1875
		struct mv88e6xxx_vtu_entry vstp;
1876 1877 1878 1879 1880 1881

		/* Adding a VTU entry requires a valid STU entry. As VSTP is not
		 * implemented, only one STU entry is needed to cover all VTU
		 * entries. Thus, validate the SID 0.
		 */
		vlan.sid = 0;
1882
		err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
1883 1884 1885 1886 1887 1888 1889 1890
		if (err)
			return err;

		if (vstp.sid != vlan.sid || !vstp.valid) {
			memset(&vstp, 0, sizeof(vstp));
			vstp.valid = true;
			vstp.sid = vlan.sid;

1891
			err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
1892 1893 1894 1895 1896 1897 1898 1899 1900
			if (err)
				return err;
		}
	}

	*entry = vlan;
	return 0;
}

1901
static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1902
			      struct mv88e6xxx_vtu_entry *entry, bool creat)
1903 1904 1905 1906 1907 1908
{
	int err;

	if (!vid)
		return -EINVAL;

1909
	err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
1910 1911 1912
	if (err)
		return err;

1913
	err = _mv88e6xxx_vtu_getnext(chip, entry);
1914 1915 1916 1917 1918 1919 1920 1921 1922 1923
	if (err)
		return err;

	if (entry->vid != vid || !entry->valid) {
		if (!creat)
			return -EOPNOTSUPP;
		/* -ENOENT would've been more appropriate, but switchdev expects
		 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
		 */

1924
		err = _mv88e6xxx_vtu_new(chip, vid, entry);
1925 1926 1927 1928 1929
	}

	return err;
}

1930 1931 1932
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1933
	struct mv88e6xxx_chip *chip = ds->priv;
1934
	struct mv88e6xxx_vtu_entry vlan;
1935 1936 1937 1938 1939
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1940
	mutex_lock(&chip->reg_lock);
1941

1942
	err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
1943 1944 1945 1946
	if (err)
		goto unlock;

	do {
1947
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1948 1949 1950 1951 1952 1953 1954 1955 1956
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1957
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1958 1959 1960 1961 1962 1963 1964
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

			if (vlan.data[i] ==
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1965 1966
			if (chip->ports[i].bridge_dev ==
			    chip->ports[port].bridge_dev)
1967 1968
				break; /* same bridge, check next VLAN */

1969
			netdev_warn(ds->ports[port].netdev,
1970 1971
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1972
				    netdev_name(chip->ports[i].bridge_dev));
1973 1974 1975 1976 1977 1978
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1979
	mutex_unlock(&chip->reg_lock);
1980 1981 1982 1983

	return err;
}

1984 1985 1986 1987 1988 1989 1990
static const char * const mv88e6xxx_port_8021q_mode_names[] = {
	[PORT_CONTROL_2_8021Q_DISABLED] = "Disabled",
	[PORT_CONTROL_2_8021Q_FALLBACK] = "Fallback",
	[PORT_CONTROL_2_8021Q_CHECK] = "Check",
	[PORT_CONTROL_2_8021Q_SECURE] = "Secure",
};

1991 1992
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1993
{
V
Vivien Didelot 已提交
1994
	struct mv88e6xxx_chip *chip = ds->priv;
1995 1996
	u16 old, new = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
		PORT_CONTROL_2_8021Q_DISABLED;
1997 1998
	u16 reg;
	int err;
1999

2000
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
2001 2002
		return -EOPNOTSUPP;

2003
	mutex_lock(&chip->reg_lock);
2004

2005 2006
	err = mv88e6xxx_port_read(chip, port, PORT_CONTROL_2, &reg);
	if (err)
2007 2008
		goto unlock;

2009
	old = reg & PORT_CONTROL_2_8021Q_MASK;
2010

2011
	if (new != old) {
2012 2013
		reg &= ~PORT_CONTROL_2_8021Q_MASK;
		reg |= new & PORT_CONTROL_2_8021Q_MASK;
2014

2015 2016
		err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
		if (err)
2017 2018
			goto unlock;

2019
		netdev_dbg(ds->ports[port].netdev, "802.1Q Mode %s (was %s)\n",
2020 2021 2022
			   mv88e6xxx_port_8021q_mode_names[new],
			   mv88e6xxx_port_8021q_mode_names[old]);
	}
2023

2024
	err = 0;
2025
unlock:
2026
	mutex_unlock(&chip->reg_lock);
2027

2028
	return err;
2029 2030
}

2031 2032 2033 2034
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
2035
{
V
Vivien Didelot 已提交
2036
	struct mv88e6xxx_chip *chip = ds->priv;
2037 2038
	int err;

2039
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
2040 2041
		return -EOPNOTSUPP;

2042 2043 2044 2045 2046 2047 2048 2049
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

2050 2051 2052 2053 2054 2055
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

2056
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
2057
				    u16 vid, bool untagged)
2058
{
2059
	struct mv88e6xxx_vtu_entry vlan;
2060 2061
	int err;

2062
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
2063
	if (err)
2064
		return err;
2065 2066 2067 2068 2069

	vlan.data[port] = untagged ?
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

2070
	return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
2071 2072
}

2073 2074 2075
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
2076
{
V
Vivien Didelot 已提交
2077
	struct mv88e6xxx_chip *chip = ds->priv;
2078 2079 2080 2081
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

2082
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
2083 2084
		return;

2085
	mutex_lock(&chip->reg_lock);
2086

2087
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
2088
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
2089 2090
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
2091
				   vid, untagged ? 'u' : 't');
2092

2093
	if (pvid && _mv88e6xxx_port_pvid_set(chip, port, vlan->vid_end))
2094
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
2095
			   vlan->vid_end);
2096

2097
	mutex_unlock(&chip->reg_lock);
2098 2099
}

2100
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
2101
				    int port, u16 vid)
2102
{
2103
	struct dsa_switch *ds = chip->ds;
2104
	struct mv88e6xxx_vtu_entry vlan;
2105 2106
	int i, err;

2107
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
2108
	if (err)
2109
		return err;
2110

2111 2112
	/* Tell switchdev if this VLAN is handled in software */
	if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
2113
		return -EOPNOTSUPP;
2114 2115 2116 2117

	vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;

	/* keep the VLAN unless all ports are excluded */
2118
	vlan.valid = false;
2119
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
2120
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
2121 2122 2123
			continue;

		if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
2124
			vlan.valid = true;
2125 2126 2127 2128
			break;
		}
	}

2129
	err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
2130 2131 2132
	if (err)
		return err;

2133
	return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
2134 2135
}

2136 2137
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
2138
{
V
Vivien Didelot 已提交
2139
	struct mv88e6xxx_chip *chip = ds->priv;
2140 2141 2142
	u16 pvid, vid;
	int err = 0;

2143
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
2144 2145
		return -EOPNOTSUPP;

2146
	mutex_lock(&chip->reg_lock);
2147

2148
	err = _mv88e6xxx_port_pvid_get(chip, port, &pvid);
2149 2150 2151
	if (err)
		goto unlock;

2152
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
2153
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
2154 2155 2156 2157
		if (err)
			goto unlock;

		if (vid == pvid) {
2158
			err = _mv88e6xxx_port_pvid_set(chip, port, 0);
2159 2160 2161 2162 2163
			if (err)
				goto unlock;
		}
	}

2164
unlock:
2165
	mutex_unlock(&chip->reg_lock);
2166 2167 2168 2169

	return err;
}

2170
static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
2171
				    const unsigned char *addr)
2172
{
2173
	int i, err;
2174 2175

	for (i = 0; i < 3; i++) {
2176 2177 2178 2179
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
					 (addr[i * 2] << 8) | addr[i * 2 + 1]);
		if (err)
			return err;
2180 2181 2182 2183 2184
	}

	return 0;
}

2185
static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
2186
				   unsigned char *addr)
2187
{
2188 2189
	u16 val;
	int i, err;
2190 2191

	for (i = 0; i < 3; i++) {
2192 2193 2194 2195 2196 2197
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
		if (err)
			return err;

		addr[i * 2] = val >> 8;
		addr[i * 2 + 1] = val & 0xff;
2198 2199 2200 2201 2202
	}

	return 0;
}

2203
static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
2204
			       struct mv88e6xxx_atu_entry *entry)
2205
{
2206 2207
	int ret;

2208
	ret = _mv88e6xxx_atu_wait(chip);
2209 2210 2211
	if (ret < 0)
		return ret;

2212
	ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
2213 2214 2215
	if (ret < 0)
		return ret;

2216
	ret = _mv88e6xxx_atu_data_write(chip, entry);
2217
	if (ret < 0)
2218 2219
		return ret;

2220
	return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
2221
}
2222

2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
				  struct mv88e6xxx_atu_entry *entry);

static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
			     const u8 *addr, struct mv88e6xxx_atu_entry *entry)
{
	struct mv88e6xxx_atu_entry next;
	int err;

	eth_broadcast_addr(next.mac);

	err = _mv88e6xxx_atu_mac_write(chip, next.mac);
	if (err)
		return err;

	do {
		err = _mv88e6xxx_atu_getnext(chip, fid, &next);
		if (err)
			return err;

		if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

		if (ether_addr_equal(next.mac, addr)) {
			*entry = next;
			return 0;
		}
	} while (!is_broadcast_ether_addr(next.mac));

	memset(entry, 0, sizeof(*entry));
	entry->fid = fid;
	ether_addr_copy(entry->mac, addr);

	return 0;
}

2259 2260 2261
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
2262
{
2263
	struct mv88e6xxx_vtu_entry vlan;
2264
	struct mv88e6xxx_atu_entry entry;
2265 2266
	int err;

2267 2268
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
2269
		err = _mv88e6xxx_port_fid_get(chip, port, &vlan.fid);
2270
	else
2271
		err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
2272 2273
	if (err)
		return err;
2274

2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
	err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
	if (err)
		return err;

	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
		entry.portv_trunkid &= ~BIT(port);
		if (!entry.portv_trunkid)
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
		entry.portv_trunkid |= BIT(port);
		entry.state = state;
2287 2288
	}

2289
	return _mv88e6xxx_atu_load(chip, &entry);
2290 2291
}

2292 2293 2294
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
2295 2296 2297 2298 2299 2300 2301
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

2302 2303 2304
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
2305
{
V
Vivien Didelot 已提交
2306
	struct mv88e6xxx_chip *chip = ds->priv;
2307

2308
	mutex_lock(&chip->reg_lock);
2309 2310 2311
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
2312
	mutex_unlock(&chip->reg_lock);
2313 2314
}

2315 2316
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
2317
{
V
Vivien Didelot 已提交
2318
	struct mv88e6xxx_chip *chip = ds->priv;
2319
	int err;
2320

2321
	mutex_lock(&chip->reg_lock);
2322 2323
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
2324
	mutex_unlock(&chip->reg_lock);
2325

2326
	return err;
2327 2328
}

2329
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2330
				  struct mv88e6xxx_atu_entry *entry)
2331
{
2332
	struct mv88e6xxx_atu_entry next = { 0 };
2333 2334
	u16 val;
	int err;
2335 2336

	next.fid = fid;
2337

2338 2339 2340
	err = _mv88e6xxx_atu_wait(chip);
	if (err)
		return err;
2341

2342 2343 2344
	err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
	if (err)
		return err;
2345

2346 2347 2348
	err = _mv88e6xxx_atu_mac_read(chip, next.mac);
	if (err)
		return err;
2349

2350 2351 2352
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
	if (err)
		return err;
2353

2354
	next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
2355 2356 2357
	if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

2358
		if (val & GLOBAL_ATU_DATA_TRUNK) {
2359 2360 2361 2362 2363 2364 2365 2366 2367
			next.trunk = true;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			next.trunk = false;
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

2368
		next.portv_trunkid = (val & mask) >> shift;
2369
	}
2370

2371
	*entry = next;
2372 2373 2374
	return 0;
}

2375 2376 2377 2378
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
				      int (*cb)(struct switchdev_obj *obj))
2379 2380 2381 2382 2383 2384
{
	struct mv88e6xxx_atu_entry addr = {
		.mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
	};
	int err;

2385
	err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
2386 2387 2388 2389
	if (err)
		return err;

	do {
2390
		err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
2391
		if (err)
2392
			return err;
2393 2394 2395 2396

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

2397 2398 2399 2400 2401
		if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
2402

2403 2404 2405 2406
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
2407 2408
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
2409 2410 2411 2412
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
2413 2414 2415 2416 2417 2418 2419 2420 2421
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
2422 2423
		} else {
			return -EOPNOTSUPP;
2424
		}
2425 2426 2427 2428

		err = cb(obj);
		if (err)
			return err;
2429 2430 2431 2432 2433
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

2434 2435 2436
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
				  int (*cb)(struct switchdev_obj *obj))
2437
{
2438
	struct mv88e6xxx_vtu_entry vlan = {
2439 2440
		.vid = GLOBAL_VTU_VID_MASK, /* all ones */
	};
2441
	u16 fid;
2442 2443
	int err;

2444
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
2445
	err = _mv88e6xxx_port_fid_get(chip, port, &fid);
2446
	if (err)
2447
		return err;
2448

2449
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2450
	if (err)
2451
		return err;
2452

2453
	/* Dump VLANs' Filtering Information Databases */
2454
	err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2455
	if (err)
2456
		return err;
2457 2458

	do {
2459
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2460
		if (err)
2461
			return err;
2462 2463 2464 2465

		if (!vlan.valid)
			break;

2466 2467
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
2468
		if (err)
2469
			return err;
2470 2471
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

2472 2473 2474 2475 2476 2477 2478
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
2479
	struct mv88e6xxx_chip *chip = ds->priv;
2480 2481 2482 2483
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
2484
	mutex_unlock(&chip->reg_lock);
2485 2486 2487 2488

	return err;
}

2489 2490
static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *bridge)
2491
{
V
Vivien Didelot 已提交
2492
	struct mv88e6xxx_chip *chip = ds->priv;
2493
	int i, err = 0;
2494

2495
	mutex_lock(&chip->reg_lock);
2496

2497
	/* Assign the bridge and remap each port's VLANTable */
2498
	chip->ports[port].bridge_dev = bridge;
2499

2500
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
2501 2502
		if (chip->ports[i].bridge_dev == bridge) {
			err = _mv88e6xxx_port_based_vlan_map(chip, i);
2503 2504 2505 2506 2507
			if (err)
				break;
		}
	}

2508
	mutex_unlock(&chip->reg_lock);
2509

2510
	return err;
2511 2512
}

2513
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
2514
{
V
Vivien Didelot 已提交
2515
	struct mv88e6xxx_chip *chip = ds->priv;
2516
	struct net_device *bridge = chip->ports[port].bridge_dev;
2517
	int i;
2518

2519
	mutex_lock(&chip->reg_lock);
2520

2521
	/* Unassign the bridge and remap each port's VLANTable */
2522
	chip->ports[port].bridge_dev = NULL;
2523

2524
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2525 2526
		if (i == port || chip->ports[i].bridge_dev == bridge)
			if (_mv88e6xxx_port_based_vlan_map(chip, i))
2527 2528
				netdev_warn(ds->ports[i].netdev,
					    "failed to remap\n");
2529

2530
	mutex_unlock(&chip->reg_lock);
2531 2532
}

2533
static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
2534
{
2535
	bool ppu_active = mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE);
2536
	u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
2537
	struct gpio_desc *gpiod = chip->reset;
2538
	unsigned long timeout;
2539
	u16 reg;
2540
	int err;
2541 2542 2543
	int i;

	/* Set all ports to the disabled state. */
2544
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2545 2546 2547
		err = mv88e6xxx_port_read(chip, i, PORT_CONTROL, &reg);
		if (err)
			return err;
2548

2549 2550 2551 2552
		err = mv88e6xxx_port_write(chip, i, PORT_CONTROL,
					   reg & 0xfffc);
		if (err)
			return err;
2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
	}

	/* Wait for transmit queues to drain. */
	usleep_range(2000, 4000);

	/* If there is a gpio connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}

	/* Reset the switch. Keep the PPU active if requested. The PPU
	 * needs to be active to support indirect phy register access
	 * through global registers 0x18 and 0x19.
	 */
	if (ppu_active)
2571
		err = mv88e6xxx_g1_write(chip, 0x04, 0xc000);
2572
	else
2573
		err = mv88e6xxx_g1_write(chip, 0x04, 0xc400);
2574 2575
	if (err)
		return err;
2576 2577 2578 2579

	/* Wait up to one second for reset to complete. */
	timeout = jiffies + 1 * HZ;
	while (time_before(jiffies, timeout)) {
2580 2581 2582
		err = mv88e6xxx_g1_read(chip, 0x00, &reg);
		if (err)
			return err;
2583

2584
		if ((reg & is_reset) == is_reset)
2585 2586 2587 2588
			break;
		usleep_range(1000, 2000);
	}
	if (time_after(jiffies, timeout))
2589
		err = -ETIMEDOUT;
2590
	else
2591
		err = 0;
2592

2593
	return err;
2594 2595
}

2596
static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
2597
{
2598 2599
	u16 val;
	int err;
2600

2601 2602 2603 2604
	/* Clear Power Down bit */
	err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
	if (err)
		return err;
2605

2606 2607 2608
	if (val & BMCR_PDOWN) {
		val &= ~BMCR_PDOWN;
		err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
2609 2610
	}

2611
	return err;
2612 2613
}

2614
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2615
{
2616
	struct dsa_switch *ds = chip->ds;
2617
	int err;
2618
	u16 reg;
2619

2620 2621 2622 2623
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip) ||
	    mv88e6xxx_6065_family(chip) || mv88e6xxx_6320_family(chip)) {
2624 2625 2626 2627 2628 2629
		/* MAC Forcing register: don't force link, speed,
		 * duplex or flow control state to any particular
		 * values on physical ports, but force the CPU port
		 * and all DSA ports to their maximum bandwidth and
		 * full duplex.
		 */
2630
		err = mv88e6xxx_port_read(chip, port, PORT_PCS_CTRL, &reg);
2631
		if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
2632
			reg &= ~PORT_PCS_CTRL_UNFORCED;
2633 2634 2635 2636
			reg |= PORT_PCS_CTRL_FORCE_LINK |
				PORT_PCS_CTRL_LINK_UP |
				PORT_PCS_CTRL_DUPLEX_FULL |
				PORT_PCS_CTRL_FORCE_DUPLEX;
2637
			if (mv88e6xxx_6065_family(chip))
2638 2639 2640 2641 2642 2643 2644
				reg |= PORT_PCS_CTRL_100;
			else
				reg |= PORT_PCS_CTRL_1000;
		} else {
			reg |= PORT_PCS_CTRL_UNFORCED;
		}

2645 2646 2647
		err = mv88e6xxx_port_write(chip, port, PORT_PCS_CTRL, reg);
		if (err)
			return err;
2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
	}

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
	reg = 0;
2665 2666 2667 2668
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6095_family(chip) || mv88e6xxx_6065_family(chip) ||
	    mv88e6xxx_6185_family(chip) || mv88e6xxx_6320_family(chip))
2669 2670 2671 2672
		reg = PORT_CONTROL_IGMP_MLD_SNOOP |
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
	if (dsa_is_cpu_port(ds, port)) {
2673
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA))
2674
			reg |= PORT_CONTROL_FRAME_ETHER_TYPE_DSA |
2675
				PORT_CONTROL_FORWARD_UNKNOWN_MC;
2676 2677
		else
			reg |= PORT_CONTROL_DSA_TAG;
2678 2679
		reg |= PORT_CONTROL_EGRESS_ADD_TAG |
			PORT_CONTROL_FORWARD_UNKNOWN;
2680
	}
2681
	if (dsa_is_dsa_port(ds, port)) {
2682 2683
		if (mv88e6xxx_6095_family(chip) ||
		    mv88e6xxx_6185_family(chip))
2684
			reg |= PORT_CONTROL_DSA_TAG;
2685 2686 2687 2688 2689
		if (mv88e6xxx_6352_family(chip) ||
		    mv88e6xxx_6351_family(chip) ||
		    mv88e6xxx_6165_family(chip) ||
		    mv88e6xxx_6097_family(chip) ||
		    mv88e6xxx_6320_family(chip)) {
2690
			reg |= PORT_CONTROL_FRAME_MODE_DSA;
2691 2692
		}

2693 2694 2695 2696 2697
		if (port == dsa_upstream_port(ds))
			reg |= PORT_CONTROL_FORWARD_UNKNOWN |
				PORT_CONTROL_FORWARD_UNKNOWN_MC;
	}
	if (reg) {
2698 2699 2700
		err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
		if (err)
			return err;
2701 2702
	}

2703 2704 2705
	/* If this port is connected to a SerDes, make sure the SerDes is not
	 * powered down.
	 */
2706
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
2707 2708 2709 2710 2711 2712 2713 2714 2715 2716
		err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
		if (err)
			return err;
		reg &= PORT_STATUS_CMODE_MASK;
		if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
		    (reg == PORT_STATUS_CMODE_1000BASE_X) ||
		    (reg == PORT_STATUS_CMODE_SGMII)) {
			err = mv88e6xxx_serdes_power_on(chip);
			if (err < 0)
				return err;
2717 2718 2719
		}
	}

2720
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2721
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2722 2723 2724
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2725 2726
	 */
	reg = 0;
2727 2728 2729 2730
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
	    mv88e6xxx_6185_family(chip))
2731 2732
		reg = PORT_CONTROL_2_MAP_DA;

2733 2734
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6320_family(chip))
2735 2736
		reg |= PORT_CONTROL_2_JUMBO_10240;

2737
	if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
2738 2739 2740 2741 2742 2743 2744 2745 2746
		/* Set the upstream port this port should use */
		reg |= dsa_upstream_port(ds);
		/* enable forwarding of unknown multicast addresses to
		 * the upstream port
		 */
		if (port == dsa_upstream_port(ds))
			reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
	}

2747
	reg |= PORT_CONTROL_2_8021Q_DISABLED;
2748

2749
	if (reg) {
2750 2751 2752
		err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
		if (err)
			return err;
2753 2754 2755 2756 2757 2758 2759
	}

	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2760
	reg = 1 << port;
2761 2762
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2763
		reg = 0;
2764

2765 2766 2767
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
2768 2769

	/* Egress rate control 2: disable egress rate control. */
2770 2771 2772
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
2773

2774 2775 2776
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6320_family(chip)) {
2777 2778 2779 2780
		/* Do not limit the period of time that this port can
		 * be paused for by the remote end or the period of
		 * time that this port can pause the remote end.
		 */
2781 2782 2783
		err = mv88e6xxx_port_write(chip, port, PORT_PAUSE_CTRL, 0x0000);
		if (err)
			return err;
2784 2785 2786 2787 2788

		/* Port ATU control: disable limiting the number of
		 * address database entries that this port is allowed
		 * to use.
		 */
2789 2790
		err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
					   0x0000);
2791 2792 2793
		/* Priority Override: disable DA, SA and VTU priority
		 * override.
		 */
2794 2795 2796 2797
		err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
					   0x0000);
		if (err)
			return err;
2798 2799 2800 2801

		/* Port Ethertype: use the Ethertype DSA Ethertype
		 * value.
		 */
2802
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA)) {
2803 2804 2805 2806
			err = mv88e6xxx_port_write(chip, port, PORT_ETH_TYPE,
						   ETH_P_EDSA);
			if (err)
				return err;
2807 2808
		}

2809 2810 2811
		/* Tag Remap: use an identity 802.1p prio -> switch
		 * prio mapping.
		 */
2812 2813 2814 2815
		err = mv88e6xxx_port_write(chip, port, PORT_TAG_REGMAP_0123,
					   0x3210);
		if (err)
			return err;
2816 2817 2818 2819

		/* Tag Remap 2: use an identity 802.1p prio -> switch
		 * prio mapping.
		 */
2820 2821 2822 2823
		err = mv88e6xxx_port_write(chip, port, PORT_TAG_REGMAP_4567,
					   0x7654);
		if (err)
			return err;
2824 2825
	}

2826
	/* Rate Control: disable ingress rate limiting. */
2827 2828 2829
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6320_family(chip)) {
2830 2831 2832 2833
		err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
					   0x0001);
		if (err)
			return err;
2834
	} else if (mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip)) {
2835 2836 2837 2838
		err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
					   0x0000);
		if (err)
			return err;
2839 2840
	}

2841 2842
	/* Port Control 1: disable trunking, disable sending
	 * learning messages to this port.
2843
	 */
2844 2845 2846
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
	if (err)
		return err;
2847

2848
	/* Port based VLAN map: give each port the same default address
2849 2850
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2851
	 */
2852 2853 2854
	err = _mv88e6xxx_port_fid_set(chip, port, 0);
	if (err)
		return err;
2855

2856 2857 2858
	err = _mv88e6xxx_port_based_vlan_map(chip, port);
	if (err)
		return err;
2859 2860 2861 2862

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2863
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
2864 2865
}

2866
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2867 2868 2869
{
	int err;

2870
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2871 2872 2873
	if (err)
		return err;

2874
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2875 2876 2877
	if (err)
		return err;

2878 2879 2880 2881 2882
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2883 2884
}

2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900
static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
				     unsigned int msecs)
{
	const unsigned int coeff = chip->info->age_time_coeff;
	const unsigned int min = 0x01 * coeff;
	const unsigned int max = 0xff * coeff;
	u8 age_time;
	u16 val;
	int err;

	if (msecs < min || msecs > max)
		return -ERANGE;

	/* Round to nearest multiple of coeff */
	age_time = (msecs + coeff / 2) / coeff;

2901
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
2902 2903 2904 2905 2906 2907 2908
	if (err)
		return err;

	/* AgeTime is 11:4 bits */
	val &= ~0xff0;
	val |= age_time << 4;

2909
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
2910 2911
}

2912 2913 2914
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2915
	struct mv88e6xxx_chip *chip = ds->priv;
2916 2917 2918 2919 2920 2921 2922 2923 2924
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
	mutex_unlock(&chip->reg_lock);

	return err;
}

2925
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2926
{
2927
	struct dsa_switch *ds = chip->ds;
2928
	u32 upstream_port = dsa_upstream_port(ds);
2929
	u16 reg;
2930
	int err;
2931

2932 2933 2934
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2935 2936 2937 2938 2939
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err < 0)
		return err;

	reg &= ~GLOBAL_CONTROL_PPU_ENABLE;
2940 2941
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU) ||
	    mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE))
2942 2943
		reg |= GLOBAL_CONTROL_PPU_ENABLE;

2944
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
2945 2946 2947
	if (err)
		return err;

2948 2949 2950 2951 2952 2953
	/* Configure the upstream port, and configure it as the port to which
	 * ingress and egress and ARP monitor frames are to be sent.
	 */
	reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
		upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
		upstream_port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT;
2954
	err = mv88e6xxx_g1_write(chip, GLOBAL_MONITOR_CONTROL, reg);
2955 2956 2957
	if (err)
		return err;

2958
	/* Disable remote management, and set the switch's DSA device number. */
2959 2960 2961
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2962 2963 2964
	if (err)
		return err;

2965 2966 2967 2968 2969
	/* Clear all the VTU and STU entries */
	err = _mv88e6xxx_vtu_stu_flush(chip);
	if (err < 0)
		return err;

2970 2971 2972 2973
	/* Set the default address aging time to 5 minutes, and
	 * enable address learn messages to be sent to all message
	 * ports.
	 */
2974 2975
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
				 GLOBAL_ATU_CONTROL_LEARN2ALL);
2976
	if (err)
2977
		return err;
2978

2979 2980
	err = mv88e6xxx_g1_set_age_time(chip, 300000);
	if (err)
2981 2982 2983 2984 2985 2986 2987
		return err;

	/* Clear all ATU entries */
	err = _mv88e6xxx_atu_flush(chip, 0, true);
	if (err)
		return err;

2988
	/* Configure the IP ToS mapping registers. */
2989
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2990
	if (err)
2991
		return err;
2992
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2993
	if (err)
2994
		return err;
2995
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2996
	if (err)
2997
		return err;
2998
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2999
	if (err)
3000
		return err;
3001
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
3002
	if (err)
3003
		return err;
3004
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
3005
	if (err)
3006
		return err;
3007
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
3008
	if (err)
3009
		return err;
3010
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
3011
	if (err)
3012
		return err;
3013 3014

	/* Configure the IEEE 802.1p priority mapping register. */
3015
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
3016
	if (err)
3017
		return err;
3018

3019
	/* Clear the statistics counters for all ports */
3020 3021
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032
	if (err)
		return err;

	/* Wait for the flush to complete. */
	err = _mv88e6xxx_stats_wait(chip);
	if (err)
		return err;

	return 0;
}

3033
static int mv88e6xxx_setup(struct dsa_switch *ds)
3034
{
V
Vivien Didelot 已提交
3035
	struct mv88e6xxx_chip *chip = ds->priv;
3036
	int err;
3037 3038
	int i;

3039 3040
	chip->ds = ds;
	ds->slave_mii_bus = chip->mdio_bus;
3041

3042
	mutex_lock(&chip->reg_lock);
3043

3044
	/* Setup Switch Port Registers */
3045
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
3046 3047 3048 3049 3050 3051 3052
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
3053 3054 3055
	if (err)
		goto unlock;

3056 3057 3058
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
3059 3060 3061
		if (err)
			goto unlock;
	}
3062

3063
unlock:
3064
	mutex_unlock(&chip->reg_lock);
3065

3066
	return err;
3067 3068
}

3069 3070
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
3071
	struct mv88e6xxx_chip *chip = ds->priv;
3072 3073
	int err;

3074 3075
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
3076

3077 3078
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
3079 3080 3081 3082 3083
	mutex_unlock(&chip->reg_lock);

	return err;
}

3084
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
3085
{
3086
	struct mv88e6xxx_chip *chip = bus->priv;
3087 3088
	u16 val;
	int err;
3089

3090
	if (phy >= mv88e6xxx_num_ports(chip))
3091
		return 0xffff;
3092

3093
	mutex_lock(&chip->reg_lock);
3094
	err = mv88e6xxx_phy_read(chip, phy, reg, &val);
3095
	mutex_unlock(&chip->reg_lock);
3096 3097

	return err ? err : val;
3098 3099
}

3100
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
3101
{
3102
	struct mv88e6xxx_chip *chip = bus->priv;
3103
	int err;
3104

3105
	if (phy >= mv88e6xxx_num_ports(chip))
3106
		return 0xffff;
3107

3108
	mutex_lock(&chip->reg_lock);
3109
	err = mv88e6xxx_phy_write(chip, phy, reg, val);
3110
	mutex_unlock(&chip->reg_lock);
3111 3112

	return err;
3113 3114
}

3115
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
3116 3117 3118 3119 3120 3121 3122
				   struct device_node *np)
{
	static int index;
	struct mii_bus *bus;
	int err;

	if (np)
3123
		chip->mdio_np = of_get_child_by_name(np, "mdio");
3124

3125
	bus = devm_mdiobus_alloc(chip->dev);
3126 3127 3128
	if (!bus)
		return -ENOMEM;

3129
	bus->priv = (void *)chip;
3130 3131 3132 3133 3134 3135 3136 3137 3138 3139
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
3140
	bus->parent = chip->dev;
3141

3142 3143
	if (chip->mdio_np)
		err = of_mdiobus_register(bus, chip->mdio_np);
3144 3145 3146
	else
		err = mdiobus_register(bus);
	if (err) {
3147
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
3148 3149
		goto out;
	}
3150
	chip->mdio_bus = bus;
3151 3152 3153 3154

	return 0;

out:
3155 3156
	if (chip->mdio_np)
		of_node_put(chip->mdio_np);
3157 3158 3159 3160

	return err;
}

3161
static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
3162 3163

{
3164
	struct mii_bus *bus = chip->mdio_bus;
3165 3166 3167

	mdiobus_unregister(bus);

3168 3169
	if (chip->mdio_np)
		of_node_put(chip->mdio_np);
3170 3171
}

3172 3173 3174 3175
#ifdef CONFIG_NET_DSA_HWMON

static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
{
V
Vivien Didelot 已提交
3176
	struct mv88e6xxx_chip *chip = ds->priv;
3177
	u16 val;
3178 3179 3180 3181
	int ret;

	*temp = 0;

3182
	mutex_lock(&chip->reg_lock);
3183

3184
	ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
3185 3186 3187 3188
	if (ret < 0)
		goto error;

	/* Enable temperature sensor */
3189
	ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
3190 3191 3192
	if (ret < 0)
		goto error;

3193
	ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
3194 3195 3196 3197 3198 3199
	if (ret < 0)
		goto error;

	/* Wait for temperature to stabilize */
	usleep_range(10000, 12000);

3200 3201
	ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
	if (ret < 0)
3202 3203 3204
		goto error;

	/* Disable temperature sensor */
3205
	ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
3206 3207 3208 3209 3210 3211
	if (ret < 0)
		goto error;

	*temp = ((val & 0x1f) - 5) * 5;

error:
3212
	mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
3213
	mutex_unlock(&chip->reg_lock);
3214 3215 3216 3217 3218
	return ret;
}

static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
{
V
Vivien Didelot 已提交
3219
	struct mv88e6xxx_chip *chip = ds->priv;
3220
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3221
	u16 val;
3222 3223 3224 3225
	int ret;

	*temp = 0;

3226 3227 3228
	mutex_lock(&chip->reg_lock);
	ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
	mutex_unlock(&chip->reg_lock);
3229 3230 3231
	if (ret < 0)
		return ret;

3232
	*temp = (val & 0xff) - 25;
3233 3234 3235 3236

	return 0;
}

3237
static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
3238
{
V
Vivien Didelot 已提交
3239
	struct mv88e6xxx_chip *chip = ds->priv;
3240

3241
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
3242 3243
		return -EOPNOTSUPP;

3244
	if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
3245 3246 3247 3248 3249
		return mv88e63xx_get_temp(ds, temp);

	return mv88e61xx_get_temp(ds, temp);
}

3250
static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
3251
{
V
Vivien Didelot 已提交
3252
	struct mv88e6xxx_chip *chip = ds->priv;
3253
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3254
	u16 val;
3255 3256
	int ret;

3257
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
3258 3259 3260 3261
		return -EOPNOTSUPP;

	*temp = 0;

3262 3263 3264
	mutex_lock(&chip->reg_lock);
	ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
	mutex_unlock(&chip->reg_lock);
3265 3266 3267
	if (ret < 0)
		return ret;

3268
	*temp = (((val >> 8) & 0x1f) * 5) - 25;
3269 3270 3271 3272

	return 0;
}

3273
static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
3274
{
V
Vivien Didelot 已提交
3275
	struct mv88e6xxx_chip *chip = ds->priv;
3276
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3277 3278
	u16 val;
	int err;
3279

3280
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
3281 3282
		return -EOPNOTSUPP;

3283 3284 3285 3286
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
	if (err)
		goto unlock;
3287
	temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
3288 3289 3290 3291 3292 3293
	err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
				       (val & 0xe0ff) | (temp << 8));
unlock:
	mutex_unlock(&chip->reg_lock);

	return err;
3294 3295
}

3296
static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
3297
{
V
Vivien Didelot 已提交
3298
	struct mv88e6xxx_chip *chip = ds->priv;
3299
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3300
	u16 val;
3301 3302
	int ret;

3303
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
3304 3305 3306 3307
		return -EOPNOTSUPP;

	*alarm = false;

3308 3309 3310
	mutex_lock(&chip->reg_lock);
	ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
	mutex_unlock(&chip->reg_lock);
3311 3312 3313
	if (ret < 0)
		return ret;

3314
	*alarm = !!(val & 0x40);
3315 3316 3317 3318 3319

	return 0;
}
#endif /* CONFIG_NET_DSA_HWMON */

3320 3321
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3322
	struct mv88e6xxx_chip *chip = ds->priv;
3323 3324 3325 3326 3327 3328 3329

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3330
	struct mv88e6xxx_chip *chip = ds->priv;
3331 3332
	int err;

3333 3334
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
3335

3336 3337
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3351
	struct mv88e6xxx_chip *chip = ds->priv;
3352 3353
	int err;

3354 3355 3356
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

3357 3358 3359 3360
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
3361
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
3362 3363 3364 3365 3366
	mutex_unlock(&chip->reg_lock);

	return err;
}

3367
static const struct mv88e6xxx_ops mv88e6085_ops = {
3368
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3369 3370 3371 3372 3373
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
3374
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3375 3376 3377 3378 3379
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
};

static const struct mv88e6xxx_ops mv88e6123_ops = {
3380
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3381 3382 3383 3384 3385
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
3386
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3387 3388 3389 3390 3391
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
};

static const struct mv88e6xxx_ops mv88e6161_ops = {
3392
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3393 3394 3395 3396 3397
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3398
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3399 3400 3401 3402 3403
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3404
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3405 3406 3407 3408 3409
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3410 3411
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3412
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3413 3414 3415 3416 3417
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3418
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3419 3420 3421 3422 3423
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3424 3425
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3426
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3427 3428 3429 3430 3431
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3432
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3433 3434 3435 3436 3437
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
};

static const struct mv88e6xxx_ops mv88e6240_ops = {
3438 3439
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3440
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3441 3442 3443 3444 3445
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
};

static const struct mv88e6xxx_ops mv88e6320_ops = {
3446 3447
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3448
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3449 3450 3451 3452 3453
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3454 3455
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3456
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3457 3458 3459 3460 3461
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
};

static const struct mv88e6xxx_ops mv88e6350_ops = {
3462
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3463 3464 3465 3466 3467
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3468
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3469 3470 3471 3472 3473
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3474 3475
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3476
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3477 3478 3479 3480
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
};

3481 3482 3483 3484 3485 3486 3487
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3488
		.port_base_addr = 0x10,
3489
		.global1_addr = 0x1b,
3490
		.age_time_coeff = 15000,
3491
		.g1_irqs = 8,
3492
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3493
		.ops = &mv88e6085_ops,
3494 3495 3496 3497 3498 3499 3500 3501
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3502
		.port_base_addr = 0x10,
3503
		.global1_addr = 0x1b,
3504
		.age_time_coeff = 15000,
3505
		.g1_irqs = 8,
3506
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3507
		.ops = &mv88e6095_ops,
3508 3509 3510 3511 3512 3513 3514 3515
	},

	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3516
		.port_base_addr = 0x10,
3517
		.global1_addr = 0x1b,
3518
		.age_time_coeff = 15000,
3519
		.g1_irqs = 9,
3520
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3521
		.ops = &mv88e6123_ops,
3522 3523 3524 3525 3526 3527 3528 3529
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3530
		.port_base_addr = 0x10,
3531
		.global1_addr = 0x1b,
3532
		.age_time_coeff = 15000,
3533
		.g1_irqs = 9,
3534
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3535
		.ops = &mv88e6131_ops,
3536 3537 3538 3539 3540 3541 3542 3543
	},

	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3544
		.port_base_addr = 0x10,
3545
		.global1_addr = 0x1b,
3546
		.age_time_coeff = 15000,
3547
		.g1_irqs = 9,
3548
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3549
		.ops = &mv88e6161_ops,
3550 3551 3552 3553 3554 3555 3556 3557
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3558
		.port_base_addr = 0x10,
3559
		.global1_addr = 0x1b,
3560
		.age_time_coeff = 15000,
3561
		.g1_irqs = 9,
3562
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3563
		.ops = &mv88e6165_ops,
3564 3565 3566 3567 3568 3569 3570 3571
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3572
		.port_base_addr = 0x10,
3573
		.global1_addr = 0x1b,
3574
		.age_time_coeff = 15000,
3575
		.g1_irqs = 9,
3576
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3577
		.ops = &mv88e6171_ops,
3578 3579 3580 3581 3582 3583 3584 3585
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3586
		.port_base_addr = 0x10,
3587
		.global1_addr = 0x1b,
3588
		.age_time_coeff = 15000,
3589
		.g1_irqs = 9,
3590
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3591
		.ops = &mv88e6172_ops,
3592 3593 3594 3595 3596 3597 3598 3599
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3600
		.port_base_addr = 0x10,
3601
		.global1_addr = 0x1b,
3602
		.age_time_coeff = 15000,
3603
		.g1_irqs = 9,
3604
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3605
		.ops = &mv88e6175_ops,
3606 3607 3608 3609 3610 3611 3612 3613
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3614
		.port_base_addr = 0x10,
3615
		.global1_addr = 0x1b,
3616
		.age_time_coeff = 15000,
3617
		.g1_irqs = 9,
3618
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3619
		.ops = &mv88e6176_ops,
3620 3621 3622 3623 3624 3625 3626 3627
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3628
		.port_base_addr = 0x10,
3629
		.global1_addr = 0x1b,
3630
		.age_time_coeff = 15000,
3631
		.g1_irqs = 8,
3632
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3633
		.ops = &mv88e6185_ops,
3634 3635 3636 3637 3638 3639 3640 3641
	},

	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3642
		.port_base_addr = 0x10,
3643
		.global1_addr = 0x1b,
3644
		.age_time_coeff = 15000,
3645
		.g1_irqs = 9,
3646
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3647
		.ops = &mv88e6240_ops,
3648 3649 3650 3651 3652 3653 3654 3655
	},

	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3656
		.port_base_addr = 0x10,
3657
		.global1_addr = 0x1b,
3658
		.age_time_coeff = 15000,
3659
		.g1_irqs = 8,
3660
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3661
		.ops = &mv88e6320_ops,
3662 3663 3664 3665 3666 3667 3668 3669
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3670
		.port_base_addr = 0x10,
3671
		.global1_addr = 0x1b,
3672
		.age_time_coeff = 15000,
3673
		.g1_irqs = 8,
3674
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3675
		.ops = &mv88e6321_ops,
3676 3677 3678 3679 3680 3681 3682 3683
	},

	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3684
		.port_base_addr = 0x10,
3685
		.global1_addr = 0x1b,
3686
		.age_time_coeff = 15000,
3687
		.g1_irqs = 9,
3688
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3689
		.ops = &mv88e6350_ops,
3690 3691 3692 3693 3694 3695 3696 3697
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3698
		.port_base_addr = 0x10,
3699
		.global1_addr = 0x1b,
3700
		.age_time_coeff = 15000,
3701
		.g1_irqs = 9,
3702
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3703
		.ops = &mv88e6351_ops,
3704 3705 3706 3707 3708 3709 3710 3711
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3712
		.port_base_addr = 0x10,
3713
		.global1_addr = 0x1b,
3714
		.age_time_coeff = 15000,
3715
		.g1_irqs = 9,
3716
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3717
		.ops = &mv88e6352_ops,
3718 3719 3720
	},
};

3721
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3722
{
3723
	int i;
3724

3725 3726 3727
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3728 3729 3730 3731

	return NULL;
}

3732
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3733 3734
{
	const struct mv88e6xxx_info *info;
3735 3736 3737
	unsigned int prod_num, rev;
	u16 id;
	int err;
3738

3739 3740 3741 3742 3743
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3744 3745 3746 3747 3748 3749 3750 3751

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3752
	/* Update the compatible info with the probed one */
3753
	chip->info = info;
3754

3755 3756 3757 3758
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3759 3760
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3761 3762 3763 3764

	return 0;
}

3765
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3766
{
3767
	struct mv88e6xxx_chip *chip;
3768

3769 3770
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3771 3772
		return NULL;

3773
	chip->dev = dev;
3774

3775
	mutex_init(&chip->reg_lock);
3776

3777
	return chip;
3778 3779
}

3780 3781
static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
{
3782
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
3783 3784 3785
		mv88e6xxx_ppu_state_init(chip);
}

3786 3787
static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
{
3788
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
3789 3790 3791
		mv88e6xxx_ppu_state_destroy(chip);
}

3792
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3793 3794 3795 3796 3797 3798
			      struct mii_bus *bus, int sw_addr)
{
	/* ADDR[0] pin is unavailable externally and considered zero */
	if (sw_addr & 0x1)
		return -EINVAL;

3799
	if (sw_addr == 0)
3800
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3801
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
3802
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3803 3804 3805
	else
		return -EINVAL;

3806 3807
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3808 3809 3810 3811

	return 0;
}

3812 3813
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3814
	struct mv88e6xxx_chip *chip = ds->priv;
3815 3816 3817 3818 3819

	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA))
		return DSA_TAG_PROTO_EDSA;

	return DSA_TAG_PROTO_DSA;
3820 3821
}

3822 3823 3824
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3825
{
3826
	struct mv88e6xxx_chip *chip;
3827
	struct mii_bus *bus;
3828
	int err;
3829

3830
	bus = dsa_host_dev_to_mii_bus(host_dev);
3831 3832 3833
	if (!bus)
		return NULL;

3834 3835
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3836 3837
		return NULL;

3838
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3839
	chip->info = &mv88e6xxx_table[MV88E6085];
3840

3841
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3842 3843 3844
	if (err)
		goto free;

3845
	err = mv88e6xxx_detect(chip);
3846
	if (err)
3847
		goto free;
3848

3849 3850 3851 3852 3853 3854
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3855 3856
	mv88e6xxx_phy_init(chip);

3857
	err = mv88e6xxx_mdio_register(chip, NULL);
3858
	if (err)
3859
		goto free;
3860

3861
	*priv = chip;
3862

3863
	return chip->info->name;
3864
free:
3865
	devm_kfree(dsa_dev, chip);
3866 3867

	return NULL;
3868 3869
}

3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3885
	struct mv88e6xxx_chip *chip = ds->priv;
3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3897
	struct mv88e6xxx_chip *chip = ds->priv;
3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
3912
	struct mv88e6xxx_chip *chip = ds->priv;
3913 3914 3915 3916 3917 3918 3919 3920 3921
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

3922
static struct dsa_switch_ops mv88e6xxx_switch_ops = {
3923
	.probe			= mv88e6xxx_drv_probe,
3924
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
#ifdef CONFIG_NET_DSA_HWMON
	.get_temp		= mv88e6xxx_get_temp,
	.get_temp_limit		= mv88e6xxx_get_temp_limit,
	.set_temp_limit		= mv88e6xxx_set_temp_limit,
	.get_temp_alarm		= mv88e6xxx_get_temp_alarm,
#endif
3939
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3940 3941 3942 3943
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
3944
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
3945 3946 3947
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
3948
	.port_fast_age		= mv88e6xxx_port_fast_age,
3949 3950 3951 3952 3953 3954 3955 3956 3957
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
3958 3959 3960 3961
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
3962 3963
};

3964
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
3965 3966
				     struct device_node *np)
{
3967
	struct device *dev = chip->dev;
3968 3969 3970 3971 3972 3973 3974
	struct dsa_switch *ds;

	ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
	if (!ds)
		return -ENOMEM;

	ds->dev = dev;
3975
	ds->priv = chip;
3976
	ds->ops = &mv88e6xxx_switch_ops;
3977 3978 3979 3980 3981 3982

	dev_set_drvdata(dev, ds);

	return dsa_register_switch(ds, np);
}

3983
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
3984
{
3985
	dsa_unregister_switch(chip->ds);
3986 3987
}

3988
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
3989
{
3990
	struct device *dev = &mdiodev->dev;
3991
	struct device_node *np = dev->of_node;
3992
	const struct mv88e6xxx_info *compat_info;
3993
	struct mv88e6xxx_chip *chip;
3994
	u32 eeprom_len;
3995
	int err;
3996

3997 3998 3999 4000
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4001 4002
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4003 4004
		return -ENOMEM;

4005
	chip->info = compat_info;
4006

4007
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4008 4009
	if (err)
		return err;
4010

4011
	err = mv88e6xxx_detect(chip);
4012 4013
	if (err)
		return err;
4014

4015 4016
	mv88e6xxx_phy_init(chip);

4017 4018 4019
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_ASIS);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);
4020

4021
	if (chip->info->ops->get_eeprom &&
4022
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4023
		chip->eeprom_len = eeprom_len;
4024

4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4056
	err = mv88e6xxx_mdio_register(chip, np);
4057
	if (err)
4058
		goto out_g2_irq;
4059

4060
	err = mv88e6xxx_register_switch(chip, np);
4061 4062
	if (err)
		goto out_mdio;
4063

4064
	return 0;
4065 4066 4067 4068 4069 4070 4071 4072 4073 4074

out_mdio:
	mv88e6xxx_mdio_unregister(chip);
out_g2_irq:
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
	mv88e6xxx_g1_irq_free(chip);
out:
	return err;
4075
}
4076 4077 4078 4079

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4080
	struct mv88e6xxx_chip *chip = ds->priv;
4081

4082
	mv88e6xxx_phy_destroy(chip);
4083 4084
	mv88e6xxx_unregister_switch(chip);
	mv88e6xxx_mdio_unregister(chip);
4085 4086 4087 4088

	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
		mv88e6xxx_g2_irq_free(chip);
	mv88e6xxx_g1_irq_free(chip);
4089 4090 4091
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4092 4093 4094 4095
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4112
	register_switch_driver(&mv88e6xxx_switch_ops);
4113 4114
	return mdio_driver_register(&mv88e6xxx_driver);
}
4115 4116 4117 4118
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4119
	mdio_driver_unregister(&mv88e6xxx_driver);
4120
	unregister_switch_driver(&mv88e6xxx_switch_ops);
4121 4122
}
module_exit(mv88e6xxx_cleanup);
4123 4124 4125 4126

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");