i915_debugfs.c 139.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/sort.h>
31
#include <linux/sched/mm.h>
32
#include "intel_drv.h"
33
#include "intel_guc_submission.h"
34

35 36 37 38 39
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

40 41
static int i915_capabilities(struct seq_file *m, void *data)
{
42 43
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
44
	struct drm_printer p = drm_seq_file_printer(m);
45

46
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
47
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
48
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
49

50
	intel_device_info_dump_flags(info, &p);
51
	intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
52
	intel_driver_caps_print(&dev_priv->caps, &p);
53

54
	kernel_param_lock(THIS_MODULE);
55
	i915_params_dump(&i915_modparams, &p);
56 57
	kernel_param_unlock(THIS_MODULE);

58 59
	return 0;
}
60

61
static char get_active_flag(struct drm_i915_gem_object *obj)
62
{
63
	return i915_gem_object_is_active(obj) ? '*' : ' ';
64 65
}

66
static char get_pin_flag(struct drm_i915_gem_object *obj)
67
{
68
	return obj->pin_global ? 'p' : ' ';
69 70
}

71
static char get_tiling_flag(struct drm_i915_gem_object *obj)
72
{
73
	switch (i915_gem_object_get_tiling(obj)) {
74
	default:
75 76 77
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
78
	}
79 80
}

81
static char get_global_flag(struct drm_i915_gem_object *obj)
82
{
83
	return obj->userfault_count ? 'g' : ' ';
84 85
}

86
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
87
{
C
Chris Wilson 已提交
88
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
89 90
}

91 92 93 94 95
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

96 97
	for_each_ggtt_vma(vma, obj) {
		if (drm_mm_node_allocated(&vma->node))
98 99 100 101 102 103
			size += vma->node.size;
	}

	return size;
}

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

134 135 136
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
137
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
138
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
139
	struct i915_vma *vma;
140
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
141 142
	int pin_count = 0;

143 144
	lockdep_assert_held(&obj->base.dev->struct_mutex);

145
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
146
		   &obj->base,
147
		   get_active_flag(obj),
148 149
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
150
		   get_global_flag(obj),
151
		   get_pin_mapped_flag(obj),
152
		   obj->base.size / 1024,
153 154
		   obj->read_domains,
		   obj->write_domain,
155
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
156 157
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
158 159
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
160
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
161
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
162
			pin_count++;
D
Dan Carpenter 已提交
163 164
	}
	seq_printf(m, " (pinned x %d)", pin_count);
165 166
	if (obj->pin_global)
		seq_printf(m, " (global)");
167
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
168 169 170
		if (!drm_mm_node_allocated(&vma->node))
			continue;

171
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
172
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
173 174
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
175 176 177 178 179 180 181 182
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
183 184
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
185 186 187 188
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
189 190 191 192 193 194 195 196
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
197 198 199 200 201 202 203
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
204 205 206 207
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
208
		seq_puts(m, ")");
B
Ben Widawsky 已提交
209
	}
210
	if (obj->stolen)
211
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
212

213
	engine = i915_gem_object_last_write_engine(obj);
214 215 216
	if (engine)
		seq_printf(m, " (%s)", engine->name);

217 218 219
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
220 221
}

222
static int obj_rank_by_stolen(const void *A, const void *B)
223
{
224 225 226 227
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
228

R
Rasmus Villemoes 已提交
229 230 231 232 233
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
234 235 236 237
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
238 239
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
240
	struct drm_i915_gem_object **objects;
241
	struct drm_i915_gem_object *obj;
242
	u64 total_obj_size, total_gtt_size;
243 244 245 246
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
247
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
248 249
	if (!objects)
		return -ENOMEM;
250 251 252

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
253
		goto out;
254 255

	total_obj_size = total_gtt_size = count = 0;
256 257 258

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
259 260 261
		if (count == total)
			break;

262 263 264
		if (obj->stolen == NULL)
			continue;

265
		objects[count++] = obj;
266
		total_obj_size += obj->base.size;
267
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
268

269
	}
270
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
271 272 273
		if (count == total)
			break;

274 275 276
		if (obj->stolen == NULL)
			continue;

277
		objects[count++] = obj;
278 279
		total_obj_size += obj->base.size;
	}
280
	spin_unlock(&dev_priv->mm.obj_lock);
281 282 283

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

284
	seq_puts(m, "Stolen:\n");
285
	for (n = 0; n < count; n++) {
286
		seq_puts(m, "   ");
287
		describe_obj(m, objects[n]);
288 289
		seq_putc(m, '\n');
	}
290
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
291
		   count, total_obj_size, total_gtt_size);
292 293 294

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
295
	kvfree(objects);
296
	return ret;
297 298
}

299
struct file_stats {
300
	struct i915_address_space *vm;
301 302 303 304
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
305
	u64 closed;
306 307 308 309 310 311
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
312
	struct i915_vma *vma;
313

314 315
	lockdep_assert_held(&obj->base.dev->struct_mutex);

316 317
	stats->count++;
	stats->total += obj->base.size;
318 319
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
320 321 322
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

323 324 325
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
326

327
		if (i915_vma_is_ggtt(vma)) {
328 329
			stats->global += vma->node.size;
		} else {
330
			if (vma->vm != stats->vm)
331 332
				continue;
		}
333

334
		if (i915_vma_is_active(vma))
335 336 337
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
338 339 340

		if (i915_vma_is_closed(vma))
			stats->closed += vma->node.size;
341 342 343 344 345
	}

	return 0;
}

346 347
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
348
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound, %llu closed)\n", \
349 350 351 352 353 354 355
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
356 357
			   stats.unbound, \
			   stats.closed); \
358
} while (0)
359 360 361 362 363

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
364
	struct intel_engine_cs *engine;
365
	struct file_stats stats = {};
366
	enum intel_engine_id id;
367
	int j;
368

369
	for_each_engine(engine, dev_priv, id) {
370
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
371
			list_for_each_entry(obj,
372
					    &engine->batch_pool.cache_list[j],
373 374 375
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
376
	}
377

378
	print_file_stats(m, "[k]batch pool", stats);
379 380
}

381 382
static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *i915)
383
{
384 385
	struct file_stats kstats = {};
	struct i915_gem_context *ctx;
386

387 388 389
	list_for_each_entry(ctx, &i915->contexts.list, link) {
		struct intel_engine_cs *engine;
		enum intel_engine_id id;
390

391 392
		for_each_engine(engine, i915, id) {
			struct intel_context *ce = to_intel_context(ctx, engine);
393

394 395 396 397 398
			if (ce->state)
				per_file_stats(0, ce->state->obj, &kstats);
			if (ce->ring)
				per_file_stats(0, ce->ring->vma->obj, &kstats);
		}
399

400 401 402 403 404
		if (!IS_ERR_OR_NULL(ctx->file_priv)) {
			struct file_stats stats = { .vm = &ctx->ppgtt->vm, };
			struct drm_file *file = ctx->file_priv->file;
			struct task_struct *task;
			char name[80];
405

406 407 408
			spin_lock(&file->table_lock);
			idr_for_each(&file->object_idr, per_file_stats, &stats);
			spin_unlock(&file->table_lock);
409

410 411 412 413 414 415
			rcu_read_lock();
			task = pid_task(ctx->pid ?: file->pid, PIDTYPE_PID);
			snprintf(name, sizeof(name), "%s/%d",
				 task ? task->comm : "<unknown>",
				 ctx->user_handle);
			rcu_read_unlock();
416

417 418
			print_file_stats(m, name, stats);
		}
419 420
	}

421
	print_file_stats(m, "[k]contexts", kstats);
422 423
}

424
static int i915_gem_object_info(struct seq_file *m, void *data)
425
{
426 427
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
428
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
429 430
	u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
	u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
431
	struct drm_i915_gem_object *obj;
432 433
	unsigned int page_sizes = 0;
	char buf[80];
434 435
	int ret;

436
	seq_printf(m, "%u objects, %llu bytes\n",
437 438 439
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

440 441 442
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
443
	huge_size = huge_count = 0;
444 445 446

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
447 448 449
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
450
		if (obj->mm.madv == I915_MADV_DONTNEED) {
451 452 453 454
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
455
		if (obj->mm.mapping) {
456 457
			mapped_count++;
			mapped_size += obj->base.size;
458
		}
459 460 461 462 463 464

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
465
	}
466
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
467

468
	size = count = dpy_size = dpy_count = 0;
469
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
470 471 472
		size += obj->base.size;
		++count;

473
		if (obj->pin_global) {
474 475
			dpy_size += obj->base.size;
			++dpy_count;
476
		}
477

C
Chris Wilson 已提交
478
		if (obj->mm.madv == I915_MADV_DONTNEED) {
479 480 481
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
482

C
Chris Wilson 已提交
483
		if (obj->mm.mapping) {
484 485
			mapped_count++;
			mapped_size += obj->base.size;
486
		}
487 488 489 490 491 492

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
493
	}
494 495
	spin_unlock(&dev_priv->mm.obj_lock);

496 497
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
498
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
499
		   purgeable_count, purgeable_size);
500 501
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
502 503 504 505
	seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
		   huge_count,
		   stringify_page_sizes(page_sizes, buf, sizeof(buf)),
		   huge_size);
506
	seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
507
		   dpy_count, dpy_size);
508

509
	seq_printf(m, "%llu [%pa] gtt total\n",
510
		   ggtt->vm.total, &ggtt->mappable_end);
511 512 513
	seq_printf(m, "Supported page sizes: %s\n",
		   stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
					buf, sizeof(buf)));
514

515
	seq_putc(m, '\n');
516

517 518 519 520 521
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	print_batch_pool_stats(m, dev_priv);
522
	print_context_stats(m, dev_priv);
523
	mutex_unlock(&dev->struct_mutex);
524 525 526 527

	return 0;
}

528
static int i915_gem_gtt_info(struct seq_file *m, void *data)
529
{
530
	struct drm_info_node *node = m->private;
531 532
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
533
	struct drm_i915_gem_object **objects;
534
	struct drm_i915_gem_object *obj;
535
	u64 total_obj_size, total_gtt_size;
536
	unsigned long nobject, n;
537 538
	int count, ret;

539 540 541 542 543
	nobject = READ_ONCE(dev_priv->mm.object_count);
	objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
	if (!objects)
		return -ENOMEM;

544 545 546 547
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

548 549 550 551 552 553 554 555 556 557 558 559 560
	count = 0;
	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
		objects[count++] = obj;
		if (count == nobject)
			break;
	}
	spin_unlock(&dev_priv->mm.obj_lock);

	total_obj_size = total_gtt_size = 0;
	for (n = 0;  n < count; n++) {
		obj = objects[n];

561
		seq_puts(m, "   ");
562
		describe_obj(m, obj);
563
		seq_putc(m, '\n');
564
		total_obj_size += obj->base.size;
565
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
566 567 568 569
	}

	mutex_unlock(&dev->struct_mutex);

570
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
571
		   count, total_obj_size, total_gtt_size);
572
	kvfree(objects);
573 574 575 576

	return 0;
}

577 578
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
579 580
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
581
	struct drm_i915_gem_object *obj;
582
	struct intel_engine_cs *engine;
583
	enum intel_engine_id id;
584
	int total = 0;
585
	int ret, j;
586 587 588 589 590

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

591
	for_each_engine(engine, dev_priv, id) {
592
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
593 594 595 596
			int count;

			count = 0;
			list_for_each_entry(obj,
597
					    &engine->batch_pool.cache_list[j],
598 599 600
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
601
				   engine->name, j, count);
602 603

			list_for_each_entry(obj,
604
					    &engine->batch_pool.cache_list[j],
605 606 607 608 609 610 611
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
612
		}
613 614
	}

615
	seq_printf(m, "total: %d\n", total);
616 617 618 619 620 621

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

622 623 624 625 626 627 628
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	int pipe;

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;
629
		intel_wakeref_t wakeref;
630 631

		power_domain = POWER_DOMAIN_PIPE(pipe);
632 633 634
		wakeref = intel_display_power_get_if_enabled(dev_priv,
							     power_domain);
		if (!wakeref) {
635 636 637 638 639 640 641 642 643 644 645 646 647 648
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

649
		intel_display_power_put(dev_priv, power_domain, wakeref);
650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

674 675
static int i915_interrupt_info(struct seq_file *m, void *data)
{
676
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
677
	struct intel_engine_cs *engine;
678
	enum intel_engine_id id;
679
	intel_wakeref_t wakeref;
680
	int i, pipe;
681

682
	wakeref = intel_runtime_pm_get(dev_priv);
683

684
	if (IS_CHERRYVIEW(dev_priv)) {
685 686
		intel_wakeref_t pref;

687 688 689 690 691 692 693 694 695 696 697
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
698 699 700 701
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
702 703 704
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
705 706 707 708 709
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

710 711 712 713
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

714
			intel_display_power_put(dev_priv, power_domain, pref);
715 716
		}

717
		pref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
718 719 720 721 722 723
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
724
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, pref);
725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
762
	} else if (INTEL_GEN(dev_priv) >= 8) {
763 764 765 766 767 768 769 770 771 772 773 774
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

775
		gen8_display_interrupt_info(m);
776
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
777 778 779 780 781 782 783 784
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
785 786
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;
787
			intel_wakeref_t pref;
788 789

			power_domain = POWER_DOMAIN_PIPE(pipe);
790 791 792
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
793 794 795 796 797
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
798 799 800
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
801
			intel_display_power_put(dev_priv, power_domain, pref);
802
		}
J
Jesse Barnes 已提交
803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

828
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
829 830 831 832 833 834
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
835
		for_each_pipe(dev_priv, pipe)
836 837 838
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
881
		for_each_engine(engine, dev_priv, id) {
882 883
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
884
				   engine->name, I915_READ_IMR(engine));
885 886
		}
	}
887

888
	intel_runtime_pm_put(dev_priv, wakeref);
889

890 891 892
	return 0;
}

893 894
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
895 896
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
897 898 899 900 901
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
902 903 904

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
905
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
906

C
Chris Wilson 已提交
907 908
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
909
		if (!vma)
910
			seq_puts(m, "unused");
911
		else
912
			describe_obj(m, vma->obj);
913
		seq_putc(m, '\n');
914 915
	}

916
	mutex_unlock(&dev->struct_mutex);
917 918 919
	return 0;
}

920
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
921 922
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
923
{
C
Chris Wilson 已提交
924
	struct i915_gpu_state *error;
925
	ssize_t ret;
C
Chris Wilson 已提交
926
	void *buf;
927

C
Chris Wilson 已提交
928
	error = file->private_data;
929 930
	if (!error)
		return 0;
931

C
Chris Wilson 已提交
932 933 934 935
	/* Bounce buffer required because of kernfs __user API convenience. */
	buf = kmalloc(count, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;
936

C
Chris Wilson 已提交
937 938
	ret = i915_gpu_state_copy_to_buffer(error, buf, *pos, count);
	if (ret <= 0)
939
		goto out;
940

C
Chris Wilson 已提交
941 942 943 944
	if (!copy_to_user(ubuf, buf, ret))
		*pos += ret;
	else
		ret = -EFAULT;
945

946
out:
C
Chris Wilson 已提交
947
	kfree(buf);
948 949
	return ret;
}
950

951 952 953
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
954
	return 0;
955 956
}

957
static int i915_gpu_info_open(struct inode *inode, struct file *file)
958
{
959
	struct drm_i915_private *i915 = inode->i_private;
960
	struct i915_gpu_state *gpu;
961
	intel_wakeref_t wakeref;
962

963 964 965
	gpu = NULL;
	with_intel_runtime_pm(i915, wakeref)
		gpu = i915_capture_gpu_state(i915);
966 967
	if (IS_ERR(gpu))
		return PTR_ERR(gpu);
968

969
	file->private_data = gpu;
970 971 972
	return 0;
}

973 974 975 976 977 978 979 980 981 982 983 984 985
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
986
{
987
	struct i915_gpu_state *error = filp->private_data;
988

989 990
	if (!error)
		return 0;
991

992 993
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
994

995 996
	return cnt;
}
997

998 999
static int i915_error_state_open(struct inode *inode, struct file *file)
{
1000 1001 1002 1003 1004 1005 1006
	struct i915_gpu_state *error;

	error = i915_first_error_state(inode->i_private);
	if (IS_ERR(error))
		return PTR_ERR(error);

	file->private_data  = error;
1007
	return 0;
1008 1009 1010 1011 1012
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1013
	.read = gpu_state_read,
1014 1015
	.write = i915_error_state_write,
	.llseek = default_llseek,
1016
	.release = gpu_state_release,
1017
};
1018 1019
#endif

1020
static int i915_frequency_info(struct seq_file *m, void *unused)
1021
{
1022
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1023
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1024
	intel_wakeref_t wakeref;
1025 1026
	int ret = 0;

1027
	wakeref = intel_runtime_pm_get(dev_priv);
1028

1029
	if (IS_GEN(dev_priv, 5)) {
1030 1031 1032 1033 1034 1035 1036 1037 1038
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1039
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1040
		u32 rpmodectl, freq_sts;
1041

1042
		mutex_lock(&dev_priv->pcu_lock);
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052

		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

1053 1054 1055 1056 1057 1058 1059 1060
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
1061
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1062 1063

		seq_printf(m, "max GPU freq: %d MHz\n",
1064
			   intel_gpu_freq(dev_priv, rps->max_freq));
1065 1066

		seq_printf(m, "min GPU freq: %d MHz\n",
1067
			   intel_gpu_freq(dev_priv, rps->min_freq));
1068 1069

		seq_printf(m, "idle GPU freq: %d MHz\n",
1070
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1071 1072 1073

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1074
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1075
		mutex_unlock(&dev_priv->pcu_lock);
1076
	} else if (INTEL_GEN(dev_priv) >= 6) {
1077 1078 1079
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1080
		u32 rpmodectl, rpinclimit, rpdeclimit;
1081
		u32 rpstat, cagf, reqf;
1082 1083
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1084
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1085 1086
		int max_freq;

1087
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1088
		if (IS_GEN9_LP(dev_priv)) {
1089 1090 1091 1092 1093 1094 1095
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1096
		/* RPSTAT1 is in the GT power well */
1097
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1098

1099
		reqf = I915_READ(GEN6_RPNSWREQ);
1100
		if (INTEL_GEN(dev_priv) >= 9)
1101 1102 1103
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1104
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1105 1106 1107 1108
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1109
		reqf = intel_gpu_freq(dev_priv, reqf);
1110

1111 1112 1113 1114
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1115
		rpstat = I915_READ(GEN6_RPSTAT1);
1116 1117 1118 1119 1120 1121
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
1122 1123
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
1124

1125
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1126

1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
		if (INTEL_GEN(dev_priv) >= 11) {
			pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
			pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
			/*
			 * The equivalent to the PM ISR & IIR cannot be read
			 * without affecting the current state of the system
			 */
			pm_isr = 0;
			pm_iir = 0;
		} else if (INTEL_GEN(dev_priv) >= 8) {
1137 1138 1139 1140
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
1141 1142 1143 1144 1145
		} else {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
1146
		}
1147 1148
		pm_mask = I915_READ(GEN6_PMINTRMSK);

1149 1150 1151 1152 1153 1154 1155
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
1156 1157 1158 1159 1160 1161

		seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
			   pm_ier, pm_imr, pm_mask);
		if (INTEL_GEN(dev_priv) <= 10)
			seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
				   pm_isr, pm_iir);
1162
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1163
			   rps->pm_intrmsk_mbz);
1164 1165
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1166
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1167 1168 1169 1170
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1171 1172 1173 1174
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1175
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1176
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1177 1178 1179 1180 1181 1182
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
C
Chris Wilson 已提交
1183 1184
		seq_printf(m, "Up threshold: %d%%\n",
			   rps->power.up_threshold);
1185

1186 1187 1188 1189 1190 1191
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
C
Chris Wilson 已提交
1192 1193
		seq_printf(m, "Down threshold: %d%%\n",
			   rps->power.down_threshold);
1194

1195
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1196
			    rp_state_cap >> 16) & 0xff;
1197
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1198
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1199
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1200
			   intel_gpu_freq(dev_priv, max_freq));
1201 1202

		max_freq = (rp_state_cap & 0xff00) >> 8;
1203
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1204
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1205
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1206
			   intel_gpu_freq(dev_priv, max_freq));
1207

1208
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1209
			    rp_state_cap >> 0) & 0xff;
1210
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1211
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1212
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1213
			   intel_gpu_freq(dev_priv, max_freq));
1214
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1215
			   intel_gpu_freq(dev_priv, rps->max_freq));
1216

1217
		seq_printf(m, "Current freq: %d MHz\n",
1218
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1219
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1220
		seq_printf(m, "Idle freq: %d MHz\n",
1221
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1222
		seq_printf(m, "Min freq: %d MHz\n",
1223
			   intel_gpu_freq(dev_priv, rps->min_freq));
1224
		seq_printf(m, "Boost freq: %d MHz\n",
1225
			   intel_gpu_freq(dev_priv, rps->boost_freq));
1226
		seq_printf(m, "Max freq: %d MHz\n",
1227
			   intel_gpu_freq(dev_priv, rps->max_freq));
1228 1229
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1230
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1231
	} else {
1232
		seq_puts(m, "no P-state info available\n");
1233
	}
1234

1235
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1236 1237 1238
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1239
	intel_runtime_pm_put(dev_priv, wakeref);
1240
	return ret;
1241 1242
}

1243 1244 1245 1246
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1247 1248 1249
	int slice;
	int subslice;

1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1262 1263 1264 1265 1266 1267 1268
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1269 1270
}

1271 1272
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1273
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1274
	struct intel_engine_cs *engine;
1275 1276
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1277
	struct intel_instdone instdone;
1278
	intel_wakeref_t wakeref;
1279
	enum intel_engine_id id;
1280

1281
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1282 1283 1284 1285 1286
		seq_puts(m, "Wedged\n");
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: struct_mutex backoff\n");
	if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
		seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1287
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1288
		seq_puts(m, "Waiter holding struct mutex\n");
1289
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1290
		seq_puts(m, "struct_mutex blocked for reset\n");
1291

1292
	if (!i915_modparams.enable_hangcheck) {
1293
		seq_puts(m, "Hangcheck disabled\n");
1294 1295 1296
		return 0;
	}

1297 1298 1299 1300 1301
	with_intel_runtime_pm(dev_priv, wakeref) {
		for_each_engine(engine, dev_priv, id) {
			acthd[id] = intel_engine_get_active_head(engine);
			seqno[id] = intel_engine_get_seqno(engine);
		}
1302

1303
		intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1304 1305
	}

1306 1307
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1308 1309
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1310 1311 1312 1313
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1314

1315 1316
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1317
	for_each_engine(engine, dev_priv, id) {
1318 1319 1320
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1321
		seq_printf(m, "%s:\n", engine->name);
1322
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1323
			   engine->hangcheck.seqno, seqno[id],
1324
			   intel_engine_last_submit(engine));
1325
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s, wedged? %s\n",
1326 1327
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1328
					  &dev_priv->gpu_error.missed_irq_rings)),
1329 1330
			   yesno(engine->hangcheck.stalled),
			   yesno(engine->hangcheck.wedged));
1331

1332
		spin_lock_irq(&b->rb_lock);
1333
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1334
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1335 1336 1337 1338

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1339
		spin_unlock_irq(&b->rb_lock);
1340

1341
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1342
			   (long long)engine->hangcheck.acthd,
1343
			   (long long)acthd[id]);
1344 1345 1346 1347 1348
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1349

1350
		if (engine->id == RCS) {
1351
			seq_puts(m, "\tinstdone read =\n");
1352

1353
			i915_instdone_info(dev_priv, m, &instdone);
1354

1355
			seq_puts(m, "\tinstdone accu =\n");
1356

1357 1358
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1359
		}
1360 1361 1362 1363 1364
	}

	return 0;
}

1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1382
static int ironlake_drpc_info(struct seq_file *m)
1383
{
1384
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1385 1386 1387 1388 1389 1390 1391
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1392
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1393 1394 1395 1396
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1397
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1398
	seq_printf(m, "SW control enabled: %s\n",
1399
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1400
	seq_printf(m, "Gated voltage change: %s\n",
1401
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1402 1403
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1404
	seq_printf(m, "Max P-state: P%d\n",
1405
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1406 1407 1408 1409
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1410
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1411
	seq_puts(m, "Current RS state: ");
1412 1413
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1414
		seq_puts(m, "on\n");
1415 1416
		break;
	case RSX_STATUS_RC1:
1417
		seq_puts(m, "RC1\n");
1418 1419
		break;
	case RSX_STATUS_RC1E:
1420
		seq_puts(m, "RC1E\n");
1421 1422
		break;
	case RSX_STATUS_RS1:
1423
		seq_puts(m, "RS1\n");
1424 1425
		break;
	case RSX_STATUS_RS2:
1426
		seq_puts(m, "RS2 (RC6)\n");
1427 1428
		break;
	case RSX_STATUS_RS3:
1429
		seq_puts(m, "RC3 (RC6+)\n");
1430 1431
		break;
	default:
1432
		seq_puts(m, "unknown\n");
1433 1434
		break;
	}
1435 1436 1437 1438

	return 0;
}

1439
static int i915_forcewake_domains(struct seq_file *m, void *data)
1440
{
1441
	struct drm_i915_private *i915 = node_to_i915(m->private);
1442
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1443
	unsigned int tmp;
1444

1445 1446 1447
	seq_printf(m, "user.bypass_count = %u\n",
		   i915->uncore.user_forcewake.count);

1448
	for_each_fw_domain(fw_domain, i915, tmp)
1449
		seq_printf(m, "%s.wake_count = %u\n",
1450
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1451
			   READ_ONCE(fw_domain->wake_count));
1452

1453 1454 1455
	return 0;
}

1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1467 1468
static int vlv_drpc_info(struct seq_file *m)
{
1469
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1470
	u32 rcctl1, pw_status;
1471

1472
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1473 1474 1475 1476 1477 1478
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1479
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1480
	seq_printf(m, "Media Power Well: %s\n",
1481
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1482

1483 1484
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1485

1486
	return i915_forcewake_domains(m, NULL);
1487 1488
}

1489 1490
static int gen6_drpc_info(struct seq_file *m)
{
1491
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1492
	u32 gt_core_status, rcctl1, rc6vids = 0;
1493
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1494

1495
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1496
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1497 1498

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1499
	if (INTEL_GEN(dev_priv) >= 9) {
1500 1501 1502
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1503

1504 1505 1506 1507 1508 1509
	if (INTEL_GEN(dev_priv) <= 7) {
		mutex_lock(&dev_priv->pcu_lock);
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
				       &rc6vids);
		mutex_unlock(&dev_priv->pcu_lock);
	}
1510

1511
	seq_printf(m, "RC1e Enabled: %s\n",
1512 1513 1514
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1515
	if (INTEL_GEN(dev_priv) >= 9) {
1516 1517 1518 1519 1520
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1521 1522 1523 1524
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1525
	seq_puts(m, "Current RC state: ");
1526 1527 1528
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1529
			seq_puts(m, "Core Power Down\n");
1530
		else
1531
			seq_puts(m, "on\n");
1532 1533
		break;
	case GEN6_RC3:
1534
		seq_puts(m, "RC3\n");
1535 1536
		break;
	case GEN6_RC6:
1537
		seq_puts(m, "RC6\n");
1538 1539
		break;
	case GEN6_RC7:
1540
		seq_puts(m, "RC7\n");
1541 1542
		break;
	default:
1543
		seq_puts(m, "Unknown\n");
1544 1545 1546 1547 1548
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1549
	if (INTEL_GEN(dev_priv) >= 9) {
1550 1551 1552 1553 1554 1555 1556
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1557 1558

	/* Not exactly sure what this is */
1559 1560 1561 1562 1563
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1564

1565 1566 1567 1568 1569 1570 1571 1572 1573
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1574
	return i915_forcewake_domains(m, NULL);
1575 1576 1577 1578
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1579
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1580
	intel_wakeref_t wakeref;
1581
	int err = -ENODEV;
1582

1583 1584 1585 1586 1587 1588 1589 1590
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			err = vlv_drpc_info(m);
		else if (INTEL_GEN(dev_priv) >= 6)
			err = gen6_drpc_info(m);
		else
			err = ironlake_drpc_info(m);
	}
1591 1592

	return err;
1593 1594
}

1595 1596
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1597
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1608 1609
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1610
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1611
	struct intel_fbc *fbc = &dev_priv->fbc;
1612
	intel_wakeref_t wakeref;
1613

1614 1615
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1616

1617
	wakeref = intel_runtime_pm_get(dev_priv);
1618
	mutex_lock(&fbc->lock);
1619

1620
	if (intel_fbc_is_active(dev_priv))
1621
		seq_puts(m, "FBC enabled\n");
1622
	else
1623 1624
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1641
	}
1642

1643
	mutex_unlock(&fbc->lock);
1644
	intel_runtime_pm_put(dev_priv, wakeref);
1645

1646 1647 1648
	return 0;
}

1649
static int i915_fbc_false_color_get(void *data, u64 *val)
1650
{
1651
	struct drm_i915_private *dev_priv = data;
1652

1653
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1654 1655 1656 1657 1658 1659 1660
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1661
static int i915_fbc_false_color_set(void *data, u64 val)
1662
{
1663
	struct drm_i915_private *dev_priv = data;
1664 1665
	u32 reg;

1666
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1667 1668
		return -ENODEV;

P
Paulo Zanoni 已提交
1669
	mutex_lock(&dev_priv->fbc.lock);
1670 1671 1672 1673 1674 1675 1676 1677

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1678
	mutex_unlock(&dev_priv->fbc.lock);
1679 1680 1681
	return 0;
}

1682 1683
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1684 1685
			"%llu\n");

1686 1687
static int i915_ips_status(struct seq_file *m, void *unused)
{
1688
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1689
	intel_wakeref_t wakeref;
1690

1691 1692
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1693

1694
	wakeref = intel_runtime_pm_get(dev_priv);
1695

1696
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1697
		   yesno(i915_modparams.enable_ips));
1698

1699
	if (INTEL_GEN(dev_priv) >= 8) {
1700 1701 1702 1703 1704 1705 1706
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1707

1708
	intel_runtime_pm_put(dev_priv, wakeref);
1709

1710 1711 1712
	return 0;
}

1713 1714
static int i915_sr_status(struct seq_file *m, void *unused)
{
1715
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1716
	intel_wakeref_t wakeref;
1717 1718
	bool sr_enabled = false;

1719
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1720

1721 1722 1723
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1724
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1725
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1726
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1727
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1728
	else if (IS_I915GM(dev_priv))
1729
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1730
	else if (IS_PINEVIEW(dev_priv))
1731
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1732
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1733
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1734

1735
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, wakeref);
1736

1737
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1738 1739 1740 1741

	return 0;
}

1742 1743
static int i915_emon_status(struct seq_file *m, void *unused)
{
1744 1745
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1746
	unsigned long temp, chipset, gfx;
1747
	intel_wakeref_t wakeref;
1748 1749
	int ret;

1750
	if (!IS_GEN(dev_priv, 5))
1751 1752
		return -ENODEV;

1753 1754 1755
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1756

1757 1758
	wakeref = intel_runtime_pm_get(dev_priv);

1759 1760 1761
	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1762
	mutex_unlock(&dev->struct_mutex);
1763

1764 1765
	intel_runtime_pm_put(dev_priv, wakeref);

1766 1767 1768 1769 1770 1771 1772 1773
	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1774 1775
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1776
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1777
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1778
	unsigned int max_gpu_freq, min_gpu_freq;
1779
	intel_wakeref_t wakeref;
1780 1781
	int gpu_freq, ia_freq;
	int ret;
1782

1783 1784
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1785

1786
	wakeref = intel_runtime_pm_get(dev_priv);
1787

1788
	ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
1789
	if (ret)
1790
		goto out;
1791

1792 1793
	min_gpu_freq = rps->min_freq;
	max_gpu_freq = rps->max_freq;
1794
	if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1795
		/* Convert GT frequency to 50 HZ units */
1796 1797
		min_gpu_freq /= GEN9_FREQ_SCALER;
		max_gpu_freq /= GEN9_FREQ_SCALER;
1798 1799
	}

1800
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1801

1802
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1803 1804 1805 1806
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1807
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1808
			   intel_gpu_freq(dev_priv, (gpu_freq *
1809
						     (IS_GEN9_BC(dev_priv) ||
1810
						      INTEL_GEN(dev_priv) >= 10 ?
1811
						      GEN9_FREQ_SCALER : 1))),
1812 1813
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1814 1815
	}

1816
	mutex_unlock(&dev_priv->pcu_lock);
1817

1818
out:
1819
	intel_runtime_pm_put(dev_priv, wakeref);
1820
	return ret;
1821 1822
}

1823 1824
static int i915_opregion(struct seq_file *m, void *unused)
{
1825 1826
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1827 1828 1829 1830 1831
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1832
		goto out;
1833

1834 1835
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1836 1837 1838

	mutex_unlock(&dev->struct_mutex);

1839
out:
1840 1841 1842
	return 0;
}

1843 1844
static int i915_vbt(struct seq_file *m, void *unused)
{
1845
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1846 1847 1848 1849 1850 1851 1852

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1853 1854
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1855 1856
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1857
	struct intel_framebuffer *fbdev_fb = NULL;
1858
	struct drm_framebuffer *drm_fb;
1859 1860 1861 1862 1863
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1864

1865
#ifdef CONFIG_DRM_FBDEV_EMULATION
1866
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1867
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1868 1869 1870 1871

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1872
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1873
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1874
			   fbdev_fb->base.modifier,
1875
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
1876
		describe_obj(m, intel_fb_obj(&fbdev_fb->base));
1877 1878
		seq_putc(m, '\n');
	}
1879
#endif
1880

1881
	mutex_lock(&dev->mode_config.fb_lock);
1882
	drm_for_each_fb(drm_fb, dev) {
1883 1884
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1885 1886
			continue;

1887
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1888 1889
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1890
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1891
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1892
			   fb->base.modifier,
1893
			   drm_framebuffer_read_refcount(&fb->base));
1894
		describe_obj(m, intel_fb_obj(&fb->base));
1895
		seq_putc(m, '\n');
1896
	}
1897
	mutex_unlock(&dev->mode_config.fb_lock);
1898
	mutex_unlock(&dev->struct_mutex);
1899 1900 1901 1902

	return 0;
}

1903
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1904
{
1905 1906
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
		   ring->space, ring->head, ring->tail, ring->emit);
1907 1908
}

1909 1910
static int i915_context_status(struct seq_file *m, void *unused)
{
1911 1912
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1913
	struct intel_engine_cs *engine;
1914
	struct i915_gem_context *ctx;
1915
	enum intel_engine_id id;
1916
	int ret;
1917

1918
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1919 1920 1921
	if (ret)
		return ret;

1922
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1923 1924 1925 1926
		seq_puts(m, "HW context ");
		if (!list_empty(&ctx->hw_id_link))
			seq_printf(m, "%x [pin %u]", ctx->hw_id,
				   atomic_read(&ctx->hw_id_pin_count));
1927
		if (ctx->pid) {
1928 1929
			struct task_struct *task;

1930
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1931 1932 1933 1934 1935
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1936 1937
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1938 1939 1940 1941
		} else {
			seq_puts(m, "(kernel) ");
		}

1942 1943
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1944

1945
		for_each_engine(engine, dev_priv, id) {
1946 1947
			struct intel_context *ce =
				to_intel_context(ctx, engine);
1948 1949 1950

			seq_printf(m, "%s: ", engine->name);
			if (ce->state)
1951
				describe_obj(m, ce->state->obj);
1952
			if (ce->ring)
1953
				describe_ctx_ring(m, ce->ring);
1954 1955
			seq_putc(m, '\n');
		}
1956 1957

		seq_putc(m, '\n');
1958 1959
	}

1960
	mutex_unlock(&dev->struct_mutex);
1961 1962 1963 1964

	return 0;
}

1965 1966
static const char *swizzle_string(unsigned swizzle)
{
1967
	switch (swizzle) {
1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1983
		return "unknown";
1984 1985 1986 1987 1988 1989 1990
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1991
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1992
	intel_wakeref_t wakeref;
1993

1994
	wakeref = intel_runtime_pm_get(dev_priv);
1995 1996 1997 1998 1999 2000

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2001
	if (IS_GEN_RANGE(dev_priv, 3, 4)) {
2002 2003
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2004 2005
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2006 2007 2008 2009
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2010
	} else if (INTEL_GEN(dev_priv) >= 6) {
2011 2012 2013 2014 2015 2016 2017 2018
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2019
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2020 2021 2022 2023 2024
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2025 2026
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2027
	}
2028 2029 2030 2031

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2032
	intel_runtime_pm_put(dev_priv, wakeref);
2033 2034 2035 2036

	return 0;
}

2037 2038
static int count_irq_waiters(struct drm_i915_private *i915)
{
2039
	struct intel_engine_cs *engine;
2040
	enum intel_engine_id id;
2041 2042
	int count = 0;

2043
	for_each_engine(engine, i915, id)
2044
		count += intel_engine_has_waiter(engine);
2045 2046 2047 2048

	return count;
}

2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2063 2064
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2065 2066
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2067
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
2068
	u32 act_freq = rps->cur_freq;
2069
	intel_wakeref_t wakeref;
2070 2071
	struct drm_file *file;

2072
	with_intel_runtime_pm_if_in_use(dev_priv, wakeref) {
2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
			mutex_lock(&dev_priv->pcu_lock);
			act_freq = vlv_punit_read(dev_priv,
						  PUNIT_REG_GPU_FREQ_STS);
			act_freq = (act_freq >> 8) & 0xff;
			mutex_unlock(&dev_priv->pcu_lock);
		} else {
			act_freq = intel_get_cagf(dev_priv,
						  I915_READ(GEN6_RPSTAT1));
		}
	}

2085
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
2086 2087
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2088
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2089
	seq_printf(m, "Boosts outstanding? %d\n",
2090
		   atomic_read(&rps->num_waiters));
C
Chris Wilson 已提交
2091
	seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
2092 2093 2094
	seq_printf(m, "Frequency requested %d, actual %d\n",
		   intel_gpu_freq(dev_priv, rps->cur_freq),
		   intel_gpu_freq(dev_priv, act_freq));
2095
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2096 2097 2098 2099
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
2100
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
2101 2102 2103
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
2104 2105

	mutex_lock(&dev->filelist_mutex);
2106 2107 2108 2109 2110 2111
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
2112
		seq_printf(m, "%s [%d]: %d boosts\n",
2113 2114
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2115
			   atomic_read(&file_priv->rps_client.boosts));
2116 2117
		rcu_read_unlock();
	}
2118
	seq_printf(m, "Kernel (anonymous) boosts: %d\n",
2119
		   atomic_read(&rps->boosts));
2120
	mutex_unlock(&dev->filelist_mutex);
2121

2122
	if (INTEL_GEN(dev_priv) >= 6 &&
2123
	    rps->enabled &&
2124
	    dev_priv->gt.active_requests) {
2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
C
Chris Wilson 已提交
2136
			   rps_power_to_str(rps->power.mode));
2137
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2138
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
C
Chris Wilson 已提交
2139
			   rps->power.up_threshold);
2140
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2141
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
C
Chris Wilson 已提交
2142
			   rps->power.down_threshold);
2143 2144 2145 2146
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2147
	return 0;
2148 2149
}

2150 2151
static int i915_llc(struct seq_file *m, void *data)
{
2152
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2153
	const bool edram = INTEL_GEN(dev_priv) > 8;
2154

2155
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2156 2157
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2158 2159 2160 2161

	return 0;
}

2162 2163 2164
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2165
	intel_wakeref_t wakeref;
2166
	struct drm_printer p;
2167

2168 2169
	if (!HAS_HUC(dev_priv))
		return -ENODEV;
2170

2171 2172
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->huc.fw, &p);
2173

2174 2175
	with_intel_runtime_pm(dev_priv, wakeref)
		seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2176 2177 2178 2179

	return 0;
}

2180 2181
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2182
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2183
	intel_wakeref_t wakeref;
2184
	struct drm_printer p;
2185

2186 2187
	if (!HAS_GUC(dev_priv))
		return -ENODEV;
2188

2189 2190
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->guc.fw, &p);
2191

2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
	with_intel_runtime_pm(dev_priv, wakeref) {
		u32 tmp = I915_READ(GUC_STATUS);
		u32 i;

		seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
		seq_printf(m, "\tBootrom status = 0x%x\n",
			   (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
		seq_printf(m, "\tuKernel status = 0x%x\n",
			   (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
		seq_printf(m, "\tMIA Core status = 0x%x\n",
			   (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
		seq_puts(m, "\nScratch registers:\n");
		for (i = 0; i < 16; i++) {
			seq_printf(m, "\t%2d: \t0x%x\n",
				   i, I915_READ(SOFT_SCRATCH(i)));
		}
	}
2209

2210 2211 2212
	return 0;
}

2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229
static const char *
stringify_guc_log_type(enum guc_log_buffer_type type)
{
	switch (type) {
	case GUC_ISR_LOG_BUFFER:
		return "ISR";
	case GUC_DPC_LOG_BUFFER:
		return "DPC";
	case GUC_CRASH_DUMP_LOG_BUFFER:
		return "CRASH";
	default:
		MISSING_CASE(type);
	}

	return "";
}

2230 2231 2232
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
2233 2234
	struct intel_guc_log *log = &dev_priv->guc.log;
	enum guc_log_buffer_type type;
2235

2236 2237 2238 2239
	if (!intel_guc_log_relay_enabled(log)) {
		seq_puts(m, "GuC log relay disabled\n");
		return;
	}
2240

2241
	seq_puts(m, "GuC logging stats:\n");
2242

2243
	seq_printf(m, "\tRelay full count: %u\n",
2244 2245 2246 2247 2248 2249 2250 2251
		   log->relay.full_count);

	for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
		seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
			   stringify_guc_log_type(type),
			   log->stats[type].flush,
			   log->stats[type].sampled_overflow);
	}
2252 2253
}

2254 2255
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
2256
				 struct intel_guc_client *client)
2257
{
2258
	struct intel_engine_cs *engine;
2259
	enum intel_engine_id id;
2260 2261
	uint64_t tot = 0;

2262 2263
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2264 2265
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
2266

2267
	for_each_engine(engine, dev_priv, id) {
2268 2269
		u64 submissions = client->submissions[id];
		tot += submissions;
2270
		seq_printf(m, "\tSubmissions: %llu %s\n",
2271
				submissions, engine->name);
2272 2273 2274 2275
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2276 2277 2278 2279 2280
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

2281
	if (!USES_GUC(dev_priv))
2282 2283
		return -ENODEV;

2284 2285 2286 2287 2288
	i915_guc_log_info(m, dev_priv);

	if (!USES_GUC_SUBMISSION(dev_priv))
		return 0;

2289
	GEM_BUG_ON(!guc->execbuf_client);
2290

2291
	seq_printf(m, "\nDoorbell map:\n");
2292
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2293
	seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
2294

2295 2296
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2297 2298 2299 2300 2301
	if (guc->preempt_client) {
		seq_printf(m, "\nGuC preempt client @ %p:\n",
			   guc->preempt_client);
		i915_guc_client_info(m, dev_priv, guc->preempt_client);
	}
2302 2303 2304 2305 2306 2307

	/* Add more as required ... */

	return 0;
}

2308
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2309
{
2310
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2311 2312
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2313
	struct intel_guc_client *client = guc->execbuf_client;
2314 2315
	unsigned int tmp;
	int index;
A
Alex Dai 已提交
2316

2317 2318
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
2319

2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2339
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2362 2363
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2364 2365 2366 2367 2368 2369
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2370

2371 2372 2373
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2374 2375 2376 2377
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2378

2379 2380
	if (!obj)
		return 0;
A
Alex Dai 已提交
2381

2382 2383 2384 2385 2386
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2387 2388
	}

2389 2390 2391 2392 2393
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2394 2395
	seq_putc(m, '\n');

2396 2397
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2398 2399 2400
	return 0;
}

2401
static int i915_guc_log_level_get(void *data, u64 *val)
2402
{
2403
	struct drm_i915_private *dev_priv = data;
2404

2405
	if (!USES_GUC(dev_priv))
2406 2407
		return -ENODEV;

2408
	*val = intel_guc_log_get_level(&dev_priv->guc.log);
2409 2410 2411 2412

	return 0;
}

2413
static int i915_guc_log_level_set(void *data, u64 val)
2414
{
2415
	struct drm_i915_private *dev_priv = data;
2416

2417
	if (!USES_GUC(dev_priv))
2418 2419
		return -ENODEV;

2420
	return intel_guc_log_set_level(&dev_priv->guc.log, val);
2421 2422
}

2423 2424
DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
			i915_guc_log_level_get, i915_guc_log_level_set,
2425 2426
			"%lld\n");

2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!USES_GUC(dev_priv))
		return -ENODEV;

	file->private_data = &dev_priv->guc.log;

	return intel_guc_log_relay_open(&dev_priv->guc.log);
}

static ssize_t
i915_guc_log_relay_write(struct file *filp,
			 const char __user *ubuf,
			 size_t cnt,
			 loff_t *ppos)
{
	struct intel_guc_log *log = filp->private_data;

	intel_guc_log_relay_flush(log);

	return cnt;
}

static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	intel_guc_log_relay_close(&dev_priv->guc.log);

	return 0;
}

static const struct file_operations i915_guc_log_relay_fops = {
	.owner = THIS_MODULE,
	.open = i915_guc_log_relay_open,
	.write = i915_guc_log_relay_write,
	.release = i915_guc_log_relay_release,
};

2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
static int i915_psr_sink_status_show(struct seq_file *m, void *data)
{
	u8 val;
	static const char * const sink_status[] = {
		"inactive",
		"transition to active, capture and display",
		"active, display from RFB",
		"active, capture and display on sink device timings",
		"transition to inactive, capture and display, timing re-sync",
		"reserved",
		"reserved",
		"sink internal error",
	};
	struct drm_connector *connector = m->private;
2482
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2483 2484
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
2485 2486 2487 2488 2489 2490
	int ret;

	if (!CAN_PSR(dev_priv)) {
		seq_puts(m, "PSR Unsupported\n");
		return -ENODEV;
	}
2491 2492 2493 2494

	if (connector->status != connector_status_connected)
		return -ENODEV;

2495 2496 2497
	ret = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val);

	if (ret == 1) {
2498 2499 2500 2501 2502 2503 2504
		const char *str = "unknown";

		val &= DP_PSR_SINK_STATE_MASK;
		if (val < ARRAY_SIZE(sink_status))
			str = sink_status[val];
		seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
	} else {
2505
		return ret;
2506 2507 2508 2509 2510 2511
	}

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);

2512 2513 2514 2515
static void
psr_source_status(struct drm_i915_private *dev_priv, struct seq_file *m)
{
	u32 val, psr_status;
2516

2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
	if (dev_priv->psr.psr2_enabled) {
		static const char * const live_status[] = {
			"IDLE",
			"CAPTURE",
			"CAPTURE_FS",
			"SLEEP",
			"BUFON_FW",
			"ML_UP",
			"SU_STANDBY",
			"FAST_SLEEP",
			"DEEP_SLEEP",
			"BUF_ON",
			"TG_ON"
		};
		psr_status = I915_READ(EDP_PSR2_STATUS);
		val = (psr_status & EDP_PSR2_STATUS_STATE_MASK) >>
			EDP_PSR2_STATUS_STATE_SHIFT;
		if (val < ARRAY_SIZE(live_status)) {
			seq_printf(m, "Source PSR status: 0x%x [%s]\n",
				   psr_status, live_status[val]);
			return;
		}
	} else {
		static const char * const live_status[] = {
			"IDLE",
			"SRDONACK",
			"SRDENT",
			"BUFOFF",
			"BUFON",
			"AUXACK",
			"SRDOFFACK",
			"SRDENT_ON",
		};
		psr_status = I915_READ(EDP_PSR_STATUS);
		val = (psr_status & EDP_PSR_STATUS_STATE_MASK) >>
			EDP_PSR_STATUS_STATE_SHIFT;
		if (val < ARRAY_SIZE(live_status)) {
			seq_printf(m, "Source PSR status: 0x%x [%s]\n",
				   psr_status, live_status[val]);
			return;
		}
	}
2559

2560
	seq_printf(m, "Source PSR status: 0x%x [%s]\n", psr_status, "unknown");
2561 2562
}

2563 2564
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2565
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2566
	intel_wakeref_t wakeref;
R
Rodrigo Vivi 已提交
2567 2568
	u32 psrperf = 0;
	bool enabled = false;
2569
	bool sink_support;
2570

2571 2572
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2573

2574 2575 2576 2577 2578
	sink_support = dev_priv->psr.sink_support;
	seq_printf(m, "Sink_Support: %s\n", yesno(sink_support));
	if (!sink_support)
		return 0;

2579
	wakeref = intel_runtime_pm_get(dev_priv);
2580

2581
	mutex_lock(&dev_priv->psr.lock);
2582 2583
	seq_printf(m, "PSR mode: %s\n",
		   dev_priv->psr.psr2_enabled ? "PSR2" : "PSR1");
2584
	seq_printf(m, "Enabled: %s\n", yesno(dev_priv->psr.enabled));
2585 2586
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
2587

2588 2589 2590 2591
	if (dev_priv->psr.psr2_enabled)
		enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
	else
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2592 2593 2594 2595

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

2596
	seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
2597

2598 2599 2600
	/*
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2601
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2602
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2603
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2604 2605 2606

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2607

2608
	psr_source_status(dev_priv, m);
2609
	mutex_unlock(&dev_priv->psr.lock);
2610

2611
	if (READ_ONCE(dev_priv->psr.debug) & I915_PSR_DEBUG_IRQ) {
2612 2613 2614 2615 2616 2617
		seq_printf(m, "Last attempted entry at: %lld\n",
			   dev_priv->psr.last_entry_attempt);
		seq_printf(m, "Last exit at: %lld\n",
			   dev_priv->psr.last_exit);
	}

2618
	intel_runtime_pm_put(dev_priv, wakeref);
2619 2620 2621
	return 0;
}

2622 2623 2624 2625
static int
i915_edp_psr_debug_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
2626
	struct drm_modeset_acquire_ctx ctx;
2627
	intel_wakeref_t wakeref;
2628
	int ret;
2629 2630 2631 2632

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

2633
	DRM_DEBUG_KMS("Setting PSR debug to %llx\n", val);
2634

2635
	wakeref = intel_runtime_pm_get(dev_priv);
2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

retry:
	ret = intel_psr_set_debugfs_mode(dev_priv, &ctx, val);
	if (ret == -EDEADLK) {
		ret = drm_modeset_backoff(&ctx);
		if (!ret)
			goto retry;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

2650
	intel_runtime_pm_put(dev_priv, wakeref);
2651

2652
	return ret;
2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670
}

static int
i915_edp_psr_debug_get(void *data, u64 *val)
{
	struct drm_i915_private *dev_priv = data;

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

	*val = READ_ONCE(dev_priv->psr.debug);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
			i915_edp_psr_debug_get, i915_edp_psr_debug_set,
			"%llu\n");

2671 2672
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2673
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2674
	unsigned long long power;
2675
	intel_wakeref_t wakeref;
2676 2677
	u32 units;

2678
	if (INTEL_GEN(dev_priv) < 6)
2679 2680
		return -ENODEV;

2681
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power))
2682 2683 2684
		return -ENODEV;

	units = (power & 0x1f00) >> 8;
2685 2686
	with_intel_runtime_pm(dev_priv, wakeref)
		power = I915_READ(MCH_SECP_NRG_STTS);
2687

2688
	power = (1000000 * power) >> units; /* convert to uJ */
2689
	seq_printf(m, "%llu", power);
2690 2691 2692 2693

	return 0;
}

2694
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2695
{
2696
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2697
	struct pci_dev *pdev = dev_priv->drm.pdev;
2698

2699 2700
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2701

2702 2703 2704
	seq_printf(m, "Runtime power status: %s\n",
		   enableddisabled(!dev_priv->power_domains.wakeref));

2705 2706
	seq_printf(m, "GPU idle: %s (epoch %u)\n",
		   yesno(!dev_priv->gt.awake), dev_priv->gt.epoch);
2707
	seq_printf(m, "IRQs disabled: %s\n",
2708
		   yesno(!intel_irqs_enabled(dev_priv)));
2709
#ifdef CONFIG_PM
2710
	seq_printf(m, "Usage count: %d\n",
2711
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2712 2713 2714
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2715
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2716 2717
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2718

2719 2720 2721 2722 2723 2724
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) {
		struct drm_printer p = drm_seq_file_printer(m);

		print_intel_runtime_pm_wakeref(dev_priv, &p);
	}

2725 2726 2727
	return 0;
}

2728 2729
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2730
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
2742
		seq_printf(m, "%-25s %d\n", power_well->desc->name,
2743 2744
			   power_well->count);

2745
		for_each_power_domain(power_domain, power_well->desc->domains)
2746
			seq_printf(m, "  %-23s %d\n",
2747
				 intel_display_power_domain_str(power_domain),
2748 2749 2750 2751 2752 2753 2754 2755
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2756 2757
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2758
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2759
	intel_wakeref_t wakeref;
2760 2761
	struct intel_csr *csr;

2762 2763
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2764 2765 2766

	csr = &dev_priv->csr;

2767
	wakeref = intel_runtime_pm_get(dev_priv);
2768

2769 2770 2771 2772
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2773
		goto out;
2774 2775 2776 2777

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2778 2779 2780 2781 2782 2783 2784
	if (WARN_ON(INTEL_GEN(dev_priv) > 11))
		goto out;

	seq_printf(m, "DC3 -> DC5 count: %d\n",
		   I915_READ(IS_BROXTON(dev_priv) ? BXT_CSR_DC3_DC5_COUNT :
						    SKL_CSR_DC3_DC5_COUNT));
	if (!IS_GEN9_LP(dev_priv))
2785 2786 2787
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));

2788 2789 2790 2791 2792
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2793
	intel_runtime_pm_put(dev_priv, wakeref);
2794

2795 2796 2797
	return 0;
}

2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2820 2821
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2822 2823 2824 2825 2826 2827
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2828
		   encoder->base.id, encoder->name);
2829 2830 2831 2832
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2833
			   connector->name,
2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2847 2848
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2849 2850
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2851 2852
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2853

2854
	if (fb)
2855
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2856 2857
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2858 2859
	else
		seq_puts(m, "\tprimary plane disabled\n");
2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2879
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2880
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2881
		intel_panel_info(m, &intel_connector->panel);
2882 2883 2884

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2885 2886
}

L
Libin Yang 已提交
2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2901 2902 2903 2904 2905 2906
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2907
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2921
	struct drm_display_mode *mode;
2922 2923

	seq_printf(m, "connector %d: type %s, status: %s\n",
2924
		   connector->base.id, connector->name,
2925
		   drm_get_connector_status_name(connector->status));
2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936

	if (connector->status == connector_status_disconnected)
		return;

	seq_printf(m, "\tname: %s\n", connector->display_info.name);
	seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
		   connector->display_info.width_mm,
		   connector->display_info.height_mm);
	seq_printf(m, "\tsubpixel order: %s\n",
		   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
	seq_printf(m, "\tCEA rev: %d\n", connector->display_info.cea_rev);
2937

2938
	if (!intel_encoder)
2939 2940 2941 2942 2943
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2944 2945 2946 2947
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2948 2949 2950
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2951
			intel_lvds_info(m, intel_connector);
2952 2953 2954
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2955
		    intel_encoder->type == INTEL_OUTPUT_DDI)
2956 2957 2958 2959
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2960
	}
2961

2962 2963 2964
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2965 2966
}

2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

2985
static void plane_rotation(char *buf, size_t bufsize, unsigned int rotation)
2986 2987
{
	/*
2988
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
2989 2990
	 * will print them all to visualize if the values are misused
	 */
2991
	snprintf(buf, bufsize,
2992
		 "%s%s%s%s%s%s(0x%08x)",
2993 2994 2995 2996 2997 2998
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
2999 3000 3001 3002 3003
		 rotation);
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3004 3005
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3006 3007 3008 3009 3010
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3011
		struct drm_format_name_buf format_name;
3012
		char rot_str[48];
3013 3014 3015 3016 3017 3018 3019 3020

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3021
		if (state->fb) {
V
Ville Syrjälä 已提交
3022 3023
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3024
		} else {
3025
			sprintf(format_name.str, "N/A");
3026 3027
		}

3028 3029
		plane_rotation(rot_str, sizeof(rot_str), state->rotation);

3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3043
			   format_name.str,
3044
			   rot_str);
3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3063
		for (i = 0; i < num_scalers; i++) {
3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3076 3077
static int i915_display_info(struct seq_file *m, void *unused)
{
3078 3079
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3080
	struct intel_crtc *crtc;
3081
	struct drm_connector *connector;
3082
	struct drm_connector_list_iter conn_iter;
3083 3084 3085
	intel_wakeref_t wakeref;

	wakeref = intel_runtime_pm_get(dev_priv);
3086 3087 3088

	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3089
	for_each_intel_crtc(dev, crtc) {
3090
		struct intel_crtc_state *pipe_config;
3091

3092
		drm_modeset_lock(&crtc->base.mutex, NULL);
3093 3094
		pipe_config = to_intel_crtc_state(crtc->base.state);

3095
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3096
			   crtc->base.base.id, pipe_name(crtc->pipe),
3097
			   yesno(pipe_config->base.active),
3098 3099 3100
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3101
		if (pipe_config->base.active) {
3102 3103 3104
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3105 3106
			intel_crtc_info(m, crtc);

3107 3108 3109 3110 3111 3112 3113
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3114 3115
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3116
		}
3117 3118 3119 3120

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3121
		drm_modeset_unlock(&crtc->base.mutex);
3122 3123 3124 3125 3126
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3127 3128 3129
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3130
		intel_connector_info(m, connector);
3131 3132 3133
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3134
	intel_runtime_pm_put(dev_priv, wakeref);
3135 3136 3137 3138

	return 0;
}

3139 3140 3141 3142
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3143
	intel_wakeref_t wakeref;
3144
	enum intel_engine_id id;
3145
	struct drm_printer p;
3146

3147
	wakeref = intel_runtime_pm_get(dev_priv);
3148

3149 3150
	seq_printf(m, "GT awake? %s (epoch %u)\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.epoch);
3151 3152
	seq_printf(m, "Global active requests: %d\n",
		   dev_priv->gt.active_requests);
L
Lionel Landwerlin 已提交
3153
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
3154
		   RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz);
3155

3156 3157
	p = drm_seq_file_printer(m);
	for_each_engine(engine, dev_priv, id)
3158
		intel_engine_dump(engine, &p, "%s\n", engine->name);
3159

3160
	intel_runtime_pm_put(dev_priv, wakeref);
3161

3162 3163 3164
	return 0;
}

3165 3166 3167 3168 3169
static int i915_rcs_topology(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_printer p = drm_seq_file_printer(m);

3170
	intel_device_info_dump_topology(&RUNTIME_INFO(dev_priv)->sseu, &p);
3171 3172 3173 3174

	return 0;
}

3175 3176 3177 3178 3179 3180 3181 3182 3183 3184
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

3185 3186
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3187 3188
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3189 3190 3191 3192 3193 3194
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

3195
		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
3196
			   pll->info->id);
3197
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3198
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3199
		seq_printf(m, " tracked hardware state:\n");
3200
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3201
		seq_printf(m, " dpll_md: 0x%08x\n",
3202 3203 3204 3205
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227
		seq_printf(m, " cfgcr0:  0x%08x\n", pll->state.hw_state.cfgcr0);
		seq_printf(m, " cfgcr1:  0x%08x\n", pll->state.hw_state.cfgcr1);
		seq_printf(m, " mg_refclkin_ctl:        0x%08x\n",
			   pll->state.hw_state.mg_refclkin_ctl);
		seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
			   pll->state.hw_state.mg_clktop2_coreclkctl1);
		seq_printf(m, " mg_clktop2_hsclkctl:    0x%08x\n",
			   pll->state.hw_state.mg_clktop2_hsclkctl);
		seq_printf(m, " mg_pll_div0:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div0);
		seq_printf(m, " mg_pll_div1:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div1);
		seq_printf(m, " mg_pll_lf:    0x%08x\n",
			   pll->state.hw_state.mg_pll_lf);
		seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
			   pll->state.hw_state.mg_pll_frac_lock);
		seq_printf(m, " mg_pll_ssc:   0x%08x\n",
			   pll->state.hw_state.mg_pll_ssc);
		seq_printf(m, " mg_pll_bias:  0x%08x\n",
			   pll->state.hw_state.mg_pll_bias);
		seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
			   pll->state.hw_state.mg_pll_tdc_coldst_bias);
3228 3229 3230 3231 3232 3233
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3234
static int i915_wa_registers(struct seq_file *m, void *unused)
3235
{
3236 3237 3238 3239
	struct drm_i915_private *i915 = node_to_i915(m->private);
	const struct i915_wa_list *wal = &i915->engine[RCS]->ctx_wa_list;
	struct i915_wa *wa;
	unsigned int i;
3240

3241 3242
	seq_printf(m, "Workarounds applied: %u\n", wal->count);
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
3243
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
3244
			   i915_mmio_reg_offset(wa->reg), wa->val, wa->mask);
3245 3246 3247 3248

	return 0;
}

3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
3273
	intel_wakeref_t wakeref;
3274
	bool enable;
3275
	int ret;
3276 3277 3278 3279 3280

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

3281 3282 3283 3284 3285 3286 3287
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (!dev_priv->ipc_enabled && enable)
			DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
		dev_priv->wm.distrust_bios_wm = true;
		dev_priv->ipc_enabled = enable;
		intel_enable_ipc(dev_priv);
	}
3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3301 3302
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3303 3304
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3305
	struct skl_ddb_entry *entry;
3306
	struct intel_crtc *crtc;
3307

3308
	if (INTEL_GEN(dev_priv) < 9)
3309
		return -ENODEV;
3310

3311 3312 3313 3314
	drm_modeset_lock_all(dev);

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

3315 3316 3317 3318 3319 3320
	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
		enum pipe pipe = crtc->pipe;
		enum plane_id plane_id;

3321 3322
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3323 3324 3325
		for_each_plane_id_on_crtc(crtc, plane_id) {
			entry = &crtc_state->wm.skl.plane_ddb_y[plane_id];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane_id + 1,
3326 3327 3328 3329
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3330
		entry = &crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR];
3331 3332 3333 3334 3335 3336 3337 3338 3339
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3340
static void drrs_status_per_crtc(struct seq_file *m,
3341 3342
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3343
{
3344
	struct drm_i915_private *dev_priv = to_i915(dev);
3345 3346
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3347
	struct drm_connector *connector;
3348
	struct drm_connector_list_iter conn_iter;
3349

3350 3351
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3352 3353 3354 3355
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3356
	}
3357
	drm_connector_list_iter_end(&conn_iter);
3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3370
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3371 3372 3373 3374 3375 3376 3377 3378
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3379 3380 3381 3382
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3417 3418
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3419 3420 3421
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3422
	drm_modeset_lock_all(dev);
3423
	for_each_intel_crtc(dev, intel_crtc) {
3424
		if (intel_crtc->base.state->active) {
3425 3426 3427 3428 3429 3430
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3431
	drm_modeset_unlock_all(dev);
3432 3433 3434 3435 3436 3437 3438

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3439 3440
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3441 3442
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3443 3444
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3445
	struct drm_connector *connector;
3446
	struct drm_connector_list_iter conn_iter;
3447

3448 3449
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3450
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3451
			continue;
3452 3453 3454 3455 3456 3457

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3458 3459
		if (!intel_dig_port->dp.can_mst)
			continue;
3460

3461
		seq_printf(m, "MST Source Port %c\n",
3462
			   port_name(intel_dig_port->base.port));
3463 3464
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3465 3466
	drm_connector_list_iter_end(&conn_iter);

3467 3468 3469
	return 0;
}

3470
static ssize_t i915_displayport_test_active_write(struct file *file,
3471 3472
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3473 3474 3475 3476 3477
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3478
	struct drm_connector_list_iter conn_iter;
3479 3480 3481
	struct intel_dp *intel_dp;
	int val = 0;

3482
	dev = ((struct seq_file *)file->private_data)->private;
3483 3484 3485 3486

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3487 3488 3489
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3490 3491 3492

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3493 3494
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3495 3496
		struct intel_encoder *encoder;

3497 3498 3499 3500
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3501 3502 3503 3504 3505 3506
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3507 3508
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3509
				break;
3510 3511 3512 3513 3514
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3515
				intel_dp->compliance.test_active = 1;
3516
			else
3517
				intel_dp->compliance.test_active = 0;
3518 3519
		}
	}
3520
	drm_connector_list_iter_end(&conn_iter);
3521 3522 3523 3524 3525 3526 3527 3528 3529 3530
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
3531 3532
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3533
	struct drm_connector *connector;
3534
	struct drm_connector_list_iter conn_iter;
3535 3536
	struct intel_dp *intel_dp;

3537 3538
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3539 3540
		struct intel_encoder *encoder;

3541 3542 3543 3544
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3545 3546 3547 3548 3549 3550
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3551
			if (intel_dp->compliance.test_active)
3552 3553 3554 3555 3556 3557
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3558
	drm_connector_list_iter_end(&conn_iter);
3559 3560 3561 3562 3563

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3564
					     struct file *file)
3565
{
3566
	return single_open(file, i915_displayport_test_active_show,
3567
			   inode->i_private);
3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
3581 3582
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3583
	struct drm_connector *connector;
3584
	struct drm_connector_list_iter conn_iter;
3585 3586
	struct intel_dp *intel_dp;

3587 3588
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3589 3590
		struct intel_encoder *encoder;

3591 3592 3593 3594
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3595 3596 3597 3598 3599 3600
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3601 3602 3603 3604
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3605 3606 3607 3608 3609 3610 3611 3612 3613
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3614 3615 3616
		} else
			seq_puts(m, "0");
	}
3617
	drm_connector_list_iter_end(&conn_iter);
3618 3619 3620

	return 0;
}
3621
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3622 3623 3624

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
3625 3626
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3627
	struct drm_connector *connector;
3628
	struct drm_connector_list_iter conn_iter;
3629 3630
	struct intel_dp *intel_dp;

3631 3632
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3633 3634
		struct intel_encoder *encoder;

3635 3636 3637 3638
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3639 3640 3641 3642 3643 3644
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3645
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3646 3647 3648
		} else
			seq_puts(m, "0");
	}
3649
	drm_connector_list_iter_end(&conn_iter);
3650 3651 3652

	return 0;
}
3653
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3654

3655
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3656
{
3657 3658
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3659
	int level;
3660 3661
	int num_levels;

3662
	if (IS_CHERRYVIEW(dev_priv))
3663
		num_levels = 3;
3664
	else if (IS_VALLEYVIEW(dev_priv))
3665
		num_levels = 1;
3666 3667
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3668
	else
3669
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3670 3671 3672 3673 3674 3675

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3676 3677
		/*
		 * - WM1+ latency values in 0.5us units
3678
		 * - latencies are in us on gen9/vlv/chv
3679
		 */
3680 3681 3682 3683
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3684 3685
			latency *= 10;
		else if (level > 0)
3686 3687 3688
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3689
			   level, wm[level], latency / 10, latency % 10);
3690 3691 3692 3693 3694 3695 3696
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3697
	struct drm_i915_private *dev_priv = m->private;
3698 3699
	const uint16_t *latencies;

3700
	if (INTEL_GEN(dev_priv) >= 9)
3701 3702
		latencies = dev_priv->wm.skl_latency;
	else
3703
		latencies = dev_priv->wm.pri_latency;
3704

3705
	wm_latency_show(m, latencies);
3706 3707 3708 3709 3710 3711

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3712
	struct drm_i915_private *dev_priv = m->private;
3713 3714
	const uint16_t *latencies;

3715
	if (INTEL_GEN(dev_priv) >= 9)
3716 3717
		latencies = dev_priv->wm.skl_latency;
	else
3718
		latencies = dev_priv->wm.spr_latency;
3719

3720
	wm_latency_show(m, latencies);
3721 3722 3723 3724 3725 3726

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3727
	struct drm_i915_private *dev_priv = m->private;
3728 3729
	const uint16_t *latencies;

3730
	if (INTEL_GEN(dev_priv) >= 9)
3731 3732
		latencies = dev_priv->wm.skl_latency;
	else
3733
		latencies = dev_priv->wm.cur_latency;
3734

3735
	wm_latency_show(m, latencies);
3736 3737 3738 3739 3740 3741

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3742
	struct drm_i915_private *dev_priv = inode->i_private;
3743

3744
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3745 3746
		return -ENODEV;

3747
	return single_open(file, pri_wm_latency_show, dev_priv);
3748 3749 3750 3751
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3752
	struct drm_i915_private *dev_priv = inode->i_private;
3753

3754
	if (HAS_GMCH_DISPLAY(dev_priv))
3755 3756
		return -ENODEV;

3757
	return single_open(file, spr_wm_latency_show, dev_priv);
3758 3759 3760 3761
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3762
	struct drm_i915_private *dev_priv = inode->i_private;
3763

3764
	if (HAS_GMCH_DISPLAY(dev_priv))
3765 3766
		return -ENODEV;

3767
	return single_open(file, cur_wm_latency_show, dev_priv);
3768 3769 3770
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3771
				size_t len, loff_t *offp, uint16_t wm[8])
3772 3773
{
	struct seq_file *m = file->private_data;
3774 3775
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3776
	uint16_t new[8] = { 0 };
3777
	int num_levels;
3778 3779 3780 3781
	int level;
	int ret;
	char tmp[32];

3782
	if (IS_CHERRYVIEW(dev_priv))
3783
		num_levels = 3;
3784
	else if (IS_VALLEYVIEW(dev_priv))
3785
		num_levels = 1;
3786 3787
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3788
	else
3789
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3790

3791 3792 3793 3794 3795 3796 3797 3798
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3799 3800 3801
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3820
	struct drm_i915_private *dev_priv = m->private;
3821
	uint16_t *latencies;
3822

3823
	if (INTEL_GEN(dev_priv) >= 9)
3824 3825
		latencies = dev_priv->wm.skl_latency;
	else
3826
		latencies = dev_priv->wm.pri_latency;
3827 3828

	return wm_latency_write(file, ubuf, len, offp, latencies);
3829 3830 3831 3832 3833 3834
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3835
	struct drm_i915_private *dev_priv = m->private;
3836
	uint16_t *latencies;
3837

3838
	if (INTEL_GEN(dev_priv) >= 9)
3839 3840
		latencies = dev_priv->wm.skl_latency;
	else
3841
		latencies = dev_priv->wm.spr_latency;
3842 3843

	return wm_latency_write(file, ubuf, len, offp, latencies);
3844 3845 3846 3847 3848 3849
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3850
	struct drm_i915_private *dev_priv = m->private;
3851 3852
	uint16_t *latencies;

3853
	if (INTEL_GEN(dev_priv) >= 9)
3854 3855
		latencies = dev_priv->wm.skl_latency;
	else
3856
		latencies = dev_priv->wm.cur_latency;
3857

3858
	return wm_latency_write(file, ubuf, len, offp, latencies);
3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3888 3889
static int
i915_wedged_get(void *data, u64 *val)
3890
{
3891
	struct drm_i915_private *dev_priv = data;
3892

3893
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
3894

3895
	return 0;
3896 3897
}

3898 3899
static int
i915_wedged_set(void *data, u64 val)
3900
{
3901 3902 3903
	struct drm_i915_private *i915 = data;
	struct intel_engine_cs *engine;
	unsigned int tmp;
3904

3905 3906 3907 3908 3909 3910 3911 3912
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

3913
	if (i915_reset_backoff(&i915->gpu_error))
3914 3915
		return -EAGAIN;

3916 3917 3918 3919 3920
	for_each_engine_masked(engine, i915, val, tmp) {
		engine->hangcheck.seqno = intel_engine_get_seqno(engine);
		engine->hangcheck.stalled = true;
	}

3921 3922
	i915_handle_error(i915, val, I915_ERROR_CAPTURE,
			  "Manually set wedged engine mask = %llx", val);
3923

3924
	wait_on_bit(&i915->gpu_error.flags,
3925 3926 3927
		    I915_RESET_HANDOFF,
		    TASK_UNINTERRUPTIBLE);

3928
	return 0;
3929 3930
}

3931 3932
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3933
			"%llu\n");
3934

3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947
static int
fault_irq_set(struct drm_i915_private *i915,
	      unsigned long *irq,
	      unsigned long val)
{
	int err;

	err = mutex_lock_interruptible(&i915->drm.struct_mutex);
	if (err)
		return err;

	err = i915_gem_wait_for_idle(i915,
				     I915_WAIT_LOCKED |
3948 3949
				     I915_WAIT_INTERRUPTIBLE,
				     MAX_SCHEDULE_TIMEOUT);
3950 3951 3952 3953 3954 3955 3956
	if (err)
		goto err_unlock;

	*irq = val;
	mutex_unlock(&i915->drm.struct_mutex);

	/* Flush idle worker to disarm irq */
3957
	drain_delayed_work(&i915->gt.idle_work);
3958 3959 3960 3961 3962 3963 3964 3965

	return 0;

err_unlock:
	mutex_unlock(&i915->drm.struct_mutex);
	return err;
}

3966 3967 3968
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
3969
	struct drm_i915_private *dev_priv = data;
3970 3971 3972 3973 3974 3975 3976 3977

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
3978
	struct drm_i915_private *i915 = data;
3979

3980
	return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
3981 3982 3983 3984 3985 3986 3987 3988 3989
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
3990
	struct drm_i915_private *dev_priv = data;
3991 3992 3993 3994 3995 3996 3997 3998 3999

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4000
	struct drm_i915_private *i915 = data;
4001

4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012
	/* GuC keeps the user interrupt permanently enabled for submission */
	if (USES_GUC_SUBMISSION(i915))
		return -ENODEV;

	/*
	 * From icl, we can no longer individually mask interrupt generation
	 * from each engine.
	 */
	if (INTEL_GEN(i915) >= 11)
		return -ENODEV;

4013
	val &= INTEL_INFO(i915)->ring_mask;
4014 4015
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

4016
	return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4017 4018 4019 4020 4021 4022
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4023 4024 4025 4026 4027 4028 4029
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
4030 4031
#define DROP_RESET_ACTIVE	BIT(7)
#define DROP_RESET_SEQNO	BIT(8)
4032 4033 4034 4035
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
4036
		  DROP_FREED	| \
4037
		  DROP_SHRINK_ALL |\
4038 4039 4040
		  DROP_IDLE	| \
		  DROP_RESET_ACTIVE | \
		  DROP_RESET_SEQNO)
4041 4042
static int
i915_drop_caches_get(void *data, u64 *val)
4043
{
4044
	*val = DROP_ALL;
4045

4046
	return 0;
4047 4048
}

4049 4050
static int
i915_drop_caches_set(void *data, u64 val)
4051
{
4052
	struct drm_i915_private *i915 = data;
4053
	intel_wakeref_t wakeref;
4054
	int ret = 0;
4055

4056 4057
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
4058
	wakeref = intel_runtime_pm_get(i915);
4059

4060 4061 4062
	if (val & DROP_RESET_ACTIVE && !intel_engines_are_idle(i915))
		i915_gem_set_wedged(i915);

4063 4064
	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
4065 4066
	if (val & (DROP_ACTIVE | DROP_RETIRE | DROP_RESET_SEQNO)) {
		ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
4067
		if (ret)
4068
			goto out;
4069

4070
		if (val & DROP_ACTIVE)
4071
			ret = i915_gem_wait_for_idle(i915,
4072
						     I915_WAIT_INTERRUPTIBLE |
4073 4074
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);
4075 4076

		if (val & DROP_RETIRE)
4077
			i915_retire_requests(i915);
4078

4079 4080 4081 4082 4083 4084 4085 4086 4087
		mutex_unlock(&i915->drm.struct_mutex);
	}

	if (val & DROP_RESET_ACTIVE &&
	    i915_terminally_wedged(&i915->gpu_error)) {
		i915_handle_error(i915, ALL_ENGINES, 0, NULL);
		wait_on_bit(&i915->gpu_error.flags,
			    I915_RESET_HANDOFF,
			    TASK_UNINTERRUPTIBLE);
4088
	}
4089

4090
	fs_reclaim_acquire(GFP_KERNEL);
4091
	if (val & DROP_BOUND)
4092
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
4093

4094
	if (val & DROP_UNBOUND)
4095
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
4096

4097
	if (val & DROP_SHRINK_ALL)
4098
		i915_gem_shrink_all(i915);
4099
	fs_reclaim_release(GFP_KERNEL);
4100

4101 4102
	if (val & DROP_IDLE) {
		do {
4103 4104 4105 4106
			if (READ_ONCE(i915->gt.active_requests))
				flush_delayed_work(&i915->gt.retire_work);
			drain_delayed_work(&i915->gt.idle_work);
		} while (READ_ONCE(i915->gt.awake));
4107
	}
4108

4109
	if (val & DROP_FREED)
4110
		i915_gem_drain_freed_objects(i915);
4111

4112
out:
4113
	intel_runtime_pm_put(i915, wakeref);
4114

4115
	return ret;
4116 4117
}

4118 4119 4120
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4121

4122 4123
static int
i915_cache_sharing_get(void *data, u64 *val)
4124
{
4125
	struct drm_i915_private *dev_priv = data;
4126
	intel_wakeref_t wakeref;
4127
	u32 snpcr = 0;
4128

4129
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
4130 4131
		return -ENODEV;

4132 4133
	with_intel_runtime_pm(dev_priv, wakeref)
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4134

4135
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4136

4137
	return 0;
4138 4139
}

4140 4141
static int
i915_cache_sharing_set(void *data, u64 val)
4142
{
4143
	struct drm_i915_private *dev_priv = data;
4144
	intel_wakeref_t wakeref;
4145

4146
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
4147 4148
		return -ENODEV;

4149
	if (val > 3)
4150 4151
		return -EINVAL;

4152
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4153 4154 4155 4156 4157 4158 4159 4160 4161
	with_intel_runtime_pm(dev_priv, wakeref) {
		u32 snpcr;

		/* Update the cache sharing policy here as well */
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
		snpcr &= ~GEN6_MBC_SNPCR_MASK;
		snpcr |= val << GEN6_MBC_SNPCR_SHIFT;
		I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
	}
4162

4163
	return 0;
4164 4165
}

4166 4167 4168
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4169

4170
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4171
					  struct sseu_dev_info *sseu)
4172
{
4173 4174 4175
#define SS_MAX 2
	const int ss_max = SS_MAX;
	u32 sig1[SS_MAX], sig2[SS_MAX];
4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189
	int ss;

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4190
		sseu->slice_mask = BIT(0);
4191
		sseu->subslice_mask[0] |= BIT(ss);
4192 4193 4194 4195
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4196 4197 4198
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4199
	}
4200
#undef SS_MAX
4201 4202
}

4203 4204 4205
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
4206
#define SS_MAX 6
4207
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
4208
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4209 4210
	int s, ss;

4211
	for (s = 0; s < info->sseu.max_slices; s++) {
4212 4213
		/*
		 * FIXME: Valid SS Mask respects the spec and read
4214
		 * only valid bits for those registers, excluding reserved
4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4233
	for (s = 0; s < info->sseu.max_slices; s++) {
4234 4235 4236 4237 4238
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
4239
		sseu->subslice_mask[s] = info->sseu.subslice_mask[s];
4240

4241
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
4256
#undef SS_MAX
4257 4258
}

4259
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4260
				    struct sseu_dev_info *sseu)
4261
{
4262
#define SS_MAX 3
4263
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
4264
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4265
	int s, ss;
4266

4267
	for (s = 0; s < info->sseu.max_slices; s++) {
4268 4269 4270 4271 4272
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4273 4274 4275 4276 4277 4278 4279 4280 4281
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4282
	for (s = 0; s < info->sseu.max_slices; s++) {
4283 4284 4285 4286
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4287
		sseu->slice_mask |= BIT(s);
4288

4289
		if (IS_GEN9_BC(dev_priv))
4290
			sseu->subslice_mask[s] =
4291
				RUNTIME_INFO(dev_priv)->sseu.subslice_mask[s];
4292

4293
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4294 4295
			unsigned int eu_cnt;

4296
			if (IS_GEN9_LP(dev_priv)) {
4297 4298 4299
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4300

4301
				sseu->subslice_mask[s] |= BIT(ss);
4302
			}
4303

4304 4305
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4306 4307 4308 4309
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4310 4311
		}
	}
4312
#undef SS_MAX
4313 4314
}

4315
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4316
					 struct sseu_dev_info *sseu)
4317 4318
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4319
	int s;
4320

4321
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4322

4323
	if (sseu->slice_mask) {
4324
		sseu->eu_per_subslice =
4325
			RUNTIME_INFO(dev_priv)->sseu.eu_per_subslice;
4326 4327
		for (s = 0; s < fls(sseu->slice_mask); s++) {
			sseu->subslice_mask[s] =
4328
				RUNTIME_INFO(dev_priv)->sseu.subslice_mask[s];
4329
		}
4330 4331
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4332 4333

		/* subtract fused off EU(s) from enabled slice(s) */
4334
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4335
			u8 subslice_7eu =
4336
				RUNTIME_INFO(dev_priv)->sseu.subslice_7eu[s];
4337

4338
			sseu->eu_total -= hweight8(subslice_7eu);
4339 4340 4341 4342
		}
	}
}

4343 4344 4345 4346 4347
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";
4348
	int s;
4349

4350 4351
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4352
	seq_printf(m, "  %s Slice Total: %u\n", type,
4353
		   hweight8(sseu->slice_mask));
4354
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4355
		   sseu_subslice_total(sseu));
4356 4357 4358 4359
	for (s = 0; s < fls(sseu->slice_mask); s++) {
		seq_printf(m, "  %s Slice%i subslices: %u\n", type,
			   s, hweight8(sseu->subslice_mask[s]));
	}
4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4380 4381
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4382
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4383
	struct sseu_dev_info sseu;
4384
	intel_wakeref_t wakeref;
4385

4386
	if (INTEL_GEN(dev_priv) < 8)
4387 4388 4389
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4390
	i915_print_sseu_info(m, true, &RUNTIME_INFO(dev_priv)->sseu);
4391

4392
	seq_puts(m, "SSEU Device Status\n");
4393
	memset(&sseu, 0, sizeof(sseu));
4394 4395
	sseu.max_slices = RUNTIME_INFO(dev_priv)->sseu.max_slices;
	sseu.max_subslices = RUNTIME_INFO(dev_priv)->sseu.max_subslices;
4396
	sseu.max_eus_per_subslice =
4397
		RUNTIME_INFO(dev_priv)->sseu.max_eus_per_subslice;
4398

4399 4400 4401 4402 4403 4404 4405 4406 4407
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_sseu_device_status(dev_priv, &sseu);
		else if (IS_BROADWELL(dev_priv))
			broadwell_sseu_device_status(dev_priv, &sseu);
		else if (IS_GEN(dev_priv, 9))
			gen9_sseu_device_status(dev_priv, &sseu);
		else if (INTEL_GEN(dev_priv) >= 10)
			gen10_sseu_device_status(dev_priv, &sseu);
4408
	}
4409

4410
	i915_print_sseu_info(m, false, &sseu);
4411

4412 4413 4414
	return 0;
}

4415 4416
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4417
	struct drm_i915_private *i915 = inode->i_private;
4418

4419
	if (INTEL_GEN(i915) < 6)
4420 4421
		return 0;

4422 4423
	intel_runtime_pm_get(i915);
	intel_uncore_forcewake_user_get(i915);
4424 4425 4426 4427

	return 0;
}

4428
static int i915_forcewake_release(struct inode *inode, struct file *file)
4429
{
4430
	struct drm_i915_private *i915 = inode->i_private;
4431

4432
	if (INTEL_GEN(i915) < 6)
4433 4434
		return 0;

4435
	intel_uncore_forcewake_user_put(i915);
4436
	intel_runtime_pm_put_unchecked(i915);
4437 4438 4439 4440 4441 4442 4443 4444 4445 4446

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4447 4448 4449 4450 4451
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

4452 4453 4454 4455 4456 4457 4458
	/* Synchronize with everything first in case there's been an HPD
	 * storm, but we haven't finished handling it in the kernel yet
	 */
	synchronize_irq(dev_priv->drm.irq);
	flush_work(&dev_priv->hotplug.dig_port_work);
	flush_work(&dev_priv->hotplug.hotplug_work);

L
Lyude 已提交
4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528
	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601
static int i915_hpd_short_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Enabled: %s\n",
		   yesno(dev_priv->hotplug.hpd_short_storm_enabled));

	return 0;
}

static int
i915_hpd_short_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_short_storm_ctl_show,
			   inode->i_private);
}

static ssize_t i915_hpd_short_storm_ctl_write(struct file *file,
					      const char __user *ubuf,
					      size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	char *newline;
	char tmp[16];
	int i;
	bool new_state;

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	/* Reset to the "default" state for this system */
	if (strcmp(tmp, "reset") == 0)
		new_state = !HAS_DP_MST(dev_priv);
	else if (kstrtobool(tmp, &new_state) != 0)
		return -EINVAL;

	DRM_DEBUG_KMS("%sabling HPD short storm detection\n",
		      new_state ? "En" : "Dis");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_short_storm_enabled = new_state;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static const struct file_operations i915_hpd_short_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_short_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_short_storm_ctl_write,
};

4602 4603 4604 4605
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4606
	struct intel_crtc *crtc;
4607 4608 4609 4610

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626
	for_each_intel_crtc(dev, crtc) {
		struct drm_connector_list_iter conn_iter;
		struct intel_crtc_state *crtc_state;
		struct drm_connector *connector;
		struct drm_crtc_commit *commit;
		int ret;

		ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		if (!crtc_state->base.active ||
		    !crtc_state->has_drrs)
			goto out;
4627

4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (ret)
				goto out;
		}

		drm_connector_list_iter_begin(dev, &conn_iter);
		drm_for_each_connector_iter(connector, &conn_iter) {
			struct intel_encoder *encoder;
			struct intel_dp *intel_dp;

			if (!(crtc_state->base.connector_mask &
			      drm_connector_mask(connector)))
				continue;

			encoder = intel_attached_encoder(connector);
4645 4646 4647 4648 4649 4650 4651 4652 4653
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
4654
						      crtc_state);
4655 4656
			else
				intel_edp_drrs_disable(intel_dp,
4657
						       crtc_state);
4658
		}
4659 4660 4661 4662 4663 4664
		drm_connector_list_iter_end(&conn_iter);

out:
		drm_modeset_unlock(&crtc->base.mutex);
		if (ret)
			return ret;
4665 4666 4667 4668 4669 4670 4671
	}

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732
static ssize_t
i915_fifo_underrun_reset_write(struct file *filp,
			       const char __user *ubuf,
			       size_t cnt, loff_t *ppos)
{
	struct drm_i915_private *dev_priv = filp->private_data;
	struct intel_crtc *intel_crtc;
	struct drm_device *dev = &dev_priv->drm;
	int ret;
	bool reset;

	ret = kstrtobool_from_user(ubuf, cnt, &reset);
	if (ret)
		return ret;

	if (!reset)
		return cnt;

	for_each_intel_crtc(dev, intel_crtc) {
		struct drm_crtc_commit *commit;
		struct intel_crtc_state *crtc_state;

		ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(intel_crtc->base.state);
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (!ret)
				ret = wait_for_completion_interruptible(&commit->flip_done);
		}

		if (!ret && crtc_state->base.active) {
			DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
				      pipe_name(intel_crtc->pipe));

			intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);

		if (ret)
			return ret;
	}

	ret = intel_fbc_reset_underrun(dev_priv);
	if (ret)
		return ret;

	return cnt;
}

static const struct file_operations i915_fifo_underrun_reset_ops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.write = i915_fifo_underrun_reset_write,
	.llseek = default_llseek,
};

4733
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4734
	{"i915_capabilities", i915_capabilities, 0},
4735
	{"i915_gem_objects", i915_gem_object_info, 0},
4736
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4737
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4738
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4739
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4740
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4741
	{"i915_guc_info", i915_guc_info, 0},
4742
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4743
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4744
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4745
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4746
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4747
	{"i915_frequency_info", i915_frequency_info, 0},
4748
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4749
	{"i915_reset_info", i915_reset_info, 0},
4750
	{"i915_drpc_info", i915_drpc_info, 0},
4751
	{"i915_emon_status", i915_emon_status, 0},
4752
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4753
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4754
	{"i915_fbc_status", i915_fbc_status, 0},
4755
	{"i915_ips_status", i915_ips_status, 0},
4756
	{"i915_sr_status", i915_sr_status, 0},
4757
	{"i915_opregion", i915_opregion, 0},
4758
	{"i915_vbt", i915_vbt, 0},
4759
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4760
	{"i915_context_status", i915_context_status, 0},
4761
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4762
	{"i915_swizzle_info", i915_swizzle_info, 0},
4763
	{"i915_llc", i915_llc, 0},
4764
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4765
	{"i915_energy_uJ", i915_energy_uJ, 0},
4766
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4767
	{"i915_power_domain_info", i915_power_domain_info, 0},
4768
	{"i915_dmc_info", i915_dmc_info, 0},
4769
	{"i915_display_info", i915_display_info, 0},
4770
	{"i915_engine_info", i915_engine_info, 0},
4771
	{"i915_rcs_topology", i915_rcs_topology, 0},
4772
	{"i915_shrinker_info", i915_shrinker_info, 0},
4773
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4774
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4775
	{"i915_wa_registers", i915_wa_registers, 0},
4776
	{"i915_ddb_info", i915_ddb_info, 0},
4777
	{"i915_sseu_status", i915_sseu_status, 0},
4778
	{"i915_drrs_status", i915_drrs_status, 0},
4779
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4780
};
4781
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4782

4783
static const struct i915_debugfs_files {
4784 4785 4786 4787 4788
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4789 4790
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4791
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4792
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4793
	{"i915_error_state", &i915_error_state_fops},
4794
	{"i915_gpu_info", &i915_gpu_info_fops},
4795
#endif
4796
	{"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
4797 4798 4799
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4800
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4801 4802
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4803
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
4804 4805
	{"i915_guc_log_level", &i915_guc_log_level_fops},
	{"i915_guc_log_relay", &i915_guc_log_relay_fops},
4806
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4807
	{"i915_hpd_short_storm_ctl", &i915_hpd_short_storm_ctl_fops},
4808
	{"i915_ipc_status", &i915_ipc_status_fops},
4809 4810
	{"i915_drrs_ctl", &i915_drrs_ctl_fops},
	{"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
4811 4812
};

4813
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4814
{
4815
	struct drm_minor *minor = dev_priv->drm.primary;
4816
	struct dentry *ent;
4817
	int i;
4818

4819 4820 4821 4822 4823
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4824

4825
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4826 4827 4828 4829
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4830
					  i915_debugfs_files[i].fops);
4831 4832
		if (!ent)
			return -ENOMEM;
4833
	}
4834

4835 4836
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4837 4838 4839
					minor->debugfs_root, minor);
}

4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4873 4874 4875
	if (connector->status != connector_status_connected)
		return -ENODEV;

4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4889 4890 4891 4892
		if (err < 0)
			seq_printf(m, "%04x: ERROR %d\n", b->offset, (int)err);
		else
			seq_printf(m, "%04x: %*ph\n", b->offset, (int)err, buf);
4893
	}
4894 4895 4896

	return 0;
}
4897
DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
4898

4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}
4919
DEFINE_SHOW_ATTRIBUTE(i915_panel);
4920

4921 4922 4923 4924 4925 4926 4927 4928 4929
static int i915_hdcp_sink_capability_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_connector *intel_connector = to_intel_connector(connector);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	/* HDCP is supported by connector */
4930
	if (!intel_connector->hdcp.shim)
4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942
		return -EINVAL;

	seq_printf(m, "%s:%d HDCP version: ", connector->name,
		   connector->base.id);
	seq_printf(m, "%s ", !intel_hdcp_capable(intel_connector) ?
		   "None" : "HDCP1.4");
	seq_puts(m, "\n");

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_hdcp_sink_capability);

4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956
static int i915_dsc_fec_support_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct drm_device *dev = connector->dev;
	struct drm_crtc *crtc;
	struct intel_dp *intel_dp;
	struct drm_modeset_acquire_ctx ctx;
	struct intel_crtc_state *crtc_state = NULL;
	int ret = 0;
	bool try_again = false;

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

	do {
4957
		try_again = false;
4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042
		ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
				       &ctx);
		if (ret) {
			ret = -EINTR;
			break;
		}
		crtc = connector->state->crtc;
		if (connector->status != connector_status_connected || !crtc) {
			ret = -ENODEV;
			break;
		}
		ret = drm_modeset_lock(&crtc->mutex, &ctx);
		if (ret == -EDEADLK) {
			ret = drm_modeset_backoff(&ctx);
			if (!ret) {
				try_again = true;
				continue;
			}
			break;
		} else if (ret) {
			break;
		}
		intel_dp = enc_to_intel_dp(&intel_attached_encoder(connector)->base);
		crtc_state = to_intel_crtc_state(crtc->state);
		seq_printf(m, "DSC_Enabled: %s\n",
			   yesno(crtc_state->dsc_params.compression_enable));
		if (intel_dp->dsc_dpcd)
			seq_printf(m, "DSC_Sink_Support: %s\n",
				   yesno(drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)));
		if (!intel_dp_is_edp(intel_dp))
			seq_printf(m, "FEC_Sink_Support: %s\n",
				   yesno(drm_dp_sink_supports_fec(intel_dp->fec_capable)));
	} while (try_again);

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

	return ret;
}

static ssize_t i915_dsc_fec_support_write(struct file *file,
					  const char __user *ubuf,
					  size_t len, loff_t *offp)
{
	bool dsc_enable = false;
	int ret;
	struct drm_connector *connector =
		((struct seq_file *)file->private_data)->private;
	struct intel_encoder *encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	if (len == 0)
		return 0;

	DRM_DEBUG_DRIVER("Copied %zu bytes from user to force DSC\n",
			 len);

	ret = kstrtobool_from_user(ubuf, len, &dsc_enable);
	if (ret < 0)
		return ret;

	DRM_DEBUG_DRIVER("Got %s for DSC Enable\n",
			 (dsc_enable) ? "true" : "false");
	intel_dp->force_dsc_en = dsc_enable;

	*offp += len;
	return len;
}

static int i915_dsc_fec_support_open(struct inode *inode,
				     struct file *file)
{
	return single_open(file, i915_dsc_fec_support_show,
			   inode->i_private);
}

static const struct file_operations i915_dsc_fec_support_fops = {
	.owner = THIS_MODULE,
	.open = i915_dsc_fec_support_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_dsc_fec_support_write
};

5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;
5055
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
5056 5057 5058 5059 5060 5061 5062

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5063 5064 5065
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

5066
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
5067 5068
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5069 5070 5071
		debugfs_create_file("i915_psr_sink_status", S_IRUGO, root,
				    connector, &i915_psr_sink_status_fops);
	}
5072

5073 5074 5075 5076 5077 5078 5079
	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIB) {
		debugfs_create_file("i915_hdcp_sink_capability", S_IRUGO, root,
				    connector, &i915_hdcp_sink_capability_fops);
	}

5080 5081 5082 5083 5084 5085
	if (INTEL_GEN(dev_priv) >= 10 &&
	    (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	     connector->connector_type == DRM_MODE_CONNECTOR_eDP))
		debugfs_create_file("i915_dsc_fec_support", S_IRUGO, root,
				    connector, &i915_dsc_fec_support_fops);

5086 5087
	return 0;
}