intel_ringbuffer.c 88.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <linux/log2.h>
31
#include <drm/drmP.h>
32
#include "i915_drv.h"
33
#include <drm/i915_drm.h>
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37
int __intel_ring_space(int head, int tail, int size)
38
{
39 40
	int space = head - tail;
	if (space <= 0)
41
		space += size;
42
	return space - I915_RING_FREE_SPACE;
43 44
}

45 46 47 48 49 50 51 52 53 54 55
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

56
int intel_ring_space(struct intel_ringbuffer *ringbuf)
57
{
58 59
	intel_ring_update_space(ringbuf);
	return ringbuf->space;
60 61
}

62
bool intel_engine_stopped(struct intel_engine_cs *engine)
63
{
64
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
65
	return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
66
}
67

68
static void __intel_ring_advance(struct intel_engine_cs *engine)
69
{
70
	struct intel_ringbuffer *ringbuf = engine->buffer;
71
	ringbuf->tail &= ringbuf->size - 1;
72
	if (intel_engine_stopped(engine))
73
		return;
74
	engine->write_tail(engine, ringbuf->tail);
75 76
}

77
static int
78
gen2_render_ring_flush(struct drm_i915_gem_request *req,
79 80 81
		       u32	invalidate_domains,
		       u32	flush_domains)
{
82
	struct intel_engine_cs *engine = req->engine;
83 84 85 86
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
87
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
88 89 90 91 92
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

93
	ret = intel_ring_begin(req, 2);
94 95 96
	if (ret)
		return ret;

97 98 99
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
100 101 102 103 104

	return 0;
}

static int
105
gen4_render_ring_flush(struct drm_i915_gem_request *req,
106 107
		       u32	invalidate_domains,
		       u32	flush_domains)
108
{
109
	struct intel_engine_cs *engine = req->engine;
110
	struct drm_device *dev = engine->dev;
111
	u32 cmd;
112
	int ret;
113

114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
143
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
144 145 146
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
147

148 149 150
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
151

152
	ret = intel_ring_begin(req, 2);
153 154
	if (ret)
		return ret;
155

156 157 158
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
159 160

	return 0;
161 162
}

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
201
intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
202
{
203
	struct intel_engine_cs *engine = req->engine;
204
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
205 206
	int ret;

207
	ret = intel_ring_begin(req, 6);
208 209 210
	if (ret)
		return ret;

211 212
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
213
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
214 215 216 217 218
	intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(engine, 0); /* low dword */
	intel_ring_emit(engine, 0); /* high dword */
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
219

220
	ret = intel_ring_begin(req, 6);
221 222 223
	if (ret)
		return ret;

224 225 226 227 228 229 230
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
231 232 233 234 235

	return 0;
}

static int
236 237
gen6_render_ring_flush(struct drm_i915_gem_request *req,
		       u32 invalidate_domains, u32 flush_domains)
238
{
239
	struct intel_engine_cs *engine = req->engine;
240
	u32 flags = 0;
241
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
242 243
	int ret;

244
	/* Force SNB workarounds for PIPE_CONTROL flushes */
245
	ret = intel_emit_post_sync_nonzero_flush(req);
246 247 248
	if (ret)
		return ret;

249 250 251 252
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
253 254 255 256 257 258 259
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
260
		flags |= PIPE_CONTROL_CS_STALL;
261 262 263 264 265 266 267 268 269 270 271
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
272
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
273
	}
274

275
	ret = intel_ring_begin(req, 4);
276 277 278
	if (ret)
		return ret;

279 280 281 282 283
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(engine, flags);
	intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
284 285 286 287

	return 0;
}

288
static int
289
gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
290
{
291
	struct intel_engine_cs *engine = req->engine;
292 293
	int ret;

294
	ret = intel_ring_begin(req, 4);
295 296 297
	if (ret)
		return ret;

298 299
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
300
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
301 302 303
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
304 305 306 307

	return 0;
}

308
static int
309
gen7_render_ring_flush(struct drm_i915_gem_request *req,
310 311
		       u32 invalidate_domains, u32 flush_domains)
{
312
	struct intel_engine_cs *engine = req->engine;
313
	u32 flags = 0;
314
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
315 316
	int ret;

317 318 319 320 321 322 323 324 325 326
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

327 328 329 330 331 332 333
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
334
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
335
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
336 337 338 339 340 341 342 343
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
344
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
345 346 347 348
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
349
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
350

351 352
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

353 354 355
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
356
		gen7_render_ring_cs_stall_wa(req);
357 358
	}

359
	ret = intel_ring_begin(req, 4);
360 361 362
	if (ret)
		return ret;

363 364 365 366 367
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(engine, flags);
	intel_ring_emit(engine, scratch_addr);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
368 369 370 371

	return 0;
}

372
static int
373
gen8_emit_pipe_control(struct drm_i915_gem_request *req,
374 375
		       u32 flags, u32 scratch_addr)
{
376
	struct intel_engine_cs *engine = req->engine;
377 378
	int ret;

379
	ret = intel_ring_begin(req, 6);
380 381 382
	if (ret)
		return ret;

383 384 385 386 387 388 389
	intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(engine, flags);
	intel_ring_emit(engine, scratch_addr);
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_emit(engine, 0);
	intel_ring_advance(engine);
390 391 392 393

	return 0;
}

B
Ben Widawsky 已提交
394
static int
395
gen8_render_ring_flush(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
396 397 398
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
399
	u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
400
	int ret;
B
Ben Widawsky 已提交
401 402 403 404 405 406

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
407
		flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
408
		flags |= PIPE_CONTROL_FLUSH_ENABLE;
B
Ben Widawsky 已提交
409 410 411 412 413 414 415 416 417 418
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
419 420

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
421
		ret = gen8_emit_pipe_control(req,
422 423 424 425 426
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
427 428
	}

429
	return gen8_emit_pipe_control(req, flags, scratch_addr);
B
Ben Widawsky 已提交
430 431
}

432
static void ring_write_tail(struct intel_engine_cs *engine,
433
			    u32 value)
434
{
435 436
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
	I915_WRITE_TAIL(engine, value);
437 438
}

439
u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
440
{
441
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
442
	u64 acthd;
443

444 445 446 447 448
	if (INTEL_INFO(engine->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
					 RING_ACTHD_UDW(engine->mmio_base));
	else if (INTEL_INFO(engine->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(engine->mmio_base));
449 450 451 452
	else
		acthd = I915_READ(ACTHD);

	return acthd;
453 454
}

455
static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
456
{
457
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
458 459 460
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
461
	if (INTEL_INFO(engine->dev)->gen >= 4)
462 463 464 465
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

466
static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
467
{
468 469
	struct drm_device *dev = engine->dev;
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
470
	i915_reg_t mmio;
471 472 473 474 475

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
476
		switch (engine->id) {
477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494
		case RCS:
			mmio = RENDER_HWS_PGA_GEN7;
			break;
		case BCS:
			mmio = BLT_HWS_PGA_GEN7;
			break;
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
		case VCS:
			mmio = BSD_HWS_PGA_GEN7;
			break;
		case VECS:
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
		}
495 496
	} else if (IS_GEN6(engine->dev)) {
		mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
497 498
	} else {
		/* XXX: gen8 returns to sanity */
499
		mmio = RING_HWS_PGA(engine->mmio_base);
500 501
	}

502
	I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
503 504 505 506 507 508 509 510 511 512
	POSTING_READ(mmio);

	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
513
		i915_reg_t reg = RING_INSTPM(engine->mmio_base);
514 515

		/* ring should be idle before issuing a sync flush*/
516
		WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
517 518 519 520 521 522 523

		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
524
				  engine->name);
525 526 527
	}
}

528
static bool stop_ring(struct intel_engine_cs *engine)
529
{
530
	struct drm_i915_private *dev_priv = to_i915(engine->dev);
531

532 533 534 535 536
	if (!IS_GEN2(engine->dev)) {
		I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
		if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n",
				  engine->name);
537 538 539 540
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
541
			if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
542
				return false;
543 544
		}
	}
545

546 547 548
	I915_WRITE_CTL(engine, 0);
	I915_WRITE_HEAD(engine, 0);
	engine->write_tail(engine, 0);
549

550 551 552
	if (!IS_GEN2(engine->dev)) {
		(void)I915_READ_CTL(engine);
		I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
553
	}
554

555
	return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
556
}
557

558
static int init_ring_common(struct intel_engine_cs *engine)
559
{
560
	struct drm_device *dev = engine->dev;
561
	struct drm_i915_private *dev_priv = dev->dev_private;
562
	struct intel_ringbuffer *ringbuf = engine->buffer;
563
	struct drm_i915_gem_object *obj = ringbuf->obj;
564 565
	int ret = 0;

566
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
567

568
	if (!stop_ring(engine)) {
569
		/* G45 ring initialization often fails to reset head to zero */
570 571
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
572 573 574 575 576
			      engine->name,
			      I915_READ_CTL(engine),
			      I915_READ_HEAD(engine),
			      I915_READ_TAIL(engine),
			      I915_READ_START(engine));
577

578
		if (!stop_ring(engine)) {
579 580
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
581 582 583 584 585
				  engine->name,
				  I915_READ_CTL(engine),
				  I915_READ_HEAD(engine),
				  I915_READ_TAIL(engine),
				  I915_READ_START(engine));
586 587
			ret = -EIO;
			goto out;
588
		}
589 590
	}

591
	if (I915_NEED_GFX_HWS(dev))
592
		intel_ring_setup_status_page(engine);
593
	else
594
		ring_setup_phys_status_page(engine);
595

596
	/* Enforce ordering by reading HEAD register back */
597
	I915_READ_HEAD(engine);
598

599 600 601 602
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
603
	I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
604 605

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
606
	if (I915_READ_HEAD(engine))
607
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
608 609 610
			  engine->name, I915_READ_HEAD(engine));
	I915_WRITE_HEAD(engine, 0);
	(void)I915_READ_HEAD(engine);
611

612
	I915_WRITE_CTL(engine,
613
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
614
			| RING_VALID);
615 616

	/* If the head is still not zero, the ring is dead */
617 618 619
	if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
		     I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
		     (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
620
		DRM_ERROR("%s initialization failed "
621
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
622 623 624 625 626 627
			  engine->name,
			  I915_READ_CTL(engine),
			  I915_READ_CTL(engine) & RING_VALID,
			  I915_READ_HEAD(engine), I915_READ_TAIL(engine),
			  I915_READ_START(engine),
			  (unsigned long)i915_gem_obj_ggtt_offset(obj));
628 629
		ret = -EIO;
		goto out;
630 631
	}

632
	ringbuf->last_retired_head = -1;
633 634
	ringbuf->head = I915_READ_HEAD(engine);
	ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
635
	intel_ring_update_space(ringbuf);
636

637
	memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
638

639
out:
640
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
641 642

	return ret;
643 644
}

645
void
646
intel_fini_pipe_control(struct intel_engine_cs *engine)
647
{
648
	struct drm_device *dev = engine->dev;
649

650
	if (engine->scratch.obj == NULL)
651 652 653
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
654 655
		kunmap(sg_page(engine->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(engine->scratch.obj);
656 657
	}

658 659
	drm_gem_object_unreference(&engine->scratch.obj->base);
	engine->scratch.obj = NULL;
660 661 662
}

int
663
intel_init_pipe_control(struct intel_engine_cs *engine)
664 665 666
{
	int ret;

667
	WARN_ON(engine->scratch.obj);
668

669 670
	engine->scratch.obj = i915_gem_alloc_object(engine->dev, 4096);
	if (engine->scratch.obj == NULL) {
671 672 673 674
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
675

676 677
	ret = i915_gem_object_set_cache_level(engine->scratch.obj,
					      I915_CACHE_LLC);
678 679
	if (ret)
		goto err_unref;
680

681
	ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
682 683 684
	if (ret)
		goto err_unref;

685 686 687
	engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
	engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
	if (engine->scratch.cpu_page == NULL) {
688
		ret = -ENOMEM;
689
		goto err_unpin;
690
	}
691

692
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
693
			 engine->name, engine->scratch.gtt_offset);
694 695 696
	return 0;

err_unpin:
697
	i915_gem_object_ggtt_unpin(engine->scratch.obj);
698
err_unref:
699
	drm_gem_object_unreference(&engine->scratch.obj->base);
700 701 702 703
err:
	return ret;
}

704
static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
705
{
706
	int ret, i;
707
	struct intel_engine_cs *engine = req->engine;
708
	struct drm_device *dev = engine->dev;
709
	struct drm_i915_private *dev_priv = dev->dev_private;
710
	struct i915_workarounds *w = &dev_priv->workarounds;
711

712
	if (w->count == 0)
713
		return 0;
714

715
	engine->gpu_caches_dirty = true;
716
	ret = intel_ring_flush_all_caches(req);
717 718
	if (ret)
		return ret;
719

720
	ret = intel_ring_begin(req, (w->count * 2 + 2));
721 722 723
	if (ret)
		return ret;

724
	intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
725
	for (i = 0; i < w->count; i++) {
726 727
		intel_ring_emit_reg(engine, w->reg[i].addr);
		intel_ring_emit(engine, w->reg[i].value);
728
	}
729
	intel_ring_emit(engine, MI_NOOP);
730

731
	intel_ring_advance(engine);
732

733
	engine->gpu_caches_dirty = true;
734
	ret = intel_ring_flush_all_caches(req);
735 736
	if (ret)
		return ret;
737

738
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
739

740
	return 0;
741 742
}

743
static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
744 745 746
{
	int ret;

747
	ret = intel_ring_workarounds_emit(req);
748 749 750
	if (ret != 0)
		return ret;

751
	ret = i915_gem_render_state_init(req);
752
	if (ret)
753
		return ret;
754

755
	return 0;
756 757
}

758
static int wa_add(struct drm_i915_private *dev_priv,
759 760
		  i915_reg_t addr,
		  const u32 mask, const u32 val)
761 762 763 764 765 766 767 768 769 770 771 772 773
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
774 775
}

776
#define WA_REG(addr, mask, val) do { \
777
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
778 779
		if (r) \
			return r; \
780
	} while (0)
781 782

#define WA_SET_BIT_MASKED(addr, mask) \
783
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
784 785

#define WA_CLR_BIT_MASKED(addr, mask) \
786
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
787

788
#define WA_SET_FIELD_MASKED(addr, mask, value) \
789
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
790

791 792
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
793

794
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
795

796 797
static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
				 i915_reg_t reg)
798
{
799
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
800
	struct i915_workarounds *wa = &dev_priv->workarounds;
801
	const uint32_t index = wa->hw_whitelist_count[engine->id];
802 803 804 805

	if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
		return -EINVAL;

806
	WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
807
		 i915_mmio_reg_offset(reg));
808
	wa->hw_whitelist_count[engine->id]++;
809 810 811 812

	return 0;
}

813
static int gen8_init_workarounds(struct intel_engine_cs *engine)
814
{
815
	struct drm_device *dev = engine->dev;
816 817 818
	struct drm_i915_private *dev_priv = dev->dev_private;

	WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
819

820 821 822
	/* WaDisableAsyncFlipPerfMode:bdw,chv */
	WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);

823 824 825 826
	/* WaDisablePartialInstShootdown:bdw,chv */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

827 828 829 830 831
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:bdw,chv */
832
	/* WaHdcDisableFetchWhenMasked:bdw,chv */
833
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
834
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED |
835 836
			  HDC_FORCE_NON_COHERENT);

837 838 839 840 841 842 843 844 845 846
	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for BDW and CHV; turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

847 848 849
	/* Wa4x4STCOptimizationDisable:bdw,chv */
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);

850 851 852 853 854 855 856 857 858 859 860 861
	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);

862 863 864
	return 0;
}

865
static int bdw_init_workarounds(struct intel_engine_cs *engine)
866
{
867
	int ret;
868
	struct drm_device *dev = engine->dev;
869
	struct drm_i915_private *dev_priv = dev->dev_private;
870

871
	ret = gen8_init_workarounds(engine);
872 873 874
	if (ret)
		return ret;

875
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
876
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
877

878
	/* WaDisableDopClockGating:bdw */
879 880
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
881

882 883
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
884

885
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
886 887 888
			  /* WaForceContextSaveRestoreNonCoherent:bdw */
			  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
			  /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
889
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
890 891 892 893

	return 0;
}

894
static int chv_init_workarounds(struct intel_engine_cs *engine)
895
{
896
	int ret;
897
	struct drm_device *dev = engine->dev;
898 899
	struct drm_i915_private *dev_priv = dev->dev_private;

900
	ret = gen8_init_workarounds(engine);
901 902 903
	if (ret)
		return ret;

904
	/* WaDisableThreadStallDopClockGating:chv */
905
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
906

907 908 909
	/* Improve HiZ throughput on CHV. */
	WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);

910 911 912
	return 0;
}

913
static int gen9_init_workarounds(struct intel_engine_cs *engine)
914
{
915
	struct drm_device *dev = engine->dev;
916
	struct drm_i915_private *dev_priv = dev->dev_private;
917
	uint32_t tmp;
918
	int ret;
919

920 921 922 923 924 925 926 927
	/* WaEnableLbsSlaRetryTimerDecrement:skl */
	I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
		   GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);

	/* WaDisableKillLogic:bxt,skl */
	I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
		   ECOCHK_DIS_TLB);

928
	/* WaClearFlowControlGpgpuContextSave:skl,bxt */
929
	/* WaDisablePartialInstShootdown:skl,bxt */
930
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
931
			  FLOW_CONTROL_ENABLE |
932 933
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

934
	/* Syncing dependencies between camera and graphics:skl,bxt */
935 936 937
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);

938 939 940
	/* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
	    IS_BXT_REVID(dev, 0, BXT_REVID_A1))
941 942
		WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
				  GEN9_DG_MIRROR_FIX_ENABLE);
943

944 945 946
	/* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
	if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
	    IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
947 948
		WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
				  GEN9_RHWO_OPTIMIZATION_DISABLE);
949 950 951 952 953
		/*
		 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
		 * but we do that in per ctx batchbuffer as there is an issue
		 * with this register not getting restored on ctx restore
		 */
954 955
	}

956 957
	/* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
	if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER) || IS_BROXTON(dev))
958 959 960
		WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
				  GEN9_ENABLE_YV12_BUGFIX);

961
	/* Wa4x4STCOptimizationDisable:skl,bxt */
962
	/* WaDisablePartialResolveInVc:skl,bxt */
963 964
	WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
					 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
965

966
	/* WaCcsTlbPrefetchDisable:skl,bxt */
967 968 969
	WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
			  GEN9_CCS_TLB_PREFETCH_ENABLE);

970
	/* WaDisableMaskBasedCammingInRCC:skl,bxt */
971 972
	if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
	    IS_BXT_REVID(dev, 0, BXT_REVID_A1))
973 974 975
		WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
				  PIXEL_MASK_CAMMING_DISABLE);

976 977
	/* WaForceContextSaveRestoreNonCoherent:skl,bxt */
	tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
978 979
	if (IS_SKL_REVID(dev, SKL_REVID_F0, SKL_REVID_F0) ||
	    IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
980 981 982
		tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
	WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);

983
	/* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
984
	if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
985 986 987
		WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
				  GEN8_SAMPLER_POWER_BYPASS_DIS);

988 989 990
	/* WaDisableSTUnitPowerOptimization:skl,bxt */
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);

991 992 993 994
	/* WaOCLCoherentLineFlush:skl,bxt */
	I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
				    GEN8_LQSC_FLUSH_COHERENT_LINES));

995
	/* WaEnablePreemptionGranularityControlByUMD:skl,bxt */
996
	ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
997 998 999
	if (ret)
		return ret;

1000
	/* WaAllowUMDToModifyHDCChicken1:skl,bxt */
1001
	ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
1002 1003 1004
	if (ret)
		return ret;

1005 1006 1007
	return 0;
}

1008
static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
1009
{
1010
	struct drm_device *dev = engine->dev;
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 vals[3] = { 0, 0, 0 };
	unsigned int i;

	for (i = 0; i < 3; i++) {
		u8 ss;

		/*
		 * Only consider slices where one, and only one, subslice has 7
		 * EUs
		 */
1022
		if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
			continue;

		/*
		 * subslice_7eu[i] != 0 (because of the check above) and
		 * ss_max == 4 (maximum number of subslices possible per slice)
		 *
		 * ->    0 <= ss <= 3;
		 */
		ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
		vals[i] = 3 - ss;
	}

	if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
		return 0;

	/* Tune IZ hashing. See intel_device_info_runtime_init() */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN9_IZ_HASHING_MASK(2) |
			    GEN9_IZ_HASHING_MASK(1) |
			    GEN9_IZ_HASHING_MASK(0),
			    GEN9_IZ_HASHING(2, vals[2]) |
			    GEN9_IZ_HASHING(1, vals[1]) |
			    GEN9_IZ_HASHING(0, vals[0]));

	return 0;
}

1050
static int skl_init_workarounds(struct intel_engine_cs *engine)
1051
{
1052
	int ret;
1053
	struct drm_device *dev = engine->dev;
1054 1055
	struct drm_i915_private *dev_priv = dev->dev_private;

1056
	ret = gen9_init_workarounds(engine);
1057 1058
	if (ret)
		return ret;
1059

1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
	/*
	 * Actual WA is to disable percontext preemption granularity control
	 * until D0 which is the default case so this is equivalent to
	 * !WaDisablePerCtxtPreemptionGranularityControl:skl
	 */
	if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
		I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
			   _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
	}

1070
	if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
1071 1072 1073 1074 1075 1076 1077 1078
		/* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
		I915_WRITE(FF_SLICE_CS_CHICKEN2,
			   _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
	}

	/* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
	 * involving this register should also be added to WA batch as required.
	 */
1079
	if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
1080 1081 1082 1083 1084
		/* WaDisableLSQCROPERFforOCL:skl */
		I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
			   GEN8_LQSC_RO_PERF_DIS);

	/* WaEnableGapsTsvCreditFix:skl */
1085
	if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
1086 1087 1088 1089
		I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
					   GEN9_GAPS_TSV_CREDIT_DISABLE));
	}

1090
	/* WaDisablePowerCompilerClockGating:skl */
1091
	if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
1092 1093 1094
		WA_SET_BIT_MASKED(HIZ_CHICKEN,
				  BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);

1095
	if (IS_SKL_REVID(dev, 0, SKL_REVID_F0)) {
1096 1097 1098 1099 1100 1101 1102 1103
		/*
		 *Use Force Non-Coherent whenever executing a 3D context. This
		 * is a workaround for a possible hang in the unlikely event
		 * a TLB invalidation occurs during a PSD flush.
		 */
		/* WaForceEnableNonCoherent:skl */
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FORCE_NON_COHERENT);
1104 1105 1106 1107

		/* WaDisableHDCInvalidation:skl */
		I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
			   BDW_DISABLE_HDC_INVALIDATION);
1108 1109
	}

1110 1111
	/* WaBarrierPerformanceFixDisable:skl */
	if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
1112 1113 1114 1115
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FENCE_DEST_SLM_DISABLE |
				  HDC_BARRIER_PERFORMANCE_DISABLE);

1116
	/* WaDisableSbeCacheDispatchPortSharing:skl */
1117
	if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
1118 1119 1120 1121
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);

1122
	/* WaDisableLSQCROPERFforOCL:skl */
1123
	ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1124 1125 1126
	if (ret)
		return ret;

1127
	return skl_tune_iz_hashing(engine);
1128 1129
}

1130
static int bxt_init_workarounds(struct intel_engine_cs *engine)
1131
{
1132
	int ret;
1133
	struct drm_device *dev = engine->dev;
1134 1135
	struct drm_i915_private *dev_priv = dev->dev_private;

1136
	ret = gen9_init_workarounds(engine);
1137 1138
	if (ret)
		return ret;
1139

1140 1141
	/* WaStoreMultiplePTEenable:bxt */
	/* This is a requirement according to Hardware specification */
T
Tim Gore 已提交
1142
	if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
1143 1144 1145
		I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);

	/* WaSetClckGatingDisableMedia:bxt */
T
Tim Gore 已提交
1146
	if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
1147 1148 1149 1150
		I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
					    ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
	}

1151 1152 1153 1154
	/* WaDisableThreadStallDopClockGating:bxt */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  STALL_DOP_GATING_DISABLE);

1155
	/* WaDisableSbeCacheDispatchPortSharing:bxt */
1156
	if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
1157 1158 1159 1160 1161
		WA_SET_BIT_MASKED(
			GEN7_HALF_SLICE_CHICKEN1,
			GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
	}

1162 1163 1164
	/* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
	/* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
	/* WaDisableObjectLevelPreemtionForInstanceId:bxt */
1165
	/* WaDisableLSQCROPERFforOCL:bxt */
1166
	if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
1167
		ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
1168 1169
		if (ret)
			return ret;
1170

1171
		ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1172 1173
		if (ret)
			return ret;
1174 1175
	}

1176 1177 1178
	return 0;
}

1179
int init_workarounds_ring(struct intel_engine_cs *engine)
1180
{
1181
	struct drm_device *dev = engine->dev;
1182 1183
	struct drm_i915_private *dev_priv = dev->dev_private;

1184
	WARN_ON(engine->id != RCS);
1185 1186

	dev_priv->workarounds.count = 0;
1187
	dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
1188 1189

	if (IS_BROADWELL(dev))
1190
		return bdw_init_workarounds(engine);
1191 1192

	if (IS_CHERRYVIEW(dev))
1193
		return chv_init_workarounds(engine);
1194

1195
	if (IS_SKYLAKE(dev))
1196
		return skl_init_workarounds(engine);
1197 1198

	if (IS_BROXTON(dev))
1199
		return bxt_init_workarounds(engine);
1200

1201 1202 1203
	return 0;
}

1204
static int init_render_ring(struct intel_engine_cs *engine)
1205
{
1206
	struct drm_device *dev = engine->dev;
1207
	struct drm_i915_private *dev_priv = dev->dev_private;
1208
	int ret = init_ring_common(engine);
1209 1210
	if (ret)
		return ret;
1211

1212 1213
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
1214
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1215 1216 1217 1218

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
1219
	 *
1220
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
1221
	 */
1222
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
1223 1224
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

1225
	/* Required for the hardware to program scanline values for waiting */
1226
	/* WaEnableFlushTlbInvalidationMode:snb */
1227 1228
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
1229
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
1230

1231
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1232 1233
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
1234
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1235
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
1236

1237
	if (IS_GEN6(dev)) {
1238 1239 1240 1241 1242 1243
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
1244
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
1245 1246
	}

1247
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
1248
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1249

1250
	if (HAS_L3_DPF(dev))
1251
		I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
1252

1253
	return init_workarounds_ring(engine);
1254 1255
}

1256
static void render_ring_cleanup(struct intel_engine_cs *engine)
1257
{
1258
	struct drm_device *dev = engine->dev;
1259 1260 1261 1262 1263 1264 1265
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
1266

1267
	intel_fini_pipe_control(engine);
1268 1269
}

1270
static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
1271 1272 1273
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
1274
	struct intel_engine_cs *signaller = signaller_req->engine;
1275 1276 1277 1278 1279 1280 1281 1282 1283
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

1284
	ret = intel_ring_begin(signaller_req, num_dwords);
1285 1286 1287
	if (ret)
		return ret;

1288
	for_each_engine(waiter, dev_priv, i) {
1289
		u32 seqno;
1290 1291 1292 1293
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1294
		seqno = i915_gem_request_get_seqno(signaller_req);
1295 1296 1297 1298 1299 1300
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1301
		intel_ring_emit(signaller, seqno);
1302 1303 1304 1305 1306 1307 1308 1309 1310
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1311
static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
1312 1313 1314
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
1315
	struct intel_engine_cs *signaller = signaller_req->engine;
1316 1317 1318 1319 1320 1321 1322 1323 1324
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

1325
	ret = intel_ring_begin(signaller_req, num_dwords);
1326 1327 1328
	if (ret)
		return ret;

1329
	for_each_engine(waiter, dev_priv, i) {
1330
		u32 seqno;
1331 1332 1333 1334
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1335
		seqno = i915_gem_request_get_seqno(signaller_req);
1336 1337 1338 1339 1340
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1341
		intel_ring_emit(signaller, seqno);
1342 1343 1344 1345 1346 1347 1348 1349
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1350
static int gen6_signal(struct drm_i915_gem_request *signaller_req,
1351
		       unsigned int num_dwords)
1352
{
1353
	struct intel_engine_cs *signaller = signaller_req->engine;
1354 1355
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1356
	struct intel_engine_cs *useless;
1357
	int i, ret, num_rings;
1358

1359 1360 1361 1362
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
1363

1364
	ret = intel_ring_begin(signaller_req, num_dwords);
1365 1366 1367
	if (ret)
		return ret;

1368
	for_each_engine(useless, dev_priv, i) {
1369 1370 1371
		i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[i];

		if (i915_mmio_reg_valid(mbox_reg)) {
1372
			u32 seqno = i915_gem_request_get_seqno(signaller_req);
1373

1374
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1375
			intel_ring_emit_reg(signaller, mbox_reg);
1376
			intel_ring_emit(signaller, seqno);
1377 1378
		}
	}
1379

1380 1381 1382 1383
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1384
	return 0;
1385 1386
}

1387 1388
/**
 * gen6_add_request - Update the semaphore mailbox registers
1389 1390
 *
 * @request - request to write to the ring
1391 1392 1393 1394
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1395
static int
1396
gen6_add_request(struct drm_i915_gem_request *req)
1397
{
1398
	struct intel_engine_cs *engine = req->engine;
1399
	int ret;
1400

1401 1402
	if (engine->semaphore.signal)
		ret = engine->semaphore.signal(req, 4);
B
Ben Widawsky 已提交
1403
	else
1404
		ret = intel_ring_begin(req, 4);
B
Ben Widawsky 已提交
1405

1406 1407 1408
	if (ret)
		return ret;

1409 1410 1411 1412 1413 1414
	intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
	intel_ring_emit(engine,
			I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, MI_USER_INTERRUPT);
	__intel_ring_advance(engine);
1415 1416 1417 1418

	return 0;
}

1419 1420 1421 1422 1423 1424 1425
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1426 1427 1428 1429 1430 1431 1432
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1433 1434

static int
1435
gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
1436 1437 1438
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
1439
	struct intel_engine_cs *waiter = waiter_req->engine;
1440 1441 1442
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

1443
	ret = intel_ring_begin(waiter_req, 4);
1444 1445 1446 1447 1448
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1449
				MI_SEMAPHORE_POLL |
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1460
static int
1461
gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
1462
	       struct intel_engine_cs *signaller,
1463
	       u32 seqno)
1464
{
1465
	struct intel_engine_cs *waiter = waiter_req->engine;
1466 1467 1468
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1469 1470
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1471

1472 1473 1474 1475 1476 1477
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1478
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1479

1480
	ret = intel_ring_begin(waiter_req, 4);
1481 1482 1483
	if (ret)
		return ret;

1484 1485
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1486
		intel_ring_emit(waiter, dw1 | wait_mbox);
1487 1488 1489 1490 1491 1492 1493 1494 1495
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1496
	intel_ring_advance(waiter);
1497 1498 1499 1500

	return 0;
}

1501 1502
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1503 1504
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1505 1506 1507 1508 1509 1510
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1511
pc_render_add_request(struct drm_i915_gem_request *req)
1512
{
1513
	struct intel_engine_cs *engine = req->engine;
1514
	u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
1525
	ret = intel_ring_begin(req, 32);
1526 1527 1528
	if (ret)
		return ret;

1529 1530
	intel_ring_emit(engine,
			GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1531 1532
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1533 1534 1535 1536 1537
	intel_ring_emit(engine,
			engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, 0);
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1538
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1539
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1540
	scratch_addr += 2 * CACHELINE_BYTES;
1541
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1542
	scratch_addr += 2 * CACHELINE_BYTES;
1543
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1544
	scratch_addr += 2 * CACHELINE_BYTES;
1545
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1546
	scratch_addr += 2 * CACHELINE_BYTES;
1547
	PIPE_CONTROL_FLUSH(engine, scratch_addr);
1548

1549 1550
	intel_ring_emit(engine,
			GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1551 1552
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1553
			PIPE_CONTROL_NOTIFY);
1554 1555 1556 1557 1558
	intel_ring_emit(engine,
			engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, 0);
	__intel_ring_advance(engine);
1559 1560 1561 1562

	return 0;
}

1563
static u32
1564
gen6_ring_get_seqno(struct intel_engine_cs *engine, bool lazy_coherency)
1565 1566 1567 1568
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1569
	if (!lazy_coherency) {
1570 1571
		struct drm_i915_private *dev_priv = engine->dev->dev_private;
		POSTING_READ(RING_ACTHD(engine->mmio_base));
1572 1573
	}

1574
	return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
1575 1576
}

1577
static u32
1578
ring_get_seqno(struct intel_engine_cs *engine, bool lazy_coherency)
1579
{
1580
	return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
1581 1582
}

M
Mika Kuoppala 已提交
1583
static void
1584
ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
M
Mika Kuoppala 已提交
1585
{
1586
	intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
M
Mika Kuoppala 已提交
1587 1588
}

1589
static u32
1590
pc_render_get_seqno(struct intel_engine_cs *engine, bool lazy_coherency)
1591
{
1592
	return engine->scratch.cpu_page[0];
1593 1594
}

M
Mika Kuoppala 已提交
1595
static void
1596
pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
M
Mika Kuoppala 已提交
1597
{
1598
	engine->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1599 1600
}

1601
static bool
1602
gen5_ring_get_irq(struct intel_engine_cs *engine)
1603
{
1604
	struct drm_device *dev = engine->dev;
1605
	struct drm_i915_private *dev_priv = dev->dev_private;
1606
	unsigned long flags;
1607

1608
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1609 1610
		return false;

1611
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1612 1613
	if (engine->irq_refcount++ == 0)
		gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
1614
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1615 1616 1617 1618 1619

	return true;
}

static void
1620
gen5_ring_put_irq(struct intel_engine_cs *engine)
1621
{
1622
	struct drm_device *dev = engine->dev;
1623
	struct drm_i915_private *dev_priv = dev->dev_private;
1624
	unsigned long flags;
1625

1626
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1627 1628
	if (--engine->irq_refcount == 0)
		gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
1629
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1630 1631
}

1632
static bool
1633
i9xx_ring_get_irq(struct intel_engine_cs *engine)
1634
{
1635
	struct drm_device *dev = engine->dev;
1636
	struct drm_i915_private *dev_priv = dev->dev_private;
1637
	unsigned long flags;
1638

1639
	if (!intel_irqs_enabled(dev_priv))
1640 1641
		return false;

1642
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1643 1644
	if (engine->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~engine->irq_enable_mask;
1645 1646 1647
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1648
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1649 1650

	return true;
1651 1652
}

1653
static void
1654
i9xx_ring_put_irq(struct intel_engine_cs *engine)
1655
{
1656
	struct drm_device *dev = engine->dev;
1657
	struct drm_i915_private *dev_priv = dev->dev_private;
1658
	unsigned long flags;
1659

1660
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1661 1662
	if (--engine->irq_refcount == 0) {
		dev_priv->irq_mask |= engine->irq_enable_mask;
1663 1664 1665
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1666
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1667 1668
}

C
Chris Wilson 已提交
1669
static bool
1670
i8xx_ring_get_irq(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
1671
{
1672
	struct drm_device *dev = engine->dev;
1673
	struct drm_i915_private *dev_priv = dev->dev_private;
1674
	unsigned long flags;
C
Chris Wilson 已提交
1675

1676
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1677 1678
		return false;

1679
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1680 1681
	if (engine->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~engine->irq_enable_mask;
C
Chris Wilson 已提交
1682 1683 1684
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1685
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1686 1687 1688 1689 1690

	return true;
}

static void
1691
i8xx_ring_put_irq(struct intel_engine_cs *engine)
C
Chris Wilson 已提交
1692
{
1693
	struct drm_device *dev = engine->dev;
1694
	struct drm_i915_private *dev_priv = dev->dev_private;
1695
	unsigned long flags;
C
Chris Wilson 已提交
1696

1697
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1698 1699
	if (--engine->irq_refcount == 0) {
		dev_priv->irq_mask |= engine->irq_enable_mask;
C
Chris Wilson 已提交
1700 1701 1702
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1703
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1704 1705
}

1706
static int
1707
bsd_ring_flush(struct drm_i915_gem_request *req,
1708 1709
	       u32     invalidate_domains,
	       u32     flush_domains)
1710
{
1711
	struct intel_engine_cs *engine = req->engine;
1712 1713
	int ret;

1714
	ret = intel_ring_begin(req, 2);
1715 1716 1717
	if (ret)
		return ret;

1718 1719 1720
	intel_ring_emit(engine, MI_FLUSH);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
1721
	return 0;
1722 1723
}

1724
static int
1725
i9xx_add_request(struct drm_i915_gem_request *req)
1726
{
1727
	struct intel_engine_cs *engine = req->engine;
1728 1729
	int ret;

1730
	ret = intel_ring_begin(req, 4);
1731 1732
	if (ret)
		return ret;
1733

1734 1735 1736 1737 1738 1739
	intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
	intel_ring_emit(engine,
			I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(engine, i915_gem_request_get_seqno(req));
	intel_ring_emit(engine, MI_USER_INTERRUPT);
	__intel_ring_advance(engine);
1740

1741
	return 0;
1742 1743
}

1744
static bool
1745
gen6_ring_get_irq(struct intel_engine_cs *engine)
1746
{
1747
	struct drm_device *dev = engine->dev;
1748
	struct drm_i915_private *dev_priv = dev->dev_private;
1749
	unsigned long flags;
1750

1751 1752
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1753

1754
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1755 1756 1757 1758
	if (engine->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && engine->id == RCS)
			I915_WRITE_IMR(engine,
				       ~(engine->irq_enable_mask |
1759
					 GT_PARITY_ERROR(dev)));
1760
		else
1761 1762
			I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
		gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
1763
	}
1764
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1765 1766 1767 1768 1769

	return true;
}

static void
1770
gen6_ring_put_irq(struct intel_engine_cs *engine)
1771
{
1772
	struct drm_device *dev = engine->dev;
1773
	struct drm_i915_private *dev_priv = dev->dev_private;
1774
	unsigned long flags;
1775

1776
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1777 1778 1779
	if (--engine->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && engine->id == RCS)
			I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
1780
		else
1781 1782
			I915_WRITE_IMR(engine, ~0);
		gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
1783
	}
1784
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1785 1786
}

B
Ben Widawsky 已提交
1787
static bool
1788
hsw_vebox_get_irq(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1789
{
1790
	struct drm_device *dev = engine->dev;
B
Ben Widawsky 已提交
1791 1792 1793
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1794
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1795 1796
		return false;

1797
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1798 1799 1800
	if (engine->irq_refcount++ == 0) {
		I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
		gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
B
Ben Widawsky 已提交
1801
	}
1802
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1803 1804 1805 1806 1807

	return true;
}

static void
1808
hsw_vebox_put_irq(struct intel_engine_cs *engine)
B
Ben Widawsky 已提交
1809
{
1810
	struct drm_device *dev = engine->dev;
B
Ben Widawsky 已提交
1811 1812 1813
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1814
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1815 1816 1817
	if (--engine->irq_refcount == 0) {
		I915_WRITE_IMR(engine, ~0);
		gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
B
Ben Widawsky 已提交
1818
	}
1819
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1820 1821
}

1822
static bool
1823
gen8_ring_get_irq(struct intel_engine_cs *engine)
1824
{
1825
	struct drm_device *dev = engine->dev;
1826 1827 1828
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1829
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1830 1831 1832
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1833 1834 1835 1836
	if (engine->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && engine->id == RCS) {
			I915_WRITE_IMR(engine,
				       ~(engine->irq_enable_mask |
1837 1838
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
1839
			I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1840
		}
1841
		POSTING_READ(RING_IMR(engine->mmio_base));
1842 1843 1844 1845 1846 1847 1848
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1849
gen8_ring_put_irq(struct intel_engine_cs *engine)
1850
{
1851
	struct drm_device *dev = engine->dev;
1852 1853 1854 1855
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1856 1857 1858
	if (--engine->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && engine->id == RCS) {
			I915_WRITE_IMR(engine,
1859 1860
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
1861
			I915_WRITE_IMR(engine, ~0);
1862
		}
1863
		POSTING_READ(RING_IMR(engine->mmio_base));
1864 1865 1866 1867
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1868
static int
1869
i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
1870
			 u64 offset, u32 length,
1871
			 unsigned dispatch_flags)
1872
{
1873
	struct intel_engine_cs *engine = req->engine;
1874
	int ret;
1875

1876
	ret = intel_ring_begin(req, 2);
1877 1878 1879
	if (ret)
		return ret;

1880
	intel_ring_emit(engine,
1881 1882
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1883 1884
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
1885 1886
	intel_ring_emit(engine, offset);
	intel_ring_advance(engine);
1887

1888 1889 1890
	return 0;
}

1891 1892
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1893 1894
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1895
static int
1896
i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
1897 1898
			 u64 offset, u32 len,
			 unsigned dispatch_flags)
1899
{
1900
	struct intel_engine_cs *engine = req->engine;
1901
	u32 cs_offset = engine->scratch.gtt_offset;
1902
	int ret;
1903

1904
	ret = intel_ring_begin(req, 6);
1905 1906
	if (ret)
		return ret;
1907

1908
	/* Evict the invalid PTE TLBs */
1909 1910 1911 1912 1913 1914 1915
	intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(engine, cs_offset);
	intel_ring_emit(engine, 0xdeadbeef);
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
1916

1917
	if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
1918 1919 1920
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1921
		ret = intel_ring_begin(req, 6 + 2);
1922 1923
		if (ret)
			return ret;
1924 1925 1926 1927 1928

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
		intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(engine,
				BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
		intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
		intel_ring_emit(engine, cs_offset);
		intel_ring_emit(engine, 4096);
		intel_ring_emit(engine, offset);

		intel_ring_emit(engine, MI_FLUSH);
		intel_ring_emit(engine, MI_NOOP);
		intel_ring_advance(engine);
1940 1941

		/* ... and execute it. */
1942
		offset = cs_offset;
1943
	}
1944

1945
	ret = intel_ring_begin(req, 2);
1946 1947 1948
	if (ret)
		return ret;

1949 1950 1951 1952
	intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
	intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					  0 : MI_BATCH_NON_SECURE));
	intel_ring_advance(engine);
1953

1954 1955 1956 1957
	return 0;
}

static int
1958
i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
1959
			 u64 offset, u32 len,
1960
			 unsigned dispatch_flags)
1961
{
1962
	struct intel_engine_cs *engine = req->engine;
1963 1964
	int ret;

1965
	ret = intel_ring_begin(req, 2);
1966 1967 1968
	if (ret)
		return ret;

1969 1970 1971 1972
	intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
	intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					  0 : MI_BATCH_NON_SECURE));
	intel_ring_advance(engine);
1973 1974 1975 1976

	return 0;
}

1977
static void cleanup_phys_status_page(struct intel_engine_cs *engine)
1978
{
1979
	struct drm_i915_private *dev_priv = to_i915(engine->dev);
1980 1981 1982 1983

	if (!dev_priv->status_page_dmah)
		return;

1984 1985
	drm_pci_free(engine->dev, dev_priv->status_page_dmah);
	engine->status_page.page_addr = NULL;
1986 1987
}

1988
static void cleanup_status_page(struct intel_engine_cs *engine)
1989
{
1990
	struct drm_i915_gem_object *obj;
1991

1992
	obj = engine->status_page.obj;
1993
	if (obj == NULL)
1994 1995
		return;

1996
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1997
	i915_gem_object_ggtt_unpin(obj);
1998
	drm_gem_object_unreference(&obj->base);
1999
	engine->status_page.obj = NULL;
2000 2001
}

2002
static int init_status_page(struct intel_engine_cs *engine)
2003
{
2004
	struct drm_i915_gem_object *obj = engine->status_page.obj;
2005

2006
	if (obj == NULL) {
2007
		unsigned flags;
2008
		int ret;
2009

2010
		obj = i915_gem_alloc_object(engine->dev, 4096);
2011 2012 2013 2014
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
2015

2016 2017 2018 2019
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

2020
		flags = 0;
2021
		if (!HAS_LLC(engine->dev))
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
2034 2035 2036 2037 2038 2039
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

2040
		engine->status_page.obj = obj;
2041
	}
2042

2043 2044 2045
	engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
	engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
	memset(engine->status_page.page_addr, 0, PAGE_SIZE);
2046

2047
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
2048
			engine->name, engine->status_page.gfx_addr);
2049 2050 2051 2052

	return 0;
}

2053
static int init_phys_status_page(struct intel_engine_cs *engine)
2054
{
2055
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
2056 2057 2058

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
2059
			drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
2060 2061 2062 2063
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

2064 2065
	engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(engine->status_page.page_addr, 0, PAGE_SIZE);
2066 2067 2068 2069

	return 0;
}

2070
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2071
{
2072 2073 2074 2075
	if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
		vunmap(ringbuf->virtual_start);
	else
		iounmap(ringbuf->virtual_start);
2076
	ringbuf->virtual_start = NULL;
2077
	ringbuf->vma = NULL;
2078
	i915_gem_object_ggtt_unpin(ringbuf->obj);
2079 2080
}

2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
static u32 *vmap_obj(struct drm_i915_gem_object *obj)
{
	struct sg_page_iter sg_iter;
	struct page **pages;
	void *addr;
	int i;

	pages = drm_malloc_ab(obj->base.size >> PAGE_SHIFT, sizeof(*pages));
	if (pages == NULL)
		return NULL;

	i = 0;
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0)
		pages[i++] = sg_page_iter_page(&sg_iter);

	addr = vmap(pages, i, 0, PAGE_KERNEL);
	drm_free_large(pages);

	return addr;
}

2102 2103 2104 2105 2106 2107 2108
int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

2109 2110 2111 2112
	if (HAS_LLC(dev_priv) && !obj->stolen) {
		ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, 0);
		if (ret)
			return ret;
2113

2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
		ret = i915_gem_object_set_to_cpu_domain(obj, true);
		if (ret) {
			i915_gem_object_ggtt_unpin(obj);
			return ret;
		}

		ringbuf->virtual_start = vmap_obj(obj);
		if (ringbuf->virtual_start == NULL) {
			i915_gem_object_ggtt_unpin(obj);
			return -ENOMEM;
		}
	} else {
		ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
		if (ret)
			return ret;
2129

2130 2131 2132 2133 2134 2135
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
		if (ret) {
			i915_gem_object_ggtt_unpin(obj);
			return ret;
		}

2136 2137 2138
		/* Access through the GTT requires the device to be awake. */
		assert_rpm_wakelock_held(dev_priv);

2139 2140 2141 2142 2143 2144
		ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
						    i915_gem_obj_ggtt_offset(obj), ringbuf->size);
		if (ringbuf->virtual_start == NULL) {
			i915_gem_object_ggtt_unpin(obj);
			return -EINVAL;
		}
2145 2146
	}

2147 2148
	ringbuf->vma = i915_gem_obj_to_ggtt(obj);

2149 2150 2151
	return 0;
}

2152
static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2153
{
2154 2155 2156 2157
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

2158 2159
static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
				      struct intel_ringbuffer *ringbuf)
2160
{
2161
	struct drm_i915_gem_object *obj;
2162

2163 2164
	obj = NULL;
	if (!HAS_LLC(dev))
2165
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
2166
	if (obj == NULL)
2167
		obj = i915_gem_alloc_object(dev, ringbuf->size);
2168 2169
	if (obj == NULL)
		return -ENOMEM;
2170

2171 2172 2173
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

2174
	ringbuf->obj = obj;
2175

2176
	return 0;
2177 2178
}

2179 2180 2181 2182 2183 2184 2185
struct intel_ringbuffer *
intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
{
	struct intel_ringbuffer *ring;
	int ret;

	ring = kzalloc(sizeof(*ring), GFP_KERNEL);
2186 2187 2188
	if (ring == NULL) {
		DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
				 engine->name);
2189
		return ERR_PTR(-ENOMEM);
2190
	}
2191

2192
	ring->engine = engine;
2193
	list_add(&ring->link, &engine->buffers);
2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208

	ring->size = size;
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = size;
	if (IS_I830(engine->dev) || IS_845G(engine->dev))
		ring->effective_size -= 2 * CACHELINE_BYTES;

	ring->last_retired_head = -1;
	intel_ring_update_space(ring);

	ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
	if (ret) {
2209 2210 2211
		DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
				 engine->name, ret);
		list_del(&ring->link);
2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222
		kfree(ring);
		return ERR_PTR(ret);
	}

	return ring;
}

void
intel_ringbuffer_free(struct intel_ringbuffer *ring)
{
	intel_destroy_ringbuffer_obj(ring);
2223
	list_del(&ring->link);
2224 2225 2226
	kfree(ring);
}

2227
static int intel_init_ring_buffer(struct drm_device *dev,
2228
				  struct intel_engine_cs *engine)
2229
{
2230
	struct intel_ringbuffer *ringbuf;
2231 2232
	int ret;

2233
	WARN_ON(engine->buffer);
2234

2235 2236 2237 2238 2239 2240 2241 2242
	engine->dev = dev;
	INIT_LIST_HEAD(&engine->active_list);
	INIT_LIST_HEAD(&engine->request_list);
	INIT_LIST_HEAD(&engine->execlist_queue);
	INIT_LIST_HEAD(&engine->buffers);
	i915_gem_batch_pool_init(dev, &engine->batch_pool);
	memset(engine->semaphore.sync_seqno, 0,
	       sizeof(engine->semaphore.sync_seqno));
2243

2244
	init_waitqueue_head(&engine->irq_queue);
2245

2246
	ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
2247 2248 2249 2250
	if (IS_ERR(ringbuf)) {
		ret = PTR_ERR(ringbuf);
		goto error;
	}
2251
	engine->buffer = ringbuf;
2252

2253
	if (I915_NEED_GFX_HWS(dev)) {
2254
		ret = init_status_page(engine);
2255
		if (ret)
2256
			goto error;
2257
	} else {
2258 2259
		WARN_ON(engine->id != RCS);
		ret = init_phys_status_page(engine);
2260
		if (ret)
2261
			goto error;
2262 2263
	}

2264 2265 2266
	ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2267
				engine->name, ret);
2268 2269
		intel_destroy_ringbuffer_obj(ringbuf);
		goto error;
2270
	}
2271

2272
	ret = i915_cmd_parser_init_ring(engine);
2273
	if (ret)
2274 2275 2276
		goto error;

	return 0;
2277

2278
error:
2279
	intel_cleanup_engine(engine);
2280
	return ret;
2281 2282
}

2283
void intel_cleanup_engine(struct intel_engine_cs *engine)
2284
{
2285
	struct drm_i915_private *dev_priv;
2286

2287
	if (!intel_engine_initialized(engine))
2288 2289
		return;

2290
	dev_priv = to_i915(engine->dev);
2291

2292
	if (engine->buffer) {
2293
		intel_stop_engine(engine);
2294
		WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
2295

2296 2297 2298
		intel_unpin_ringbuffer_obj(engine->buffer);
		intel_ringbuffer_free(engine->buffer);
		engine->buffer = NULL;
2299
	}
2300

2301 2302
	if (engine->cleanup)
		engine->cleanup(engine);
Z
Zou Nan hai 已提交
2303

2304 2305
	if (I915_NEED_GFX_HWS(engine->dev)) {
		cleanup_status_page(engine);
2306
	} else {
2307 2308
		WARN_ON(engine->id != RCS);
		cleanup_phys_status_page(engine);
2309
	}
2310

2311 2312 2313
	i915_cmd_parser_fini_ring(engine);
	i915_gem_batch_pool_fini(&engine->batch_pool);
	engine->dev = NULL;
2314 2315
}

2316
static int ring_wait_for_space(struct intel_engine_cs *engine, int n)
2317
{
2318
	struct intel_ringbuffer *ringbuf = engine->buffer;
2319
	struct drm_i915_gem_request *request;
2320 2321
	unsigned space;
	int ret;
2322

2323 2324
	if (intel_ring_space(ringbuf) >= n)
		return 0;
2325

2326 2327 2328
	/* The whole point of reserving space is to not wait! */
	WARN_ON(ringbuf->reserved_in_use);

2329
	list_for_each_entry(request, &engine->request_list, list) {
2330 2331 2332
		space = __intel_ring_space(request->postfix, ringbuf->tail,
					   ringbuf->size);
		if (space >= n)
2333 2334 2335
			break;
	}

2336
	if (WARN_ON(&request->list == &engine->request_list))
2337 2338
		return -ENOSPC;

2339
	ret = i915_wait_request(request);
2340 2341 2342
	if (ret)
		return ret;

2343
	ringbuf->space = space;
2344 2345 2346
	return 0;
}

2347
static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
2348 2349
{
	uint32_t __iomem *virt;
2350
	int rem = ringbuf->size - ringbuf->tail;
2351

2352
	virt = ringbuf->virtual_start + ringbuf->tail;
2353 2354 2355 2356
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

2357
	ringbuf->tail = 0;
2358
	intel_ring_update_space(ringbuf);
2359 2360
}

2361
int intel_engine_idle(struct intel_engine_cs *engine)
2362
{
2363
	struct drm_i915_gem_request *req;
2364 2365

	/* Wait upon the last request to be completed */
2366
	if (list_empty(&engine->request_list))
2367 2368
		return 0;

2369 2370 2371
	req = list_entry(engine->request_list.prev,
			 struct drm_i915_gem_request,
			 list);
2372 2373 2374

	/* Make sure we do not trigger any retires */
	return __i915_wait_request(req,
2375 2376
				   atomic_read(&to_i915(engine->dev)->gpu_error.reset_counter),
				   to_i915(engine->dev)->mm.interruptible,
2377
				   NULL, NULL);
2378 2379
}

2380
int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
2381
{
2382
	request->ringbuf = request->engine->buffer;
2383
	return 0;
2384 2385
}

2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
int intel_ring_reserve_space(struct drm_i915_gem_request *request)
{
	/*
	 * The first call merely notes the reserve request and is common for
	 * all back ends. The subsequent localised _begin() call actually
	 * ensures that the reservation is available. Without the begin, if
	 * the request creator immediately submitted the request without
	 * adding any commands to it then there might not actually be
	 * sufficient room for the submission commands.
	 */
	intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);

	return intel_ring_begin(request, 0);
}

2401 2402
void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
{
2403
	WARN_ON(ringbuf->reserved_size);
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427
	WARN_ON(ringbuf->reserved_in_use);

	ringbuf->reserved_size = size;
}

void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
{
	WARN_ON(ringbuf->reserved_in_use);

	ringbuf->reserved_size   = 0;
	ringbuf->reserved_in_use = false;
}

void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
{
	WARN_ON(ringbuf->reserved_in_use);

	ringbuf->reserved_in_use = true;
	ringbuf->reserved_tail   = ringbuf->tail;
}

void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
{
	WARN_ON(!ringbuf->reserved_in_use);
2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
	if (ringbuf->tail > ringbuf->reserved_tail) {
		WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
		     "request reserved size too small: %d vs %d!\n",
		     ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
	} else {
		/*
		 * The ring was wrapped while the reserved space was in use.
		 * That means that some unknown amount of the ring tail was
		 * no-op filled and skipped. Thus simply adding the ring size
		 * to the tail and doing the above space check will not work.
		 * Rather than attempt to track how much tail was skipped,
		 * it is much simpler to say that also skipping the sanity
		 * check every once in a while is not a big issue.
		 */
	}
2443 2444 2445 2446 2447

	ringbuf->reserved_size   = 0;
	ringbuf->reserved_in_use = false;
}

2448
static int __intel_ring_prepare(struct intel_engine_cs *engine, int bytes)
M
Mika Kuoppala 已提交
2449
{
2450
	struct intel_ringbuffer *ringbuf = engine->buffer;
2451 2452 2453 2454
	int remain_usable = ringbuf->effective_size - ringbuf->tail;
	int remain_actual = ringbuf->size - ringbuf->tail;
	int ret, total_bytes, wait_bytes = 0;
	bool need_wrap = false;
2455

2456 2457 2458 2459
	if (ringbuf->reserved_in_use)
		total_bytes = bytes;
	else
		total_bytes = bytes + ringbuf->reserved_size;
2460

2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
	if (unlikely(bytes > remain_usable)) {
		/*
		 * Not enough space for the basic request. So need to flush
		 * out the remainder and then wait for base + reserved.
		 */
		wait_bytes = remain_actual + total_bytes;
		need_wrap = true;
	} else {
		if (unlikely(total_bytes > remain_usable)) {
			/*
			 * The base request will fit but the reserved space
			 * falls off the end. So only need to to wait for the
			 * reserved size after flushing out the remainder.
			 */
			wait_bytes = remain_actual + ringbuf->reserved_size;
			need_wrap = true;
		} else if (total_bytes > ringbuf->space) {
			/* No wrapping required, just waiting. */
			wait_bytes = total_bytes;
2480
		}
M
Mika Kuoppala 已提交
2481 2482
	}

2483
	if (wait_bytes) {
2484
		ret = ring_wait_for_space(engine, wait_bytes);
M
Mika Kuoppala 已提交
2485 2486
		if (unlikely(ret))
			return ret;
2487 2488 2489

		if (need_wrap)
			__wrap_ring_buffer(ringbuf);
M
Mika Kuoppala 已提交
2490 2491 2492 2493 2494
	}

	return 0;
}

2495
int intel_ring_begin(struct drm_i915_gem_request *req,
2496
		     int num_dwords)
2497
{
2498
	struct intel_engine_cs *engine;
2499
	struct drm_i915_private *dev_priv;
2500
	int ret;
2501

2502
	WARN_ON(req == NULL);
2503
	engine = req->engine;
2504
	dev_priv = req->i915;
2505

2506 2507
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2508 2509
	if (ret)
		return ret;
2510

2511
	ret = __intel_ring_prepare(engine, num_dwords * sizeof(uint32_t));
2512 2513 2514
	if (ret)
		return ret;

2515
	engine->buffer->space -= num_dwords * sizeof(uint32_t);
2516
	return 0;
2517
}
2518

2519
/* Align the ring tail to a cacheline boundary */
2520
int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
2521
{
2522
	struct intel_engine_cs *engine = req->engine;
2523
	int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2524 2525 2526 2527 2528
	int ret;

	if (num_dwords == 0)
		return 0;

2529
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2530
	ret = intel_ring_begin(req, num_dwords);
2531 2532 2533 2534
	if (ret)
		return ret;

	while (num_dwords--)
2535
		intel_ring_emit(engine, MI_NOOP);
2536

2537
	intel_ring_advance(engine);
2538 2539 2540 2541

	return 0;
}

2542
void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
2543
{
2544
	struct drm_device *dev = engine->dev;
2545
	struct drm_i915_private *dev_priv = dev->dev_private;
2546

2547
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2548 2549
		I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
2550
		if (HAS_VEBOX(dev))
2551
			I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
2552
	}
2553

2554 2555
	engine->set_seqno(engine, seqno);
	engine->hangcheck.seqno = seqno;
2556
}
2557

2558
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
2559
				     u32 value)
2560
{
2561
	struct drm_i915_private *dev_priv = engine->dev->dev_private;
2562 2563

       /* Every tail move must follow the sequence below */
2564 2565 2566 2567

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2568
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2569 2570 2571 2572
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2573

2574
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2575
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2576 2577 2578
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2579

2580
	/* Now that the ring is fully powered up, update the tail */
2581 2582
	I915_WRITE_TAIL(engine, value);
	POSTING_READ(RING_TAIL(engine->mmio_base));
2583 2584 2585 2586

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2587
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2588
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2589 2590
}

2591
static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
2592
			       u32 invalidate, u32 flush)
2593
{
2594
	struct intel_engine_cs *engine = req->engine;
2595
	uint32_t cmd;
2596 2597
	int ret;

2598
	ret = intel_ring_begin(req, 4);
2599 2600 2601
	if (ret)
		return ret;

2602
	cmd = MI_FLUSH_DW;
2603
	if (INTEL_INFO(engine->dev)->gen >= 8)
B
Ben Widawsky 已提交
2604
		cmd += 1;
2605 2606 2607 2608 2609 2610 2611 2612

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2613 2614 2615 2616 2617 2618
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2619
	if (invalidate & I915_GEM_GPU_DOMAINS)
2620 2621
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;

2622 2623 2624 2625 2626 2627
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine,
			I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
	if (INTEL_INFO(engine->dev)->gen >= 8) {
		intel_ring_emit(engine, 0); /* upper addr */
		intel_ring_emit(engine, 0); /* value */
B
Ben Widawsky 已提交
2628
	} else  {
2629 2630
		intel_ring_emit(engine, 0);
		intel_ring_emit(engine, MI_NOOP);
B
Ben Widawsky 已提交
2631
	}
2632
	intel_ring_advance(engine);
2633
	return 0;
2634 2635
}

2636
static int
2637
gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2638
			      u64 offset, u32 len,
2639
			      unsigned dispatch_flags)
2640
{
2641
	struct intel_engine_cs *engine = req->engine;
2642
	bool ppgtt = USES_PPGTT(engine->dev) &&
2643
			!(dispatch_flags & I915_DISPATCH_SECURE);
2644 2645
	int ret;

2646
	ret = intel_ring_begin(req, 4);
2647 2648 2649 2650
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
2651
	intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2652 2653
			(dispatch_flags & I915_DISPATCH_RS ?
			 MI_BATCH_RESOURCE_STREAMER : 0));
2654 2655 2656 2657
	intel_ring_emit(engine, lower_32_bits(offset));
	intel_ring_emit(engine, upper_32_bits(offset));
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
2658 2659 2660 2661

	return 0;
}

2662
static int
2663
hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
2664 2665
			     u64 offset, u32 len,
			     unsigned dispatch_flags)
2666
{
2667
	struct intel_engine_cs *engine = req->engine;
2668 2669
	int ret;

2670
	ret = intel_ring_begin(req, 2);
2671 2672 2673
	if (ret)
		return ret;

2674
	intel_ring_emit(engine,
2675
			MI_BATCH_BUFFER_START |
2676
			(dispatch_flags & I915_DISPATCH_SECURE ?
2677 2678 2679
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
			(dispatch_flags & I915_DISPATCH_RS ?
			 MI_BATCH_RESOURCE_STREAMER : 0));
2680
	/* bit0-7 is the length on GEN6+ */
2681 2682
	intel_ring_emit(engine, offset);
	intel_ring_advance(engine);
2683 2684 2685 2686

	return 0;
}

2687
static int
2688
gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
B
Ben Widawsky 已提交
2689
			      u64 offset, u32 len,
2690
			      unsigned dispatch_flags)
2691
{
2692
	struct intel_engine_cs *engine = req->engine;
2693
	int ret;
2694

2695
	ret = intel_ring_begin(req, 2);
2696 2697
	if (ret)
		return ret;
2698

2699
	intel_ring_emit(engine,
2700
			MI_BATCH_BUFFER_START |
2701 2702
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
2703
	/* bit0-7 is the length on GEN6+ */
2704 2705
	intel_ring_emit(engine, offset);
	intel_ring_advance(engine);
2706

2707
	return 0;
2708 2709
}

2710 2711
/* Blitter support (SandyBridge+) */

2712
static int gen6_ring_flush(struct drm_i915_gem_request *req,
2713
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2714
{
2715
	struct intel_engine_cs *engine = req->engine;
2716
	struct drm_device *dev = engine->dev;
2717
	uint32_t cmd;
2718 2719
	int ret;

2720
	ret = intel_ring_begin(req, 4);
2721 2722 2723
	if (ret)
		return ret;

2724
	cmd = MI_FLUSH_DW;
2725
	if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2726
		cmd += 1;
2727 2728 2729 2730 2731 2732 2733 2734

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2735 2736 2737 2738 2739 2740
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2741
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2742
		cmd |= MI_INVALIDATE_TLB;
2743 2744 2745
	intel_ring_emit(engine, cmd);
	intel_ring_emit(engine,
			I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2746
	if (INTEL_INFO(dev)->gen >= 8) {
2747 2748
		intel_ring_emit(engine, 0); /* upper addr */
		intel_ring_emit(engine, 0); /* value */
B
Ben Widawsky 已提交
2749
	} else  {
2750 2751
		intel_ring_emit(engine, 0);
		intel_ring_emit(engine, MI_NOOP);
B
Ben Widawsky 已提交
2752
	}
2753
	intel_ring_advance(engine);
R
Rodrigo Vivi 已提交
2754

2755
	return 0;
Z
Zou Nan hai 已提交
2756 2757
}

2758 2759
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2760
	struct drm_i915_private *dev_priv = dev->dev_private;
2761
	struct intel_engine_cs *engine = &dev_priv->engine[RCS];
2762 2763
	struct drm_i915_gem_object *obj;
	int ret;
2764

2765 2766 2767 2768
	engine->name = "render ring";
	engine->id = RCS;
	engine->exec_id = I915_EXEC_RENDER;
	engine->mmio_base = RENDER_RING_BASE;
2769

B
Ben Widawsky 已提交
2770
	if (INTEL_INFO(dev)->gen >= 8) {
2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2787

2788 2789 2790 2791 2792 2793 2794 2795
		engine->init_context = intel_rcs_ctx_init;
		engine->add_request = gen6_add_request;
		engine->flush = gen8_render_ring_flush;
		engine->irq_get = gen8_ring_get_irq;
		engine->irq_put = gen8_ring_put_irq;
		engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		engine->get_seqno = gen6_ring_get_seqno;
		engine->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2796
		if (i915_semaphore_is_enabled(dev)) {
2797
			WARN_ON(!dev_priv->semaphore_obj);
2798 2799 2800
			engine->semaphore.sync_to = gen8_ring_sync;
			engine->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
2801 2802
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2803 2804 2805
		engine->init_context = intel_rcs_ctx_init;
		engine->add_request = gen6_add_request;
		engine->flush = gen7_render_ring_flush;
2806
		if (INTEL_INFO(dev)->gen == 6)
2807 2808 2809 2810 2811 2812
			engine->flush = gen6_render_ring_flush;
		engine->irq_get = gen6_ring_get_irq;
		engine->irq_put = gen6_ring_put_irq;
		engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		engine->get_seqno = gen6_ring_get_seqno;
		engine->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2813
		if (i915_semaphore_is_enabled(dev)) {
2814 2815
			engine->semaphore.sync_to = gen6_ring_sync;
			engine->semaphore.signal = gen6_signal;
B
Ben Widawsky 已提交
2816 2817 2818 2819 2820 2821 2822
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
			engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2833
		}
2834
	} else if (IS_GEN5(dev)) {
2835 2836 2837 2838 2839 2840 2841
		engine->add_request = pc_render_add_request;
		engine->flush = gen4_render_ring_flush;
		engine->get_seqno = pc_render_get_seqno;
		engine->set_seqno = pc_render_set_seqno;
		engine->irq_get = gen5_ring_get_irq;
		engine->irq_put = gen5_ring_put_irq;
		engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2842
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2843
	} else {
2844
		engine->add_request = i9xx_add_request;
2845
		if (INTEL_INFO(dev)->gen < 4)
2846
			engine->flush = gen2_render_ring_flush;
2847
		else
2848 2849 2850
			engine->flush = gen4_render_ring_flush;
		engine->get_seqno = ring_get_seqno;
		engine->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2851
		if (IS_GEN2(dev)) {
2852 2853
			engine->irq_get = i8xx_ring_get_irq;
			engine->irq_put = i8xx_ring_put_irq;
C
Chris Wilson 已提交
2854
		} else {
2855 2856
			engine->irq_get = i9xx_ring_get_irq;
			engine->irq_put = i9xx_ring_put_irq;
C
Chris Wilson 已提交
2857
		}
2858
		engine->irq_enable_mask = I915_USER_INTERRUPT;
2859
	}
2860
	engine->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2861

2862
	if (IS_HASWELL(dev))
2863
		engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2864
	else if (IS_GEN8(dev))
2865
		engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2866
	else if (INTEL_INFO(dev)->gen >= 6)
2867
		engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2868
	else if (INTEL_INFO(dev)->gen >= 4)
2869
		engine->dispatch_execbuffer = i965_dispatch_execbuffer;
2870
	else if (IS_I830(dev) || IS_845G(dev))
2871
		engine->dispatch_execbuffer = i830_dispatch_execbuffer;
2872
	else
2873 2874 2875
		engine->dispatch_execbuffer = i915_dispatch_execbuffer;
	engine->init_hw = init_render_ring;
	engine->cleanup = render_ring_cleanup;
2876

2877 2878
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2879
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2880 2881 2882 2883 2884
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2885
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2886 2887 2888 2889 2890 2891
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2892 2893
		engine->scratch.obj = obj;
		engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2894 2895
	}

2896
	ret = intel_init_ring_buffer(dev, engine);
2897 2898 2899 2900
	if (ret)
		return ret;

	if (INTEL_INFO(dev)->gen >= 5) {
2901
		ret = intel_init_pipe_control(engine);
2902 2903 2904 2905 2906
		if (ret)
			return ret;
	}

	return 0;
2907 2908 2909 2910
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2911
	struct drm_i915_private *dev_priv = dev->dev_private;
2912
	struct intel_engine_cs *engine = &dev_priv->engine[VCS];
2913

2914 2915 2916
	engine->name = "bsd ring";
	engine->id = VCS;
	engine->exec_id = I915_EXEC_BSD;
2917

2918
	engine->write_tail = ring_write_tail;
2919
	if (INTEL_INFO(dev)->gen >= 6) {
2920
		engine->mmio_base = GEN6_BSD_RING_BASE;
2921 2922
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
2923 2924 2925 2926 2927
			engine->write_tail = gen6_bsd_ring_write_tail;
		engine->flush = gen6_bsd_ring_flush;
		engine->add_request = gen6_add_request;
		engine->get_seqno = gen6_ring_get_seqno;
		engine->set_seqno = ring_set_seqno;
2928
		if (INTEL_INFO(dev)->gen >= 8) {
2929
			engine->irq_enable_mask =
2930
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2931 2932 2933
			engine->irq_get = gen8_ring_get_irq;
			engine->irq_put = gen8_ring_put_irq;
			engine->dispatch_execbuffer =
2934
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2935
			if (i915_semaphore_is_enabled(dev)) {
2936 2937 2938
				engine->semaphore.sync_to = gen8_ring_sync;
				engine->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
2939
			}
2940
		} else {
2941 2942 2943 2944
			engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			engine->irq_get = gen6_ring_get_irq;
			engine->irq_put = gen6_ring_put_irq;
			engine->dispatch_execbuffer =
2945
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2946
			if (i915_semaphore_is_enabled(dev)) {
2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958
				engine->semaphore.sync_to = gen6_ring_sync;
				engine->semaphore.signal = gen6_signal;
				engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2959
			}
2960
		}
2961
	} else {
2962 2963 2964 2965 2966
		engine->mmio_base = BSD_RING_BASE;
		engine->flush = bsd_ring_flush;
		engine->add_request = i9xx_add_request;
		engine->get_seqno = ring_get_seqno;
		engine->set_seqno = ring_set_seqno;
2967
		if (IS_GEN5(dev)) {
2968 2969 2970
			engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
			engine->irq_get = gen5_ring_get_irq;
			engine->irq_put = gen5_ring_put_irq;
2971
		} else {
2972 2973 2974
			engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
			engine->irq_get = i9xx_ring_get_irq;
			engine->irq_put = i9xx_ring_put_irq;
2975
		}
2976
		engine->dispatch_execbuffer = i965_dispatch_execbuffer;
2977
	}
2978
	engine->init_hw = init_ring_common;
2979

2980
	return intel_init_ring_buffer(dev, engine);
2981
}
2982

2983
/**
2984
 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
2985 2986 2987 2988
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2989
	struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001

	engine->name = "bsd2 ring";
	engine->id = VCS2;
	engine->exec_id = I915_EXEC_BSD;

	engine->write_tail = ring_write_tail;
	engine->mmio_base = GEN8_BSD2_RING_BASE;
	engine->flush = gen6_bsd_ring_flush;
	engine->add_request = gen6_add_request;
	engine->get_seqno = gen6_ring_get_seqno;
	engine->set_seqno = ring_set_seqno;
	engine->irq_enable_mask =
3002
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
3003 3004 3005
	engine->irq_get = gen8_ring_get_irq;
	engine->irq_put = gen8_ring_put_irq;
	engine->dispatch_execbuffer =
3006
			gen8_ring_dispatch_execbuffer;
3007
	if (i915_semaphore_is_enabled(dev)) {
3008 3009 3010
		engine->semaphore.sync_to = gen8_ring_sync;
		engine->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT(engine);
3011
	}
3012
	engine->init_hw = init_ring_common;
3013

3014
	return intel_init_ring_buffer(dev, engine);
3015 3016
}

3017 3018
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
3019
	struct drm_i915_private *dev_priv = dev->dev_private;
3020
	struct intel_engine_cs *engine = &dev_priv->engine[BCS];
3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031

	engine->name = "blitter ring";
	engine->id = BCS;
	engine->exec_id = I915_EXEC_BLT;

	engine->mmio_base = BLT_RING_BASE;
	engine->write_tail = ring_write_tail;
	engine->flush = gen6_ring_flush;
	engine->add_request = gen6_add_request;
	engine->get_seqno = gen6_ring_get_seqno;
	engine->set_seqno = ring_set_seqno;
3032
	if (INTEL_INFO(dev)->gen >= 8) {
3033
		engine->irq_enable_mask =
3034
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
3035 3036 3037
		engine->irq_get = gen8_ring_get_irq;
		engine->irq_put = gen8_ring_put_irq;
		engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
3038
		if (i915_semaphore_is_enabled(dev)) {
3039 3040 3041
			engine->semaphore.sync_to = gen8_ring_sync;
			engine->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
3042
		}
3043
	} else {
3044 3045 3046 3047
		engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		engine->irq_get = gen6_ring_get_irq;
		engine->irq_put = gen6_ring_put_irq;
		engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
3048
		if (i915_semaphore_is_enabled(dev)) {
3049 3050
			engine->semaphore.signal = gen6_signal;
			engine->semaphore.sync_to = gen6_ring_sync;
B
Ben Widawsky 已提交
3051 3052 3053 3054 3055 3056 3057
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
			engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
3068
		}
3069
	}
3070
	engine->init_hw = init_ring_common;
3071

3072
	return intel_init_ring_buffer(dev, engine);
3073
}
3074

B
Ben Widawsky 已提交
3075 3076
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
3077
	struct drm_i915_private *dev_priv = dev->dev_private;
3078
	struct intel_engine_cs *engine = &dev_priv->engine[VECS];
B
Ben Widawsky 已提交
3079

3080 3081 3082
	engine->name = "video enhancement ring";
	engine->id = VECS;
	engine->exec_id = I915_EXEC_VEBOX;
B
Ben Widawsky 已提交
3083

3084 3085 3086 3087 3088 3089
	engine->mmio_base = VEBOX_RING_BASE;
	engine->write_tail = ring_write_tail;
	engine->flush = gen6_ring_flush;
	engine->add_request = gen6_add_request;
	engine->get_seqno = gen6_ring_get_seqno;
	engine->set_seqno = ring_set_seqno;
3090 3091

	if (INTEL_INFO(dev)->gen >= 8) {
3092
		engine->irq_enable_mask =
3093
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
3094 3095 3096
		engine->irq_get = gen8_ring_get_irq;
		engine->irq_put = gen8_ring_put_irq;
		engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
3097
		if (i915_semaphore_is_enabled(dev)) {
3098 3099 3100
			engine->semaphore.sync_to = gen8_ring_sync;
			engine->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT(engine);
B
Ben Widawsky 已提交
3101
		}
3102
	} else {
3103 3104 3105 3106
		engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		engine->irq_get = hsw_vebox_get_irq;
		engine->irq_put = hsw_vebox_put_irq;
		engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
3107
		if (i915_semaphore_is_enabled(dev)) {
3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
			engine->semaphore.sync_to = gen6_ring_sync;
			engine->semaphore.signal = gen6_signal;
			engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
3120
		}
3121
	}
3122
	engine->init_hw = init_ring_common;
B
Ben Widawsky 已提交
3123

3124
	return intel_init_ring_buffer(dev, engine);
B
Ben Widawsky 已提交
3125 3126
}

3127
int
3128
intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
3129
{
3130
	struct intel_engine_cs *engine = req->engine;
3131 3132
	int ret;

3133
	if (!engine->gpu_caches_dirty)
3134 3135
		return 0;

3136
	ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
3137 3138 3139
	if (ret)
		return ret;

3140
	trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
3141

3142
	engine->gpu_caches_dirty = false;
3143 3144 3145 3146
	return 0;
}

int
3147
intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
3148
{
3149
	struct intel_engine_cs *engine = req->engine;
3150 3151 3152 3153
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
3154
	if (engine->gpu_caches_dirty)
3155 3156
		flush_domains = I915_GEM_GPU_DOMAINS;

3157
	ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
3158 3159 3160
	if (ret)
		return ret;

3161
	trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
3162

3163
	engine->gpu_caches_dirty = false;
3164 3165
	return 0;
}
3166 3167

void
3168
intel_stop_engine(struct intel_engine_cs *engine)
3169 3170 3171
{
	int ret;

3172
	if (!intel_engine_initialized(engine))
3173 3174
		return;

3175
	ret = intel_engine_idle(engine);
3176
	if (ret && !i915_reset_in_progress(&to_i915(engine->dev)->gpu_error))
3177
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3178
			  engine->name, ret);
3179

3180
	stop_ring(engine);
3181
}