i915_irq.c 130.5 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

52 53 54 55
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

56 57 58 59
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

60
static const u32 hpd_ibx[HPD_NUM_PINS] = {
61 62 63 64 65 66 67
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

68
static const u32 hpd_cpt[HPD_NUM_PINS] = {
69
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
70
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71 72 73 74 75
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
76
static const u32 hpd_spt[HPD_NUM_PINS] = {
77
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
78 79 80 81 82 83
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

84
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85 86 87 88 89 90 91 92
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

93
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94 95 96 97 98 99 100 101
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

102
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103 104 105 106 107 108 109 110
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

111 112
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
113
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114 115 116 117
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

118
/* IIR can theoretically queue up two events. Be paranoid. */
119
#define GEN8_IRQ_RESET_NDX(type, which) do { \
120 121 122 123 124 125 126 127 128
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

129
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
130
	I915_WRITE(type##IMR, 0xffffffff); \
131
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
132
	I915_WRITE(type##IER, 0); \
133 134 135 136
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
137 138
} while (0)

139 140 141
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
142 143
static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
				    i915_reg_t reg)
144 145 146 147 148 149 150
{
	u32 val = I915_READ(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151
	     i915_mmio_reg_offset(reg), val);
152 153 154 155 156
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
}
157

P
Paulo Zanoni 已提交
158
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159
	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
160
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
161 162
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
163 164 165
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166
	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
P
Paulo Zanoni 已提交
167
	I915_WRITE(type##IER, (ier_val)); \
168 169
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
170 171
} while (0)

172 173
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
				     uint32_t mask,
				     uint32_t bits)
{
	uint32_t val;

	assert_spin_locked(&dev_priv->irq_lock);
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits)
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

212 213 214 215 216 217
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
218 219 220
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask)
221
{
222 223
	uint32_t new_val;

224 225
	assert_spin_locked(&dev_priv->irq_lock);

226 227
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

228
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
229 230
		return;

231 232 233 234 235 236
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
237
		I915_WRITE(DEIMR, dev_priv->irq_mask);
238
		POSTING_READ(DEIMR);
239 240 241
	}
}

P
Paulo Zanoni 已提交
242 243 244 245 246 247 248 249 250 251 252 253
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

254 255
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

256
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
257 258
		return;

P
Paulo Zanoni 已提交
259 260 261 262 263
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
}

264
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
265 266
{
	ilk_update_gt_irq(dev_priv, mask, mask);
267
	POSTING_READ_FW(GTIMR);
P
Paulo Zanoni 已提交
268 269
}

270
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
271 272 273 274
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

275
static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
276 277 278 279
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

280
static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
281 282 283 284
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

285
static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
286 287 288 289
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
290
/**
291 292 293 294 295
 * snb_update_pm_irq - update GEN6_PMIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
P
Paulo Zanoni 已提交
296 297 298 299
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
300
	uint32_t new_val;
P
Paulo Zanoni 已提交
301

302 303
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
304 305
	assert_spin_locked(&dev_priv->irq_lock);

306
	new_val = dev_priv->pm_irq_mask;
307 308 309
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

310 311
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
312 313
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
314
	}
P
Paulo Zanoni 已提交
315 316
}

317
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
318
{
319 320 321
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
322 323 324
	snb_update_pm_irq(dev_priv, mask, mask);
}

325 326
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
327 328 329 330
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

331 332 333 334 335 336 337 338
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

339
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
I
Imre Deak 已提交
340
{
341
	i915_reg_t reg = gen6_pm_iir(dev_priv);
I
Imre Deak 已提交
342 343 344 345 346

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
347
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
348 349 350
	spin_unlock_irq(&dev_priv->irq_lock);
}

351
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
352 353
{
	spin_lock_irq(&dev_priv->irq_lock);
354 355
	WARN_ON_ONCE(dev_priv->rps.pm_iir);
	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
356
	dev_priv->rps.interrupts_enabled = true;
357 358
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
359
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
360

361 362 363
	spin_unlock_irq(&dev_priv->irq_lock);
}

364 365
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
366
	return (mask & ~dev_priv->rps.pm_intr_keep);
367 368
}

369
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
370
{
I
Imre Deak 已提交
371 372
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
373

374
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
375 376

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
377 378
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
379 380

	spin_unlock_irq(&dev_priv->irq_lock);
381
	synchronize_irq(dev_priv->drm.irq);
382 383 384 385 386 387 388 389

	/* Now that we will not be generating any more work, flush any
	 * outsanding tasks. As we are called on the RPS idle path,
	 * we will reset the GPU to minimum frequencies, so the current
	 * state of the worker can be discarded.
	 */
	cancel_work_sync(&dev_priv->rps.work);
	gen6_reset_rps_interrupts(dev_priv);
390 391
}

392
/**
393 394 395 396 397
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
				uint32_t interrupt_mask,
				uint32_t enabled_irq_mask)
{
	uint32_t new_val;
	uint32_t old_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

456 457 458 459 460 461
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
462 463 464
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
465 466 467 468 469
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

470 471
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

472 473
	assert_spin_locked(&dev_priv->irq_lock);

474
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
475 476
		return;

477 478 479
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
480

D
Daniel Vetter 已提交
481
static void
482 483
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
484
{
485
	i915_reg_t reg = PIPESTAT(pipe);
486
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
487

488
	assert_spin_locked(&dev_priv->irq_lock);
489
	WARN_ON(!intel_irqs_enabled(dev_priv));
490

491 492 493 494
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
495 496 497
		return;

	if ((pipestat & enable_mask) == enable_mask)
498 499
		return;

500 501
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

502
	/* Enable the interrupt, clear any pending status */
503
	pipestat |= enable_mask | status_mask;
504 505
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
506 507
}

D
Daniel Vetter 已提交
508
static void
509 510
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
511
{
512
	i915_reg_t reg = PIPESTAT(pipe);
513
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
514

515
	assert_spin_locked(&dev_priv->irq_lock);
516
	WARN_ON(!intel_irqs_enabled(dev_priv));
517

518 519 520 521
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
522 523
		return;

524 525 526
	if ((pipestat & enable_mask) == 0)
		return;

527 528
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

529
	pipestat &= ~enable_mask;
530 531
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
532 533
}

534 535 536 537 538
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
539 540
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
541 542 543
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
544 545 546 547 548 549
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
550 551 552 553 554 555 556 557 558 559 560 561

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

562 563 564 565 566 567
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

568
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
569
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
570 571 572
							   status_mask);
	else
		enable_mask = status_mask << 16;
573 574 575 576 577 578 579 580 581
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

582
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
583
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
584 585 586
							   status_mask);
	else
		enable_mask = status_mask << 16;
587 588 589
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

590
/**
591
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
592
 * @dev_priv: i915 device private
593
 */
594
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
595
{
596
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
597 598
		return;

599
	spin_lock_irq(&dev_priv->irq_lock);
600

601
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
602
	if (INTEL_GEN(dev_priv) >= 4)
603
		i915_enable_pipestat(dev_priv, PIPE_A,
604
				     PIPE_LEGACY_BLC_EVENT_STATUS);
605

606
	spin_unlock_irq(&dev_priv->irq_lock);
607 608
}

609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

659
static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
660 661 662 663 664
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

665 666 667
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
668
static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
669
{
670
	struct drm_i915_private *dev_priv = to_i915(dev);
671
	i915_reg_t high_frame, low_frame;
672
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
673 674
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
675
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
676

677 678 679 680 681
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
682

683 684 685 686 687 688
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

689 690
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
691

692 693 694 695 696 697
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
698
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
699
		low   = I915_READ(low_frame);
700
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
701 702
	} while (high1 != high2);

703
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
704
	pixel = low & PIPE_PIXEL_MASK;
705
	low >>= PIPE_FRAME_LOW_SHIFT;
706 707 708 709 710 711

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
712
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
713 714
}

715
static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
716
{
717
	struct drm_i915_private *dev_priv = to_i915(dev);
718

719
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
720 721
}

722
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
723 724 725
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
726
	struct drm_i915_private *dev_priv = to_i915(dev);
727
	const struct drm_display_mode *mode = &crtc->base.hwmode;
728
	enum pipe pipe = crtc->pipe;
729
	int position, vtotal;
730

731
	vtotal = mode->crtc_vtotal;
732 733 734
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

735
	if (IS_GEN2(dev_priv))
736
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
737
	else
738
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
739

740 741 742 743 744 745 746 747 748 749 750 751
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
752
	if (HAS_DDI(dev_priv) && !position) {
753 754 755 756 757 758 759 760 761 762 763 764 765
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
				DSL_LINEMASK_GEN3;
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

766
	/*
767 768
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
769
	 */
770
	return (position + crtc->scanline_offset) % vtotal;
771 772
}

773
static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
774
				    unsigned int flags, int *vpos, int *hpos,
775 776
				    ktime_t *stime, ktime_t *etime,
				    const struct drm_display_mode *mode)
777
{
778
	struct drm_i915_private *dev_priv = to_i915(dev);
779 780
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
781
	int position;
782
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
783 784
	bool in_vbl = true;
	int ret = 0;
785
	unsigned long irqflags;
786

787
	if (WARN_ON(!mode->crtc_clock)) {
788
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
789
				 "pipe %c\n", pipe_name(pipe));
790 791 792
		return 0;
	}

793
	htotal = mode->crtc_htotal;
794
	hsync_start = mode->crtc_hsync_start;
795 796 797
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
798

799 800 801 802 803 804
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

805 806
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

807 808 809 810 811 812
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
813

814 815 816 817 818 819
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

820
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
821 822 823
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
824
		position = __intel_get_crtc_scanline(intel_crtc);
825 826 827 828 829
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
830
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
831

832 833 834 835
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
836

837 838 839 840 841 842 843 844 845 846 847 848
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

849 850 851 852 853 854 855 856 857 858
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
859 860
	}

861 862 863 864 865 866 867 868
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

869 870 871 872 873 874 875 876 877 878 879 880
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
881

882
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
883 884 885 886 887 888
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
889 890 891

	/* In vblank? */
	if (in_vbl)
892
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
893 894 895 896

	return ret;
}

897 898
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
899
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
900 901 902 903 904 905 906 907 908 909
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

910
static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
911 912 913 914
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
915
	struct drm_crtc *crtc;
916

917 918
	if (pipe >= INTEL_INFO(dev)->num_pipes) {
		DRM_ERROR("Invalid crtc %u\n", pipe);
919 920 921 922
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
923 924
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
925
		DRM_ERROR("Invalid crtc %u\n", pipe);
926 927 928
		return -EINVAL;
	}

929
	if (!crtc->hwmode.crtc_clock) {
930
		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
931 932
		return -EBUSY;
	}
933 934

	/* Helper routine in DRM core does all the work: */
935 936
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
937
						     &crtc->hwmode);
938 939
}

940
static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
941
{
942
	u32 busy_up, busy_down, max_avg, min_avg;
943 944
	u8 new_delay;

945
	spin_lock(&mchdev_lock);
946

947 948
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

949
	new_delay = dev_priv->ips.cur_delay;
950

951
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
952 953
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
954 955 956 957
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
958
	if (busy_up > max_avg) {
959 960 961 962
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
963
	} else if (busy_down < min_avg) {
964 965 966 967
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
968 969
	}

970
	if (ironlake_set_drps(dev_priv, new_delay))
971
		dev_priv->ips.cur_delay = new_delay;
972

973
	spin_unlock(&mchdev_lock);
974

975 976 977
	return;
}

978
static void notify_ring(struct intel_engine_cs *engine)
979
{
980
	smp_store_mb(engine->breadcrumbs.irq_posted, true);
981 982
	if (intel_engine_wakeup(engine)) {
		trace_i915_gem_request_notify(engine);
983
		engine->breadcrumbs.irq_wakeups++;
984
	}
985 986
}

987 988
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
989
{
990 991 992 993
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
994

995 996 997 998 999 1000
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
1001
	unsigned int mul = 100;
1002

1003 1004
	if (old->cz_clock == 0)
		return false;
1005

1006 1007 1008
	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
		mul <<= 8;

1009
	time = now->cz_clock - old->cz_clock;
1010
	time *= threshold * dev_priv->czclk_freq;
1011

1012 1013 1014
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
1015
	 */
1016 1017
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
1018
	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
1019

1020
	return c0 >= time;
1021 1022
}

1023
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1024
{
1025 1026 1027
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
1028

1029 1030 1031 1032
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
1033

1034
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
1035
		return 0;
1036

1037 1038 1039
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
1040

1041 1042 1043
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
1044
				  dev_priv->rps.down_threshold))
1045 1046 1047
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
1048

1049 1050 1051
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
1052
				 dev_priv->rps.up_threshold))
1053 1054
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
1055 1056
	}

1057
	return events;
1058 1059
}

1060 1061
static bool any_waiters(struct drm_i915_private *dev_priv)
{
1062
	struct intel_engine_cs *engine;
1063

1064
	for_each_engine(engine, dev_priv)
1065
		if (intel_engine_has_waiter(engine))
1066 1067 1068 1069 1070
			return true;

	return false;
}

1071
static void gen6_pm_rps_work(struct work_struct *work)
1072
{
1073 1074
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1075 1076
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
1077
	u32 pm_iir;
1078

1079
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1080 1081 1082 1083 1084
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1085

1086 1087
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1088 1089
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1090 1091
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
1092
	spin_unlock_irq(&dev_priv->irq_lock);
1093

1094
	/* Make sure we didn't queue anything we're not going to process. */
1095
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1096

1097
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1098
		return;
1099

1100
	mutex_lock(&dev_priv->rps.hw_lock);
1101

1102 1103
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1104
	adj = dev_priv->rps.last_adj;
1105
	new_delay = dev_priv->rps.cur_freq;
1106 1107
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;
1108 1109 1110 1111
	if (client_boost || any_waiters(dev_priv))
		max = dev_priv->rps.max_freq;
	if (client_boost && new_delay < dev_priv->rps.boost_freq) {
		new_delay = dev_priv->rps.boost_freq;
1112 1113
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1114 1115
		if (adj > 0)
			adj *= 2;
1116 1117
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1118 1119 1120 1121
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1122
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1123
			new_delay = dev_priv->rps.efficient_freq;
1124 1125
			adj = 0;
		}
1126
	} else if (client_boost || any_waiters(dev_priv)) {
1127
		adj = 0;
1128
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1129 1130
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1131
		else
1132
			new_delay = dev_priv->rps.min_freq_softlimit;
1133 1134 1135 1136
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1137 1138
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1139
	} else { /* unknown event */
1140
		adj = 0;
1141
	}
1142

1143 1144
	dev_priv->rps.last_adj = adj;

1145 1146 1147
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1148
	new_delay += adj;
1149
	new_delay = clamp_t(int, new_delay, min, max);
1150

1151
	intel_set_rps(dev_priv, new_delay);
1152

1153
	mutex_unlock(&dev_priv->rps.hw_lock);
1154 1155
}

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1168 1169
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1170
	u32 error_status, row, bank, subbank;
1171
	char *parity_event[6];
1172
	uint32_t misccpctl;
1173
	uint8_t slice = 0;
1174 1175 1176 1177 1178

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
1179
	mutex_lock(&dev_priv->drm.struct_mutex);
1180

1181 1182 1183 1184
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1185 1186 1187 1188
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1189
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1190
		i915_reg_t reg;
1191

1192
		slice--;
1193
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
1194
			break;
1195

1196
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1197

1198
		reg = GEN7_L3CDERRST1(slice);
1199

1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1215
		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1216
				   KOBJ_CHANGE, parity_event);
1217

1218 1219
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1220

1221 1222 1223 1224 1225
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1226

1227
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1228

1229 1230
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1231
	spin_lock_irq(&dev_priv->irq_lock);
1232
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1233
	spin_unlock_irq(&dev_priv->irq_lock);
1234

1235
	mutex_unlock(&dev_priv->drm.struct_mutex);
1236 1237
}

1238 1239
static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
					       u32 iir)
1240
{
1241
	if (!HAS_L3_DPF(dev_priv))
1242 1243
		return;

1244
	spin_lock(&dev_priv->irq_lock);
1245
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1246
	spin_unlock(&dev_priv->irq_lock);
1247

1248
	iir &= GT_PARITY_ERROR(dev_priv);
1249 1250 1251 1252 1253 1254
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1255
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1256 1257
}

1258
static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1259 1260
			       u32 gt_iir)
{
1261
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1262
		notify_ring(&dev_priv->engine[RCS]);
1263
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1264
		notify_ring(&dev_priv->engine[VCS]);
1265 1266
}

1267
static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1268 1269
			       u32 gt_iir)
{
1270
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1271
		notify_ring(&dev_priv->engine[RCS]);
1272
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1273
		notify_ring(&dev_priv->engine[VCS]);
1274
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1275
		notify_ring(&dev_priv->engine[BCS]);
1276

1277 1278
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1279 1280
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1281

1282 1283
	if (gt_iir & GT_PARITY_ERROR(dev_priv))
		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1284 1285
}

1286
static __always_inline void
1287
gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1288 1289
{
	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
1290
		notify_ring(engine);
1291
	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
1292
		tasklet_schedule(&engine->irq_tasklet);
1293 1294
}

1295 1296 1297
static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
				   u32 master_ctl,
				   u32 gt_iir[4])
1298 1299 1300 1301
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1302 1303 1304
		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
		if (gt_iir[0]) {
			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1305 1306 1307 1308 1309
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1310
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1311 1312 1313
		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
		if (gt_iir[1]) {
			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1314
			ret = IRQ_HANDLED;
1315
		} else
1316
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1317 1318
	}

1319
	if (master_ctl & GEN8_GT_VECS_IRQ) {
1320 1321 1322
		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
		if (gt_iir[3]) {
			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
1323 1324 1325 1326 1327
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1328
	if (master_ctl & GEN8_GT_PM_IRQ) {
1329 1330
		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
		if (gt_iir[2] & dev_priv->pm_rps_events) {
1331
			I915_WRITE_FW(GEN8_GT_IIR(2),
1332
				      gt_iir[2] & dev_priv->pm_rps_events);
1333
			ret = IRQ_HANDLED;
1334 1335 1336 1337
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1338 1339 1340
	return ret;
}

1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
				u32 gt_iir[4])
{
	if (gt_iir[0]) {
		gen8_cs_irq_handler(&dev_priv->engine[RCS],
				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
		gen8_cs_irq_handler(&dev_priv->engine[BCS],
				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
	}

	if (gt_iir[1]) {
		gen8_cs_irq_handler(&dev_priv->engine[VCS],
				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
		gen8_cs_irq_handler(&dev_priv->engine[VCS2],
				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
	}

	if (gt_iir[3])
		gen8_cs_irq_handler(&dev_priv->engine[VECS],
				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);

	if (gt_iir[2] & dev_priv->pm_rps_events)
		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
}

1366 1367 1368 1369
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1370
		return val & PORTA_HOTPLUG_LONG_DETECT;
1371 1372 1373 1374 1375 1376 1377 1378 1379
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
static bool spt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & PORTA_HOTPLUG_LONG_DETECT;
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1416
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1417 1418 1419
{
	switch (port) {
	case PORT_B:
1420
		return val & PORTB_HOTPLUG_LONG_DETECT;
1421
	case PORT_C:
1422
		return val & PORTC_HOTPLUG_LONG_DETECT;
1423
	case PORT_D:
1424 1425 1426
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1427 1428 1429
	}
}

1430
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1431 1432 1433
{
	switch (port) {
	case PORT_B:
1434
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1435
	case PORT_C:
1436
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1437
	case PORT_D:
1438 1439 1440
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1441 1442 1443
	}
}

1444 1445 1446 1447 1448 1449 1450
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1451
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1452
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1453 1454
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1455
{
1456
	enum port port;
1457 1458 1459
	int i;

	for_each_hpd_pin(i) {
1460 1461
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1462

1463 1464
		*pin_mask |= BIT(i);

1465 1466 1467
		if (!intel_hpd_pin_to_port(i, &port))
			continue;

1468
		if (long_pulse_detect(port, dig_hotplug_reg))
1469
			*long_mask |= BIT(i);
1470 1471 1472 1473 1474 1475 1476
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1477
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1478
{
1479
	wake_up_all(&dev_priv->gmbus_wait_queue);
1480 1481
}

1482
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1483
{
1484
	wake_up_all(&dev_priv->gmbus_wait_queue);
1485 1486
}

1487
#if defined(CONFIG_DEBUG_FS)
1488 1489
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1490 1491 1492
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1493 1494 1495
{
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1496
	int head, tail;
1497

1498 1499
	spin_lock(&pipe_crc->lock);

1500
	if (!pipe_crc->entries) {
1501
		spin_unlock(&pipe_crc->lock);
1502
		DRM_DEBUG_KMS("spurious interrupt\n");
1503 1504 1505
		return;
	}

1506 1507
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1508 1509

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1510
		spin_unlock(&pipe_crc->lock);
1511 1512 1513 1514 1515
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1516

1517
	entry->frame = dev_priv->drm.driver->get_vblank_counter(&dev_priv->drm,
1518
								 pipe);
1519 1520 1521 1522 1523
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1524 1525

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1526 1527 1528
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1529 1530

	wake_up_interruptible(&pipe_crc->wq);
1531
}
1532 1533
#else
static inline void
1534 1535
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1536 1537 1538 1539 1540
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1541

1542 1543
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1544
{
1545
	display_pipe_crc_irq_handler(dev_priv, pipe,
1546 1547
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1548 1549
}

1550 1551
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1552
{
1553
	display_pipe_crc_irq_handler(dev_priv, pipe,
1554 1555 1556 1557 1558
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1559
}
1560

1561 1562
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1563
{
1564 1565
	uint32_t res1, res2;

1566
	if (INTEL_GEN(dev_priv) >= 3)
1567 1568 1569 1570
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1571
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1572 1573 1574
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1575

1576
	display_pipe_crc_irq_handler(dev_priv, pipe,
1577 1578 1579 1580
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1581
}
1582

1583 1584 1585 1586
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1587
{
1588
	if (pm_iir & dev_priv->pm_rps_events) {
1589
		spin_lock(&dev_priv->irq_lock);
1590
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1591 1592
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1593
			schedule_work(&dev_priv->rps.work);
I
Imre Deak 已提交
1594
		}
1595
		spin_unlock(&dev_priv->irq_lock);
1596 1597
	}

1598 1599 1600
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1601
	if (HAS_VEBOX(dev_priv)) {
1602
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1603
			notify_ring(&dev_priv->engine[VECS]);
B
Ben Widawsky 已提交
1604

1605 1606
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1607
	}
1608 1609
}

1610
static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
1611
				     enum pipe pipe)
1612
{
1613 1614
	bool ret;

1615
	ret = drm_handle_vblank(&dev_priv->drm, pipe);
1616
	if (ret)
1617
		intel_finish_page_flip_mmio(dev_priv, pipe);
1618 1619

	return ret;
1620 1621
}

1622 1623
static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1624 1625 1626
{
	int pipe;

1627
	spin_lock(&dev_priv->irq_lock);
1628 1629 1630 1631 1632 1633

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1634
	for_each_pipe(dev_priv, pipe) {
1635
		i915_reg_t reg;
1636
		u32 mask, iir_bit = 0;
1637

1638 1639 1640 1641 1642 1643 1644
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1645 1646 1647

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1648 1649 1650 1651 1652 1653 1654 1655

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1656 1657 1658
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1659 1660 1661 1662 1663
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1664 1665 1666
			continue;

		reg = PIPESTAT(pipe);
1667 1668
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1669 1670 1671 1672

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1673 1674
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1675 1676
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1677
	spin_unlock(&dev_priv->irq_lock);
1678 1679
}

1680
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1681 1682 1683
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1684

1685
	for_each_pipe(dev_priv, pipe) {
1686 1687 1688
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
1689

1690
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
1691
			intel_finish_page_flip_cs(dev_priv, pipe);
1692 1693

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1694
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1695

1696 1697
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1698 1699 1700
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1701
		gmbus_irq_handler(dev_priv);
1702 1703
}

1704
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1705 1706 1707
{
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1708 1709
	if (hotplug_status)
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1710

1711 1712 1713
	return hotplug_status;
}

1714
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1715 1716 1717
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1718

1719 1720
	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
	    IS_CHERRYVIEW(dev_priv)) {
1721
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1722

1723 1724 1725 1726 1727
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

1728
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1729
		}
1730 1731

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1732
			dp_aux_irq_handler(dev_priv);
1733 1734
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1735

1736 1737
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1738
					   hotplug_trigger, hpd_status_i915,
1739
					   i9xx_port_hotplug_long_detect);
1740
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1741
		}
1742
	}
1743 1744
}

1745
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1746
{
1747
	struct drm_device *dev = arg;
1748
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
1749 1750
	irqreturn_t ret = IRQ_NONE;

1751 1752 1753
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1754 1755 1756
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1757
	do {
1758
		u32 iir, gt_iir, pm_iir;
1759
		u32 pipe_stats[I915_MAX_PIPES] = {};
1760
		u32 hotplug_status = 0;
1761
		u32 ier = 0;
1762

J
Jesse Barnes 已提交
1763 1764
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1765
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1766 1767

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1768
			break;
J
Jesse Barnes 已提交
1769 1770 1771

		ret = IRQ_HANDLED;

1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1785
		I915_WRITE(VLV_MASTER_IER, 0);
1786 1787
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1788 1789 1790 1791 1792 1793

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1794
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1795
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1796

1797 1798
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1799
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1800 1801 1802 1803 1804 1805 1806

		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
1807

1808
		I915_WRITE(VLV_IER, ier);
1809 1810
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
		POSTING_READ(VLV_MASTER_IER);
1811

1812
		if (gt_iir)
1813
			snb_gt_irq_handler(dev_priv, gt_iir);
1814 1815 1816
		if (pm_iir)
			gen6_rps_irq_handler(dev_priv, pm_iir);

1817
		if (hotplug_status)
1818
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1819

1820
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1821
	} while (0);
J
Jesse Barnes 已提交
1822

1823 1824
	enable_rpm_wakeref_asserts(dev_priv);

J
Jesse Barnes 已提交
1825 1826 1827
	return ret;
}

1828 1829
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1830
	struct drm_device *dev = arg;
1831
	struct drm_i915_private *dev_priv = to_i915(dev);
1832 1833
	irqreturn_t ret = IRQ_NONE;

1834 1835 1836
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1837 1838 1839
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1840
	do {
1841
		u32 master_ctl, iir;
1842
		u32 gt_iir[4] = {};
1843
		u32 pipe_stats[I915_MAX_PIPES] = {};
1844
		u32 hotplug_status = 0;
1845 1846
		u32 ier = 0;

1847 1848
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1849

1850 1851
		if (master_ctl == 0 && iir == 0)
			break;
1852

1853 1854
		ret = IRQ_HANDLED;

1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
1868
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1869 1870
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1871

1872
		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
1873

1874
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1875
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1876

1877 1878
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1879
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1880

1881 1882 1883 1884 1885 1886 1887
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

1888
		I915_WRITE(VLV_IER, ier);
1889
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1890
		POSTING_READ(GEN8_MASTER_IRQ);
1891

1892 1893
		gen8_gt_irq_handler(dev_priv, gt_iir);

1894
		if (hotplug_status)
1895
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1896

1897
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1898
	} while (0);
1899

1900 1901
	enable_rpm_wakeref_asserts(dev_priv);

1902 1903 1904
	return ret;
}

1905 1906
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
1907 1908 1909 1910
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

1911 1912 1913 1914 1915 1916
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
1917
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1918 1919 1920 1921 1922 1923 1924 1925
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

1926
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1927 1928
	if (!hotplug_trigger)
		return;
1929 1930 1931 1932 1933

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

1934
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1935 1936
}

1937
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1938
{
1939
	int pipe;
1940
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1941

1942
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
1943

1944 1945 1946
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1947
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1948 1949
				 port_name(port));
	}
1950

1951
	if (pch_iir & SDE_AUX_MASK)
1952
		dp_aux_irq_handler(dev_priv);
1953

1954
	if (pch_iir & SDE_GMBUS)
1955
		gmbus_irq_handler(dev_priv);
1956 1957 1958 1959 1960 1961 1962 1963 1964 1965

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1966
	if (pch_iir & SDE_FDI_MASK)
1967
		for_each_pipe(dev_priv, pipe)
1968 1969 1970
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1971 1972 1973 1974 1975 1976 1977 1978

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1979
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1980 1981

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1982
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1983 1984
}

1985
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
1986 1987
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1988
	enum pipe pipe;
1989

1990 1991 1992
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1993
	for_each_pipe(dev_priv, pipe) {
1994 1995
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1996

D
Daniel Vetter 已提交
1997
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1998 1999
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2000
			else
2001
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2002 2003
		}
	}
2004

2005 2006 2007
	I915_WRITE(GEN7_ERR_INT, err_int);
}

2008
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
2009 2010 2011
{
	u32 serr_int = I915_READ(SERR_INT);

2012 2013 2014
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2015
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2016
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2017 2018

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2019
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2020 2021

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2022
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
2023 2024

	I915_WRITE(SERR_INT, serr_int);
2025 2026
}

2027
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2028 2029
{
	int pipe;
2030
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2031

2032
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
2033

2034 2035 2036 2037 2038 2039
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2040 2041

	if (pch_iir & SDE_AUX_MASK_CPT)
2042
		dp_aux_irq_handler(dev_priv);
2043 2044

	if (pch_iir & SDE_GMBUS_CPT)
2045
		gmbus_irq_handler(dev_priv);
2046 2047 2048 2049 2050 2051 2052 2053

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2054
		for_each_pipe(dev_priv, pipe)
2055 2056 2057
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2058 2059

	if (pch_iir & SDE_ERROR_CPT)
2060
		cpt_serr_int_handler(dev_priv);
2061 2062
}

2063
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_spt,
2078
				   spt_port_hotplug_long_detect);
2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
				   dig_hotplug_reg, hpd_spt,
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
2093
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2094 2095

	if (pch_iir & SDE_GMBUS_CPT)
2096
		gmbus_irq_handler(dev_priv);
2097 2098
}

2099 2100
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

2112
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2113 2114
}

2115 2116
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2117
{
2118
	enum pipe pipe;
2119 2120
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2121
	if (hotplug_trigger)
2122
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
2123 2124

	if (de_iir & DE_AUX_CHANNEL_A)
2125
		dp_aux_irq_handler(dev_priv);
2126 2127

	if (de_iir & DE_GSE)
2128
		intel_opregion_asle_intr(dev_priv);
2129 2130 2131 2132

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2133
	for_each_pipe(dev_priv, pipe) {
2134 2135 2136
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2137

2138
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2139
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2140

2141
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2142
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2143

2144
		/* plane/pipes map 1:1 on ilk+ */
2145
		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
2146
			intel_finish_page_flip_cs(dev_priv, pipe);
2147 2148 2149 2150 2151 2152
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2153 2154
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2155
		else
2156
			ibx_irq_handler(dev_priv, pch_iir);
2157 2158 2159 2160 2161

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2162 2163
	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev_priv);
2164 2165
}

2166 2167
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2168
{
2169
	enum pipe pipe;
2170 2171
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2172
	if (hotplug_trigger)
2173
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
2174 2175

	if (de_iir & DE_ERR_INT_IVB)
2176
		ivb_err_int_handler(dev_priv);
2177 2178

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2179
		dp_aux_irq_handler(dev_priv);
2180 2181

	if (de_iir & DE_GSE_IVB)
2182
		intel_opregion_asle_intr(dev_priv);
2183

2184
	for_each_pipe(dev_priv, pipe) {
2185 2186 2187
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2188 2189

		/* plane/pipes map 1:1 on ilk+ */
2190
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
2191
			intel_finish_page_flip_cs(dev_priv, pipe);
2192 2193 2194
	}

	/* check event from PCH */
2195
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2196 2197
		u32 pch_iir = I915_READ(SDEIIR);

2198
		cpt_irq_handler(dev_priv, pch_iir);
2199 2200 2201 2202 2203 2204

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2205 2206 2207 2208 2209 2210 2211 2212
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2213
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2214
{
2215
	struct drm_device *dev = arg;
2216
	struct drm_i915_private *dev_priv = to_i915(dev);
2217
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2218
	irqreturn_t ret = IRQ_NONE;
2219

2220 2221 2222
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2223 2224 2225
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2226 2227 2228
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2229
	POSTING_READ(DEIER);
2230

2231 2232 2233 2234 2235
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2236
	if (!HAS_PCH_NOP(dev_priv)) {
2237 2238 2239 2240
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2241

2242 2243
	/* Find, clear, then process each source of interrupt */

2244
	gt_iir = I915_READ(GTIIR);
2245
	if (gt_iir) {
2246 2247
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2248
		if (INTEL_GEN(dev_priv) >= 6)
2249
			snb_gt_irq_handler(dev_priv, gt_iir);
2250
		else
2251
			ilk_gt_irq_handler(dev_priv, gt_iir);
2252 2253
	}

2254 2255
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2256 2257
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2258 2259
		if (INTEL_GEN(dev_priv) >= 7)
			ivb_display_irq_handler(dev_priv, de_iir);
2260
		else
2261
			ilk_display_irq_handler(dev_priv, de_iir);
2262 2263
	}

2264
	if (INTEL_GEN(dev_priv) >= 6) {
2265 2266 2267 2268
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2269
			gen6_rps_irq_handler(dev_priv, pm_iir);
2270
		}
2271
	}
2272 2273 2274

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2275
	if (!HAS_PCH_NOP(dev_priv)) {
2276 2277 2278
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2279

2280 2281 2282
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	enable_rpm_wakeref_asserts(dev_priv);

2283 2284 2285
	return ret;
}

2286 2287
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2288
				const u32 hpd[HPD_NUM_PINS])
2289
{
2290
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2291

2292 2293
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2294

2295
	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2296
			   dig_hotplug_reg, hpd,
2297
			   bxt_port_hotplug_long_detect);
2298

2299
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2300 2301
}

2302 2303
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2304 2305
{
	irqreturn_t ret = IRQ_NONE;
2306
	u32 iir;
2307
	enum pipe pipe;
J
Jesse Barnes 已提交
2308

2309
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2310 2311 2312
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2313
			ret = IRQ_HANDLED;
2314
			if (iir & GEN8_DE_MISC_GSE)
2315
				intel_opregion_asle_intr(dev_priv);
2316 2317
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2318
		}
2319 2320
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2321 2322
	}

2323
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2324 2325 2326
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2327
			bool found = false;
2328

2329
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2330
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2331

2332 2333 2334 2335 2336 2337 2338
			tmp_mask = GEN8_AUX_CHANNEL_A;
			if (INTEL_INFO(dev_priv)->gen >= 9)
				tmp_mask |= GEN9_AUX_CHANNEL_B |
					    GEN9_AUX_CHANNEL_C |
					    GEN9_AUX_CHANNEL_D;

			if (iir & tmp_mask) {
2339
				dp_aux_irq_handler(dev_priv);
2340 2341 2342
				found = true;
			}

2343 2344 2345
			if (IS_BROXTON(dev_priv)) {
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2346 2347
					bxt_hpd_irq_handler(dev_priv, tmp_mask,
							    hpd_bxt);
2348 2349 2350 2351 2352
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2353 2354
					ilk_hpd_irq_handler(dev_priv,
							    tmp_mask, hpd_bdw);
2355 2356
					found = true;
				}
2357 2358
			}

2359 2360
			if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2361 2362 2363
				found = true;
			}

2364
			if (!found)
2365
				DRM_ERROR("Unexpected DE Port interrupt\n");
2366
		}
2367 2368
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2369 2370
	}

2371
	for_each_pipe(dev_priv, pipe) {
2372
		u32 flip_done, fault_errors;
2373

2374 2375
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2376

2377 2378 2379 2380 2381
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
			continue;
		}
2382

2383 2384
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2385

2386 2387 2388
		if (iir & GEN8_PIPE_VBLANK &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2389

2390 2391 2392 2393 2394
		flip_done = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
		else
			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2395

2396
		if (flip_done)
2397
			intel_finish_page_flip_cs(dev_priv, pipe);
2398

2399
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2400
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2401

2402 2403
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2404

2405 2406 2407 2408 2409
		fault_errors = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
		else
			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2410

2411 2412 2413 2414
		if (fault_errors)
			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
				  pipe_name(pipe),
				  fault_errors);
2415 2416
	}

2417
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2418
	    master_ctl & GEN8_DE_PCH_IRQ) {
2419 2420 2421 2422 2423
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2424 2425 2426
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2427
			ret = IRQ_HANDLED;
2428

2429
			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
2430
				spt_irq_handler(dev_priv, iir);
2431
			else
2432
				cpt_irq_handler(dev_priv, iir);
2433 2434 2435 2436 2437 2438 2439
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
		}
2440 2441
	}

2442 2443 2444 2445 2446 2447
	return ret;
}

static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
2448
	struct drm_i915_private *dev_priv = to_i915(dev);
2449
	u32 master_ctl;
2450
	u32 gt_iir[4] = {};
2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
	irqreturn_t ret;

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	/* Find, clear, then process each source of interrupt */
2467 2468
	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
	gen8_gt_irq_handler(dev_priv, gt_iir);
2469 2470
	ret |= gen8_de_irq_handler(dev_priv, master_ctl);

2471 2472
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2473

2474 2475
	enable_rpm_wakeref_asserts(dev_priv);

2476 2477 2478
	return ret;
}

2479
static void i915_error_wake_up(struct drm_i915_private *dev_priv)
2480 2481 2482 2483 2484 2485 2486 2487 2488
{
	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2489
	wake_up_all(&dev_priv->gpu_error.wait_queue);
2490 2491 2492 2493 2494

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);
}

2495
/**
2496
 * i915_reset_and_wakeup - do process context error handling work
2497
 * @dev_priv: i915 device private
2498 2499 2500 2501
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2502
static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
2503
{
2504
	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2505 2506 2507
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2508
	int ret;
2509

2510
	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
2511

2512 2513 2514 2515 2516 2517 2518 2519 2520 2521
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
2522
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
2523
		DRM_DEBUG_DRIVER("resetting chip\n");
2524
		kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2525

2526 2527 2528 2529 2530 2531 2532 2533
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2534

2535
		intel_prepare_reset(dev_priv);
2536

2537 2538 2539 2540 2541 2542
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2543
		ret = i915_reset(dev_priv);
2544

2545
		intel_finish_reset(dev_priv);
2546

2547 2548
		intel_runtime_pm_put(dev_priv);

2549
		if (ret == 0)
2550
			kobject_uevent_env(kobj,
2551
					   KOBJ_CHANGE, reset_done_event);
2552

2553 2554 2555 2556
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
2557
		wake_up_all(&dev_priv->gpu_error.reset_queue);
2558
	}
2559 2560
}

2561
static void i915_report_and_clear_eir(struct drm_i915_private *dev_priv)
2562
{
2563
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2564
	u32 eir = I915_READ(EIR);
2565
	int pipe, i;
2566

2567 2568
	if (!eir)
		return;
2569

2570
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2571

2572
	i915_get_extra_instdone(dev_priv, instdone);
2573

2574
	if (IS_G4X(dev_priv)) {
2575 2576 2577
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2578 2579
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2580 2581
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2582 2583
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2584
			I915_WRITE(IPEIR_I965, ipeir);
2585
			POSTING_READ(IPEIR_I965);
2586 2587 2588
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2589 2590
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2591
			I915_WRITE(PGTBL_ER, pgtbl_err);
2592
			POSTING_READ(PGTBL_ER);
2593 2594 2595
		}
	}

2596
	if (!IS_GEN2(dev_priv)) {
2597 2598
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2599 2600
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2601
			I915_WRITE(PGTBL_ER, pgtbl_err);
2602
			POSTING_READ(PGTBL_ER);
2603 2604 2605 2606
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2607
		pr_err("memory refresh error:\n");
2608
		for_each_pipe(dev_priv, pipe)
2609
			pr_err("pipe %c stat: 0x%08x\n",
2610
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2611 2612 2613
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2614 2615
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2616 2617
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2618
		if (INTEL_GEN(dev_priv) < 4) {
2619 2620
			u32 ipeir = I915_READ(IPEIR);

2621 2622 2623
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2624
			I915_WRITE(IPEIR, ipeir);
2625
			POSTING_READ(IPEIR);
2626 2627 2628
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2629 2630 2631 2632
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2633
			I915_WRITE(IPEIR_I965, ipeir);
2634
			POSTING_READ(IPEIR_I965);
2635 2636 2637 2638
		}
	}

	I915_WRITE(EIR, eir);
2639
	POSTING_READ(EIR);
2640 2641 2642 2643 2644 2645 2646 2647 2648 2649
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2650 2651 2652
}

/**
2653
 * i915_handle_error - handle a gpu error
2654
 * @dev_priv: i915 device private
2655
 * @engine_mask: mask representing engines that are hung
2656
 * Do some basic checking of register state at error time and
2657 2658 2659 2660
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
2661
 * @fmt: Error message format string
2662
 */
2663 2664
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2665
		       const char *fmt, ...)
2666
{
2667 2668
	va_list args;
	char error_msg[80];
2669

2670 2671 2672 2673
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

2674 2675
	i915_capture_error_state(dev_priv, engine_mask, error_msg);
	i915_report_and_clear_eir(dev_priv);
2676

2677
	if (engine_mask) {
2678
		atomic_or(I915_RESET_IN_PROGRESS_FLAG,
2679
				&dev_priv->gpu_error.reset_counter);
2680

2681
		/*
2682 2683 2684
		 * Wakeup waiting processes so that the reset function
		 * i915_reset_and_wakeup doesn't deadlock trying to grab
		 * various locks. By bumping the reset counter first, the woken
2685 2686 2687 2688 2689 2690 2691 2692
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2693
		 */
2694
		i915_error_wake_up(dev_priv);
2695 2696
	}

2697
	i915_reset_and_wakeup(dev_priv);
2698 2699
}

2700 2701 2702
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2703
static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
2704
{
2705
	struct drm_i915_private *dev_priv = to_i915(dev);
2706
	unsigned long irqflags;
2707

2708
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2709
	if (INTEL_INFO(dev)->gen >= 4)
2710
		i915_enable_pipestat(dev_priv, pipe,
2711
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2712
	else
2713
		i915_enable_pipestat(dev_priv, pipe,
2714
				     PIPE_VBLANK_INTERRUPT_STATUS);
2715
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2716

2717 2718 2719
	return 0;
}

2720
static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2721
{
2722
	struct drm_i915_private *dev_priv = to_i915(dev);
2723
	unsigned long irqflags;
2724
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2725
						     DE_PIPE_VBLANK(pipe);
2726 2727

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2728
	ilk_enable_display_irq(dev_priv, bit);
2729 2730 2731 2732 2733
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2734
static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2735
{
2736
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2737 2738 2739
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2740
	i915_enable_pipestat(dev_priv, pipe,
2741
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2742 2743 2744 2745 2746
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2747
static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2748
{
2749
	struct drm_i915_private *dev_priv = to_i915(dev);
2750 2751 2752
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2753
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2754
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2755

2756 2757 2758
	return 0;
}

2759 2760 2761
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2762
static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
2763
{
2764
	struct drm_i915_private *dev_priv = to_i915(dev);
2765
	unsigned long irqflags;
2766

2767
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2768
	i915_disable_pipestat(dev_priv, pipe,
2769 2770
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2771 2772 2773
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2774
static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2775
{
2776
	struct drm_i915_private *dev_priv = to_i915(dev);
2777
	unsigned long irqflags;
2778
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2779
						     DE_PIPE_VBLANK(pipe);
2780 2781

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2782
	ilk_disable_display_irq(dev_priv, bit);
2783 2784 2785
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2786
static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2787
{
2788
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2789 2790 2791
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2792
	i915_disable_pipestat(dev_priv, pipe,
2793
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2794 2795 2796
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2797
static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2798
{
2799
	struct drm_i915_private *dev_priv = to_i915(dev);
2800 2801 2802
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2803
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2804 2805 2806
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2807
static bool
2808
ring_idle(struct intel_engine_cs *engine, u32 seqno)
2809
{
2810 2811
	return i915_seqno_passed(seqno,
				 READ_ONCE(engine->last_submitted_seqno));
B
Ben Gamari 已提交
2812 2813
}

2814
static bool
2815
ipehr_is_semaphore_wait(struct intel_engine_cs *engine, u32 ipehr)
2816
{
2817
	if (INTEL_GEN(engine->i915) >= 8) {
2818
		return (ipehr >> 23) == 0x1c;
2819 2820 2821 2822 2823 2824 2825
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2826
static struct intel_engine_cs *
2827 2828
semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
				 u64 offset)
2829
{
2830
	struct drm_i915_private *dev_priv = engine->i915;
2831
	struct intel_engine_cs *signaller;
2832

2833
	if (INTEL_GEN(dev_priv) >= 8) {
2834
		for_each_engine(signaller, dev_priv) {
2835
			if (engine == signaller)
2836 2837
				continue;

2838
			if (offset == signaller->semaphore.signal_ggtt[engine->id])
2839 2840
				return signaller;
		}
2841 2842 2843
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

2844
		for_each_engine(signaller, dev_priv) {
2845
			if(engine == signaller)
2846 2847
				continue;

2848
			if (sync_bits == signaller->semaphore.mbox.wait[engine->id])
2849 2850 2851 2852
				return signaller;
		}
	}

2853
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2854
		  engine->id, ipehr, offset);
2855 2856 2857 2858

	return NULL;
}

2859
static struct intel_engine_cs *
2860
semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
2861
{
2862
	struct drm_i915_private *dev_priv = engine->i915;
2863
	void __iomem *vaddr;
2864
	u32 cmd, ipehr, head;
2865 2866
	u64 offset = 0;
	int i, backwards;
2867

2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884
	/*
	 * This function does not support execlist mode - any attempt to
	 * proceed further into this function will result in a kernel panic
	 * when dereferencing ring->buffer, which is not set up in execlist
	 * mode.
	 *
	 * The correct way of doing it would be to derive the currently
	 * executing ring buffer from the current context, which is derived
	 * from the currently running request. Unfortunately, to get the
	 * current request we would have to grab the struct_mutex before doing
	 * anything else, which would be ill-advised since some other thread
	 * might have grabbed it already and managed to hang itself, causing
	 * the hang checker to deadlock.
	 *
	 * Therefore, this function does not support execlist mode in its
	 * current form. Just return NULL and move on.
	 */
2885
	if (engine->buffer == NULL)
2886 2887
		return NULL;

2888
	ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
2889
	if (!ipehr_is_semaphore_wait(engine, ipehr))
2890
		return NULL;
2891

2892 2893 2894
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2895 2896
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2897 2898
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2899
	 */
2900
	head = I915_READ_HEAD(engine) & HEAD_ADDR;
2901
	backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4;
2902
	vaddr = (void __iomem *)engine->buffer->virtual_start;
2903

2904
	for (i = backwards; i; --i) {
2905 2906 2907 2908 2909
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2910
		head &= engine->buffer->size - 1;
2911 2912

		/* This here seems to blow up */
2913
		cmd = ioread32(vaddr + head);
2914 2915 2916
		if (cmd == ipehr)
			break;

2917 2918
		head -= 4;
	}
2919

2920 2921
	if (!i)
		return NULL;
2922

2923
	*seqno = ioread32(vaddr + head + 4) + 1;
2924
	if (INTEL_GEN(dev_priv) >= 8) {
2925
		offset = ioread32(vaddr + head + 12);
2926
		offset <<= 32;
2927
		offset |= ioread32(vaddr + head + 8);
2928
	}
2929
	return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
2930 2931
}

2932
static int semaphore_passed(struct intel_engine_cs *engine)
2933
{
2934
	struct drm_i915_private *dev_priv = engine->i915;
2935
	struct intel_engine_cs *signaller;
2936
	u32 seqno;
2937

2938
	engine->hangcheck.deadlock++;
2939

2940
	signaller = semaphore_waits_for(engine, &seqno);
2941 2942 2943 2944
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
2945
	if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
2946 2947
		return -1;

2948
	if (i915_seqno_passed(intel_engine_get_seqno(signaller), seqno))
2949 2950
		return 1;

2951 2952 2953
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2954 2955 2956
		return -1;

	return 0;
2957 2958 2959 2960
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2961
	struct intel_engine_cs *engine;
2962

2963
	for_each_engine(engine, dev_priv)
2964
		engine->hangcheck.deadlock = 0;
2965 2966
}

2967
static bool subunits_stuck(struct intel_engine_cs *engine)
2968
{
2969 2970 2971 2972
	u32 instdone[I915_NUM_INSTDONE_REG];
	bool stuck;
	int i;

2973
	if (engine->id != RCS)
2974 2975
		return true;

2976
	i915_get_extra_instdone(engine->i915, instdone);
2977

2978 2979 2980 2981 2982 2983 2984
	/* There might be unstable subunit states even when
	 * actual head is not moving. Filter out the unstable ones by
	 * accumulating the undone -> done transitions and only
	 * consider those as progress.
	 */
	stuck = true;
	for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
2985
		const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
2986

2987
		if (tmp != engine->hangcheck.instdone[i])
2988 2989
			stuck = false;

2990
		engine->hangcheck.instdone[i] |= tmp;
2991 2992 2993 2994 2995 2996
	}

	return stuck;
}

static enum intel_ring_hangcheck_action
2997
head_stuck(struct intel_engine_cs *engine, u64 acthd)
2998
{
2999
	if (acthd != engine->hangcheck.acthd) {
3000 3001

		/* Clear subunit states on head movement */
3002 3003
		memset(engine->hangcheck.instdone, 0,
		       sizeof(engine->hangcheck.instdone));
3004

3005
		return HANGCHECK_ACTIVE;
3006
	}
3007

3008
	if (!subunits_stuck(engine))
3009 3010 3011 3012 3013 3014
		return HANGCHECK_ACTIVE;

	return HANGCHECK_HUNG;
}

static enum intel_ring_hangcheck_action
3015
ring_stuck(struct intel_engine_cs *engine, u64 acthd)
3016
{
3017
	struct drm_i915_private *dev_priv = engine->i915;
3018 3019 3020
	enum intel_ring_hangcheck_action ha;
	u32 tmp;

3021
	ha = head_stuck(engine, acthd);
3022 3023 3024
	if (ha != HANGCHECK_HUNG)
		return ha;

3025
	if (IS_GEN2(dev_priv))
3026
		return HANGCHECK_HUNG;
3027 3028 3029 3030 3031 3032

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
3033
	tmp = I915_READ_CTL(engine);
3034
	if (tmp & RING_WAIT) {
3035
		i915_handle_error(dev_priv, 0,
3036
				  "Kicking stuck wait on %s",
3037 3038
				  engine->name);
		I915_WRITE_CTL(engine, tmp);
3039
		return HANGCHECK_KICK;
3040 3041
	}

3042
	if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3043
		switch (semaphore_passed(engine)) {
3044
		default:
3045
			return HANGCHECK_HUNG;
3046
		case 1:
3047
			i915_handle_error(dev_priv, 0,
3048
					  "Kicking stuck semaphore on %s",
3049 3050
					  engine->name);
			I915_WRITE_CTL(engine, tmp);
3051
			return HANGCHECK_KICK;
3052
		case 0:
3053
			return HANGCHECK_WAIT;
3054
		}
3055
	}
3056

3057
	return HANGCHECK_HUNG;
3058 3059
}

3060
static unsigned long kick_waiters(struct intel_engine_cs *engine)
3061
{
3062
	struct drm_i915_private *i915 = engine->i915;
3063
	unsigned long irq_count = READ_ONCE(engine->breadcrumbs.irq_wakeups);
3064

3065
	if (engine->hangcheck.user_interrupts == irq_count &&
3066
	    !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) {
3067
		if (!test_bit(engine->id, &i915->gpu_error.test_irq_rings))
3068 3069
			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
				  engine->name);
3070 3071

		intel_engine_enable_fake_irq(engine);
3072 3073
	}

3074
	return irq_count;
3075
}
3076
/*
B
Ben Gamari 已提交
3077
 * This is called when the chip hasn't reported back with completed
3078 3079 3080 3081 3082
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
3083
 */
3084
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
3085
{
3086 3087 3088
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
3089
	struct intel_engine_cs *engine;
3090 3091
	unsigned int hung = 0, stuck = 0;
	int busy_count = 0;
3092 3093 3094
#define BUSY 1
#define KICK 5
#define HUNG 20
3095
#define ACTIVE_DECAY 15
3096

3097
	if (!i915.enable_hangcheck)
3098 3099
		return;

3100
	if (!READ_ONCE(dev_priv->gt.awake))
3101
		return;
3102

3103 3104 3105 3106 3107 3108
	/* As enabling the GPU requires fairly extensive mmio access,
	 * periodically arm the mmio checker to see if we are triggering
	 * any invalid access.
	 */
	intel_uncore_arm_unclaimed_mmio_detection(dev_priv);

3109
	for_each_engine(engine, dev_priv) {
3110
		bool busy = intel_engine_has_waiter(engine);
3111 3112
		u64 acthd;
		u32 seqno;
3113
		unsigned user_interrupts;
3114

3115 3116
		semaphore_clear_deadlocks(dev_priv);

3117 3118 3119 3120 3121 3122 3123 3124 3125 3126
		/* We don't strictly need an irq-barrier here, as we are not
		 * serving an interrupt request, be paranoid in case the
		 * barrier has side-effects (such as preventing a broken
		 * cacheline snoop) and so be sure that we can see the seqno
		 * advance. If the seqno should stick, due to a stale
		 * cacheline, we would erroneously declare the GPU hung.
		 */
		if (engine->irq_seqno_barrier)
			engine->irq_seqno_barrier(engine);

3127
		acthd = intel_ring_get_active_head(engine);
3128
		seqno = intel_engine_get_seqno(engine);
3129

3130 3131 3132
		/* Reset stuck interrupts between batch advances */
		user_interrupts = 0;

3133 3134 3135
		if (engine->hangcheck.seqno == seqno) {
			if (ring_idle(engine, seqno)) {
				engine->hangcheck.action = HANGCHECK_IDLE;
3136
				if (busy) {
3137
					/* Safeguard against driver failure */
3138
					user_interrupts = kick_waiters(engine);
3139
					engine->hangcheck.score += BUSY;
3140
				}
3141
			} else {
3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3157 3158
				engine->hangcheck.action = ring_stuck(engine,
								      acthd);
3159

3160
				switch (engine->hangcheck.action) {
3161
				case HANGCHECK_IDLE:
3162
				case HANGCHECK_WAIT:
3163
					break;
3164
				case HANGCHECK_ACTIVE:
3165
					engine->hangcheck.score += BUSY;
3166
					break;
3167
				case HANGCHECK_KICK:
3168
					engine->hangcheck.score += KICK;
3169
					break;
3170
				case HANGCHECK_HUNG:
3171
					engine->hangcheck.score += HUNG;
3172 3173
					break;
				}
3174
			}
3175 3176 3177 3178 3179 3180

			if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
				hung |= intel_engine_flag(engine);
				if (engine->hangcheck.action != HANGCHECK_HUNG)
					stuck |= intel_engine_flag(engine);
			}
3181
		} else {
3182
			engine->hangcheck.action = HANGCHECK_ACTIVE;
3183

3184 3185 3186
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
3187 3188 3189 3190
			if (engine->hangcheck.score > 0)
				engine->hangcheck.score -= ACTIVE_DECAY;
			if (engine->hangcheck.score < 0)
				engine->hangcheck.score = 0;
3191

3192
			/* Clear head and subunit states on seqno movement */
3193
			acthd = 0;
3194

3195 3196
			memset(engine->hangcheck.instdone, 0,
			       sizeof(engine->hangcheck.instdone));
3197 3198
		}

3199 3200
		engine->hangcheck.seqno = seqno;
		engine->hangcheck.acthd = acthd;
3201
		engine->hangcheck.user_interrupts = user_interrupts;
3202
		busy_count += busy;
3203
	}
3204

3205 3206 3207
	if (hung) {
		char msg[80];
		int len;
3208

3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222
		/* If some rings hung but others were still busy, only
		 * blame the hanging rings in the synopsis.
		 */
		if (stuck != hung)
			hung &= ~stuck;
		len = scnprintf(msg, sizeof(msg),
				"%s on ", stuck == hung ? "No progress" : "Hang");
		for_each_engine_masked(engine, dev_priv, hung)
			len += scnprintf(msg + len, sizeof(msg) - len,
					 "%s, ", engine->name);
		msg[len-2] = '\0';

		return i915_handle_error(dev_priv, hung, msg);
	}
B
Ben Gamari 已提交
3223

3224
	/* Reset timer in case GPU hangs without another request being added */
3225
	if (busy_count)
3226
		i915_queue_hangcheck(dev_priv);
3227 3228
}

3229
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3230
{
3231
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
3232 3233 3234 3235

	if (HAS_PCH_NOP(dev))
		return;

3236
	GEN5_IRQ_RESET(SDE);
3237 3238 3239

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3240
}
3241

P
Paulo Zanoni 已提交
3242 3243 3244 3245 3246 3247 3248 3249 3250 3251
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
3252
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
3253 3254 3255 3256 3257

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3258 3259 3260 3261
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3262
static void gen5_gt_irq_reset(struct drm_device *dev)
3263
{
3264
	struct drm_i915_private *dev_priv = to_i915(dev);
3265

3266
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3267
	if (INTEL_INFO(dev)->gen >= 6)
3268
		GEN5_IRQ_RESET(GEN6_PM);
3269 3270
}

3271 3272 3273 3274
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

3275 3276 3277 3278 3279
	if (IS_CHERRYVIEW(dev_priv))
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
	else
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);

3280
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
3281 3282
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3283 3284 3285 3286 3287 3288
	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPE_FIFO_UNDERRUN_STATUS |
			   PIPESTAT_INT_STATUS_MASK);
		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
3289 3290

	GEN5_IRQ_RESET(VLV_);
3291
	dev_priv->irq_mask = ~0;
3292 3293
}

3294 3295 3296
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
3297
	u32 enable_mask;
3298 3299 3300 3301 3302 3303 3304 3305 3306
	enum pipe pipe;

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

3307 3308 3309
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3310
	if (IS_CHERRYVIEW(dev_priv))
3311
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3312 3313 3314

	WARN_ON(dev_priv->irq_mask != ~0);

3315 3316 3317
	dev_priv->irq_mask = ~enable_mask;

	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
3318 3319 3320 3321 3322 3323
}

/* drm_dma.h hooks
*/
static void ironlake_irq_reset(struct drm_device *dev)
{
3324
	struct drm_i915_private *dev_priv = to_i915(dev);
3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336

	I915_WRITE(HWSTAM, 0xffffffff);

	GEN5_IRQ_RESET(DE);
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);

	gen5_gt_irq_reset(dev);

	ibx_irq_reset(dev);
}

J
Jesse Barnes 已提交
3337 3338
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3339
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3340

3341 3342 3343
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

3344
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3345

3346
	spin_lock_irq(&dev_priv->irq_lock);
3347 3348
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3349
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3350 3351
}

3352 3353 3354 3355 3356 3357 3358 3359
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3360
static void gen8_irq_reset(struct drm_device *dev)
3361
{
3362
	struct drm_i915_private *dev_priv = to_i915(dev);
3363 3364 3365 3366 3367
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3368
	gen8_gt_irq_reset(dev_priv);
3369

3370
	for_each_pipe(dev_priv, pipe)
3371 3372
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3373
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3374

3375 3376 3377
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3378

3379 3380
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_reset(dev);
3381
}
3382

3383 3384
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3385
{
3386
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3387
	enum pipe pipe;
3388

3389
	spin_lock_irq(&dev_priv->irq_lock);
3390 3391 3392 3393
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
3394
	spin_unlock_irq(&dev_priv->irq_lock);
3395 3396
}

3397 3398 3399
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
{
3400 3401
	enum pipe pipe;

3402
	spin_lock_irq(&dev_priv->irq_lock);
3403 3404
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3405 3406 3407
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
3408
	synchronize_irq(dev_priv->drm.irq);
3409 3410
}

3411 3412
static void cherryview_irq_preinstall(struct drm_device *dev)
{
3413
	struct drm_i915_private *dev_priv = to_i915(dev);
3414 3415 3416 3417

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3418
	gen8_gt_irq_reset(dev_priv);
3419 3420 3421

	GEN5_IRQ_RESET(GEN8_PCU_);

3422
	spin_lock_irq(&dev_priv->irq_lock);
3423 3424
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3425
	spin_unlock_irq(&dev_priv->irq_lock);
3426 3427
}

3428
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
3429 3430 3431 3432 3433
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

3434
	for_each_intel_encoder(&dev_priv->drm, encoder)
3435 3436 3437 3438 3439 3440
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3441
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
3442
{
3443
	u32 hotplug_irqs, hotplug, enabled_irqs;
3444

3445
	if (HAS_PCH_IBX(dev_priv)) {
3446
		hotplug_irqs = SDE_HOTPLUG_MASK;
3447
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
3448
	} else {
3449
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3450
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
3451
	}
3452

3453
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3454 3455 3456

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3457 3458
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3459
	 */
3460 3461 3462 3463 3464
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3465 3466 3467 3468
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3469
	if (HAS_PCH_LPT_LP(dev_priv))
3470
		hotplug |= PORTA_HOTPLUG_ENABLE;
3471
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3472
}
X
Xiong Zhang 已提交
3473

3474
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3475 3476 3477 3478
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3479
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
3480 3481 3482 3483 3484 3485

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
3486
		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
3487 3488 3489 3490 3491
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3492 3493
}

3494
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3495 3496 3497
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

3498
	if (INTEL_GEN(dev_priv) >= 8) {
3499
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3500
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3501 3502

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3503
	} else if (INTEL_GEN(dev_priv) >= 7) {
3504
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3505
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3506 3507

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3508 3509
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3510
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3511

3512 3513
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3514 3515 3516 3517

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
3518
	 * The pulse duration bits are reserved on HSW+.
3519 3520 3521 3522 3523 3524
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);

3525
	ibx_hpd_irq_setup(dev_priv);
3526 3527
}

3528
static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3529
{
3530
	u32 hotplug_irqs, hotplug, enabled_irqs;
3531

3532
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3533
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3534

3535
	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3536

3537 3538 3539
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
		PORTA_HOTPLUG_ENABLE;
3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559

	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
		      hotplug, enabled_irqs);
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */

	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3560
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3561 3562
}

P
Paulo Zanoni 已提交
3563 3564
static void ibx_irq_postinstall(struct drm_device *dev)
{
3565
	struct drm_i915_private *dev_priv = to_i915(dev);
3566
	u32 mask;
3567

D
Daniel Vetter 已提交
3568 3569 3570
	if (HAS_PCH_NOP(dev))
		return;

3571
	if (HAS_PCH_IBX(dev))
3572
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3573
	else
3574
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3575

3576
	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
P
Paulo Zanoni 已提交
3577 3578 3579
	I915_WRITE(SDEIMR, ~mask);
}

3580 3581
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
3582
	struct drm_i915_private *dev_priv = to_i915(dev);
3583 3584 3585 3586 3587
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3588
	if (HAS_L3_DPF(dev)) {
3589
		/* L3 parity interrupt is always unmasked. */
3590 3591
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3592 3593 3594 3595
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
3596
		gt_irqs |= ILK_BSD_USER_INTERRUPT;
3597 3598 3599 3600
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3601
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3602 3603

	if (INTEL_INFO(dev)->gen >= 6) {
3604 3605 3606 3607
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3608 3609 3610
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3611
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3612
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3613 3614 3615
	}
}

3616
static int ironlake_irq_postinstall(struct drm_device *dev)
3617
{
3618
	struct drm_i915_private *dev_priv = to_i915(dev);
3619 3620 3621 3622 3623 3624
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3625
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3626
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3627 3628
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3629 3630 3631
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3632 3633 3634
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3635 3636 3637
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3638
	}
3639

3640
	dev_priv->irq_mask = ~display_mask;
3641

3642 3643
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3644 3645
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3646
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3647

3648
	gen5_gt_irq_postinstall(dev);
3649

P
Paulo Zanoni 已提交
3650
	ibx_irq_postinstall(dev);
3651

3652
	if (IS_IRONLAKE_M(dev)) {
3653 3654 3655
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3656 3657
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3658
		spin_lock_irq(&dev_priv->irq_lock);
3659
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3660
		spin_unlock_irq(&dev_priv->irq_lock);
3661 3662
	}

3663 3664 3665
	return 0;
}

3666 3667 3668 3669 3670 3671 3672 3673 3674
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3675 3676
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3677
		vlv_display_irq_postinstall(dev_priv);
3678
	}
3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3690
	if (intel_irqs_enabled(dev_priv))
3691
		vlv_display_irq_reset(dev_priv);
3692 3693
}

3694 3695 3696

static int valleyview_irq_postinstall(struct drm_device *dev)
{
3697
	struct drm_i915_private *dev_priv = to_i915(dev);
3698

3699
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3700

3701
	spin_lock_irq(&dev_priv->irq_lock);
3702 3703
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3704 3705
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3706
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3707
	POSTING_READ(VLV_MASTER_IER);
3708 3709 3710 3711

	return 0;
}

3712 3713 3714 3715 3716
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3717 3718 3719
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3720
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3721 3722 3723
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3724
		0,
3725 3726
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3727 3728
		};

3729 3730 3731
	if (HAS_L3_DPF(dev_priv))
		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;

3732
	dev_priv->pm_irq_mask = 0xffffffff;
3733 3734
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3735 3736 3737 3738 3739
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3740
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3741 3742 3743 3744
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3745 3746
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3747 3748
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
3749
	u32 de_misc_masked = GEN8_DE_MISC_GSE;
3750
	enum pipe pipe;
3751

3752
	if (INTEL_INFO(dev_priv)->gen >= 9) {
3753 3754
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3755 3756
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3757
		if (IS_BROXTON(dev_priv))
3758 3759
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3760 3761
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3762
	}
3763 3764 3765 3766

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3767
	de_port_enables = de_port_masked;
3768 3769 3770
	if (IS_BROXTON(dev_priv))
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3771 3772
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3773 3774 3775
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3776

3777
	for_each_pipe(dev_priv, pipe)
3778
		if (intel_display_power_is_enabled(dev_priv,
3779 3780 3781 3782
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3783

3784
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3785
	GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3786 3787 3788 3789
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
3790
	struct drm_i915_private *dev_priv = to_i915(dev);
3791

3792 3793
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3794

3795 3796 3797
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3798 3799
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_postinstall(dev);
3800

3801
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3802 3803 3804 3805 3806
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3807 3808
static int cherryview_irq_postinstall(struct drm_device *dev)
{
3809
	struct drm_i915_private *dev_priv = to_i915(dev);
3810 3811 3812

	gen8_gt_irq_postinstall(dev_priv);

3813
	spin_lock_irq(&dev_priv->irq_lock);
3814 3815
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3816 3817
	spin_unlock_irq(&dev_priv->irq_lock);

3818
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3819 3820 3821 3822 3823
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3824 3825
static void gen8_irq_uninstall(struct drm_device *dev)
{
3826
	struct drm_i915_private *dev_priv = to_i915(dev);
3827 3828 3829 3830

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3831
	gen8_irq_reset(dev);
3832 3833
}

J
Jesse Barnes 已提交
3834 3835
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3836
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3837 3838 3839 3840

	if (!dev_priv)
		return;

3841
	I915_WRITE(VLV_MASTER_IER, 0);
3842
	POSTING_READ(VLV_MASTER_IER);
3843

3844 3845
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3846
	I915_WRITE(HWSTAM, 0xffffffff);
3847

3848
	spin_lock_irq(&dev_priv->irq_lock);
3849 3850
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3851
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3852 3853
}

3854 3855
static void cherryview_irq_uninstall(struct drm_device *dev)
{
3856
	struct drm_i915_private *dev_priv = to_i915(dev);
3857 3858 3859 3860 3861 3862 3863

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3864
	gen8_gt_irq_reset(dev_priv);
3865

3866
	GEN5_IRQ_RESET(GEN8_PCU_);
3867

3868
	spin_lock_irq(&dev_priv->irq_lock);
3869 3870
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3871
	spin_unlock_irq(&dev_priv->irq_lock);
3872 3873
}

3874
static void ironlake_irq_uninstall(struct drm_device *dev)
3875
{
3876
	struct drm_i915_private *dev_priv = to_i915(dev);
3877 3878 3879 3880

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3881
	ironlake_irq_reset(dev);
3882 3883
}

3884
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3885
{
3886
	struct drm_i915_private *dev_priv = to_i915(dev);
3887
	int pipe;
3888

3889
	for_each_pipe(dev_priv, pipe)
3890
		I915_WRITE(PIPESTAT(pipe), 0);
3891 3892 3893
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3894 3895 3896 3897
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3898
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3899 3900 3901 3902 3903 3904 3905 3906 3907

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3908
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3909 3910 3911 3912 3913 3914 3915 3916
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3917 3918
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3919
	spin_lock_irq(&dev_priv->irq_lock);
3920 3921
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3922
	spin_unlock_irq(&dev_priv->irq_lock);
3923

C
Chris Wilson 已提交
3924 3925 3926
	return 0;
}

3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
			       int plane, int pipe, u32 iir)
{
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!intel_pipe_handle_vblank(dev_priv, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		goto check_page_flip;

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		goto check_page_flip;

	intel_finish_page_flip_cs(dev_priv, pipe);
	return true;

check_page_flip:
	intel_check_page_flip(dev_priv, pipe);
	return false;
}

3958
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3959
{
3960
	struct drm_device *dev = arg;
3961
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3962 3963 3964 3965 3966 3967
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3968
	irqreturn_t ret;
C
Chris Wilson 已提交
3969

3970 3971 3972
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3973 3974 3975 3976
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	ret = IRQ_NONE;
C
Chris Wilson 已提交
3977 3978
	iir = I915_READ16(IIR);
	if (iir == 0)
3979
		goto out;
C
Chris Wilson 已提交
3980 3981 3982 3983 3984 3985 3986

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3987
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3988
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3989
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3990

3991
		for_each_pipe(dev_priv, pipe) {
3992
			i915_reg_t reg = PIPESTAT(pipe);
C
Chris Wilson 已提交
3993 3994 3995 3996 3997
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3998
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3999 4000
				I915_WRITE(reg, pipe_stats[pipe]);
		}
4001
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
4002 4003 4004 4005 4006

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4007
			notify_ring(&dev_priv->engine[RCS]);
C
Chris Wilson 已提交
4008

4009
		for_each_pipe(dev_priv, pipe) {
4010 4011 4012 4013 4014 4015 4016
			int plane = pipe;
			if (HAS_FBC(dev_priv))
				plane = !plane;

			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
4017

4018
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4019
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4020

4021 4022 4023
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4024
		}
C
Chris Wilson 已提交
4025 4026 4027

		iir = new_iir;
	}
4028 4029 4030 4031
	ret = IRQ_HANDLED;

out:
	enable_rpm_wakeref_asserts(dev_priv);
C
Chris Wilson 已提交
4032

4033
	return ret;
C
Chris Wilson 已提交
4034 4035 4036 4037
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
4038
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
4039 4040
	int pipe;

4041
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
4042 4043 4044 4045 4046 4047 4048 4049 4050
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

4051 4052
static void i915_irq_preinstall(struct drm_device * dev)
{
4053
	struct drm_i915_private *dev_priv = to_i915(dev);
4054 4055 4056
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4057
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4058 4059 4060
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4061
	I915_WRITE16(HWSTAM, 0xeffe);
4062
	for_each_pipe(dev_priv, pipe)
4063 4064 4065 4066 4067 4068 4069 4070
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
4071
	struct drm_i915_private *dev_priv = to_i915(dev);
4072
	u32 enable_mask;
4073

4074 4075 4076 4077 4078 4079 4080 4081
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4082
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4083 4084 4085 4086 4087 4088 4089

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

4090
	if (I915_HAS_HOTPLUG(dev)) {
4091
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4092 4093
		POSTING_READ(PORT_HOTPLUG_EN);

4094 4095 4096 4097 4098 4099 4100 4101 4102 4103
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4104
	i915_enable_asle_pipestat(dev_priv);
4105

4106 4107
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4108
	spin_lock_irq(&dev_priv->irq_lock);
4109 4110
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4111
	spin_unlock_irq(&dev_priv->irq_lock);
4112

4113 4114 4115
	return 0;
}

4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
			       int plane, int pipe, u32 iir)
{
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!intel_pipe_handle_vblank(dev_priv, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		goto check_page_flip;

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		goto check_page_flip;

	intel_finish_page_flip_cs(dev_priv, pipe);
	return true;

check_page_flip:
	intel_check_page_flip(dev_priv, pipe);
	return false;
}

4147
static irqreturn_t i915_irq_handler(int irq, void *arg)
4148
{
4149
	struct drm_device *dev = arg;
4150
	struct drm_i915_private *dev_priv = to_i915(dev);
4151
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4152 4153 4154 4155
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
4156

4157 4158 4159
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4160 4161 4162
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4163
	iir = I915_READ(IIR);
4164 4165
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
4166
		bool blc_event = false;
4167 4168 4169 4170 4171 4172

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4173
		spin_lock(&dev_priv->irq_lock);
4174
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4175
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4176

4177
		for_each_pipe(dev_priv, pipe) {
4178
			i915_reg_t reg = PIPESTAT(pipe);
4179 4180
			pipe_stats[pipe] = I915_READ(reg);

4181
			/* Clear the PIPE*STAT regs before the IIR */
4182 4183
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4184
				irq_received = true;
4185 4186
			}
		}
4187
		spin_unlock(&dev_priv->irq_lock);
4188 4189 4190 4191 4192

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
4193
		if (I915_HAS_HOTPLUG(dev_priv) &&
4194 4195 4196
		    iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4197
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4198
		}
4199

4200
		I915_WRITE(IIR, iir & ~flip_mask);
4201 4202 4203
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4204
			notify_ring(&dev_priv->engine[RCS]);
4205

4206
		for_each_pipe(dev_priv, pipe) {
4207 4208 4209 4210 4211 4212 4213
			int plane = pipe;
			if (HAS_FBC(dev_priv))
				plane = !plane;

			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
			    i915_handle_vblank(dev_priv, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4214 4215 4216

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4217 4218

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4219
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4220

4221 4222 4223
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4224 4225 4226
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4227
			intel_opregion_asle_intr(dev_priv);
4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4244
		ret = IRQ_HANDLED;
4245
		iir = new_iir;
4246
	} while (iir & ~flip_mask);
4247

4248 4249
	enable_rpm_wakeref_asserts(dev_priv);

4250 4251 4252 4253 4254
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4255
	struct drm_i915_private *dev_priv = to_i915(dev);
4256 4257 4258
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4259
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4260 4261 4262
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4263
	I915_WRITE16(HWSTAM, 0xffff);
4264
	for_each_pipe(dev_priv, pipe) {
4265
		/* Clear enable bits; then clear status bits */
4266
		I915_WRITE(PIPESTAT(pipe), 0);
4267 4268
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4269 4270 4271 4272 4273 4274 4275 4276
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4277
	struct drm_i915_private *dev_priv = to_i915(dev);
4278 4279
	int pipe;

4280
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4281
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4282 4283

	I915_WRITE(HWSTAM, 0xeffe);
4284
	for_each_pipe(dev_priv, pipe)
4285 4286 4287 4288 4289 4290 4291 4292
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4293
	struct drm_i915_private *dev_priv = to_i915(dev);
4294
	u32 enable_mask;
4295 4296 4297
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4298
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4299
			       I915_DISPLAY_PORT_INTERRUPT |
4300 4301 4302 4303 4304 4305 4306
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4307 4308
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4309 4310
	enable_mask |= I915_USER_INTERRUPT;

4311
	if (IS_G4X(dev_priv))
4312
		enable_mask |= I915_BSD_USER_INTERRUPT;
4313

4314 4315
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4316
	spin_lock_irq(&dev_priv->irq_lock);
4317 4318 4319
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4320
	spin_unlock_irq(&dev_priv->irq_lock);
4321 4322 4323 4324 4325

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
4326
	if (IS_G4X(dev_priv)) {
4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4341
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4342 4343
	POSTING_READ(PORT_HOTPLUG_EN);

4344
	i915_enable_asle_pipestat(dev_priv);
4345 4346 4347 4348

	return 0;
}

4349
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
4350 4351 4352
{
	u32 hotplug_en;

4353 4354
	assert_spin_locked(&dev_priv->irq_lock);

4355 4356
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4357
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4358 4359 4360 4361
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
4362
	if (IS_G4X(dev_priv))
4363 4364 4365 4366
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
4367
	i915_hotplug_interrupt_update_locked(dev_priv,
4368 4369 4370 4371
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
4372 4373
}

4374
static irqreturn_t i965_irq_handler(int irq, void *arg)
4375
{
4376
	struct drm_device *dev = arg;
4377
	struct drm_i915_private *dev_priv = to_i915(dev);
4378 4379 4380
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4381 4382 4383
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4384

4385 4386 4387
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4388 4389 4390
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4391 4392 4393
	iir = I915_READ(IIR);

	for (;;) {
4394
		bool irq_received = (iir & ~flip_mask) != 0;
4395 4396
		bool blc_event = false;

4397 4398 4399 4400 4401
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4402
		spin_lock(&dev_priv->irq_lock);
4403
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4404
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4405

4406
		for_each_pipe(dev_priv, pipe) {
4407
			i915_reg_t reg = PIPESTAT(pipe);
4408 4409 4410 4411 4412 4413 4414
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4415
				irq_received = true;
4416 4417
			}
		}
4418
		spin_unlock(&dev_priv->irq_lock);
4419 4420 4421 4422 4423 4424 4425

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4426 4427 4428
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4429
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4430
		}
4431

4432
		I915_WRITE(IIR, iir & ~flip_mask);
4433 4434 4435
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4436
			notify_ring(&dev_priv->engine[RCS]);
4437
		if (iir & I915_BSD_USER_INTERRUPT)
4438
			notify_ring(&dev_priv->engine[VCS]);
4439

4440
		for_each_pipe(dev_priv, pipe) {
4441 4442 4443
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4444 4445 4446

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4447 4448

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4449
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4450

4451 4452
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4453
		}
4454 4455

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4456
			intel_opregion_asle_intr(dev_priv);
4457

4458
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4459
			gmbus_irq_handler(dev_priv);
4460

4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4479 4480
	enable_rpm_wakeref_asserts(dev_priv);

4481 4482 4483 4484 4485
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4486
	struct drm_i915_private *dev_priv = to_i915(dev);
4487 4488 4489 4490 4491
	int pipe;

	if (!dev_priv)
		return;

4492
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4493
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4494 4495

	I915_WRITE(HWSTAM, 0xffffffff);
4496
	for_each_pipe(dev_priv, pipe)
4497 4498 4499 4500
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4501
	for_each_pipe(dev_priv, pipe)
4502 4503 4504 4505 4506
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4507 4508 4509 4510 4511 4512 4513
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4514
void intel_irq_init(struct drm_i915_private *dev_priv)
4515
{
4516
	struct drm_device *dev = &dev_priv->drm;
4517

4518 4519
	intel_hpd_init_work(dev_priv);

4520
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4521
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4522

4523
	/* Let's track the enabled rps events */
4524
	if (IS_VALLEYVIEW(dev_priv))
4525
		/* WaGsvRC0ResidencyMethod:vlv */
4526
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4527 4528
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4529

4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543
	dev_priv->rps.pm_intr_keep = 0;

	/*
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;

4544 4545
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4546

4547
	if (IS_GEN2(dev_priv)) {
4548 4549
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4550
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4551
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4552
		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4553 4554 4555
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4556 4557
	}

4558 4559 4560 4561 4562
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4563
	if (!IS_GEN2(dev_priv))
4564 4565
		dev->vblank_disable_immediate = true;

4566 4567
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4568

4569
	if (IS_CHERRYVIEW(dev_priv)) {
4570 4571 4572 4573 4574 4575 4576
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4577
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4578 4579 4580 4581 4582 4583
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4584
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4585
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4586
		dev->driver->irq_handler = gen8_irq_handler;
4587
		dev->driver->irq_preinstall = gen8_irq_reset;
4588 4589 4590 4591
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4592
		if (IS_BROXTON(dev))
4593
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4594
		else if (HAS_PCH_SPT(dev) || HAS_PCH_KBP(dev))
4595 4596
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4597
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4598 4599
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4600
		dev->driver->irq_preinstall = ironlake_irq_reset;
4601 4602 4603 4604
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4605
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4606
	} else {
4607
		if (IS_GEN2(dev_priv)) {
C
Chris Wilson 已提交
4608 4609 4610 4611
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4612
		} else if (IS_GEN3(dev_priv)) {
4613 4614 4615 4616
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4617
		} else {
4618 4619 4620 4621
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4622
		}
4623 4624
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4625 4626 4627 4628
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4629

4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4641 4642 4643 4644 4645 4646 4647 4648 4649
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

4650
	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
4651 4652
}

4653 4654 4655 4656 4657 4658 4659
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4660 4661
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
4662
	drm_irq_uninstall(&dev_priv->drm);
4663 4664 4665 4666
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4667 4668 4669 4670 4671 4672 4673
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4674
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4675
{
4676
	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4677
	dev_priv->pm.irqs_enabled = false;
4678
	synchronize_irq(dev_priv->drm.irq);
4679 4680
}

4681 4682 4683 4684 4685 4686 4687
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4688
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4689
{
4690
	dev_priv->pm.irqs_enabled = true;
4691 4692
	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4693
}