hw.c 77.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19
#include <linux/module.h>
20
#include <linux/time.h>
21
#include <linux/bitops.h>
22 23
#include <asm/unaligned.h>

24
#include "hw.h"
25
#include "hw-ops.h"
26
#include "rc.h"
27
#include "ar9003_mac.h"
28
#include "ar9003_mci.h"
29
#include "ar9003_phy.h"
30 31
#include "debug.h"
#include "ath9k.h"
32

33
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
34

35 36 37 38 39
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

40
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
41
{
42
	struct ath_common *common = ath9k_hw_common(ah);
43
	struct ath9k_channel *chan = ah->curchan;
44
	unsigned int clockrate;
45

46 47 48
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
49
	else if (!chan) /* should really check for CCK instead */
50
		clockrate = ATH9K_CLOCK_RATE_CCK;
51
	else if (IS_CHAN_2GHZ(chan))
52 53 54
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
55
	else
56 57
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

58 59 60
	if (chan) {
		if (IS_CHAN_HT40(chan))
			clockrate *= 2;
61
		if (IS_CHAN_HALF_RATE(chan))
62
			clockrate /= 2;
63
		if (IS_CHAN_QUARTER_RATE(chan))
64 65 66
			clockrate /= 4;
	}

67
	common->clockrate = clockrate;
S
Sujith 已提交
68 69
}

70
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
71
{
72
	struct ath_common *common = ath9k_hw_common(ah);
73

74
	return usecs * common->clockrate;
S
Sujith 已提交
75
}
76

S
Sujith 已提交
77
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
78 79 80
{
	int i;

S
Sujith 已提交
81 82 83
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
84 85 86 87 88
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
89

90
	ath_dbg(ath9k_hw_common(ah), ANY,
J
Joe Perches 已提交
91 92
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
93

S
Sujith 已提交
94
	return false;
95
}
96
EXPORT_SYMBOL(ath9k_hw_wait);
97

98 99 100
void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
			  int hw_delay)
{
F
Felix Fietkau 已提交
101
	hw_delay /= 10;
102 103 104 105 106 107 108 109 110

	if (IS_CHAN_HALF_RATE(chan))
		hw_delay *= 2;
	else if (IS_CHAN_QUARTER_RATE(chan))
		hw_delay *= 4;

	udelay(hw_delay + BASE_ACTIVATE_DELAY);
}

111
void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
112 113 114 115 116 117 118 119 120 121 122 123 124
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

125 126 127 128 129 130 131 132 133 134 135 136
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

137
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
138
			   u8 phy, int kbps,
S
Sujith 已提交
139 140
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
141
{
S
Sujith 已提交
142
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
143

S
Sujith 已提交
144 145
	if (kbps == 0)
		return 0;
146

147
	switch (phy) {
S
Sujith 已提交
148
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
149
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
150
		if (shortPreamble)
S
Sujith 已提交
151 152 153 154
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
155
	case WLAN_RC_PHY_OFDM:
156
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
157 158 159 160 161 162
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
163 164
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
180 181
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
182 183 184
		txTime = 0;
		break;
	}
185

S
Sujith 已提交
186 187
	return txTime;
}
188
EXPORT_SYMBOL(ath9k_hw_computetxtime);
189

190
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
191 192
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
193
{
S
Sujith 已提交
194
	int8_t extoff;
195

S
Sujith 已提交
196 197 198 199
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
200 201
	}

202
	if (IS_CHAN_HT40PLUS(chan)) {
S
Sujith 已提交
203 204 205 206 207 208 209 210
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
211

S
Sujith 已提交
212 213
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
214
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
215
	centers->ext_center =
216
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
217 218
}

S
Sujith 已提交
219 220 221 222
/******************/
/* Chip Revisions */
/******************/

223
static void ath9k_hw_read_revisions(struct ath_hw *ah)
224
{
S
Sujith 已提交
225
	u32 val;
226

227 228 229 230
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
231 232 233 234 235 236 237 238 239
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
		if (ah->get_mac_revision) {
			ah->hw_version.macRev = ah->get_mac_revision();
		} else {
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
240 241 242 243 244
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
G
Gabor Juhos 已提交
245 246 247
	case AR9300_DEVID_QCA955X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9550;
		return;
248 249 250
	case AR9300_DEVID_AR953X:
		ah->hw_version.macVersion = AR_SREV_VERSION_9531;
		return;
251 252
	}

S
Sujith 已提交
253
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
254

S
Sujith 已提交
255 256
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
257 258 259
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
260

261
		if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
262 263 264 265
			ah->is_pciexpress = true;
		else
			ah->is_pciexpress = (val &
					     AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
266 267
	} else {
		if (!AR_SREV_9100(ah))
268
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
269

270
		ah->hw_version.macRev = val & AR_SREV_REVISION;
271

272
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
273
			ah->is_pciexpress = true;
S
Sujith 已提交
274
	}
275 276
}

S
Sujith 已提交
277 278 279 280
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

281
static void ath9k_hw_disablepcie(struct ath_hw *ah)
282
{
283
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
284
		return;
285

S
Sujith 已提交
286 287 288 289 290 291 292 293 294
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
295

S
Sujith 已提交
296
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
297 298
}

299
/* This should work for all families including legacy */
300
static bool ath9k_hw_chip_test(struct ath_hw *ah)
301
{
302
	struct ath_common *common = ath9k_hw_common(ah);
303
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
304
	u32 regHold[2];
J
Joe Perches 已提交
305 306 307
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
308
	int i, j, loop_max;
309

310 311 312 313 314 315 316
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
317 318
		u32 addr = regAddr[i];
		u32 wrData, rdData;
319

S
Sujith 已提交
320 321 322 323 324 325
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
326 327 328
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
329 330 331 332 333 334 335 336
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
337 338 339
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
340 341
				return false;
			}
342
		}
S
Sujith 已提交
343
		REG_WRITE(ah, regAddr[i], regHold[i]);
344
	}
S
Sujith 已提交
345
	udelay(100);
346

347 348 349
	return true;
}

350
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
351
{
352 353
	struct ath_common *common = ath9k_hw_common(ah);

354 355
	ah->config.dma_beacon_response_time = 1;
	ah->config.sw_beacon_response_time = 6;
356 357
	ah->config.cwm_ignore_extcca = 0;
	ah->config.analog_shiftreg = 1;
358

S
Sujith 已提交
359
	ah->config.rx_intr_mitigation = true;
360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
378
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396

	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
		     !ah->is_pciexpress)) {
			ah->config.serialize_regmode = SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode = SER_REG_MODE_OFF;
		}
	}

	ath_dbg(common, RESET, "serialize_regmode is %d\n",
		ah->config.serialize_regmode);

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
397 398
}

399
static void ath9k_hw_init_defaults(struct ath_hw *ah)
400
{
401 402 403 404 405
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;

406 407
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
408

409 410
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
			       AR_STA_ID1_MCAST_KSRCH;
411 412
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
413

414
	ah->slottime = ATH9K_SLOT_TIME_9;
415
	ah->globaltxtimeout = (u32) -1;
416
	ah->power_mode = ATH9K_PM_UNDEFINED;
417
	ah->htc_reset_init = true;
418 419 420 421 422 423 424 425 426

	ah->ani_function = ATH9K_ANI_ALL;
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
	else
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
427 428
}

429
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
430
{
431
	struct ath_common *common = ath9k_hw_common(ah);
432 433 434
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
435
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
436 437 438

	sum = 0;
	for (i = 0; i < 3; i++) {
439
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
440
		sum += eeval;
441 442
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
443
	}
S
Sujith 已提交
444
	if (sum == 0 || sum == 0xffff * 3)
445 446 447 448 449
		return -EADDRNOTAVAIL;

	return 0;
}

450
static int ath9k_hw_post_init(struct ath_hw *ah)
451
{
S
Sujith Manoharan 已提交
452
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
453
	int ecode;
454

S
Sujith Manoharan 已提交
455
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
456 457 458
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
459

460 461 462 463 464
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
465

466
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
467 468
	if (ecode != 0)
		return ecode;
469

470
	ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
J
Joe Perches 已提交
471 472
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
473

474
	ath9k_hw_ani_init(ah);
475

476 477 478 479
	/*
	 * EEPROM needs to be initialized before we do this.
	 * This is required for regulatory compliance.
	 */
480
	if (AR_SREV_9300_20_OR_LATER(ah)) {
481 482
		u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
		if ((regdmn & 0xF0) == CTL_FCC) {
483 484
			ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
			ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
485 486 487
		}
	}

488 489 490
	return 0;
}

491
static int ath9k_hw_attach_ops(struct ath_hw *ah)
492
{
493 494 495 496 497
	if (!AR_SREV_9300_20_OR_LATER(ah))
		return ar9002_hw_attach_ops(ah);

	ar9003_hw_attach_ops(ah);
	return 0;
498 499
}

500 501
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
502
{
503
	struct ath_common *common = ath9k_hw_common(ah);
504
	int r = 0;
505

506 507
	ath9k_hw_read_revisions(ah);

508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
	case AR_SREV_VERSION_9330:
	case AR_SREV_VERSION_9485:
	case AR_SREV_VERSION_9340:
	case AR_SREV_VERSION_9462:
	case AR_SREV_VERSION_9550:
	case AR_SREV_VERSION_9565:
524
	case AR_SREV_VERSION_9531:
525 526 527 528 529 530 531 532
		break;
	default:
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
		return -EOPNOTSUPP;
	}

533 534 535 536 537
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
538 539 540 541 542
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->WARegVal = REG_READ(ah, AR_WA);
		ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
				 AR_WA_ASPM_TIMER_BASED_DISABLE);
	}
543

544
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
545
		ath_err(common, "Couldn't reset chip\n");
546
		return -EIO;
547 548
	}

549 550 551 552 553
	if (AR_SREV_9565(ah)) {
		ah->WARegVal |= AR_WA_BIT22;
		REG_WRITE(ah, AR_WA, ah->WARegVal);
	}

554 555 556
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

557 558 559
	r = ath9k_hw_attach_ops(ah);
	if (r)
		return r;
560

561
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
562
		ath_err(common, "Couldn't wakeup chip\n");
563
		return -EIO;
564 565
	}

566
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
567
	    AR_SREV_9330(ah) || AR_SREV_9550(ah))
568 569
		ah->is_pciexpress = false;

570 571 572
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

573
	if (!ah->is_pciexpress)
574 575
		ath9k_hw_disablepcie(ah);

576
	r = ath9k_hw_post_init(ah);
577
	if (r)
578
		return r;
579 580

	ath9k_hw_init_mode_gain_regs(ah);
581 582 583 584
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

585 586
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
587
		ath_err(common, "Failed to initialize MAC address\n");
588
		return r;
589 590
	}

591
	ath9k_hw_init_hang_checks(ah);
592

593 594
	common->state = ATH_HW_INITIALIZED;

595
	return 0;
596 597
}

598
int ath9k_hw_init(struct ath_hw *ah)
599
{
600 601
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
602

603
	/* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
604 605 606 607 608 609 610 611
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
612 613
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
614
	case AR2427_DEVID_PCIE:
615
	case AR9300_DEVID_PCIE:
616
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
617
	case AR9300_DEVID_AR9330:
618
	case AR9300_DEVID_AR9340:
G
Gabor Juhos 已提交
619
	case AR9300_DEVID_QCA955X:
L
Luis R. Rodriguez 已提交
620
	case AR9300_DEVID_AR9580:
621
	case AR9300_DEVID_AR9462:
622
	case AR9485_DEVID_AR1111:
623
	case AR9300_DEVID_AR9565:
624
	case AR9300_DEVID_AR953X:
625 626 627 628
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
629 630
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
631 632
		return -EOPNOTSUPP;
	}
633

634 635
	ret = __ath9k_hw_init(ah);
	if (ret) {
636 637 638
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
639 640
		return ret;
	}
641

642
	return 0;
643
}
644
EXPORT_SYMBOL(ath9k_hw_init);
645

646
static void ath9k_hw_init_qos(struct ath_hw *ah)
647
{
S
Sujith 已提交
648 649
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
650 651
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
652

S
Sujith 已提交
653 654 655 656 657 658 659 660 661 662
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
663 664

	REGWRITE_BUFFER_FLUSH(ah);
665 666
}

667
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
668
{
669 670 671
	struct ath_common *common = ath9k_hw_common(ah);
	int i = 0;

672 673 674
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
675

676 677
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {

678
		udelay(100);
679

680 681 682 683 684 685 686 687
		if (WARN_ON_ONCE(i >= 100)) {
			ath_err(common, "PLL4 meaurement not done\n");
			break;
		}

		i++;
	}

688
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
689 690 691
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

692
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
693
			      struct ath9k_channel *chan)
694
{
695 696
	u32 pll;

697
	if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
698 699 700 701 702 703 704
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
705

706 707 708 709 710 711
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
712 713

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
714 715 716
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
717
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
718
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
719

720
		/* program BB PLL phase_shift to 0x6 */
721
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
722 723 724 725
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
726
		udelay(1000);
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
760
	} else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
761 762 763 764 765 766 767 768 769 770 771 772 773
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
			pll2_divint = 0x54;
			pll2_divfrac = 0x1eb85;
			refdiv = 3;
		} else {
774 775 776 777 778 779 780 781 782
			if (AR_SREV_9340(ah)) {
				pll2_divint = 88;
				pll2_divfrac = 0;
				refdiv = 5;
			} else {
				pll2_divint = 0x11;
				pll2_divfrac = 0x26666;
				refdiv = 1;
			}
783 784 785 786 787 788 789 790 791 792 793 794
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval |= (0x1 << 16);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
795 796 797 798 799 800
		if (AR_SREV_9340(ah))
			regval = (regval & 0x80071fff) | (0x1 << 30) |
				 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
		else
			regval = (regval & 0x80071fff) | (0x3 << 30) |
				 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
801 802 803 804
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		REG_WRITE(ah, AR_PHY_PLL_MODE,
			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
		udelay(1000);
805
	}
806 807

	pll = ath9k_hw_compute_pll_control(ah, chan);
808 809
	if (AR_SREV_9565(ah))
		pll |= 0x40000;
810
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
811

812 813
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
	    AR_SREV_9550(ah))
814 815
		udelay(1000);

816 817
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
818 819
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
820 821
	}

S
Sujith 已提交
822 823 824
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
825

826
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
827 828 829 830 831 832 833 834 835 836 837
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
838 839
}

840
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
841
					  enum nl80211_iftype opmode)
842
{
843
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
844
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
845 846 847 848
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
849

850
	if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
851 852
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

853 854 855 856 857 858
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
859

860 861 862 863 864 865
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
866

867 868 869 870
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
871

S
Sujith 已提交
872 873
	ENABLE_REGWRITE_BUFFER(ah);

874
	REG_WRITE(ah, AR_IMR, imr_reg);
875 876
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
877

S
Sujith 已提交
878 879
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
880
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
881 882
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
883

S
Sujith 已提交
884 885
	REGWRITE_BUFFER_FLUSH(ah);

886 887 888 889 890 891
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
892 893
}

894 895 896 897 898 899 900
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

901
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
902
{
903 904 905
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
906 907
}

908
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
909
{
910 911 912 913 914 915 916 917 918 919
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
920
}
S
Sujith 已提交
921

922
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
923 924
{
	if (tu > 0xFFFF) {
925 926
		ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
			tu);
927
		ah->globaltxtimeout = (u32) -1;
928 929 930
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
931
		ah->globaltxtimeout = tu;
932 933 934 935
		return true;
	}
}

936
void ath9k_hw_init_global_settings(struct ath_hw *ah)
937
{
938 939
	struct ath_common *common = ath9k_hw_common(ah);
	const struct ath9k_channel *chan = ah->curchan;
940
	int acktimeout, ctstimeout, ack_offset = 0;
941
	int slottime;
942
	int sifstime;
943 944
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
945

946
	ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
J
Joe Perches 已提交
947
		ah->misc_mode);
948

949 950 951
	if (!chan)
		return;

952
	if (ah->misc_mode != 0)
953
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
954

955 956 957 958
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
959 960
	tx_lat = 54;

961 962 963 964 965
	if (IS_CHAN_5GHZ(chan))
		sifstime = 16;
	else
		sifstime = 10;

966 967 968 969 970 971 972
	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

973
		sifstime = 32;
974
		ack_offset = 16;
975 976 977
		slottime = 13;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
978
		rx_lat = (rx_lat * 4) - 1;
979 980 981 982
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

983
		sifstime = 64;
984
		ack_offset = 32;
985 986
		slottime = 21;
	} else {
987 988 989 990 991 992 993 994
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
995 996 997 998 999
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
	}
1000

1001
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1002 1003
	slottime += 3 * ah->coverage_class;
	acktimeout = slottime + sifstime + ack_offset;
1004
	ctstimeout = acktimeout;
1005 1006 1007

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
1008
	 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
1009 1010 1011 1012
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
1013
	if (IS_CHAN_2GHZ(chan) &&
1014
	    !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
1015
		acktimeout += 64 - sifstime - ah->slottime;
1016 1017 1018
		ctstimeout += 48 - sifstime - ah->slottime;
	}

1019 1020
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1021
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1022
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1023 1024
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1025 1026 1027 1028 1029 1030 1031 1032

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1033
}
1034
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1035

S
Sujith 已提交
1036
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1037
{
1038 1039
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1040
	if (common->state < ATH_HW_INITIALIZED)
1041
		return;
1042

1043
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
S
Sujith 已提交
1044
}
S
Sujith 已提交
1045
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1046 1047 1048 1049 1050

/*******/
/* INI */
/*******/

1051
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1052 1053 1054
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

F
Felix Fietkau 已提交
1055
	if (IS_CHAN_2GHZ(chan))
1056 1057 1058 1059 1060 1061 1062
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1063 1064 1065 1066
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1067
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1068
{
1069
	struct ath_common *common = ath9k_hw_common(ah);
1070
	int txbuf_size;
S
Sujith 已提交
1071

S
Sujith 已提交
1072 1073
	ENABLE_REGWRITE_BUFFER(ah);

1074 1075 1076
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1077 1078
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1079

1080 1081 1082
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1083
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1084

S
Sujith 已提交
1085 1086
	REGWRITE_BUFFER_FLUSH(ah);

1087 1088 1089 1090 1091
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1092 1093
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1094

S
Sujith 已提交
1095
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1096

1097 1098 1099
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1100
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1101

1102 1103 1104
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1105 1106
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1107 1108 1109 1110 1111 1112 1113 1114
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1115 1116 1117 1118
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1119
	if (AR_SREV_9285(ah)) {
1120 1121 1122 1123
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
1124 1125 1126 1127 1128 1129
		txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else if (AR_SREV_9340_13_OR_LATER(ah)) {
		/* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
		txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
	} else {
		txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
S
Sujith 已提交
1130
	}
1131

1132 1133 1134
	if (!AR_SREV_9271(ah))
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);

S
Sujith 已提交
1135 1136
	REGWRITE_BUFFER_FLUSH(ah);

1137 1138
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1139 1140
}

1141
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1142
{
1143 1144
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1145 1146

	switch (opmode) {
1147
	case NL80211_IFTYPE_ADHOC:
1148
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1149
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1150
		break;
1151
	case NL80211_IFTYPE_MESH_POINT:
1152 1153 1154
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1155
	case NL80211_IFTYPE_STATION:
1156
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1157
		break;
1158
	default:
1159 1160
		if (!ah->is_monitoring)
			set = 0;
1161
		break;
S
Sujith 已提交
1162
	}
1163
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1164 1165
}

1166 1167
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
/* AR9330 WAR:
 * call external reset function to reset WMAC if:
 * - doing a cold reset
 * - we have pending frames in the TX queues.
 */
static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
{
	int i, npend = 0;

	for (i = 0; i < AR_NUM_QCU; i++) {
		npend = ath9k_hw_numtxpending(ah, i);
		if (npend)
			break;
	}

	if (ah->external_reset &&
	    (npend || type == ATH9K_RESET_COLD)) {
		int reset_err = 0;

		ath_dbg(ath9k_hw_common(ah), RESET,
			"reset MAC via external reset\n");

		reset_err = ah->external_reset();
		if (reset_err) {
			ath_err(ath9k_hw_common(ah),
				"External reset failed, err=%d\n",
				reset_err);
			return false;
		}

		REG_WRITE(ah, AR_RTC_RESET, 1);
	}

	return true;
}

1219
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1220 1221 1222 1223
{
	u32 rst_flags;
	u32 tmpReg;

1224
	if (AR_SREV_9100(ah)) {
1225 1226
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1227 1228 1229
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1230 1231
	ENABLE_REGWRITE_BUFFER(ah);

1232 1233 1234 1235 1236
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1237 1238 1239 1240 1241 1242 1243 1244
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1245 1246 1247 1248 1249 1250 1251
		if (AR_SREV_9340(ah))
			tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
		else
			tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
				  AR_INTR_SYNC_RADM_CPL_TIMEOUT;

		if (tmpReg) {
1252
			u32 val;
S
Sujith 已提交
1253
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1254 1255 1256 1257 1258 1259 1260

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1261 1262 1263 1264 1265 1266 1267
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1268
	if (AR_SREV_9330(ah)) {
1269 1270
		if (!ath9k_hw_ar9330_reset_war(ah, type))
			return false;
1271 1272
	}

1273
	if (ath9k_hw_mci_is_enabled(ah))
1274
		ar9003_mci_check_gpm_offset(ah);
1275

1276
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1277 1278 1279

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith Manoharan 已提交
1280 1281 1282 1283 1284 1285
	if (AR_SREV_9300_20_OR_LATER(ah))
		udelay(50);
	else if (AR_SREV_9100(ah))
		udelay(10000);
	else
		udelay(100);
S
Sujith 已提交
1286

1287
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1288
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1289
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
S
Sujith 已提交
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1302
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1303
{
S
Sujith 已提交
1304 1305
	ENABLE_REGWRITE_BUFFER(ah);

1306 1307 1308 1309 1310
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1311 1312 1313
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1314
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1315 1316
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1317
	REG_WRITE(ah, AR_RTC_RESET, 0);
1318

S
Sujith 已提交
1319 1320
	REGWRITE_BUFFER_FLUSH(ah);

1321
	udelay(2);
1322 1323

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1324 1325
		REG_WRITE(ah, AR_RC, 0);

1326
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1327 1328 1329 1330

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1331 1332
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1333
		ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
S
Sujith 已提交
1334
		return false;
1335 1336
	}

S
Sujith 已提交
1337 1338 1339
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1340
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1341
{
1342
	bool ret = false;
1343

1344 1345 1346 1347 1348
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1349 1350 1351
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

1352 1353 1354
	if (!ah->reset_power_on)
		type = ATH9K_RESET_POWER_ON;

S
Sujith 已提交
1355 1356
	switch (type) {
	case ATH9K_RESET_POWER_ON:
1357
		ret = ath9k_hw_set_reset_power_on(ah);
1358
		if (ret)
1359
			ah->reset_power_on = true;
1360
		break;
S
Sujith 已提交
1361 1362
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
1363 1364
		ret = ath9k_hw_set_reset(ah, type);
		break;
S
Sujith 已提交
1365
	default:
1366
		break;
S
Sujith 已提交
1367
	}
1368 1369

	return ret;
1370 1371
}

1372
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1373
				struct ath9k_channel *chan)
1374
{
1375 1376 1377 1378 1379 1380 1381
	int reset_type = ATH9K_RESET_WARM;

	if (AR_SREV_9280(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
			reset_type = ATH9K_RESET_POWER_ON;
		else
			reset_type = ATH9K_RESET_COLD;
1382 1383 1384
	} else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
		   (REG_READ(ah, AR_CR) & AR_CR_RXE))
		reset_type = ATH9K_RESET_COLD;
1385 1386

	if (!ath9k_hw_set_reset_reg(ah, reset_type))
S
Sujith 已提交
1387
		return false;
1388

1389
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1390
		return false;
1391

1392
	ah->chip_fullsleep = false;
1393 1394 1395

	if (AR_SREV_9330(ah))
		ar9003_hw_internal_regulator_apply(ah);
S
Sujith 已提交
1396
	ath9k_hw_init_pll(ah, chan);
1397

S
Sujith 已提交
1398
	return true;
1399 1400
}

1401
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1402
				    struct ath9k_channel *chan)
1403
{
1404
	struct ath_common *common = ath9k_hw_common(ah);
1405 1406
	struct ath9k_hw_capabilities *pCap = &ah->caps;
	bool band_switch = false, mode_diff = false;
1407
	u8 ini_reloaded = 0;
1408
	u32 qnum;
1409
	int r;
1410

1411
	if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
1412 1413 1414
		u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
		band_switch = !!(flags_diff & CHANNEL_5GHZ);
		mode_diff = !!(flags_diff & ~CHANNEL_HT);
1415
	}
1416 1417 1418

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1419
			ath_dbg(common, QUEUE,
J
Joe Perches 已提交
1420
				"Transmit frames pending on queue %d\n", qnum);
1421 1422 1423 1424
			return false;
		}
	}

1425
	if (!ath9k_hw_rfbus_req(ah)) {
1426
		ath_err(common, "Could not kill baseband RX\n");
1427 1428 1429
		return false;
	}

1430
	if (band_switch || mode_diff) {
1431 1432 1433
		ath9k_hw_mark_phy_inactive(ah);
		udelay(5);

1434 1435
		if (band_switch)
			ath9k_hw_init_pll(ah, chan);
1436 1437 1438 1439 1440 1441 1442

		if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
			ath_err(common, "Failed to do fast channel change\n");
			return false;
		}
	}

1443
	ath9k_hw_set_channel_regs(ah, chan);
1444

1445
	r = ath9k_hw_rf_set_freq(ah, chan);
1446
	if (r) {
1447
		ath_err(common, "Failed to set channel\n");
1448
		return false;
1449
	}
1450
	ath9k_hw_set_clockrate(ah);
1451
	ath9k_hw_apply_txpower(ah, chan, false);
1452

F
Felix Fietkau 已提交
1453
	ath9k_hw_set_delta_slope(ah, chan);
1454
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1455

1456 1457
	if (band_switch || ini_reloaded)
		ah->eep_ops->set_board_values(ah, chan);
1458

1459 1460
	ath9k_hw_init_bb(ah, chan);
	ath9k_hw_rfbus_done(ah);
1461

1462 1463 1464
	if (band_switch || ini_reloaded) {
		ah->ah_flags |= AH_FASTCC;
		ath9k_hw_init_cal(ah, chan);
1465
		ah->ah_flags &= ~AH_FASTCC;
1466 1467
	}

S
Sujith 已提交
1468 1469 1470
	return true;
}

1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
void ath9k_hw_check_nav(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);
	u32 val;

	val = REG_READ(ah, AR_NAV);
	if (val != 0xdeadbeef && val > 0x7fff) {
		ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
		REG_WRITE(ah, AR_NAV, 0);
	}
}
EXPORT_SYMBOL(ath9k_hw_check_nav);

1498
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1499
{
1500 1501 1502
	int count = 50;
	u32 reg;

1503 1504 1505
	if (AR_SREV_9300(ah))
		return !ath9k_hw_detect_mac_hang(ah);

1506
	if (AR_SREV_9285_12_OR_LATER(ah))
1507 1508 1509 1510
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1511

1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1524

1525
	return false;
J
Johannes Berg 已提交
1526
}
1527
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1528

1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
static void ath9k_hw_init_mfp(struct ath_hw *ah)
{
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else {
		ah->sw_mgmt_crypto = true;
	}
}

static void ath9k_hw_reset_opmode(struct ath_hw *ah,
				  u32 macStaId1, u32 saveDefAntenna)
{
	struct ath_common *common = ath9k_hw_common(ah);

	ENABLE_REGWRITE_BUFFER(ah);

1557
	REG_RMW(ah, AR_STA_ID1, macStaId1
1558
		  | AR_STA_ID1_RTS_USE_DEF
1559 1560
		  | ah->sta_id1_defaults,
		  ~AR_STA_ID1_SADH_MASK);
1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
	ath_hw_setbssidmask(common);
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
	ath9k_hw_write_associd(ah);
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

	REGWRITE_BUFFER_FLUSH(ah);

	ath9k_hw_set_operating_mode(ah, ah->opmode);
}

static void ath9k_hw_init_queues(struct ath_hw *ah)
{
	int i;

	ENABLE_REGWRITE_BUFFER(ah);

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

	REGWRITE_BUFFER_FLUSH(ah);

	ah->intr_txqs = 0;
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		ath9k_hw_resettxqueue(ah, i);
}

/*
 * For big endian systems turn on swapping for descriptors
 */
static void ath9k_hw_init_desc(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);

	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
			ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
				mask);
		} else {
			mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
			ath_dbg(common, RESET, "Setting CFG 0x%x\n",
				REG_READ(ah, AR_CFG));
		}
	} else {
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
#ifdef __BIG_ENDIAN
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
			 AR_SREV_9550(ah))
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
#endif
	}
}

1625 1626 1627 1628 1629 1630 1631
/*
 * Fast channel change:
 * (Change synthesizer based on channel freq without resetting chip)
 */
static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
{
	struct ath_common *common = ath9k_hw_common(ah);
1632
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	int ret;

	if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
		goto fail;

	if (ah->chip_fullsleep)
		goto fail;

	if (!ah->curchan)
		goto fail;

	if (chan->channel == ah->curchan->channel)
		goto fail;

1647 1648 1649 1650
	if ((ah->curchan->channelFlags | chan->channelFlags) &
	    (CHANNEL_HALF | CHANNEL_QUARTER))
		goto fail;

1651
	/*
F
Felix Fietkau 已提交
1652
	 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
1653
	 */
F
Felix Fietkau 已提交
1654
	if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
1655
	    ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
F
Felix Fietkau 已提交
1656
		goto fail;
1657 1658 1659 1660 1661 1662 1663 1664

	if (!ath9k_hw_check_alive(ah))
		goto fail;

	/*
	 * For AR9462, make sure that calibration data for
	 * re-using are present.
	 */
S
Sujith Manoharan 已提交
1665
	if (AR_SREV_9462(ah) && (ah->caldata &&
1666 1667 1668
				 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
				  !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
1669 1670 1671 1672 1673 1674 1675 1676 1677
		goto fail;

	ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
		ah->curchan->channel, chan->channel);

	ret = ath9k_hw_channel_change(ah, chan);
	if (!ret)
		goto fail;

S
Sujith Manoharan 已提交
1678
	if (ath9k_hw_mci_is_enabled(ah))
1679
		ar9003_mci_2g5g_switch(ah, false);
1680

1681 1682 1683
	ath9k_hw_loadnf(ah, ah->curchan);
	ath9k_hw_start_nfcal(ah, true);

1684 1685 1686 1687 1688 1689 1690 1691
	if (AR_SREV_9271(ah))
		ar9002_hw_load_ani_reg(ah, chan);

	return 0;
fail:
	return -EINVAL;
}

1692
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1693
		   struct ath9k_hw_cal_data *caldata, bool fastcc)
1694
{
1695
	struct ath_common *common = ath9k_hw_common(ah);
1696
	struct timespec ts;
1697 1698 1699
	u32 saveLedState;
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1700
	u64 tsf = 0;
1701
	s64 usec = 0;
1702
	int r;
1703
	bool start_mci_reset = false;
1704 1705
	bool save_fullsleep = ah->chip_fullsleep;

S
Sujith Manoharan 已提交
1706
	if (ath9k_hw_mci_is_enabled(ah)) {
1707 1708 1709
		start_mci_reset = ar9003_mci_start_reset(ah, chan);
		if (start_mci_reset)
			return 0;
1710 1711
	}

1712
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1713
		return -EIO;
1714

1715 1716
	if (ah->curchan && !ah->chip_fullsleep)
		ath9k_hw_getnf(ah, ah->curchan);
1717

1718
	ah->caldata = caldata;
1719
	if (caldata && (chan->channel != caldata->channel ||
F
Felix Fietkau 已提交
1720
			chan->channelFlags != caldata->channelFlags)) {
1721 1722 1723
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
1724
	} else if (caldata) {
1725
		clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
1726
	}
1727
	ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
1728

1729 1730 1731 1732
	if (fastcc) {
		r = ath9k_hw_do_fastcc(ah, chan);
		if (!r)
			return r;
1733 1734
	}

S
Sujith Manoharan 已提交
1735
	if (ath9k_hw_mci_is_enabled(ah))
1736
		ar9003_mci_stop_bt(ah, save_fullsleep);
1737

1738 1739 1740 1741 1742 1743
	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

1744 1745 1746
	/* Save TSF before chip reset, a cold reset clears it */
	tsf = ath9k_hw_gettsf64(ah);
	getrawmonotonic(&ts);
1747
	usec = ts.tv_sec * 1000000ULL + ts.tv_nsec / 1000;
S
Sujith 已提交
1748

1749 1750 1751 1752 1753 1754
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1755 1756
	ah->paprd_table_write_done = false;

1757
	/* Only required on the first reset */
1758 1759 1760 1761 1762 1763 1764
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1765
	if (!ath9k_hw_chip_reset(ah, chan)) {
1766
		ath_err(common, "Chip reset failed\n");
1767
		return -EINVAL;
1768 1769
	}

1770
	/* Only required on the first reset */
1771 1772 1773 1774 1775 1776 1777 1778
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1779
	/* Restore TSF */
1780
	getrawmonotonic(&ts);
1781
	usec = ts.tv_sec * 1000000ULL + ts.tv_nsec / 1000 - usec;
1782
	ath9k_hw_settsf64(ah, tsf + usec);
S
Sujith 已提交
1783

1784
	if (AR_SREV_9280_20_OR_LATER(ah))
1785
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1786

S
Sujith 已提交
1787 1788 1789
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1790
	r = ath9k_hw_process_ini(ah, chan);
1791 1792
	if (r)
		return r;
1793

1794 1795
	ath9k_hw_set_rfmode(ah, chan);

S
Sujith Manoharan 已提交
1796
	if (ath9k_hw_mci_is_enabled(ah))
1797 1798
		ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);

1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1810
	ath9k_hw_init_mfp(ah);
1811

F
Felix Fietkau 已提交
1812
	ath9k_hw_set_delta_slope(ah, chan);
1813
	ath9k_hw_spur_mitigate_freq(ah, chan);
1814
	ah->eep_ops->set_board_values(ah, chan);
1815

1816
	ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
1817

1818
	r = ath9k_hw_rf_set_freq(ah, chan);
1819 1820
	if (r)
		return r;
1821

1822 1823
	ath9k_hw_set_clockrate(ah);

1824
	ath9k_hw_init_queues(ah);
1825
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1826
	ath9k_hw_ani_cache_ini_regs(ah);
1827 1828
	ath9k_hw_init_qos(ah);

1829
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1830
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1831

1832
	ath9k_hw_init_global_settings(ah);
1833

1834 1835 1836 1837 1838 1839 1840
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1841 1842
	}

1843
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1844 1845 1846

	ath9k_hw_set_dma(ah);

1847 1848
	if (!ath9k_hw_mci_is_enabled(ah))
		REG_WRITE(ah, AR_OBS, 8);
1849

S
Sujith 已提交
1850
	if (ah->config.rx_intr_mitigation) {
1851 1852 1853 1854
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1855 1856 1857 1858 1859
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1860 1861
	ath9k_hw_init_bb(ah, chan);

1862
	if (caldata) {
1863 1864
		clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
		clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
1865
	}
1866
	if (!ath9k_hw_init_cal(ah, chan))
1867
		return -EIO;
1868

S
Sujith Manoharan 已提交
1869
	if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
1870
		return -EIO;
1871

S
Sujith 已提交
1872
	ENABLE_REGWRITE_BUFFER(ah);
1873

1874
	ath9k_hw_restore_chainmask(ah);
1875 1876
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1877 1878
	REGWRITE_BUFFER_FLUSH(ah);

1879
	ath9k_hw_init_desc(ah);
1880

1881
	if (ath9k_hw_btcoex_is_enabled(ah))
1882 1883
		ath9k_hw_btcoex_enable(ah);

S
Sujith Manoharan 已提交
1884
	if (ath9k_hw_mci_is_enabled(ah))
1885
		ar9003_mci_check_bt(ah);
1886

1887 1888 1889
	ath9k_hw_loadnf(ah, chan);
	ath9k_hw_start_nfcal(ah, true);

1890
	if (AR_SREV_9300_20_OR_LATER(ah))
1891
		ar9003_hw_bb_watchdog_config(ah);
1892 1893

	if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
1894 1895
		ar9003_hw_disable_phy_restart(ah);

1896 1897
	ath9k_hw_apply_gpio_override(ah);

1898
	if (AR_SREV_9565(ah) && common->bt_ant_diversity)
1899 1900
		REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);

1901
	return 0;
1902
}
1903
EXPORT_SYMBOL(ath9k_hw_reset);
1904

S
Sujith 已提交
1905 1906 1907 1908
/******************************/
/* Power Management (Chipset) */
/******************************/

1909 1910 1911 1912
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1913
static void ath9k_set_power_sleep(struct ath_hw *ah)
1914
{
S
Sujith 已提交
1915
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1916

1917
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
1918 1919 1920
		REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
		REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
1921 1922 1923 1924
		/* xxx Required for WLAN only case ? */
		REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
		udelay(100);
	}
1925

1926 1927 1928 1929 1930 1931
	/*
	 * Clear the RTC force wake bit to allow the
	 * mac to go to sleep.
	 */
	REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);

1932
	if (ath9k_hw_mci_is_enabled(ah))
1933
		udelay(100);
1934

1935 1936
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1937

1938 1939 1940 1941
	/* Shutdown chip. Active low */
	if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
		REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
		udelay(2);
S
Sujith 已提交
1942
	}
1943 1944

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1945 1946
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1947 1948
}

1949 1950 1951 1952 1953
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1954
static void ath9k_set_power_network_sleep(struct ath_hw *ah)
1955
{
1956
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1957

S
Sujith 已提交
1958
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1959

1960 1961 1962 1963 1964
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
		/* Set WakeOnInterrupt bit; clear ForceWake bit */
		REG_WRITE(ah, AR_RTC_FORCE_WAKE,
			  AR_RTC_FORCE_WAKE_ON_INT);
	} else {
1965

1966 1967 1968 1969 1970 1971 1972 1973 1974
		/* When chip goes into network sleep, it could be waken
		 * up by MCI_INT interrupt caused by BT's HW messages
		 * (LNA_xxx, CONT_xxx) which chould be in a very fast
		 * rate (~100us). This will cause chip to leave and
		 * re-enter network sleep mode frequently, which in
		 * consequence will have WLAN MCI HW to generate lots of
		 * SYS_WAKING and SYS_SLEEPING messages which will make
		 * BT CPU to busy to process.
		 */
1975 1976 1977
		if (ath9k_hw_mci_is_enabled(ah))
			REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
				    AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
1978 1979 1980 1981
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
1982
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
1983

1984
		if (ath9k_hw_mci_is_enabled(ah))
1985
			udelay(30);
1986
	}
1987 1988 1989 1990

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1991 1992
}

1993
static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
1994
{
S
Sujith 已提交
1995 1996
	u32 val;
	int i;
1997

1998 1999 2000 2001 2002 2003
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

2004 2005 2006 2007
	if ((REG_READ(ah, AR_RTC_STATUS) &
	     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
			return false;
S
Sujith 已提交
2008
		}
2009 2010 2011 2012 2013 2014 2015 2016 2017
		if (!AR_SREV_9300_20_OR_LATER(ah))
			ath9k_hw_init_pll(ah, NULL);
	}
	if (AR_SREV_9100(ah))
		REG_SET_BIT(ah, AR_RTC_RESET,
			    AR_RTC_RESET_EN);

	REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
		    AR_RTC_FORCE_WAKE_EN);
2018 2019 2020 2021 2022

	if (AR_SREV_9100(ah))
		udelay(10000);
	else
		udelay(50);
2023

2024 2025 2026 2027 2028
	for (i = POWER_UP_TIME / 50; i > 0; i--) {
		val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
		if (val == AR_RTC_STATUS_ON)
			break;
		udelay(50);
S
Sujith 已提交
2029 2030
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
2031 2032 2033 2034 2035 2036
	}
	if (i == 0) {
		ath_err(ath9k_hw_common(ah),
			"Failed to wakeup in %uus\n",
			POWER_UP_TIME / 20);
		return false;
2037 2038
	}

2039 2040 2041
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_set_power_awake(ah);

S
Sujith 已提交
2042
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2043

S
Sujith 已提交
2044
	return true;
2045 2046
}

2047
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2048
{
2049
	struct ath_common *common = ath9k_hw_common(ah);
2050
	int status = true;
S
Sujith 已提交
2051 2052 2053 2054 2055 2056 2057
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2058 2059 2060
	if (ah->power_mode == mode)
		return status;

2061
	ath_dbg(common, RESET, "%s -> %s\n",
J
Joe Perches 已提交
2062
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2063 2064 2065

	switch (mode) {
	case ATH9K_PM_AWAKE:
2066
		status = ath9k_hw_set_power_awake(ah);
S
Sujith 已提交
2067 2068
		break;
	case ATH9K_PM_FULL_SLEEP:
S
Sujith Manoharan 已提交
2069
		if (ath9k_hw_mci_is_enabled(ah))
2070
			ar9003_mci_set_full_sleep(ah);
2071

2072
		ath9k_set_power_sleep(ah);
2073
		ah->chip_fullsleep = true;
S
Sujith 已提交
2074 2075
		break;
	case ATH9K_PM_NETWORK_SLEEP:
2076
		ath9k_set_power_network_sleep(ah);
S
Sujith 已提交
2077
		break;
2078
	default:
2079
		ath_err(common, "Unknown power mode %u\n", mode);
2080 2081
		return false;
	}
2082
	ah->power_mode = mode;
S
Sujith 已提交
2083

2084 2085 2086 2087 2088
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
2089 2090 2091

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
2092

S
Sujith 已提交
2093
	return status;
2094
}
2095
EXPORT_SYMBOL(ath9k_hw_setpower);
2096

S
Sujith 已提交
2097 2098 2099 2100
/*******************/
/* Beacon Handling */
/*******************/

2101
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2102 2103 2104
{
	int flags = 0;

S
Sujith 已提交
2105 2106
	ENABLE_REGWRITE_BUFFER(ah);

2107
	switch (ah->opmode) {
2108
	case NL80211_IFTYPE_ADHOC:
2109 2110
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
2111
	case NL80211_IFTYPE_MESH_POINT:
2112
	case NL80211_IFTYPE_AP:
2113 2114 2115 2116 2117
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
2118 2119 2120
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2121
	default:
2122 2123
		ath_dbg(ath9k_hw_common(ah), BEACON,
			"%s: unsupported opmode: %d\n", __func__, ah->opmode);
2124 2125
		return;
		break;
2126 2127
	}

2128 2129 2130
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2131

S
Sujith 已提交
2132 2133
	REGWRITE_BUFFER_FLUSH(ah);

2134 2135
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2136
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2137

2138
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2139
				    const struct ath9k_beacon_state *bs)
2140 2141
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2142
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2143
	struct ath_common *common = ath9k_hw_common(ah);
2144

S
Sujith 已提交
2145 2146
	ENABLE_REGWRITE_BUFFER(ah);

2147 2148 2149
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
	REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
2150

S
Sujith 已提交
2151 2152
	REGWRITE_BUFFER_FLUSH(ah);

2153 2154 2155
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

2156
	beaconintval = bs->bs_intval;
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

2170 2171 2172 2173
	ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
2174

S
Sujith 已提交
2175 2176
	ENABLE_REGWRITE_BUFFER(ah);

2177 2178
	REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
	REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
2179

S
Sujith 已提交
2180 2181 2182
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2183

S
Sujith 已提交
2184 2185 2186 2187
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2188

S
Sujith 已提交
2189 2190
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2191

2192 2193
	REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
	REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
2194

S
Sujith 已提交
2195 2196
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2197 2198 2199
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2200

2201 2202
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2203
}
2204
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2205

S
Sujith 已提交
2206 2207 2208 2209
/*******************/
/* HW Capabilities */
/*******************/

2210 2211 2212 2213 2214 2215 2216 2217 2218
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

Z
Zefir Kurtisi 已提交
2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
/**
 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
 * @ah: the atheros hardware data structure
 *
 * We enable DFS support upstream on chipsets which have passed a series
 * of tests. The testing requirements are going to be documented. Desired
 * test requirements are documented at:
 *
 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
 *
 * Once a new chipset gets properly tested an individual commit can be used
 * to document the testing for DFS for that chipset.
 */
static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
{

	switch (ah->hw_version.macVersion) {
2236 2237
	/* for temporary testing DFS with 9280 */
	case AR_SREV_VERSION_9280:
Z
Zefir Kurtisi 已提交
2238 2239
	/* AR9580 will likely be our first target to get testing on */
	case AR_SREV_VERSION_9580:
2240
		return true;
Z
Zefir Kurtisi 已提交
2241 2242 2243 2244 2245
	default:
		return false;
	}
}

2246
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2247
{
2248
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2249
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2250
	struct ath_common *common = ath9k_hw_common(ah);
2251
	unsigned int chip_chainmask;
2252

2253
	u16 eeval;
2254
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2255

S
Sujith 已提交
2256
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2257
	regulatory->current_rd = eeval;
2258

2259
	if (ah->opmode != NL80211_IFTYPE_AP &&
2260
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2261 2262 2263 2264 2265
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
2266 2267
		ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
			regulatory->current_rd);
S
Sujith 已提交
2268
	}
2269

S
Sujith 已提交
2270
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2271
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2272 2273
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
2274 2275 2276
		return -EINVAL;
	}

2277 2278
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2279

2280 2281
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
2282

2283 2284 2285 2286
	if (AR_SREV_9485(ah) ||
	    AR_SREV_9285(ah) ||
	    AR_SREV_9330(ah) ||
	    AR_SREV_9565(ah))
2287
		chip_chainmask = 1;
2288 2289
	else if (AR_SREV_9462(ah))
		chip_chainmask = 3;
2290 2291 2292 2293 2294 2295 2296
	else if (!AR_SREV_9280_20_OR_LATER(ah))
		chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
		chip_chainmask = 3;
	else
		chip_chainmask = 7;

S
Sujith 已提交
2297
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2298 2299 2300 2301
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2302
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2303 2304 2305
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2306
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2307 2308
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2309
	else
2310
		/* Use rx_chainmask from EEPROM. */
2311
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2312

2313 2314
	pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
2315 2316
	ah->txchainmask = pCap->tx_chainmask;
	ah->rxchainmask = pCap->rx_chainmask;
2317

2318
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2319

2320 2321 2322 2323
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2324 2325
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2326
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2327 2328 2329
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2330

2331 2332
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2333 2334
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2335 2336 2337 2338
	else if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->num_gpio_pins = AR9300_NUM_GPIO;
	else if (AR_SREV_9287_11_OR_LATER(ah))
		pCap->num_gpio_pins = AR9287_NUM_GPIO;
2339
	else if (AR_SREV_9285_12_OR_LATER(ah))
2340
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2341
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2342 2343 2344
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2345

2346
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
S
Sujith 已提交
2347
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2348
	else
S
Sujith 已提交
2349
		pCap->rts_aggr_limit = (8 * 1024);
2350

J
Johannes Berg 已提交
2351
#ifdef CONFIG_ATH9K_RFKILL
2352 2353 2354 2355 2356 2357
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2358 2359

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2360
	}
S
Sujith 已提交
2361
#endif
2362
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2363 2364 2365
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2366

2367
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2368 2369 2370
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2371

2372
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2373
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2374
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
2375 2376
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2377 2378 2379
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2380
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2381
		pCap->txs_len = sizeof(struct ar9003_txs);
2382 2383
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2384
		if (AR_SREV_9280_20(ah))
2385
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2386
	}
2387

2388 2389 2390
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2391 2392 2393
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2394
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2395 2396
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2397
	if (AR_SREV_9285(ah)) {
2398 2399 2400
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2401
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
2402
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2403 2404
				ath_info(common, "Enable LNA combining\n");
			}
2405
		}
2406 2407
	}

2408 2409 2410 2411 2412
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}

2413
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
2414
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2415
		if ((ant_div_ctl1 >> 0x6) == 0x3) {
2416
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2417 2418
			ath_info(common, "Enable LNA combining\n");
		}
2419
	}
2420

Z
Zefir Kurtisi 已提交
2421 2422 2423
	if (ath9k_hw_dfs_tested(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_DFS;

2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2436
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2437 2438 2439
		if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
			pCap->hw_caps |= ATH9K_HW_CAP_MCI;

2440
		if (AR_SREV_9462_20_OR_LATER(ah))
2441 2442 2443
			pCap->hw_caps |= ATH9K_HW_CAP_RTT;
	}

2444 2445
	if (AR_SREV_9462(ah))
		pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
2446

S
Sujith Manoharan 已提交
2447 2448 2449 2450
	if (AR_SREV_9300_20_OR_LATER(ah) &&
	    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;

S
Sujith Manoharan 已提交
2451 2452 2453 2454 2455 2456 2457
	/*
	 * Fast channel change across bands is available
	 * only for AR9462 and AR9565.
	 */
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_FCC_BAND_SWITCH;

2458
	return 0;
2459 2460
}

S
Sujith 已提交
2461 2462 2463
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2464

2465
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2466 2467 2468 2469
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2470

S
Sujith 已提交
2471 2472 2473 2474 2475 2476
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2477

S
Sujith 已提交
2478
	gpio_shift = (gpio % 6) * 5;
2479

S
Sujith 已提交
2480 2481 2482 2483
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2484
	} else {
S
Sujith 已提交
2485 2486 2487 2488 2489
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2490 2491 2492
	}
}

2493
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2494
{
S
Sujith 已提交
2495
	u32 gpio_shift;
2496

2497
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2498

S
Sujith 已提交
2499 2500 2501 2502 2503 2504 2505
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2506

S
Sujith 已提交
2507
	gpio_shift = gpio << 1;
S
Sujith 已提交
2508 2509 2510 2511
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2512
}
2513
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2514

2515
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2516
{
2517 2518 2519
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2520
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2521
		return 0xffffffff;
2522

S
Sujith 已提交
2523 2524 2525 2526 2527
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2528 2529
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2530
	else if (AR_SREV_9271(ah))
2531
		return MS_REG_READ(AR9271, gpio) != 0;
2532
	else if (AR_SREV_9287_11_OR_LATER(ah))
2533
		return MS_REG_READ(AR9287, gpio) != 0;
2534
	else if (AR_SREV_9285_12_OR_LATER(ah))
2535
		return MS_REG_READ(AR9285, gpio) != 0;
2536
	else if (AR_SREV_9280_20_OR_LATER(ah))
2537 2538 2539
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2540
}
2541
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2542

2543
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2544
			 u32 ah_signal_type)
2545
{
S
Sujith 已提交
2546
	u32 gpio_shift;
2547

S
Sujith 已提交
2548 2549 2550 2551 2552 2553 2554
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2555

S
Sujith 已提交
2556
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2557 2558 2559 2560 2561
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2562
}
2563
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2564

2565
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2566
{
S
Sujith 已提交
2567 2568 2569 2570 2571 2572 2573
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2574 2575 2576
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2577 2578
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2579
}
2580
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2581

2582
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2583
{
S
Sujith 已提交
2584
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2585
}
2586
EXPORT_SYMBOL(ath9k_hw_setantenna);
2587

S
Sujith 已提交
2588 2589 2590 2591
/*********************/
/* General Operation */
/*********************/

2592
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2593
{
S
Sujith 已提交
2594 2595
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2596

S
Sujith 已提交
2597 2598 2599 2600
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2601

S
Sujith 已提交
2602
	return bits;
2603
}
2604
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2605

2606
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2607
{
S
Sujith 已提交
2608
	u32 phybits;
2609

S
Sujith 已提交
2610 2611
	ENABLE_REGWRITE_BUFFER(ah);

2612
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2613 2614
		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;

S
Sujith 已提交
2615 2616
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2617 2618 2619 2620 2621 2622
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2623

S
Sujith 已提交
2624
	if (phybits)
2625
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2626
	else
2627
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2628 2629

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2630
}
2631
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2632

2633
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2634
{
2635 2636 2637
	if (ath9k_hw_mci_is_enabled(ah))
		ar9003_mci_bt_gain_ctrl(ah);

2638 2639 2640 2641
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
2642
	ah->htc_reset_init = true;
2643
	return true;
S
Sujith 已提交
2644
}
2645
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2646

2647
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2648
{
2649
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2650
		return false;
2651

2652 2653 2654 2655 2656
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2657
}
2658
EXPORT_SYMBOL(ath9k_hw_disable);
2659

2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
{
	enum eeprom_param gain_param;

	if (IS_CHAN_2GHZ(chan))
		gain_param = EEP_ANTENNA_GAIN_2G;
	else
		gain_param = EEP_ANTENNA_GAIN_5G;

	return ah->eep_ops->get_eeprom(ah, gain_param);
}

2672 2673
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
			    bool test)
2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693
{
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
	struct ieee80211_channel *channel;
	int chan_pwr, new_pwr, max_gain;
	int ant_gain, ant_reduction = 0;

	if (!chan)
		return;

	channel = chan->chan;
	chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
	new_pwr = min_t(int, chan_pwr, reg->power_limit);
	max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;

	ant_gain = get_antenna_gain(ah, chan);
	if (ant_gain > max_gain)
		ant_reduction = ant_gain - max_gain;

	ah->eep_ops->set_txpower(ah, chan,
				 ath9k_regd_get_ctl(reg, chan),
2694
				 ant_reduction, new_pwr, test);
2695 2696
}

2697
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2698
{
2699
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2700
	struct ath9k_channel *chan = ah->curchan;
2701
	struct ieee80211_channel *channel = chan->chan;
2702

D
Dan Carpenter 已提交
2703
	reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
2704
	if (test)
2705
		channel->max_power = MAX_RATE_POWER / 2;
2706

2707
	ath9k_hw_apply_txpower(ah, chan, test);
2708

2709 2710
	if (test)
		channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
2711
}
2712
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2713

2714
void ath9k_hw_setopmode(struct ath_hw *ah)
2715
{
2716
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2717
}
2718
EXPORT_SYMBOL(ath9k_hw_setopmode);
2719

2720
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2721
{
S
Sujith 已提交
2722 2723
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2724
}
2725
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2726

2727
void ath9k_hw_write_associd(struct ath_hw *ah)
2728
{
2729 2730 2731 2732 2733
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2734
}
2735
EXPORT_SYMBOL(ath9k_hw_write_associd);
2736

2737 2738
#define ATH9K_MAX_TSF_READ 10

2739
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2740
{
2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2752

2753
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2754

2755
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2756
}
2757
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2758

2759
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2760 2761
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2762
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2763
}
2764
EXPORT_SYMBOL(ath9k_hw_settsf64);
2765

2766
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2767
{
2768 2769
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
2770
		ath_dbg(ath9k_hw_common(ah), RESET,
J
Joe Perches 已提交
2771
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2772

S
Sujith 已提交
2773 2774
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2775
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2776

2777
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
S
Sujith 已提交
2778
{
2779
	if (set)
2780
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2781
	else
2782
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2783
}
2784
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2785

2786
void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
2787 2788 2789
{
	u32 macmode;

2790
	if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2791 2792 2793
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2794

S
Sujith 已提交
2795
	REG_WRITE(ah, AR_2040_MODE, macmode);
2796
}
2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

2829
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2830 2831 2832
{
	return REG_READ(ah, AR_TSF_L32);
}
2833
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2834 2835 2836 2837 2838 2839 2840 2841 2842 2843

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

2844 2845 2846 2847
	if ((timer_index < AR_FIRST_NDP_TIMER) ||
		(timer_index >= ATH_MAX_GEN_TIMER))
		return NULL;

2848
	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2849
	if (timer == NULL)
2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860
		return NULL;

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2861
EXPORT_SYMBOL(ath_gen_timer_alloc);
2862

2863 2864
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
2865
			      u32 timer_next,
2866
			      u32 timer_period)
2867 2868
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2869
	u32 mask = 0;
2870

2871
	timer_table->timer_mask |= BIT(timer->index);
2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

2883
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2884
		/*
2885
		 * Starting from AR9462, each generic timer can select which tsf
2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
		 * to use. But we still follow the old rule, 0 - 7 use tsf and
		 * 8 - 15  use tsf2.
		 */
		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
		else
			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
	}

2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909
	if (timer->trigger)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_TRIG);
	if (timer->overflow)
		mask |= SM(AR_GENTMR_BIT(timer->index),
			   AR_IMR_S5_GENTIMER_THRESH);

	REG_SET_BIT(ah, AR_IMR_S5, mask);

	if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
		ah->imask |= ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
2910
}
2911
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2912

2913
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2914 2915 2916 2917 2918 2919 2920
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

2921 2922 2923 2924 2925 2926 2927 2928 2929 2930
	if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
		/*
		 * Need to switch back to TSF if it was using TSF2.
		 */
		if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				    (1 << timer->index));
		}
	}

2931 2932 2933 2934 2935
	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

2936 2937 2938 2939 2940 2941
	timer_table->timer_mask &= ~BIT(timer->index);

	if (timer_table->timer_mask == 0) {
		ah->imask &= ~ATH9K_INT_GENTIMER;
		ath9k_hw_set_interrupts(ah);
	}
2942
}
2943
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2944 2945 2946 2947 2948 2949 2950 2951 2952

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2953
EXPORT_SYMBOL(ath_gen_timer_free);
2954 2955 2956 2957 2958 2959 2960 2961

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2962 2963
	unsigned long trigger_mask, thresh_mask;
	unsigned int index;
2964 2965 2966 2967

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
2968 2969
	trigger_mask &= timer_table->timer_mask;
	thresh_mask &= timer_table->timer_mask;
2970

2971
	for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
2972
		timer = timer_table->timers[index];
2973 2974 2975 2976
		if (!timer)
		    continue;
		if (!timer->overflow)
		    continue;
2977 2978

		trigger_mask &= ~BIT(index);
2979 2980 2981
		timer->overflow(timer->arg);
	}

2982
	for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
2983
		timer = timer_table->timers[index];
2984 2985 2986 2987
		if (!timer)
		    continue;
		if (!timer->trigger)
		    continue;
2988 2989 2990
		timer->trigger(timer->arg);
	}
}
2991
EXPORT_SYMBOL(ath_gen_timer_isr);
2992

2993 2994 2995 2996
/********/
/* HTC  */
/********/

2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3009 3010
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3011
	{ AR_SREV_VERSION_9300,         "9300" },
3012
	{ AR_SREV_VERSION_9330,         "9330" },
3013
	{ AR_SREV_VERSION_9340,		"9340" },
3014
	{ AR_SREV_VERSION_9485,         "9485" },
3015
	{ AR_SREV_VERSION_9462,         "9462" },
3016
	{ AR_SREV_VERSION_9550,         "9550" },
3017
	{ AR_SREV_VERSION_9565,         "9565" },
3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3035
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3052
static const char *ath9k_hw_rf_name(u16 rf_version)
3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3064 3065 3066 3067 3068 3069

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
3070
	if (AR_SREV_9280_20_OR_LATER(ah)) {
3071 3072 3073 3074
		used = scnprintf(hw_name, len,
				 "Atheros AR%s Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev);
3075 3076
	}
	else {
3077 3078 3079 3080 3081 3082 3083
		used = scnprintf(hw_name, len,
				 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
				 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
				 ah->hw_version.macRev,
				 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
						  & AR_RADIO_SREV_MAJOR)),
				 ah->hw_version.phyRev);
3084 3085 3086 3087 3088
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);