hw.c 104.6 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

20
#include "hw.h"
21
#include "rc.h"
22 23
#include "initvals.h"

24 25 26
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
27

28
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
L
Luis R. Rodriguez 已提交
29
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan);
30
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
31
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
32
			      u32 reg, u32 value);
33

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

S
Sujith 已提交
51 52 53
/********************/
/* Helper Functions */
/********************/
54

55
static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
56
{
57
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
58

59
	if (!ah->curchan) /* should really check for CCK instead */
60 61 62
		return clks / ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
63

64
	return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
65
}
66

67
static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
68
{
69
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
70

71
	if (conf_is_ht40(conf))
S
Sujith 已提交
72 73 74 75
		return ath9k_hw_mac_usec(ah, clks) / 2;
	else
		return ath9k_hw_mac_usec(ah, clks);
}
76

77
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
78
{
79
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
80

81
	if (!ah->curchan) /* should really check for CCK instead */
82 83 84 85
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
86 87
}

88
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
89
{
90
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
91

92
	if (conf_is_ht40(conf))
S
Sujith 已提交
93 94 95 96
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
97

S
Sujith 已提交
98
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
99 100 101
{
	int i;

S
Sujith 已提交
102 103 104
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
105 106 107 108 109
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
110

111 112 113
	ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
		  "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		  timeout, reg, REG_READ(ah, reg), mask, val);
114

S
Sujith 已提交
115
	return false;
116
}
117
EXPORT_SYMBOL(ath9k_hw_wait);
118 119 120 121 122 123 124 125 126 127 128 129 130

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

131
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
132 133
			     u16 flags, u16 *low,
			     u16 *high)
134
{
135
	struct ath9k_hw_capabilities *pCap = &ah->caps;
136

S
Sujith 已提交
137 138 139 140
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
141
	}
S
Sujith 已提交
142 143 144 145 146 147
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
148 149
}

150
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
151
			   u8 phy, int kbps,
S
Sujith 已提交
152 153
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
154
{
S
Sujith 已提交
155
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
156

S
Sujith 已提交
157 158
	if (kbps == 0)
		return 0;
159

160
	switch (phy) {
S
Sujith 已提交
161
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
162
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
163
		if (shortPreamble)
S
Sujith 已提交
164 165 166 167
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
168
	case WLAN_RC_PHY_OFDM:
169
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
170 171 172 173 174 175
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
176 177
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
193
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
194
			  "Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
195 196 197
		txTime = 0;
		break;
	}
198

S
Sujith 已提交
199 200
	return txTime;
}
201
EXPORT_SYMBOL(ath9k_hw_computetxtime);
202

203
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
204 205
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
206
{
S
Sujith 已提交
207
	int8_t extoff;
208

S
Sujith 已提交
209 210 211 212
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
213 214
	}

S
Sujith 已提交
215 216 217 218 219 220 221 222 223 224
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
225

S
Sujith 已提交
226 227
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
228
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
229
	centers->ext_center =
230
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
231 232
}

S
Sujith 已提交
233 234 235 236
/******************/
/* Chip Revisions */
/******************/

237
static void ath9k_hw_read_revisions(struct ath_hw *ah)
238
{
S
Sujith 已提交
239
	u32 val;
240

S
Sujith 已提交
241
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
242

S
Sujith 已提交
243 244
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
245 246 247
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
248
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
249 250
	} else {
		if (!AR_SREV_9100(ah))
251
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
252

253
		ah->hw_version.macRev = val & AR_SREV_REVISION;
254

255
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
256
			ah->is_pciexpress = true;
S
Sujith 已提交
257
	}
258 259
}

260
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
261
{
S
Sujith 已提交
262 263
	u32 val;
	int i;
264

S
Sujith 已提交
265
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
266

S
Sujith 已提交
267 268 269 270
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
271

S
Sujith 已提交
272
	return ath9k_hw_reverse_bits(val, 8);
273 274
}

S
Sujith 已提交
275 276 277 278
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

279
static void ath9k_hw_disablepcie(struct ath_hw *ah)
280
{
281
	if (AR_SREV_9100(ah))
S
Sujith 已提交
282
		return;
283

S
Sujith 已提交
284 285 286 287 288 289 290 291 292
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
293

S
Sujith 已提交
294
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
295 296
}

297
static bool ath9k_hw_chip_test(struct ath_hw *ah)
298
{
299
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
300 301 302 303 304 305 306
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
307

S
Sujith 已提交
308 309 310
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
311

S
Sujith 已提交
312 313 314 315 316 317
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
318 319 320 321 322
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
323 324 325 326 327 328 329 330
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
331 332 333 334 335
				ath_print(common, ATH_DBG_FATAL,
					  "address test failed "
					  "addr: 0x%08x - wr:0x%08x != "
					  "rd:0x%08x\n",
					  addr, wrData, rdData);
S
Sujith 已提交
336 337
				return false;
			}
338
		}
S
Sujith 已提交
339
		REG_WRITE(ah, regAddr[i], regHold[i]);
340
	}
S
Sujith 已提交
341
	udelay(100);
342

343 344 345
	return true;
}

S
Sujith 已提交
346
static const char *ath9k_hw_devname(u16 devid)
347
{
S
Sujith 已提交
348 349 350
	switch (devid) {
	case AR5416_DEVID_PCI:
		return "Atheros 5416";
351 352
	case AR5416_DEVID_PCIE:
		return "Atheros 5418";
S
Sujith 已提交
353 354
	case AR9160_DEVID_PCI:
		return "Atheros 9160";
G
Gabor Juhos 已提交
355 356
	case AR5416_AR9100_DEVID:
		return "Atheros 9100";
S
Sujith 已提交
357 358 359
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
		return "Atheros 9280";
360 361
	case AR9285_DEVID_PCIE:
		return "Atheros 9285";
362 363 364
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
		return "Atheros 9287";
365 366
	}

S
Sujith 已提交
367 368
	return NULL;
}
369

370
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
371 372
{
	int i;
373

374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ht_enable = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
389

S
Sujith 已提交
390
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
391 392
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
393 394
	}

395
	ah->config.intr_mitigation = true;
396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
414
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
415
}
416
EXPORT_SYMBOL(ath9k_hw_init);
417

418
static void ath9k_hw_init_defaults(struct ath_hw *ah)
419
{
420 421 422 423 424 425
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

426 427
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
428 429

	ah->ah_flags = 0;
430
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
431
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
432 433 434
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

435 436 437 438 439 440 441 442
	ah->atim_window = 0;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->acktimeout = (u32) -1;
	ah->ctstimeout = (u32) -1;
	ah->globaltxtimeout = (u32) -1;
443
	ah->power_mode = ATH9K_PM_UNDEFINED;
444 445
}

446
static int ath9k_hw_rf_claim(struct ath_hw *ah)
447
{
S
Sujith 已提交
448 449 450 451 452 453 454 455 456 457 458 459 460 461
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
462
	default:
463 464 465
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Radio Chip Rev 0x%02X not supported\n",
			  val & AR_RADIO_SREV_MAJOR);
S
Sujith 已提交
466
		return -EOPNOTSUPP;
467 468
	}

469
	ah->hw_version.analog5GhzRev = val;
470

S
Sujith 已提交
471
	return 0;
472 473
}

474
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
475
{
476
	struct ath_common *common = ath9k_hw_common(ah);
477 478 479 480 481 482
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
483
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
484
		sum += eeval;
485 486
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
487
	}
S
Sujith 已提交
488
	if (sum == 0 || sum == 0xffff * 3)
489 490 491 492 493
		return -EADDRNOTAVAIL;

	return 0;
}

494
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
495 496 497
{
	u32 rxgain_type;

S
Sujith 已提交
498 499
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
500 501

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
502
			INIT_INI_ARRAY(&ah->iniModesRxGain,
503 504 505
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
506
			INIT_INI_ARRAY(&ah->iniModesRxGain,
507 508 509
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
510
			INIT_INI_ARRAY(&ah->iniModesRxGain,
511 512
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
513
	} else {
514
		INIT_INI_ARRAY(&ah->iniModesRxGain,
515 516
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
517
	}
518 519
}

520
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
521 522 523
{
	u32 txgain_type;

S
Sujith 已提交
524 525
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
526 527

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
528
			INIT_INI_ARRAY(&ah->iniModesTxGain,
529 530 531
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
532
			INIT_INI_ARRAY(&ah->iniModesTxGain,
533 534
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
535
	} else {
536
		INIT_INI_ARRAY(&ah->iniModesTxGain,
537 538
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
539
	}
540 541
}

542
static int ath9k_hw_post_init(struct ath_hw *ah)
543
{
S
Sujith 已提交
544
	int ecode;
545

S
Sujith 已提交
546
	if (!ath9k_hw_chip_test(ah))
S
Sujith 已提交
547
		return -ENODEV;
548

S
Sujith 已提交
549 550
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
551 552
		return ecode;

553
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
554 555
	if (ecode != 0)
		return ecode;
556

557 558 559 560
	ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		  "Eeprom VER: %d, REV: %d\n",
		  ah->eep_ops->get_eeprom_ver(ah),
		  ah->eep_ops->get_eeprom_rev(ah));
561

562 563 564 565 566 567 568 569 570
        if (!AR_SREV_9280_10_OR_LATER(ah)) {
		ecode = ath9k_hw_rf_alloc_ext_banks(ah);
		if (ecode) {
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed allocating banks for "
				  "external radio\n");
			return ecode;
		}
	}
571

S
Sujith 已提交
572 573
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
574
		ath9k_hw_ani_init(ah);
575 576 577 578 579
	}

	return 0;
}

580 581 582 583 584 585 586 587 588 589 590 591
static bool ath9k_hw_devid_supported(u16 devid)
{
	switch (devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
	case AR5416_DEVID_AR9287_PCI:
	case AR5416_DEVID_AR9287_PCIE:
592
	case AR9271_USB:
593 594 595 596 597 598 599
		return true;
	default:
		break;
	}
	return false;
}

600 601 602 603 604 605 606 607 608 609
static bool ath9k_hw_macversion_supported(u32 macversion)
{
	switch (macversion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
610
	case AR_SREV_VERSION_9271:
611
		return true;
612 613 614 615 616 617
	default:
		break;
	}
	return false;
}

618
static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
619
{
S
Sujith 已提交
620 621
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
622 623
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
624
				&adc_gain_cal_single_sample;
625
			ah->adcdc_caldata.calData =
S
Sujith 已提交
626
				&adc_dc_cal_single_sample;
627
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
628 629
				&adc_init_dc_cal;
		} else {
630 631
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
632
				&adc_gain_cal_multi_sample;
633
			ah->adcdc_caldata.calData =
S
Sujith 已提交
634
				&adc_dc_cal_multi_sample;
635
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
636 637
				&adc_init_dc_cal;
		}
638
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
639
	}
640
}
641

642 643
static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
644
	if (AR_SREV_9271(ah)) {
645 646 647 648 649 650 651
		INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
			       ARRAY_SIZE(ar9271Modes_9271), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
			       ARRAY_SIZE(ar9271Common_9271), 2);
		INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
			       ar9271Modes_9271_1_0_only,
			       ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
652 653 654
		return;
	}

655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
				ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
				ARRAY_SIZE(ar9287Common_9287_1_1), 2);
		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
					2);
	} else if (AR_SREV_9287_10_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
				ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
		INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
				ARRAY_SIZE(ar9287Common_9287_1_0), 2);

		if (ah->config.pcie_clock_req)
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_off_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
		else
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
			ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
			ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
				  2);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
685

686

687
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
688
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
689
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
690 691
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

692 693
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
694 695 696
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
697
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
698 699 700 701 702
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
703
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
704
			       ARRAY_SIZE(ar9285Modes_9285), 6);
705
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
706 707
			       ARRAY_SIZE(ar9285Common_9285), 2);

708 709
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
710 711 712
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
713
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
714 715 716 717
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
718
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
719
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
720
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
721
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
722

723 724
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
725 726 727
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
728
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
729 730 731
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
732
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
733 734 735
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
736
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
737
			       ARRAY_SIZE(ar9280Modes_9280), 6);
738
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
739 740
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
741
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
742
			       ARRAY_SIZE(ar5416Modes_9160), 6);
743
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
744
			       ARRAY_SIZE(ar5416Common_9160), 2);
745
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
746
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
747
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
748
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
749
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
750
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
751
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
752
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
753
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
754
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
755
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
756
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
757
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
758
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
759
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
760 761
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
762
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
763 764 765
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
766
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
767 768 769
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
770
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
771
			       ARRAY_SIZE(ar5416Modes_9100), 6);
772
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
773
			       ARRAY_SIZE(ar5416Common_9100), 2);
774
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
775
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
776
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
777
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
778
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
779
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
780
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
781
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
782
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
783
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
784
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
785
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
786
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
787
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
788
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
789
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
790
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
791 792
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
793
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
794
			       ARRAY_SIZE(ar5416Modes), 6);
795
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
796
			       ARRAY_SIZE(ar5416Common), 2);
797
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
798
			       ARRAY_SIZE(ar5416Bank0), 2);
799
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
800
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
801
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
802
			       ARRAY_SIZE(ar5416Bank1), 2);
803
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
804
			       ARRAY_SIZE(ar5416Bank2), 2);
805
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
806
			       ARRAY_SIZE(ar5416Bank3), 3);
807
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
808
			       ARRAY_SIZE(ar5416Bank6), 3);
809
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
810
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
811
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
812
			       ARRAY_SIZE(ar5416Bank7), 2);
813
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
814
			       ARRAY_SIZE(ar5416Addac), 2);
815
	}
816
}
817

818 819
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
820
	if (AR_SREV_9287_11_OR_LATER(ah))
821 822 823 824 825 826 827 828 829 830
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
	else if (AR_SREV_9287_10(ah))
		INIT_INI_ARRAY(&ah->iniModesRxGain,
		ar9287Modes_rx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
	else if (AR_SREV_9280_20(ah))
		ath9k_hw_init_rxgain_ini(ah);

831
	if (AR_SREV_9287_11_OR_LATER(ah)) {
832 833 834 835 836 837 838 839 840 841
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_1,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
	} else if (AR_SREV_9287_10(ah)) {
		INIT_INI_ARRAY(&ah->iniModesTxGain,
		ar9287Modes_tx_gain_9287_1_0,
		ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
	} else if (AR_SREV_9280_20(ah)) {
		ath9k_hw_init_txgain_ini(ah);
	} else if (AR_SREV_9285_12_OR_LATER(ah)) {
842 843 844 845 846 847 848 849 850 851 852 853 854 855
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_high_power_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
		} else {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_original_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
		}

	}
856
}
857

858 859 860
static void ath9k_hw_init_11a_eeprom_fix(struct ath_hw *ah)
{
	u32 i, j;
S
Sujith 已提交
861 862 863 864 865

	if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
	    test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {

		/* EEPROM Fixup */
866 867
		for (i = 0; i < ah->iniModes.ia_rows; i++) {
			u32 reg = INI_RA(&ah->iniModes, i, 0);
868

869 870
			for (j = 1; j < ah->iniModes.ia_columns; j++) {
				u32 val = INI_RA(&ah->iniModes, i, j);
871

872
				INI_RA(&ah->iniModes, i, j) =
873
					ath9k_hw_ini_fixup(ah,
874
							   &ah->eeprom.def,
S
Sujith 已提交
875 876
							   reg, val);
			}
877
		}
S
Sujith 已提交
878
	}
879 880
}

881
int ath9k_hw_init(struct ath_hw *ah)
882
{
883
	struct ath_common *common = ath9k_hw_common(ah);
884
	int r = 0;
885

886 887 888 889
	if (!ath9k_hw_devid_supported(ah->hw_version.devid)) {
		ath_print(common, ATH_DBG_FATAL,
			  "Unsupported device ID: 0x%0x\n",
			  ah->hw_version.devid);
890
		return -EOPNOTSUPP;
891
	}
892 893 894 895 896

	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
897 898
		ath_print(common, ATH_DBG_FATAL,
			  "Couldn't reset chip\n");
899
		return -EIO;
900 901
	}

902
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
903
		ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
904
		return -EIO;
905 906 907 908 909 910 911 912 913 914 915 916 917
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
		    (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

918
	ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
919 920
		ah->config.serialize_regmode);

921 922 923 924 925
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

926
	if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
927 928 929 930
		ath_print(common, ATH_DBG_FATAL,
			  "Mac Chip Rev 0x%02x.%x is not supported by "
			  "this driver\n", ah->hw_version.macVersion,
			  ah->hw_version.macRev);
931
		return -EOPNOTSUPP;
932 933 934 935 936 937 938
	}

	if (AR_SREV_9100(ah)) {
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
	}
939 940 941 942

	if (AR_SREV_9271(ah))
		ah->is_pciexpress = false;

943 944 945 946 947
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);

	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
948
	if (AR_SREV_9280_10_OR_LATER(ah)) {
949
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
950
		ah->ath9k_hw_rf_set_freq = &ath9k_hw_ar9280_set_channel;
951 952
		ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_9280_spur_mitigate;
	} else {
953
		ah->ath9k_hw_rf_set_freq = &ath9k_hw_set_channel;
954 955
		ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_spur_mitigate;
	}
956 957 958 959

	ath9k_hw_init_mode_regs(ah);

	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
960
		ath9k_hw_configpcipowersave(ah, 0, 0);
961 962 963
	else
		ath9k_hw_disablepcie(ah);

S
Sujith 已提交
964 965 966 967 968 969 970 971 972 973
	/* Support for Japan ch.14 (2484) spread */
	if (AR_SREV_9287_11_OR_LATER(ah)) {
		INIT_INI_ARRAY(&ah->iniCckfirNormal,
		       ar9287Common_normal_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
		INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
		       ar9287Common_japan_2484_cck_fir_coeff_92871_1,
		       ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
	}

974
	r = ath9k_hw_post_init(ah);
975
	if (r)
976
		return r;
977 978

	ath9k_hw_init_mode_gain_regs(ah);
979 980 981 982
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

983
	ath9k_hw_init_11a_eeprom_fix(ah);
984

985 986
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
987 988
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to initialize MAC address\n");
989
		return r;
990 991
	}

992
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
993
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
994
	else
995
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
996

S
Sujith 已提交
997
	ath9k_init_nfcal_hist_buffer(ah);
998

999 1000
	common->state = ATH_HW_INITIALIZED;

1001
	return 0;
1002 1003
}

1004
static void ath9k_hw_init_bb(struct ath_hw *ah,
S
Sujith 已提交
1005
			     struct ath9k_channel *chan)
1006
{
S
Sujith 已提交
1007
	u32 synthDelay;
1008

S
Sujith 已提交
1009
	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1010
	if (IS_CHAN_B(chan))
S
Sujith 已提交
1011 1012 1013
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;
1014

S
Sujith 已提交
1015
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
1016

S
Sujith 已提交
1017
	udelay(synthDelay + BASE_ACTIVATE_DELAY);
1018 1019
}

1020
static void ath9k_hw_init_qos(struct ath_hw *ah)
1021
{
S
Sujith 已提交
1022 1023
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1024

S
Sujith 已提交
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1035 1036
}

1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
static void ath9k_hw_change_target_baud(struct ath_hw *ah, u32 freq, u32 baud)
{
	u32 lcr;
	u32 baud_divider = freq * 1000 * 1000 / 16 / baud;

	lcr = REG_READ(ah , 0x5100c);
	lcr |= 0x80;

	REG_WRITE(ah, 0x5100c, lcr);
	REG_WRITE(ah, 0x51004, (baud_divider >> 8));
	REG_WRITE(ah, 0x51000, (baud_divider & 0xff));

	lcr &= ~0x80;
	REG_WRITE(ah, 0x5100c, lcr);
}

1053
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
1054
			      struct ath9k_channel *chan)
1055
{
S
Sujith 已提交
1056
	u32 pll;
1057

S
Sujith 已提交
1058 1059 1060
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
1061
		else
S
Sujith 已提交
1062 1063 1064 1065
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1066

S
Sujith 已提交
1067 1068 1069 1070
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1071

S
Sujith 已提交
1072 1073
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1074 1075


S
Sujith 已提交
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
1086

S
Sujith 已提交
1087
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
1088

S
Sujith 已提交
1089
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1090

S
Sujith 已提交
1091 1092 1093 1094
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1095

S
Sujith 已提交
1096 1097 1098 1099 1100 1101
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1102

S
Sujith 已提交
1103 1104 1105 1106
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1107

S
Sujith 已提交
1108 1109 1110 1111 1112 1113
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
1114
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
1115

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
		if ((pll == 0x142c) || (pll == 0x2850) ) {
			udelay(500);
			/* set CLKOBS to output AHB clock */
			REG_WRITE(ah, 0x7020, 0xe);
			/*
			 * 0x304: 117Mhz, ahb_ratio: 1x1
			 * 0x306: 40Mhz, ahb_ratio: 1x1
			 */
			REG_WRITE(ah, 0x50040, 0x304);
			/*
			 * makes adjustments for the baud dividor to keep the
			 * targetted baud rate based on the used core clock.
			 */
			ath9k_hw_change_target_baud(ah, AR9271_CORE_CLOCK,
						    AR9271_TARGET_BAUD_RATE);
		}
	}

S
Sujith 已提交
1136 1137 1138
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1139 1140
}

1141
static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
1142 1143 1144
{
	int rx_chainmask, tx_chainmask;

1145 1146
	rx_chainmask = ah->rxchainmask;
	tx_chainmask = ah->txchainmask;
1147 1148 1149 1150 1151 1152

	switch (rx_chainmask) {
	case 0x5:
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	case 0x3:
1153
		if (ah->hw_version.macVersion == AR_SREV_REVISION_5416_10) {
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
			REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
			REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
			break;
		}
	case 0x1:
	case 0x2:
	case 0x7:
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
		break;
	default:
		break;
	}

	REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
	if (tx_chainmask == 0x5) {
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	}
	if (AR_SREV_9100(ah))
		REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
			  REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
}

1178
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1179
					  enum nl80211_iftype opmode)
1180
{
1181
	ah->mask_reg = AR_IMR_TXERR |
S
Sujith 已提交
1182 1183 1184 1185
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1186

1187
	if (ah->config.intr_mitigation)
1188
		ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1189
	else
1190
		ah->mask_reg |= AR_IMR_RXOK;
1191

1192
	ah->mask_reg |= AR_IMR_TXOK;
1193

1194
	if (opmode == NL80211_IFTYPE_AP)
1195
		ah->mask_reg |= AR_IMR_MIB;
1196

1197
	REG_WRITE(ah, AR_IMR, ah->mask_reg);
S
Sujith 已提交
1198
	REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1199

S
Sujith 已提交
1200 1201 1202 1203 1204
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1205 1206
}

1207
static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1208 1209
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
1210 1211
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad ack timeout %u\n", us);
1212
		ah->acktimeout = (u32) -1;
1213 1214 1215 1216
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
1217
		ah->acktimeout = us;
1218 1219 1220 1221
		return true;
	}
}

1222
static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1223 1224
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
1225 1226
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad cts timeout %u\n", us);
1227
		ah->ctstimeout = (u32) -1;
1228 1229 1230 1231
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
1232
		ah->ctstimeout = us;
1233 1234 1235
		return true;
	}
}
S
Sujith 已提交
1236

1237
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1238 1239
{
	if (tu > 0xFFFF) {
1240 1241
		ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
			  "bad global tx timeout %u\n", tu);
1242
		ah->globaltxtimeout = (u32) -1;
1243 1244 1245
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1246
		ah->globaltxtimeout = tu;
1247 1248 1249 1250
		return true;
	}
}

1251
static void ath9k_hw_init_user_settings(struct ath_hw *ah)
1252
{
1253 1254
	ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		  ah->misc_mode);
1255

1256
	if (ah->misc_mode != 0)
S
Sujith 已提交
1257
		REG_WRITE(ah, AR_PCU_MISC,
1258 1259 1260 1261 1262 1263 1264 1265 1266
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
	if (ah->slottime != (u32) -1)
		ath9k_hw_setslottime(ah, ah->slottime);
	if (ah->acktimeout != (u32) -1)
		ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
	if (ah->ctstimeout != (u32) -1)
		ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1267 1268 1269 1270 1271 1272 1273 1274
}

const char *ath9k_hw_probe(u16 vendorid, u16 devid)
{
	return vendorid == ATHEROS_VENDOR_ID ?
		ath9k_hw_devname(devid) : NULL;
}

1275
void ath9k_hw_detach(struct ath_hw *ah)
S
Sujith 已提交
1276
{
1277 1278 1279 1280 1281
	struct ath_common *common = ath9k_hw_common(ah);

	if (common->state <= ATH_HW_INITIALIZED)
		goto free_hw;

S
Sujith 已提交
1282
	if (!AR_SREV_9100(ah))
1283
		ath9k_hw_ani_disable(ah);
S
Sujith 已提交
1284

1285
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1286 1287

free_hw:
1288 1289
	if (!AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1290
	kfree(ah);
1291
	ah = NULL;
S
Sujith 已提交
1292
}
1293
EXPORT_SYMBOL(ath9k_hw_detach);
S
Sujith 已提交
1294 1295 1296 1297 1298

/*******/
/* INI */
/*******/

1299
static void ath9k_hw_override_ini(struct ath_hw *ah,
S
Sujith 已提交
1300 1301
				  struct ath9k_channel *chan)
{
1302 1303 1304 1305 1306 1307 1308 1309 1310
	u32 val;

	if (AR_SREV_9271(ah)) {
		/*
		 * Enable spectral scan to solution for issues with stuck
		 * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
		 * AR9271 1.1
		 */
		if (AR_SREV_9271_10(ah)) {
1311 1312
			val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) |
			      AR_PHY_SPECTRAL_SCAN_ENABLE;
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
			REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
		}
		else if (AR_SREV_9271_11(ah))
			/*
			 * change AR_PHY_RF_CTL3 setting to fix MAC issue
			 * present on AR9271 1.1
			 */
			REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
		return;
	}

1324 1325 1326 1327 1328 1329 1330
	/*
	 * Set the RX_ABORT and RX_DIS and clear if off only after
	 * RXE is set for MAC. This prevents frames with corrupted
	 * descriptor status.
	 */
	REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));

1331 1332 1333 1334 1335 1336 1337 1338 1339
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		val = REG_READ(ah, AR_PCU_MISC_MODE2) &
			       (~AR_PCU_MISC_MODE2_HWWAR1);

		if (AR_SREV_9287_10_OR_LATER(ah))
			val = val & (~AR_PCU_MISC_MODE2_HWWAR2);

		REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
	}
1340

1341
	if (!AR_SREV_5416_20_OR_LATER(ah) ||
S
Sujith 已提交
1342 1343
	    AR_SREV_9280_10_OR_LATER(ah))
		return;
1344 1345 1346 1347
	/*
	 * Disable BB clock gating
	 * Necessary to avoid issues on AR5416 2.0
	 */
S
Sujith 已提交
1348
	REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1349 1350
}

1351
static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
1352
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
1353
			      u32 reg, u32 value)
1354
{
S
Sujith 已提交
1355
	struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1356
	struct ath_common *common = ath9k_hw_common(ah);
1357

1358
	switch (ah->hw_version.devid) {
S
Sujith 已提交
1359 1360
	case AR9280_DEVID_PCI:
		if (reg == 0x7894) {
1361
			ath_print(common, ATH_DBG_EEPROM,
S
Sujith 已提交
1362 1363 1364 1365
				"ini VAL: %x  EEPROM: %x\n", value,
				(pBase->version & 0xff));

			if ((pBase->version & 0xff) > 0x0a) {
1366 1367 1368
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND: %d\n",
					  pBase->pwdclkind);
S
Sujith 已提交
1369 1370 1371 1372
				value &= ~AR_AN_TOP2_PWDCLKIND;
				value |= AR_AN_TOP2_PWDCLKIND &
					(pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
			} else {
1373 1374
				ath_print(common, ATH_DBG_EEPROM,
					  "PWDCLKIND Earlier Rev\n");
S
Sujith 已提交
1375 1376
			}

1377 1378
			ath_print(common, ATH_DBG_EEPROM,
				  "final ini VAL: %x\n", value);
S
Sujith 已提交
1379 1380 1381 1382 1383
		}
		break;
	}

	return value;
1384 1385
}

1386
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
1387 1388 1389
			      struct ar5416_eeprom_def *pEepData,
			      u32 reg, u32 value)
{
1390
	if (ah->eep_map == EEP_MAP_4KBITS)
1391 1392 1393 1394 1395
		return value;
	else
		return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
}

1396 1397 1398 1399
static void ath9k_olc_init(struct ath_hw *ah)
{
	u32 i;

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
	if (OLC_FOR_AR9287_10_LATER) {
		REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
				AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
		ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
				AR9287_AN_TXPC0_TXPCMODE,
				AR9287_AN_TXPC0_TXPCMODE_S,
				AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
		udelay(100);
	} else {
		for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
			ah->originalGain[i] =
				MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
						AR_PHY_TX_GAIN);
		ah->PDADCdelta = 0;
	}
1415 1416
}

1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
			      struct ath9k_channel *chan)
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

1432
static int ath9k_hw_process_ini(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1433
				struct ath9k_channel *chan)
1434
{
1435
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1436
	int i, regWrites = 0;
1437
	struct ieee80211_channel *channel = chan->chan;
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
	u32 modesIndex, freqIndex;

	switch (chan->chanmode) {
	case CHANNEL_A:
	case CHANNEL_A_HT20:
		modesIndex = 1;
		freqIndex = 1;
		break;
	case CHANNEL_A_HT40PLUS:
	case CHANNEL_A_HT40MINUS:
		modesIndex = 2;
		freqIndex = 1;
		break;
	case CHANNEL_G:
	case CHANNEL_G_HT20:
	case CHANNEL_B:
		modesIndex = 4;
		freqIndex = 2;
		break;
	case CHANNEL_G_HT40PLUS:
	case CHANNEL_G_HT40MINUS:
		modesIndex = 3;
		freqIndex = 2;
		break;

	default:
		return -EINVAL;
	}

	REG_WRITE(ah, AR_PHY(0), 0x00000007);
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
S
Sujith 已提交
1469
	ah->eep_ops->set_addac(ah, chan);
1470

1471
	if (AR_SREV_5416_22_OR_LATER(ah)) {
1472
		REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
1473 1474 1475
	} else {
		struct ar5416IniArray temp;
		u32 addacSize =
1476 1477
			sizeof(u32) * ah->iniAddac.ia_rows *
			ah->iniAddac.ia_columns;
1478

1479 1480
		memcpy(ah->addac5416_21,
		       ah->iniAddac.ia_array, addacSize);
1481

1482
		(ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
1483

1484 1485 1486
		temp.ia_array = ah->addac5416_21;
		temp.ia_columns = ah->iniAddac.ia_columns;
		temp.ia_rows = ah->iniAddac.ia_rows;
1487 1488
		REG_WRITE_ARRAY(&temp, 1, regWrites);
	}
S
Sujith 已提交
1489

1490 1491
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);

1492 1493 1494
	for (i = 0; i < ah->iniModes.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniModes, i, 0);
		u32 val = INI_RA(&ah->iniModes, i, modesIndex);
1495 1496 1497 1498

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1499
		    && ah->config.analog_shiftreg) {
1500 1501 1502 1503 1504 1505
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1506
	if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
1507
		REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
1508

1509 1510
	if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
	    AR_SREV_9287_10_OR_LATER(ah))
1511
		REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1512

1513 1514 1515
	for (i = 0; i < ah->iniCommon.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniCommon, i, 0);
		u32 val = INI_RA(&ah->iniCommon, i, 1);
1516 1517 1518 1519

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1520
		    && ah->config.analog_shiftreg) {
1521 1522 1523 1524 1525 1526
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1527
	ath9k_hw_write_regs(ah, freqIndex, regWrites);
1528

1529 1530 1531 1532
	if (AR_SREV_9271_10(ah))
		REG_WRITE_ARRAY(&ah->iniModes_9271_1_0_only,
				modesIndex, regWrites);

1533
	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
1534
		REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
1535 1536 1537 1538
				regWrites);
	}

	ath9k_hw_override_ini(ah, chan);
L
Luis R. Rodriguez 已提交
1539
	ath9k_hw_set_regs(ah, chan);
1540 1541
	ath9k_hw_init_chain_masks(ah);

1542 1543 1544
	if (OLC_FOR_AR9280_20_LATER)
		ath9k_olc_init(ah);

1545
	ah->eep_ops->set_txpower(ah, chan,
1546
				 ath9k_regd_get_ctl(regulatory, chan),
1547 1548 1549
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
1550
				 (u32) regulatory->power_limit));
1551 1552

	if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
1553 1554
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "ar5416SetRfRegs failed\n");
1555 1556 1557 1558 1559 1560
		return -EIO;
	}

	return 0;
}

S
Sujith 已提交
1561 1562 1563 1564
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1565
static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
1566
{
S
Sujith 已提交
1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
	u32 rfMode = 0;

	if (chan == NULL)
		return;

	rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
		? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;

	if (!AR_SREV_9280_10_OR_LATER(ah))
		rfMode |= (IS_CHAN_5GHZ(chan)) ?
			AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
		rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);

	REG_WRITE(ah, AR_PHY_MODE, rfMode);
}

1585
static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
S
Sujith 已提交
1586 1587 1588 1589
{
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
}

1590
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1591 1592 1593
{
	u32 regval;

1594 1595 1596
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
S
Sujith 已提交
1597 1598 1599
	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

1600 1601 1602
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
S
Sujith 已提交
1603 1604 1605
	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1606 1607 1608 1609 1610
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1611
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1612

1613 1614 1615
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
S
Sujith 已提交
1616 1617 1618
	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

1619 1620 1621
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1622 1623
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1624 1625 1626 1627
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1628
	if (AR_SREV_9285(ah)) {
1629 1630 1631 1632
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1633 1634
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1635
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1636 1637 1638 1639 1640
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1641
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1642 1643 1644 1645 1646 1647
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1648
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1649 1650 1651
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1652
		break;
1653
	case NL80211_IFTYPE_ADHOC:
1654
	case NL80211_IFTYPE_MESH_POINT:
S
Sujith 已提交
1655 1656 1657
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1658
		break;
1659 1660
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1661
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1662
		break;
S
Sujith 已提交
1663 1664 1665
	}
}

1666
static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
S
Sujith 已提交
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
						 u32 coef_scaled,
						 u32 *coef_mantissa,
						 u32 *coef_exponent)
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1685
static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
S
Sujith 已提交
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
				     struct ath9k_channel *chan)
{
	u32 coef_scaled, ds_coef_exp, ds_coef_man;
	u32 clockMhzScaled = 0x64000000;
	struct chan_centers centers;

	if (IS_CHAN_HALF_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 1;
	else if (IS_CHAN_QUARTER_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 2;

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	coef_scaled = clockMhzScaled / centers.synth_center;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);

	coef_scaled = (9 * coef_scaled) / 10;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
}

1719
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1720 1721 1722 1723
{
	u32 rst_flags;
	u32 tmpReg;

1724 1725 1726 1727 1728 1729 1730 1731
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
		} else {
			REG_WRITE(ah, AR_RC, AR_RC_AHB);
		}

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1754
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1755 1756
	udelay(50);

1757
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1758
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
1759 1760
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC stuck in MAC reset\n");
S
Sujith 已提交
1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1773
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1774 1775 1776 1777
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1778 1779 1780
	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1781
	REG_WRITE(ah, AR_RTC_RESET, 0);
1782
	udelay(2);
1783 1784 1785 1786

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

1787
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1788 1789 1790 1791

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1792 1793
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
1794 1795
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "RTC not waking up\n");
S
Sujith 已提交
1796
		return false;
1797 1798
	}

S
Sujith 已提交
1799 1800 1801 1802 1803
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1804
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1818 1819
}

L
Luis R. Rodriguez 已提交
1820
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan)
1821
{
S
Sujith 已提交
1822
	u32 phymode;
1823
	u32 enableDacFifo = 0;
1824

1825 1826 1827 1828
	if (AR_SREV_9285_10_OR_LATER(ah))
		enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
					 AR_PHY_FC_ENABLE_DAC_FIFO);

S
Sujith 已提交
1829
	phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
1830
		| AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
S
Sujith 已提交
1831 1832 1833

	if (IS_CHAN_HT40(chan)) {
		phymode |= AR_PHY_FC_DYN2040_EN;
1834

S
Sujith 已提交
1835 1836 1837
		if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
		    (chan->chanmode == CHANNEL_G_HT40PLUS))
			phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1838 1839

	}
S
Sujith 已提交
1840 1841
	REG_WRITE(ah, AR_PHY_TURBO, phymode);

L
Luis R. Rodriguez 已提交
1842
	ath9k_hw_set11nmac2040(ah);
1843

S
Sujith 已提交
1844 1845
	REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
	REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1846 1847
}

1848
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1849
				struct ath9k_channel *chan)
1850
{
1851
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1852 1853 1854
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1855
		return false;
1856

1857
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1858
		return false;
1859

1860
	ah->chip_fullsleep = false;
S
Sujith 已提交
1861 1862
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1863

S
Sujith 已提交
1864
	return true;
1865 1866
}

1867
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1868
				    struct ath9k_channel *chan)
1869
{
1870
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1871
	struct ath_common *common = ath9k_hw_common(ah);
1872
	struct ieee80211_channel *channel = chan->chan;
1873
	u32 synthDelay, qnum;
1874
	int r;
1875 1876 1877

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
1878 1879 1880
			ath_print(common, ATH_DBG_QUEUE,
				  "Transmit frames pending on "
				  "queue %d\n", qnum);
1881 1882 1883 1884 1885 1886
			return false;
		}
	}

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
	if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
S
Sujith 已提交
1887
			   AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
1888 1889
		ath_print(common, ATH_DBG_FATAL,
			  "Could not kill baseband RX\n");
1890 1891 1892
		return false;
	}

L
Luis R. Rodriguez 已提交
1893
	ath9k_hw_set_regs(ah, chan);
1894

1895
	r = ah->ath9k_hw_rf_set_freq(ah, chan);
1896 1897 1898 1899
	if (r) {
		ath_print(common, ATH_DBG_FATAL,
			  "Failed to set channel\n");
		return false;
1900 1901
	}

1902
	ah->eep_ops->set_txpower(ah, chan,
1903
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1904 1905 1906
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1907
			     (u32) regulatory->power_limit));
1908 1909

	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1910
	if (IS_CHAN_B(chan))
1911 1912 1913 1914 1915 1916 1917 1918
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;

	udelay(synthDelay + BASE_ACTIVATE_DELAY);

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);

S
Sujith 已提交
1919 1920 1921
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1922
	ah->ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1923 1924 1925 1926 1927 1928 1929

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

J
Johannes Berg 已提交
1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
static void ath9k_enable_rfkill(struct ath_hw *ah)
{
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);

	REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
		    AR_GPIO_INPUT_MUX2_RFSILENT);

	ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
	REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
}

1942
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1943
		    bool bChannelChange)
1944
{
1945
	struct ath_common *common = ath9k_hw_common(ah);
1946
	u32 saveLedState;
1947
	struct ath9k_channel *curchan = ah->curchan;
1948 1949
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1950
	u64 tsf = 0;
1951
	int i, rx_chainmask, r;
1952

1953 1954
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1955

1956
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1957
		return -EIO;
1958

1959
	if (curchan && !ah->chip_fullsleep)
1960 1961 1962
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
1963 1964 1965
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1966
	    ((chan->channelFlags & CHANNEL_ALL) ==
1967
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1968 1969
	     !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
	     IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
1970

L
Luis R. Rodriguez 已提交
1971
		if (ath9k_hw_channel_change(ah, chan)) {
1972
			ath9k_hw_loadnf(ah, ah->curchan);
1973
			ath9k_hw_start_nfcal(ah);
1974
			return 0;
1975 1976 1977 1978 1979 1980 1981 1982 1983
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1984 1985 1986 1987
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		tsf = ath9k_hw_gettsf64(ah);

1988 1989 1990 1991 1992 1993
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1994 1995 1996 1997 1998 1999 2000
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

2001
	if (!ath9k_hw_chip_reset(ah, chan)) {
2002
		ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
2003
		return -EINVAL;
2004 2005
	}

2006 2007 2008 2009 2010 2011 2012 2013
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
2014 2015 2016 2017
	/* Restore TSF */
	if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
		ath9k_hw_settsf64(ah, tsf);

2018 2019
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
2020

2021
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2022 2023 2024 2025 2026 2027 2028 2029 2030
		/* Enable ASYNC FIFO */
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
		REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
		REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
		REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
				AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
	}
L
Luis R. Rodriguez 已提交
2031
	r = ath9k_hw_process_ini(ah, chan);
2032 2033
	if (r)
		return r;
2034

2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

2052 2053 2054
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

2055
	ah->ath9k_hw_spur_mitigate_freq(ah, chan);
2056
	ah->eep_ops->set_board_values(ah, chan);
2057

2058 2059
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
2060 2061
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
2062
		  | (ah->config.
2063
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
2064 2065
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2066

2067
	ath_hw_setbssidmask(common);
2068 2069 2070

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

2071
	ath9k_hw_write_associd(ah);
2072 2073 2074 2075 2076

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

2077
	r = ah->ath9k_hw_rf_set_freq(ah, chan);
2078 2079
	if (r)
		return r;
2080 2081 2082 2083

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

2084 2085
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
2086 2087
		ath9k_hw_resettxqueue(ah, i);

2088
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
2089 2090
	ath9k_hw_init_qos(ah);

2091
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
2092
		ath9k_enable_rfkill(ah);
J
Johannes Berg 已提交
2093

2094 2095
	ath9k_hw_init_user_settings(ah);

2096
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
		REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
			  AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
			  AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
			  AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);

		REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
		REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);

		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
	}
2112
	if (AR_SREV_9287_12_OR_LATER(ah)) {
2113 2114 2115 2116
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
				AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
	}

2117 2118 2119 2120 2121 2122 2123
	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

2124
	if (ah->config.intr_mitigation) {
2125 2126 2127 2128 2129 2130
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

2131
	if (!ath9k_hw_init_cal(ah, chan))
2132
		return -EIO;
2133

2134
	rx_chainmask = ah->rxchainmask;
2135 2136 2137 2138 2139 2140 2141
	if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
	}

	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

2142 2143 2144
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
2145 2146 2147 2148
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2149
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2150
				"CFG Byte Swap Set 0x%x\n", mask);
2151 2152 2153 2154
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
2155
			ath_print(common, ATH_DBG_RESET,
S
Sujith 已提交
2156
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
2157 2158
		}
	} else {
2159 2160 2161
		/* Configure AR9271 target WLAN */
                if (AR_SREV_9271(ah))
			REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
2162
#ifdef __BIG_ENDIAN
2163 2164
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2165 2166 2167
#endif
	}

2168
	if (ah->btcoex_hw.enabled)
2169 2170
		ath9k_hw_btcoex_enable(ah);

2171
	return 0;
2172
}
2173
EXPORT_SYMBOL(ath9k_hw_reset);
2174

S
Sujith 已提交
2175 2176 2177
/************************/
/* Key Cache Management */
/************************/
2178

2179
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
2180
{
S
Sujith 已提交
2181
	u32 keyType;
2182

2183
	if (entry >= ah->caps.keycache_size) {
2184 2185
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
2186 2187 2188
		return false;
	}

S
Sujith 已提交
2189
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
2190

S
Sujith 已提交
2191 2192 2193 2194 2195 2196 2197 2198
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2199

S
Sujith 已提交
2200 2201
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2202

S
Sujith 已提交
2203 2204 2205 2206
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2207 2208 2209 2210 2211

	}

	return true;
}
2212
EXPORT_SYMBOL(ath9k_hw_keyreset);
2213

2214
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
2215
{
S
Sujith 已提交
2216
	u32 macHi, macLo;
2217

2218
	if (entry >= ah->caps.keycache_size) {
2219 2220
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "keychache entry %u out of range\n", entry);
S
Sujith 已提交
2221
		return false;
2222 2223
	}

S
Sujith 已提交
2224 2225 2226 2227 2228 2229 2230 2231 2232
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
2233
	} else {
S
Sujith 已提交
2234
		macLo = macHi = 0;
2235
	}
S
Sujith 已提交
2236 2237
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
2238

S
Sujith 已提交
2239
	return true;
2240
}
2241
EXPORT_SYMBOL(ath9k_hw_keysetmac);
2242

2243
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
2244
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
2245
				 const u8 *mac)
2246
{
2247
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
2248
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
2249 2250
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
2251

S
Sujith 已提交
2252
	if (entry >= pCap->keycache_size) {
2253 2254
		ath_print(common, ATH_DBG_FATAL,
			  "keycache entry %u out of range\n", entry);
S
Sujith 已提交
2255
		return false;
2256 2257
	}

S
Sujith 已提交
2258 2259 2260 2261 2262 2263
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
2264 2265 2266
			ath_print(common, ATH_DBG_ANY,
				  "AES-CCM not supported by mac rev 0x%x\n",
				  ah->hw_version.macRev);
S
Sujith 已提交
2267 2268 2269 2270 2271 2272 2273 2274
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
2275 2276
			ath_print(common, ATH_DBG_ANY,
				  "entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
2277 2278 2279 2280
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
2281
		if (k->kv_len < WLAN_KEY_LEN_WEP40) {
2282 2283
			ath_print(common, ATH_DBG_ANY,
				  "WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
2284 2285
			return false;
		}
2286
		if (k->kv_len <= WLAN_KEY_LEN_WEP40)
S
Sujith 已提交
2287
			keyType = AR_KEYTABLE_TYPE_40;
2288
		else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2289 2290 2291 2292 2293 2294 2295 2296
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
2297 2298
		ath_print(common, ATH_DBG_FATAL,
			  "cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
2299
		return false;
2300 2301
	}

J
Jouni Malinen 已提交
2302 2303 2304 2305 2306
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
2307
	if (k->kv_len <= WLAN_KEY_LEN_WEP104)
S
Sujith 已提交
2308
		key4 &= 0xff;
2309

2310 2311 2312 2313 2314 2315 2316
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
2317 2318
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2319

2320 2321 2322 2323 2324 2325
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
2326 2327
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2328 2329

		/* Write key[95:48] */
S
Sujith 已提交
2330 2331
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2332 2333

		/* Write key[127:96] and key type */
S
Sujith 已提交
2334 2335
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2336 2337

		/* Write MAC address for the entry */
S
Sujith 已提交
2338
		(void) ath9k_hw_keysetmac(ah, entry, mac);
2339

2340
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
2353
			u32 mic0, mic1, mic2, mic3, mic4;
2354

S
Sujith 已提交
2355 2356 2357 2358 2359
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
2360 2361

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
2362 2363
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2364 2365

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
2366 2367
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2368 2369

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2370 2371 2372
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
2373

S
Sujith 已提交
2374
		} else {
2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
2391
			u32 mic0, mic2;
2392

S
Sujith 已提交
2393 2394
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
2395 2396

			/* Write MIC key[31:0] */
S
Sujith 已提交
2397 2398
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2399 2400

			/* Write MIC key[63:32] */
S
Sujith 已提交
2401 2402
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2403 2404

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2405 2406 2407 2408
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
2409 2410

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
2411 2412
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2413 2414 2415 2416 2417 2418

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
2419 2420 2421
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
2422
		/* Write key[47:0] */
S
Sujith 已提交
2423 2424
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2425 2426

		/* Write key[95:48] */
S
Sujith 已提交
2427 2428
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2429 2430

		/* Write key[127:96] and key type */
S
Sujith 已提交
2431 2432
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2433

2434
		/* Write MAC address for the entry */
S
Sujith 已提交
2435 2436
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2437 2438 2439

	return true;
}
2440
EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
2441

2442
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2443
{
2444
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2445 2446 2447 2448 2449
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2450
}
2451
EXPORT_SYMBOL(ath9k_hw_keyisvalid);
2452

S
Sujith 已提交
2453 2454 2455 2456
/******************************/
/* Power Management (Chipset) */
/******************************/

2457
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2458
{
S
Sujith 已提交
2459 2460 2461 2462 2463 2464
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		if (!AR_SREV_9100(ah))
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2465

S
Sujith 已提交
2466 2467 2468
		if(!AR_SREV_5416(ah))
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
2469
	}
2470 2471
}

2472
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2473
{
S
Sujith 已提交
2474 2475
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2476
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2477

S
Sujith 已提交
2478 2479 2480 2481 2482 2483
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2484 2485 2486 2487
		}
	}
}

2488
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2489
{
S
Sujith 已提交
2490 2491
	u32 val;
	int i;
2492

S
Sujith 已提交
2493 2494 2495 2496 2497 2498 2499
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
2500
			ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
2501 2502 2503 2504
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2505

S
Sujith 已提交
2506 2507 2508
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2509

S
Sujith 已提交
2510 2511 2512 2513 2514 2515 2516
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2517
		}
S
Sujith 已提交
2518
		if (i == 0) {
2519 2520 2521
			ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
				  "Failed to wakeup in %uus\n",
				  POWER_UP_TIME / 20);
S
Sujith 已提交
2522
			return false;
2523 2524 2525
		}
	}

S
Sujith 已提交
2526
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2527

S
Sujith 已提交
2528
	return true;
2529 2530
}

2531
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2532
{
2533
	struct ath_common *common = ath9k_hw_common(ah);
2534
	int status = true, setChip = true;
S
Sujith 已提交
2535 2536 2537 2538 2539 2540 2541
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2542 2543 2544
	if (ah->power_mode == mode)
		return status;

2545 2546
	ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
		  modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2547 2548 2549 2550 2551 2552 2553

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2554
		ah->chip_fullsleep = true;
S
Sujith 已提交
2555 2556 2557 2558
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2559
	default:
2560 2561
		ath_print(common, ATH_DBG_FATAL,
			  "Unknown power mode %u\n", mode);
2562 2563
		return false;
	}
2564
	ah->power_mode = mode;
S
Sujith 已提交
2565 2566

	return status;
2567
}
2568
EXPORT_SYMBOL(ath9k_hw_setpower);
2569

2570 2571 2572 2573 2574 2575 2576 2577 2578
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
V
Vivek Natarajan 已提交
2579
void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
2580
{
S
Sujith 已提交
2581
	u8 i;
V
Vivek Natarajan 已提交
2582
	u32 val;
2583

2584
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2585
		return;
2586

2587
	/* Do not touch SerDes registers */
2588
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2589 2590
		return;

2591
	/* Nothing to do on restore for 11N */
V
Vivek Natarajan 已提交
2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617
	if (!restore) {
		if (AR_SREV_9280_20_OR_LATER(ah)) {
			/*
			 * AR9280 2.0 or later chips use SerDes values from the
			 * initvals.h initialized depending on chipset during
			 * ath9k_hw_init()
			 */
			for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
				REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
					  INI_RA(&ah->iniPcieSerdes, i, 1));
			}
		} else if (AR_SREV_9280(ah) &&
			   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

			/* Shut off CLKREQ active in L1 */
			if (ah->config.pcie_clock_req)
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
			else
				REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
S
Sujith 已提交
2618

V
Vivek Natarajan 已提交
2619 2620 2621
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
S
Sujith 已提交
2622

V
Vivek Natarajan 已提交
2623 2624
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
S
Sujith 已提交
2625

V
Vivek Natarajan 已提交
2626 2627 2628
		} else {
			REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
S
Sujith 已提交
2629

V
Vivek Natarajan 已提交
2630 2631 2632 2633
			/* RX shut off when elecidle is asserted */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
S
Sujith 已提交
2634

V
Vivek Natarajan 已提交
2635 2636 2637 2638 2639
			/*
			 * Ignore ah->ah_config.pcie_clock_req setting for
			 * pre-AR9280 11n
			 */
			REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
2640

V
Vivek Natarajan 已提交
2641 2642 2643
			REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
			REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
			REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
2644

V
Vivek Natarajan 已提交
2645 2646 2647
			/* Load the new settings */
			REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
		}
2648

V
Vivek Natarajan 已提交
2649
		udelay(1000);
2650

V
Vivek Natarajan 已提交
2651 2652
		/* set bit 19 to allow forcing of pcie core into L1 state */
		REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
2653

V
Vivek Natarajan 已提交
2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675
		/* Several PCIe massages to ensure proper behaviour */
		if (ah->config.pcie_waen) {
			val = ah->config.pcie_waen;
			if (!power_off)
				val &= (~AR_WA_D3_L1_DISABLE);
		} else {
			if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			    AR_SREV_9287(ah)) {
				val = AR9285_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else if (AR_SREV_9280(ah)) {
				/*
				 * On AR9280 chips bit 22 of 0x4004 needs to be
				 * set otherwise card may disappear.
				 */
				val = AR9280_WA_DEFAULT;
				if (!power_off)
					val &= (~AR_WA_D3_L1_DISABLE);
			} else
				val = AR_WA_DEFAULT;
		}
2676

V
Vivek Natarajan 已提交
2677 2678
		REG_WRITE(ah, AR_WA, val);
	}
S
Sujith 已提交
2679

V
Vivek Natarajan 已提交
2680
	if (power_off) {
2681
		/*
V
Vivek Natarajan 已提交
2682 2683 2684 2685
		 * Set PCIe workaround bits
		 * bit 14 in WA register (disable L1) should only
		 * be set when device enters D3 and be cleared
		 * when device comes back to D0.
2686
		 */
V
Vivek Natarajan 已提交
2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
		if (ah->config.pcie_waen) {
			if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
		} else {
			if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
			      AR_SREV_9287(ah)) &&
			     (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
			    (AR_SREV_9280(ah) &&
			     (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
				REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
			}
		}
S
Sujith 已提交
2699
	}
2700
}
2701
EXPORT_SYMBOL(ath9k_hw_configpcipowersave);
2702

S
Sujith 已提交
2703 2704 2705 2706
/**********************/
/* Interrupt Handling */
/**********************/

2707
bool ath9k_hw_intrpend(struct ath_hw *ah)
2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}
2725
EXPORT_SYMBOL(ath9k_hw_intrpend);
2726

2727
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
2728 2729 2730
{
	u32 isr = 0;
	u32 mask2 = 0;
2731
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2732 2733
	u32 sync_cause = 0;
	bool fatal_int = false;
2734
	struct ath_common *common = ath9k_hw_common(ah);
2735 2736 2737 2738 2739 2740 2741 2742 2743

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
2744 2745
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
2772 2773
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

2784
		if (ah->config.intr_mitigation) {
2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
2799 2800
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
2801 2802

			s1_s = REG_READ(ah, AR_ISR_S1_S);
2803 2804
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
2805 2806 2807
		}

		if (isr & AR_ISR_RXORN) {
2808 2809
			ath_print(common, ATH_DBG_INTERRUPT,
				  "receive FIFO overrun interrupt\n");
2810 2811 2812
		}

		if (!AR_SREV_9100(ah)) {
2813
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2814 2815 2816 2817 2818 2819 2820 2821
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
2822

2823 2824
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
2825

2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842
	if (isr & AR_ISR_GENTMR) {
		u32 s5_s;

		s5_s = REG_READ(ah, AR_ISR_S5_S);
		if (isr & AR_ISR_GENTMR) {
			ah->intr_gen_timer_trigger =
				MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);

			ah->intr_gen_timer_thresh =
				MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);

			if (ah->intr_gen_timer_trigger)
				*masked |= ATH9K_INT_GENTIMER;

		}
	}

2843 2844 2845 2846 2847 2848 2849 2850
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
2851 2852
				ath_print(common, ATH_DBG_ANY,
					  "received PCI FATAL interrupt\n");
2853 2854
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
2855 2856
				ath_print(common, ATH_DBG_ANY,
					  "received PCI PERR interrupt\n");
2857
			}
2858
			*masked |= ATH9K_INT_FATAL;
2859 2860
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
2861 2862
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
2863 2864 2865 2866 2867
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
2868 2869
			ath_print(common, ATH_DBG_INTERRUPT,
				  "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
2870 2871 2872 2873 2874
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
2875

2876 2877
	return true;
}
2878
EXPORT_SYMBOL(ath9k_hw_getisr);
2879

2880
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
2881
{
2882
	u32 omask = ah->mask_reg;
2883
	u32 mask, mask2;
2884
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2885
	struct ath_common *common = ath9k_hw_common(ah);
2886

2887
	ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
2888 2889

	if (omask & ATH9K_INT_GLOBAL) {
2890
		ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
2906
		if (ah->txok_interrupt_mask)
2907
			mask |= AR_IMR_TXOK;
2908
		if (ah->txdesc_interrupt_mask)
2909
			mask |= AR_IMR_TXDESC;
2910
		if (ah->txerr_interrupt_mask)
2911
			mask |= AR_IMR_TXERR;
2912
		if (ah->txeol_interrupt_mask)
2913 2914 2915 2916
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
2917
		if (ah->config.intr_mitigation)
2918 2919 2920
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
2921
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
2934 2935 2936
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
2937 2938 2939 2940 2941 2942 2943 2944 2945 2946
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

2947
	ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
2948 2949 2950 2951 2952 2953 2954 2955 2956
	REG_WRITE(ah, AR_IMR, mask);
	mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
					   AR_IMR_S2_DTIM |
					   AR_IMR_S2_DTIMSYNC |
					   AR_IMR_S2_CABEND |
					   AR_IMR_S2_CABTO |
					   AR_IMR_S2_TSFOOR |
					   AR_IMR_S2_GTT | AR_IMR_S2_CST);
	REG_WRITE(ah, AR_IMR_S2, mask | mask2);
2957
	ah->mask_reg = ints;
2958

2959
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2960 2961 2962 2963 2964 2965 2966
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
2967
		ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
2980 2981
		ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			  REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
2982 2983 2984 2985
	}

	return omask;
}
2986
EXPORT_SYMBOL(ath9k_hw_set_interrupts);
2987

S
Sujith 已提交
2988 2989 2990 2991
/*******************/
/* Beacon Handling */
/*******************/

2992
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2993 2994 2995
{
	int flags = 0;

2996
	ah->beacon_interval = beacon_period;
2997

2998
	switch (ah->opmode) {
2999 3000
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
3001 3002 3003 3004 3005
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
3006
	case NL80211_IFTYPE_ADHOC:
3007
	case NL80211_IFTYPE_MESH_POINT:
3008 3009 3010 3011
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
3012 3013
				     (ah->atim_window ? ah->
				      atim_window : 1)));
3014
		flags |= AR_NDP_TIMER_EN;
3015
	case NL80211_IFTYPE_AP:
3016 3017 3018
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
3019
				     ah->config.
3020
				     dma_beacon_response_time));
3021 3022
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
3023
				     ah->config.
3024
				     sw_beacon_response_time));
3025 3026 3027
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
3028
	default:
3029 3030 3031
		ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
			  "%s: unsupported opmode: %d\n",
			  __func__, ah->opmode);
3032 3033
		return;
		break;
3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
3048
EXPORT_SYMBOL(ath9k_hw_beaconinit);
3049

3050
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
3051
				    const struct ath9k_beacon_state *bs)
3052 3053
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
3054
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3055
	struct ath_common *common = ath9k_hw_common(ah);
3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

3081 3082 3083 3084
	ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
3085

S
Sujith 已提交
3086 3087 3088
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3089

S
Sujith 已提交
3090 3091 3092
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
3093

S
Sujith 已提交
3094 3095 3096 3097
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3098

S
Sujith 已提交
3099 3100
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3101

S
Sujith 已提交
3102 3103
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3104

S
Sujith 已提交
3105 3106 3107
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
3108

3109 3110
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
3111
}
3112
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
3113

S
Sujith 已提交
3114 3115 3116 3117
/*******************/
/* HW Capabilities */
/*******************/

3118
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
3119
{
3120
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3121
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3122
	struct ath_common *common = ath9k_hw_common(ah);
3123
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
3124

S
Sujith 已提交
3125
	u16 capField = 0, eeval;
3126

S
Sujith 已提交
3127
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
3128
	regulatory->current_rd = eeval;
3129

S
Sujith 已提交
3130
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
3131 3132
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
3133
	regulatory->current_rd_ext = eeval;
3134

S
Sujith 已提交
3135
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
3136

3137
	if (ah->opmode != NL80211_IFTYPE_AP &&
3138
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
3139 3140 3141 3142 3143
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
3144 3145
		ath_print(common, ATH_DBG_REGULATORY,
			  "regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
3146
	}
3147

S
Sujith 已提交
3148
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
3149 3150 3151 3152 3153 3154
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
		ath_print(common, ATH_DBG_FATAL,
			  "no band has been marked as supported in EEPROM.\n");
		return -EINVAL;
	}

S
Sujith 已提交
3155
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
3156

S
Sujith 已提交
3157 3158
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
3159
		if (ah->config.ht_enable) {
S
Sujith 已提交
3160 3161 3162 3163 3164 3165 3166 3167 3168
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
3169 3170 3171
		}
	}

S
Sujith 已提交
3172 3173
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
3174
		if (ah->config.ht_enable) {
S
Sujith 已提交
3175 3176 3177 3178 3179 3180 3181 3182 3183 3184
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
3185
	}
S
Sujith 已提交
3186

S
Sujith 已提交
3187
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
3188 3189 3190 3191
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
3192
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
3193 3194 3195
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
3196 3197
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
3198
		/* Use rx_chainmask from EEPROM. */
3199
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
3200

3201
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
3202
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
3203

S
Sujith 已提交
3204 3205
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
3206

S
Sujith 已提交
3207 3208
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
3209

S
Sujith 已提交
3210 3211 3212
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3213

S
Sujith 已提交
3214 3215 3216
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3217

3218
	if (ah->config.ht_enable)
S
Sujith 已提交
3219 3220 3221
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3222

S
Sujith 已提交
3223 3224 3225 3226
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3227

S
Sujith 已提交
3228 3229 3230 3231 3232
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3233

S
Sujith 已提交
3234 3235 3236 3237 3238
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
3239

S
Sujith 已提交
3240
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
3241 3242 3243 3244 3245

	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3246

3247 3248 3249
	if (AR_SREV_9285_10_OR_LATER(ah))
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
3250 3251 3252
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
3253

S
Sujith 已提交
3254 3255 3256 3257 3258
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
3259 3260
	}

S
Sujith 已提交
3261 3262
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

3263
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3264 3265 3266 3267 3268 3269
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
3270 3271

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3272
	}
S
Sujith 已提交
3273
#endif
3274

3275
	pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3276

3277
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
3278 3279 3280
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3281

3282
	if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
3283 3284 3285 3286 3287
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3288
	} else {
S
Sujith 已提交
3289 3290 3291
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3292 3293
	}

3294 3295 3296 3297
	/* Advertise midband for AR5416 with FCC midband set in eeprom */
	if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
	    AR_SREV_5416(ah))
		pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
S
Sujith 已提交
3298 3299

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
3300
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
3301
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
3302
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
3303

3304
	if (AR_SREV_9280_10_OR_LATER(ah) &&
3305
	    ath9k_hw_btcoex_supported(ah)) {
3306 3307
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
3308

3309
		if (AR_SREV_9285(ah)) {
3310 3311
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
3312
		} else {
3313
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
3314
		}
3315
	} else {
3316
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
3317
	}
3318 3319

	return 0;
3320 3321
}

3322
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3323
			    u32 capability, u32 *result)
3324
{
3325
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
S
Sujith 已提交
3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
3344
			return (ah->sta_id1_defaults &
S
Sujith 已提交
3345 3346 3347 3348
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
3349
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362
			false : true;
	case ATH9K_CAP_DIVERSITY:
		return (REG_READ(ah, AR_PHY_CCK_DETECT) &
			AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
			true : false;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
3363
				return (ah->sta_id1_defaults &
S
Sujith 已提交
3364 3365 3366 3367 3368 3369 3370 3371 3372 3373
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
3374
			*result = regulatory->power_limit;
S
Sujith 已提交
3375 3376
			return 0;
		case 2:
3377
			*result = regulatory->max_power_level;
S
Sujith 已提交
3378 3379
			return 0;
		case 3:
3380
			*result = regulatory->tp_scale;
S
Sujith 已提交
3381 3382 3383
			return 0;
		}
		return false;
3384 3385 3386 3387
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
3388 3389
	default:
		return false;
3390 3391
	}
}
3392
EXPORT_SYMBOL(ath9k_hw_getcapability);
3393

3394
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3395
			    u32 capability, u32 setting, int *status)
3396
{
S
Sujith 已提交
3397
	u32 v;
3398

S
Sujith 已提交
3399 3400 3401
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3402
			ah->sta_id1_defaults |=
S
Sujith 已提交
3403 3404
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3405
			ah->sta_id1_defaults &=
S
Sujith 已提交
3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_DIVERSITY:
		v = REG_READ(ah, AR_PHY_CCK_DETECT);
		if (setting)
			v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		else
			v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3418
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3419
		else
3420
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3421 3422 3423
		return true;
	default:
		return false;
3424 3425
	}
}
3426
EXPORT_SYMBOL(ath9k_hw_setcapability);
3427

S
Sujith 已提交
3428 3429 3430
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3431

3432
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3433 3434 3435 3436
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3437

S
Sujith 已提交
3438 3439 3440 3441 3442 3443
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3444

S
Sujith 已提交
3445
	gpio_shift = (gpio % 6) * 5;
3446

S
Sujith 已提交
3447 3448 3449 3450
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3451
	} else {
S
Sujith 已提交
3452 3453 3454 3455 3456
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3457 3458 3459
	}
}

3460
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3461
{
S
Sujith 已提交
3462
	u32 gpio_shift;
3463

3464
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
3465

S
Sujith 已提交
3466
	gpio_shift = gpio << 1;
3467

S
Sujith 已提交
3468 3469 3470 3471
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3472
}
3473
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
3474

3475
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3476
{
3477 3478 3479
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3480
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3481
		return 0xffffffff;
3482

3483 3484 3485
	if (AR_SREV_9287_10_OR_LATER(ah))
		return MS_REG_READ(AR9287, gpio) != 0;
	else if (AR_SREV_9285_10_OR_LATER(ah))
3486 3487 3488 3489 3490
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3491
}
3492
EXPORT_SYMBOL(ath9k_hw_gpio_get);
3493

3494
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3495
			 u32 ah_signal_type)
3496
{
S
Sujith 已提交
3497
	u32 gpio_shift;
3498

S
Sujith 已提交
3499
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3500

S
Sujith 已提交
3501
	gpio_shift = 2 * gpio;
3502

S
Sujith 已提交
3503 3504 3505 3506
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3507
}
3508
EXPORT_SYMBOL(ath9k_hw_cfg_output);
3509

3510
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3511
{
S
Sujith 已提交
3512 3513
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3514
}
3515
EXPORT_SYMBOL(ath9k_hw_set_gpio);
3516

3517
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3518
{
S
Sujith 已提交
3519
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3520
}
3521
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
3522

3523
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3524
{
S
Sujith 已提交
3525
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3526
}
3527
EXPORT_SYMBOL(ath9k_hw_setantenna);
3528

S
Sujith 已提交
3529 3530 3531 3532
/*********************/
/* General Operation */
/*********************/

3533
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3534
{
S
Sujith 已提交
3535 3536
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3537

S
Sujith 已提交
3538 3539 3540 3541
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3542

S
Sujith 已提交
3543
	return bits;
3544
}
3545
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
3546

3547
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3548
{
S
Sujith 已提交
3549
	u32 phybits;
3550

S
Sujith 已提交
3551 3552
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
3553 3554 3555 3556 3557 3558
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3559

S
Sujith 已提交
3560 3561 3562 3563 3564 3565 3566
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3567
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
3568

3569
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3570
{
3571 3572 3573 3574 3575
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
3576
}
3577
EXPORT_SYMBOL(ath9k_hw_phy_disable);
3578

3579
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3580
{
3581
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
3582
		return false;
3583

3584 3585 3586 3587 3588
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
3589
}
3590
EXPORT_SYMBOL(ath9k_hw_disable);
3591

3592
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3593
{
3594
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
3595
	struct ath9k_channel *chan = ah->curchan;
3596
	struct ieee80211_channel *channel = chan->chan;
3597

3598
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
3599

3600
	ah->eep_ops->set_txpower(ah, chan,
3601
				 ath9k_regd_get_ctl(regulatory, chan),
3602 3603 3604
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
3605
				 (u32) regulatory->power_limit));
3606
}
3607
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
3608

3609
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
3610
{
3611
	memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
3612
}
3613
EXPORT_SYMBOL(ath9k_hw_setmac);
3614

3615
void ath9k_hw_setopmode(struct ath_hw *ah)
3616
{
3617
	ath9k_hw_set_operating_mode(ah, ah->opmode);
3618
}
3619
EXPORT_SYMBOL(ath9k_hw_setopmode);
3620

3621
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
3622
{
S
Sujith 已提交
3623 3624
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3625
}
3626
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
3627

3628
void ath9k_hw_write_associd(struct ath_hw *ah)
3629
{
3630 3631 3632 3633 3634
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
3635
}
3636
EXPORT_SYMBOL(ath9k_hw_write_associd);
3637

3638
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
3639
{
S
Sujith 已提交
3640
	u64 tsf;
3641

S
Sujith 已提交
3642 3643
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3644

S
Sujith 已提交
3645 3646
	return tsf;
}
3647
EXPORT_SYMBOL(ath9k_hw_gettsf64);
3648

3649
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
3650 3651
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
3652
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
3653
}
3654
EXPORT_SYMBOL(ath9k_hw_settsf64);
3655

3656
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
3657
{
3658 3659
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
3660 3661
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
3662

S
Sujith 已提交
3663 3664
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
3665
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
3666

S
Sujith 已提交
3667
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
3668 3669
{
	if (setting)
3670
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3671
	else
3672
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3673
}
3674
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
3675

3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690
/*
 *  Extend 15-bit time stamp from rx descriptor to
 *  a full 64-bit TSF using the current h/w TSF.
*/
u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
{
	u64 tsf;

	tsf = ath9k_hw_gettsf64(ah);
	if ((tsf & 0x7fff) < rstamp)
		tsf -= 0x8000;
	return (tsf & ~0x7fff) | rstamp;
}
EXPORT_SYMBOL(ath9k_hw_extend_tsf);

3691
bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
S
Sujith 已提交
3692 3693
{
	if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
3694 3695
		ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
			  "bad slot time %u\n", us);
3696
		ah->slottime = (u32) -1;
S
Sujith 已提交
3697 3698 3699
		return false;
	} else {
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
3700
		ah->slottime = us;
S
Sujith 已提交
3701
		return true;
3702
	}
S
Sujith 已提交
3703
}
3704
EXPORT_SYMBOL(ath9k_hw_setslottime);
S
Sujith 已提交
3705

L
Luis R. Rodriguez 已提交
3706
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
3707
{
L
Luis R. Rodriguez 已提交
3708
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
3709 3710
	u32 macmode;

L
Luis R. Rodriguez 已提交
3711
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
3712 3713 3714
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
3715

S
Sujith 已提交
3716
	REG_WRITE(ah, AR_2040_MODE, macmode);
3717
}
3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

3764
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
3765 3766 3767
{
	return REG_READ(ah, AR_TSF_L32);
}
3768
EXPORT_SYMBOL(ath9k_hw_gettsf32);
3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
3782 3783 3784
		ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
			  "Failed to allocate memory"
			  "for hw timer[%d]\n", timer_index);
3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
3797
EXPORT_SYMBOL(ath_gen_timer_alloc);
3798

3799 3800 3801 3802
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
3803 3804 3805 3806 3807 3808 3809 3810 3811 3812
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

3813 3814 3815
	ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		  "curent tsf %x period %x"
		  "timer_next %x\n", tsf, timer_period, timer_next);
3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
3839
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
3840

3841
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
3861
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3862 3863 3864 3865 3866 3867 3868 3869 3870

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3871
EXPORT_SYMBOL(ath_gen_timer_free);
3872 3873 3874 3875 3876 3877 3878 3879

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3880
	struct ath_common *common = ath9k_hw_common(ah);
3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3895 3896
		ath_print(common, ATH_DBG_HWTIMER,
			  "TSF overflow for Gen timer %d\n", index);
3897 3898 3899 3900 3901 3902 3903
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
3904 3905
		ath_print(common, ATH_DBG_HWTIMER,
			  "Gen timer[%d] trigger\n", index);
3906 3907 3908
		timer->trigger(timer->arg);
	}
}
3909
EXPORT_SYMBOL(ath_gen_timer_isr);
3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922

static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3923 3924
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3942
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3959
static const char *ath9k_hw_rf_name(u16 rf_version)
3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);