amdgpu_vm.c 70.7 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"
35
#include "amdgpu_amdkfd.h"
A
Alex Deucher 已提交
36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

57 58 59 60 61 62 63 64 65
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

66 67 68
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
69
struct amdgpu_pte_update_params {
70 71
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
72 73
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
74 75 76 77
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
78
	/* Function which actually does the update */
79 80
	void (*func)(struct amdgpu_pte_update_params *params,
		     struct amdgpu_bo *bo, uint64_t pe,
81
		     uint64_t addr, unsigned count, uint32_t incr,
82
		     uint64_t flags);
83 84 85 86 87 88
	/* The next two are used during VM update by CPU
	 *  DMA addresses to use for mapping
	 *  Kernel pointer of PD/PT BO that needs to be updated
	 */
	dma_addr_t *pages_addr;
	void *kptr;
89 90
};

91 92 93 94 95 96
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

97 98 99 100 101 102 103 104 105 106
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
 *
 * Returns the number of bits the pfn needs to be right shifted for a level.
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
107 108 109 110 111 112 113
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
114
			adev->vm_manager.block_size;
115 116 117 118 119 120 121 122 123
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
124 125
}

A
Alex Deucher 已提交
126
/**
127
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
128 129 130
 *
 * @adev: amdgpu_device pointer
 *
131
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
132
 */
133 134
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
135
{
136 137
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
138

139
	if (level == adev->vm_manager.root_level)
140
		/* For the root directory */
141
		return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
142
	else if (level != AMDGPU_VM_PTB)
143 144 145
		/* Everything in between */
		return 512;
	else
146
		/* For the page tables on the leaves */
147
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
148 149 150
}

/**
151
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
152 153 154
 *
 * @adev: amdgpu_device pointer
 *
155
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
156
 */
157
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
158
{
159
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
160 161 162
}

/**
163
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
164 165
 *
 * @vm: vm providing the BOs
166
 * @validated: head of validation list
167
 * @entry: entry to add
A
Alex Deucher 已提交
168 169
 *
 * Add the page directory to the list of BOs to
170
 * validate for command submission.
A
Alex Deucher 已提交
171
 */
172 173 174
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
175
{
176
	entry->robj = vm->root.base.bo;
177
	entry->priority = 0;
178
	entry->tv.bo = &entry->robj->tbo;
179
	entry->tv.shared = true;
180
	entry->user_pages = NULL;
181 182
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
183

184
/**
185
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
186
 *
187
 * @adev: amdgpu device pointer
188
 * @vm: vm providing the BOs
189 190 191 192 193
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
194 195 196
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
197
{
198
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
199 200
	int r;

201 202 203 204
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->evicted)) {
		struct amdgpu_vm_bo_base *bo_base;
		struct amdgpu_bo *bo;
205

206 207 208 209
		bo_base = list_first_entry(&vm->evicted,
					   struct amdgpu_vm_bo_base,
					   vm_status);
		spin_unlock(&vm->status_lock);
210

211 212 213 214 215 216
		bo = bo_base->bo;
		BUG_ON(!bo);
		if (bo->parent) {
			r = validate(param, bo);
			if (r)
				return r;
217

218 219 220 221 222 223
			spin_lock(&glob->lru_lock);
			ttm_bo_move_to_lru_tail(&bo->tbo);
			if (bo->shadow)
				ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
			spin_unlock(&glob->lru_lock);
		}
224

225 226
		if (bo->tbo.type == ttm_bo_type_kernel &&
		    vm->use_cpu_for_update) {
227 228 229 230
			r = amdgpu_bo_kmap(bo, NULL);
			if (r)
				return r;
		}
231

232
		spin_lock(&vm->status_lock);
233 234 235 236
		if (bo->tbo.type != ttm_bo_type_kernel)
			list_move(&bo_base->vm_status, &vm->moved);
		else
			list_move(&bo_base->vm_status, &vm->relocated);
237
	}
238
	spin_unlock(&vm->status_lock);
239

240
	return 0;
241 242
}

243
/**
244
 * amdgpu_vm_ready - check VM is ready for updates
245
 *
246
 * @vm: VM to check
A
Alex Deucher 已提交
247
 *
248
 * Check if all VM PDs/PTs are ready for updates
A
Alex Deucher 已提交
249
 */
250
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
251
{
252
	bool ready;
A
Alex Deucher 已提交
253

254 255 256
	spin_lock(&vm->status_lock);
	ready = list_empty(&vm->evicted);
	spin_unlock(&vm->status_lock);
257

258
	return ready;
259 260
}

261 262 263 264 265 266 267 268 269 270
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
 * @bo: BO to clear
 * @level: level this BO is at
 *
 * Root PD needs to be reserved when calling this.
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
271 272
			      struct amdgpu_vm *vm, struct amdgpu_bo *bo,
			      unsigned level, bool pte_support_ats)
273 274 275
{
	struct ttm_operation_ctx ctx = { true, false };
	struct dma_fence *fence = NULL;
276
	unsigned entries, ats_entries;
277 278
	struct amdgpu_ring *ring;
	struct amdgpu_job *job;
279
	uint64_t addr;
280 281
	int r;

282 283 284 285 286 287 288 289 290 291 292 293 294 295
	addr = amdgpu_bo_gpu_offset(bo);
	entries = amdgpu_bo_size(bo) / 8;

	if (pte_support_ats) {
		if (level == adev->vm_manager.root_level) {
			ats_entries = amdgpu_vm_level_shift(adev, level);
			ats_entries += AMDGPU_GPU_PAGE_SHIFT;
			ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
			ats_entries = min(ats_entries, entries);
			entries -= ats_entries;
		} else {
			ats_entries = entries;
			entries = 0;
		}
296
	} else {
297
		ats_entries = 0;
298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313
	}

	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
		goto error;

	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
		goto error;

314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
	if (ats_entries) {
		uint64_t ats_value;

		ats_value = AMDGPU_PTE_DEFAULT_ATC;
		if (level != AMDGPU_VM_PTB)
			ats_value |= AMDGPU_PDE_PTE;

		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      ats_entries, 0, ats_value);
		addr += ats_entries * 8;
	}

	if (entries)
		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      entries, 0, 0);

330 331 332
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
333 334 335 336 337
	r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
			     AMDGPU_FENCE_OWNER_UNDEFINED, false);
	if (r)
		goto error_free;

338 339 340 341 342 343 344
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	amdgpu_bo_fence(bo, fence, true);
	dma_fence_put(fence);
345 346 347 348 349

	if (bo->shadow)
		return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
					  level, pte_support_ats);

350 351 352 353 354 355 356 357 358
	return 0;

error_free:
	amdgpu_job_free(job);

error:
	return r;
}

359
/**
360 361 362 363 364 365 366 367 368 369 370 371 372
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
373
				  unsigned level, bool ats)
374
{
375
	unsigned shift = amdgpu_vm_level_shift(adev, level);
376
	unsigned pt_idx, from, to;
377
	u64 flags;
378
	int r;
379 380 381 382

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
383 384 385
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
386 387 388 389 390
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

391 392 393 394 395
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
396 397

	++level;
398 399
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
400

401
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
402 403 404 405 406 407
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

408 409
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
410
		struct reservation_object *resv = vm->root.base.bo->tbo.resv;
411 412 413
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

414
		if (!entry->base.bo) {
415 416
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
417
					     AMDGPU_GPU_PAGE_SIZE,
418
					     AMDGPU_GEM_DOMAIN_VRAM, flags,
419
					     ttm_bo_type_kernel, resv, &pt);
420 421 422
			if (r)
				return r;

423
			r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
424
			if (r) {
425
				amdgpu_bo_unref(&pt->shadow);
426 427 428 429
				amdgpu_bo_unref(&pt);
				return r;
			}

430 431 432
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
433
					amdgpu_bo_unref(&pt->shadow);
434 435 436 437 438
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

439 440 441
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
442
			pt->parent = amdgpu_bo_ref(parent->base.bo);
443

444 445 446
			entry->base.vm = vm;
			entry->base.bo = pt;
			list_add_tail(&entry->base.bo_list, &pt->va);
447 448 449
			spin_lock(&vm->status_lock);
			list_add(&entry->base.vm_status, &vm->relocated);
			spin_unlock(&vm->status_lock);
450 451
		}

452
		if (level < AMDGPU_VM_PTB) {
453 454 455 456
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
457
						   sub_eaddr, level, ats);
458 459 460 461 462 463 464 465
			if (r)
				return r;
		}
	}

	return 0;
}

466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
	uint64_t eaddr;
481
	bool ats = false;
482 483 484 485 486 487

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
488 489 490

	if (vm->pte_support_ats)
		ats = saddr < AMDGPU_VA_HOLE_START;
491 492 493 494

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

495 496 497 498 499 500
	if (eaddr >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
			eaddr, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

501
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
502
				      adev->vm_manager.root_level, ats);
503 504
}

505 506 507 508 509 510
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
511
{
512
	const struct amdgpu_ip_block *ip_block;
513 514 515
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
516

517
	has_compute_vm_bug = false;
518

519
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
520 521 522 523 524 525 526 527 528
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
529

530 531 532 533 534
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
535
		else
536
			ring->has_compute_vm_bug = false;
537 538 539
	}
}

540 541
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
542
{
543 544
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
545 546
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
547
	bool gds_switch_needed;
548
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
549

550
	if (job->vmid == 0)
551
		return false;
552
	id = &id_mgr->ids[job->vmid];
553 554 555 556 557 558 559
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
560

561
	if (amdgpu_vmid_had_gpu_reset(adev, id))
562
		return true;
A
Alex Xie 已提交
563

564
	return vm_flush_needed || gds_switch_needed;
565 566
}

567 568
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
569
	return (adev->gmc.real_vram_size == adev->gmc.visible_vram_size);
A
Alex Xie 已提交
570 571
}

A
Alex Deucher 已提交
572 573 574 575
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
576
 * @vmid: vmid number to use
577
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
578
 *
579
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
580
 */
M
Monk Liu 已提交
581
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
582
{
583
	struct amdgpu_device *adev = ring->adev;
584
	unsigned vmhub = ring->funcs->vmhub;
585
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
586
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
587
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
588 589 590 591 592 593
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
594
	bool vm_flush_needed = job->vm_needs_flush;
595 596 597 598
	bool pasid_mapping_needed = id->pasid != job->pasid ||
		!id->pasid_mapping ||
		!dma_fence_is_signaled(id->pasid_mapping);
	struct dma_fence *fence = NULL;
599
	unsigned patch_offset = 0;
600
	int r;
601

602
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
603 604
		gds_switch_needed = true;
		vm_flush_needed = true;
605
		pasid_mapping_needed = true;
606
	}
607

608 609 610 611 612
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
	vm_flush_needed &= !!ring->funcs->emit_vm_flush;
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
613
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
614
		return 0;
615

616 617
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
618

M
Monk Liu 已提交
619 620 621
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

622
	if (vm_flush_needed) {
623
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
624
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
625 626 627 628
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
629

630
	if (vm_flush_needed || pasid_mapping_needed) {
631 632 633
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
634
	}
635

636
	if (vm_flush_needed) {
637
		mutex_lock(&id_mgr->lock);
638
		dma_fence_put(id->last_flush);
639 640 641
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
642
		mutex_unlock(&id_mgr->lock);
643
	}
644

645 646 647 648 649 650 651
	if (pasid_mapping_needed) {
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
	}
	dma_fence_put(fence);

652
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
653 654 655 656 657 658
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
659
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
660 661 662 663 664 665 666 667 668 669 670 671
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
672
	}
673
	return 0;
674 675
}

A
Alex Deucher 已提交
676 677 678 679 680 681
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
682
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
683 684 685 686 687 688 689 690 691 692
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

693 694
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
695 696 697 698 699 700 701
			return bo_va;
		}
	}
	return NULL;
}

/**
702
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
703
 *
704
 * @params: see amdgpu_pte_update_params definition
705
 * @bo: PD/PT to update
A
Alex Deucher 已提交
706 707 708 709 710 711 712 713 714
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
715
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
716
				  struct amdgpu_bo *bo,
717 718
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
719
				  uint64_t flags)
A
Alex Deucher 已提交
720
{
721
	pe += amdgpu_bo_gpu_offset(bo);
722
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
723

724
	if (count < 3) {
725 726
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
727 728

	} else {
729
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
730 731 732 733
				      count, incr, flags);
	}
}

734 735 736 737
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
738
 * @bo: PD/PT to update
739 740 741 742 743 744 745 746 747
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
748
				   struct amdgpu_bo *bo,
749 750
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
751
				   uint64_t flags)
752
{
753
	uint64_t src = (params->src + (addr >> 12) * 8);
754

755
	pe += amdgpu_bo_gpu_offset(bo);
756 757 758
	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
759 760
}

A
Alex Deucher 已提交
761
/**
762
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
763
 *
764
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
765 766 767
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
768
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
769
 */
770
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
771 772 773
{
	uint64_t result;

774 775
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
776

777 778
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
779

780
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
781 782 783 784

	return result;
}

785 786 787 788
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
789
 * @bo: PD/PT to update
790 791 792 793 794 795 796 797 798
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
799
				   struct amdgpu_bo *bo,
800 801 802 803 804
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
805
	uint64_t value;
806

807 808
	pe += (unsigned long)amdgpu_bo_kptr(bo);

809 810
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

811
	for (i = 0; i < count; i++) {
812 813 814
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
815 816
		amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
				       i, value, flags);
817 818 819 820
		addr += incr;
	}
}

821 822
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
823 824 825 826 827
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
828
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
829 830 831 832 833 834
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

835
/*
836
 * amdgpu_vm_update_pde - update a single level in the hierarchy
837
 *
838
 * @param: parameters for the update
839
 * @vm: requested vm
840
 * @parent: parent directory
841
 * @entry: entry to update
842
 *
843
 * Makes sure the requested entry in parent is up to date.
844
 */
845 846 847 848
static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
				 struct amdgpu_vm *vm,
				 struct amdgpu_vm_pt *parent,
				 struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
849
{
850
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
851 852
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
853

854 855 856
	/* Don't update huge pages here */
	if (entry->huge)
		return;
A
Alex Deucher 已提交
857

858
	for (level = 0, pbo = bo->parent; pbo; ++level)
859 860
		pbo = pbo->parent;

861
	level += params->adev->vm_manager.root_level;
862
	pt = amdgpu_bo_gpu_offset(entry->base.bo);
863
	flags = AMDGPU_PTE_VALID;
864
	amdgpu_gmc_get_vm_pde(params->adev, level, &pt, &flags);
865 866 867 868
	pde = (entry - parent->entries) * 8;
	if (bo->shadow)
		params->func(params, bo->shadow, pde, pt, 1, 0, flags);
	params->func(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
869 870
}

871 872 873 874 875 876 877
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
878 879 880 881
static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
				       struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent,
				       unsigned level)
882
{
883
	unsigned pt_idx, num_entries;
884 885 886 887 888

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
889 890
	num_entries = amdgpu_vm_num_entries(adev, level);
	for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
891 892
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

893
		if (!entry->base.bo)
894 895
			continue;

896
		spin_lock(&vm->status_lock);
897 898
		if (list_empty(&entry->base.vm_status))
			list_add(&entry->base.vm_status, &vm->relocated);
899
		spin_unlock(&vm->status_lock);
900
		amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
901 902 903
	}
}

904 905 906 907 908 909 910 911 912 913 914 915
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
916 917 918
	struct amdgpu_pte_update_params params;
	struct amdgpu_job *job;
	unsigned ndw = 0;
919
	int r = 0;
920

921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943
	if (list_empty(&vm->relocated))
		return 0;

restart:
	memset(&params, 0, sizeof(params));
	params.adev = adev;

	if (vm->use_cpu_for_update) {
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ndw = 512 * 8;
		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
		if (r)
			return r;

		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}

944 945
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->relocated)) {
946 947
		struct amdgpu_vm_bo_base *bo_base, *parent;
		struct amdgpu_vm_pt *pt, *entry;
948 949 950 951 952
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
953
		list_del_init(&bo_base->vm_status);
954 955 956
		spin_unlock(&vm->status_lock);

		bo = bo_base->bo->parent;
957
		if (!bo) {
958
			spin_lock(&vm->status_lock);
959
			continue;
960
		}
961 962 963 964 965 966 967 968 969 970 971 972

		parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
					  bo_list);
		pt = container_of(parent, struct amdgpu_vm_pt, base);
		entry = container_of(bo_base, struct amdgpu_vm_pt, base);

		amdgpu_vm_update_pde(&params, vm, pt, entry);

		spin_lock(&vm->status_lock);
		if (!vm->use_cpu_for_update &&
		    (ndw - params.ib->length_dw) < 32)
			break;
973 974
	}
	spin_unlock(&vm->status_lock);
975

976 977 978
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
979
		amdgpu_asic_flush_hdp(adev, NULL);
980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
	} else if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
	} else {
		struct amdgpu_bo *root = vm->root.base.bo;
		struct amdgpu_ring *ring;
		struct dma_fence *fence;

		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);

		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM, false);
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				      AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error;

		amdgpu_bo_fence(root, fence, true);
		dma_fence_put(vm->last_update);
		vm->last_update = fence;
1002 1003
	}

1004 1005 1006 1007 1008 1009
	if (!list_empty(&vm->relocated))
		goto restart;

	return 0;

error:
1010 1011
	amdgpu_vm_invalidate_level(adev, vm, &vm->root,
				   adev->vm_manager.root_level);
1012
	amdgpu_job_free(job);
1013
	return r;
1014 1015
}

1016
/**
1017
 * amdgpu_vm_find_entry - find the entry for an address
1018 1019 1020
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1021 1022
 * @entry: resulting entry or NULL
 * @parent: parent entry
1023
 *
1024
 * Find the vm_pt entry and it's parent for the given address.
1025
 */
1026 1027 1028
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1029
{
1030
	unsigned level = p->adev->vm_manager.root_level;
1031

1032 1033 1034
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1035
		unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
1036

1037
		*parent = *entry;
1038 1039
		*entry = &(*entry)->entries[addr >> shift];
		addr &= (1ULL << shift) - 1;
1040 1041
	}

1042
	if (level != AMDGPU_VM_PTB)
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1058 1059 1060 1061 1062
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1063
{
1064
	uint64_t pde;
1065 1066

	/* In the case of a mixed PT the PDE must point to it*/
1067 1068
	if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
	    nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
1069
		/* Set the huge page flag to stop scanning at this PDE */
1070 1071 1072
		flags |= AMDGPU_PDE_PTE;
	}

1073 1074 1075 1076 1077 1078 1079 1080
	if (!(flags & AMDGPU_PDE_PTE)) {
		if (entry->huge) {
			/* Add the entry to the relocated list to update it. */
			entry->huge = false;
			spin_lock(&p->vm->status_lock);
			list_move(&entry->base.vm_status, &p->vm->relocated);
			spin_unlock(&p->vm->status_lock);
		}
1081
		return;
1082
	}
1083

1084
	entry->huge = true;
1085
	amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
1086

1087 1088 1089 1090
	pde = (entry - parent->entries) * 8;
	if (parent->base.bo->shadow)
		p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
	p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
1091 1092
}

A
Alex Deucher 已提交
1093 1094 1095
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1096
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1097 1098 1099
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1100
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1101 1102
 * @flags: mapping flags
 *
1103
 * Update the page tables in the range @start - @end.
1104
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1105
 */
1106
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1107
				  uint64_t start, uint64_t end,
1108
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1109
{
1110 1111
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1112

1113
	uint64_t addr, pe_start;
1114
	struct amdgpu_bo *pt;
1115
	unsigned nptes;
A
Alex Deucher 已提交
1116 1117

	/* walk over the address space and update the page tables */
1118 1119 1120 1121 1122 1123 1124
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1125

A
Alex Deucher 已提交
1126 1127 1128
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1129
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1130

1131 1132
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1133
		/* We don't need to update PTEs for huge pages */
1134
		if (entry->huge)
1135 1136
			continue;

1137
		pt = entry->base.bo;
1138 1139 1140 1141 1142
		pe_start = (addr & mask) * 8;
		if (pt->shadow)
			params->func(params, pt->shadow, pe_start, dst, nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
		params->func(params, pt, pe_start, dst, nptes,
1143
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1144 1145
	}

1146
	return 0;
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1158
 * Returns 0 for success, -EINVAL for failure.
1159
 */
1160
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1161
				uint64_t start, uint64_t end,
1162
				uint64_t dst, uint64_t flags)
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1182 1183
	unsigned max_frag = params->adev->vm_manager.fragment_size;
	int r;
1184 1185

	/* system pages are non continuously */
1186
	if (params->src || !(flags & AMDGPU_PTE_VALID))
1187
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1188

1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
	while (start != end) {
		uint64_t frag_flags, frag_end;
		unsigned frag;

		/* This intentionally wraps around if no bit is set */
		frag = min((unsigned)ffs(start) - 1,
			   (unsigned)fls64(end - start) - 1);
		if (frag >= max_frag) {
			frag_flags = AMDGPU_PTE_FRAG(max_frag);
			frag_end = end & ~((1ULL << max_frag) - 1);
		} else {
			frag_flags = AMDGPU_PTE_FRAG(frag);
			frag_end = start + (1 << frag);
		}

		r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
					  flags | frag_flags);
1206 1207
		if (r)
			return r;
1208

1209 1210
		dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
		start = frag_end;
1211
	}
1212 1213

	return 0;
A
Alex Deucher 已提交
1214 1215 1216 1217 1218 1219
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1220
 * @exclusive: fence we need to sync to
1221
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1222
 * @vm: requested vm
1223 1224 1225
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1226 1227 1228
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1229
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1230 1231 1232
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1233
				       struct dma_fence *exclusive,
1234
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1235
				       struct amdgpu_vm *vm,
1236
				       uint64_t start, uint64_t last,
1237
				       uint64_t flags, uint64_t addr,
1238
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1239
{
1240
	struct amdgpu_ring *ring;
1241
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1242
	unsigned nptes, ncmds, ndw;
1243
	struct amdgpu_job *job;
1244
	struct amdgpu_pte_update_params params;
1245
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1246 1247
	int r;

1248 1249
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1250
	params.vm = vm;
1251

1252 1253 1254 1255
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1256 1257 1258 1259 1260 1261 1262 1263
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1264
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1265 1266 1267 1268 1269 1270 1271 1272 1273
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1274
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1275

1276
	nptes = last - start + 1;
A
Alex Deucher 已提交
1277 1278

	/*
1279
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1280
	 *  entries or 2k dwords (whatever is smaller)
1281 1282
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1283
	 */
1284 1285 1286 1287
	if (vm->root.base.bo->shadow)
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
	else
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
A
Alex Deucher 已提交
1288 1289 1290 1291

	/* padding, etc. */
	ndw = 64;

1292
	if (pages_addr) {
1293
		/* copy commands needed */
1294
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1295

1296
		/* and also PTEs */
A
Alex Deucher 已提交
1297 1298
		ndw += nptes * 2;

1299 1300
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1301 1302
	} else {
		/* set page commands needed */
1303
		ndw += ncmds * 10;
A
Alex Deucher 已提交
1304

1305
		/* extra commands for begin/end fragments */
1306
		ndw += 2 * 10 * adev->vm_manager.fragment_size;
1307 1308

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1309 1310
	}

1311 1312
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1313
		return r;
1314

1315
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1316

1317
	if (pages_addr) {
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1331
		addr = 0;
1332 1333
	}

1334
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1335 1336 1337
	if (r)
		goto error_free;

1338
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1339
			     owner, false);
1340 1341
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1342

1343
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1344 1345 1346
	if (r)
		goto error_free;

1347 1348 1349
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1350

1351 1352
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1353 1354
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1355 1356
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1357

1358
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1359 1360
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1361
	return 0;
C
Chunming Zhou 已提交
1362 1363

error_free:
1364
	amdgpu_job_free(job);
1365
	return r;
A
Alex Deucher 已提交
1366 1367
}

1368 1369 1370 1371
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1372
 * @exclusive: fence we need to sync to
1373
 * @pages_addr: DMA addresses to use for mapping
1374 1375
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1376
 * @flags: HW flags for the mapping
1377
 * @nodes: array of drm_mm_nodes with the MC addresses
1378 1379 1380 1381 1382 1383 1384
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1385
				      struct dma_fence *exclusive,
1386
				      dma_addr_t *pages_addr,
1387 1388
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1389
				      uint64_t flags,
1390
				      struct drm_mm_node *nodes,
1391
				      struct dma_fence **fence)
1392
{
1393
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1394
	uint64_t pfn, start = mapping->start;
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1405 1406 1407
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1408 1409 1410
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1411 1412 1413 1414 1415 1416
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1417 1418
	trace_amdgpu_vm_bo_update(mapping);

1419 1420 1421 1422 1423 1424
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1425
	}
1426

1427
	do {
1428
		dma_addr_t *dma_addr = NULL;
1429 1430
		uint64_t max_entries;
		uint64_t addr, last;
1431

1432 1433 1434 1435 1436 1437 1438 1439
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1440

1441
		if (pages_addr) {
1442 1443
			uint64_t count;

1444
			max_entries = min(max_entries, 16ull * 1024ull);
1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
			for (count = 1; count < max_entries; ++count) {
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
				max_entries = count;
			}

1461 1462
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1463
			addr += pfn << PAGE_SHIFT;
1464 1465
		}

1466
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1467
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1468 1469 1470 1471 1472
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1473 1474 1475 1476 1477
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1478
		start = last + 1;
1479

1480
	} while (unlikely(start != mapping->last + 1));
1481 1482 1483 1484

	return 0;
}

A
Alex Deucher 已提交
1485 1486 1487 1488 1489
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1490
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1491 1492 1493 1494 1495 1496
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1497
			bool clear)
A
Alex Deucher 已提交
1498
{
1499 1500
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1501
	struct amdgpu_bo_va_mapping *mapping;
1502
	dma_addr_t *pages_addr = NULL;
1503
	struct ttm_mem_reg *mem;
1504
	struct drm_mm_node *nodes;
1505
	struct dma_fence *exclusive, **last_update;
1506
	uint64_t flags;
A
Alex Deucher 已提交
1507 1508
	int r;

1509
	if (clear || !bo_va->base.bo) {
1510
		mem = NULL;
1511
		nodes = NULL;
1512 1513
		exclusive = NULL;
	} else {
1514 1515
		struct ttm_dma_tt *ttm;

1516
		mem = &bo_va->base.bo->tbo.mem;
1517 1518
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1519 1520
			ttm = container_of(bo_va->base.bo->tbo.ttm,
					   struct ttm_dma_tt, ttm);
1521
			pages_addr = ttm->dma_address;
1522
		}
1523
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1524 1525
	}

1526
	if (bo)
1527
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1528
	else
1529
		flags = 0x0;
A
Alex Deucher 已提交
1530

1531 1532 1533 1534 1535
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1536 1537
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1538
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1539

1540 1541
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1542
	}
1543 1544

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1545
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1546
					       mapping, flags, nodes,
1547
					       last_update);
A
Alex Deucher 已提交
1548 1549 1550 1551
		if (r)
			return r;
	}

1552 1553 1554
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1555
		amdgpu_asic_flush_hdp(adev, NULL);
1556 1557
	}

A
Alex Deucher 已提交
1558
	spin_lock(&vm->status_lock);
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		unsigned mem_type = bo->tbo.mem.mem_type;

		/* If the BO is not in its preferred location add it back to
		 * the evicted list so that it gets validated again on the
		 * next command submission.
		 */
		if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
			list_add_tail(&bo_va->base.vm_status, &vm->evicted);
		else
			list_del_init(&bo_va->base.vm_status);
	} else {
		list_del_init(&bo_va->base.vm_status);
	}
A
Alex Deucher 已提交
1573 1574
	spin_unlock(&vm->status_lock);

1575 1576 1577 1578 1579 1580
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1581 1582
	}

A
Alex Deucher 已提交
1583 1584 1585
	return 0;
}

1586 1587 1588 1589 1590 1591 1592 1593 1594
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1595
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1596
	adev->gmc.gmc_funcs->set_prt(adev, enable);
1597 1598 1599
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1600
/**
1601
 * amdgpu_vm_prt_get - add a PRT user
1602 1603 1604
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1605
	if (!adev->gmc.gmc_funcs->set_prt)
1606 1607
		return;

1608 1609 1610 1611
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1612 1613 1614 1615 1616
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1617
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1618 1619 1620
		amdgpu_vm_update_prt_state(adev);
}

1621
/**
1622
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1623 1624 1625 1626 1627
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1628
	amdgpu_vm_prt_put(cb->adev);
1629 1630 1631
	kfree(cb);
}

1632 1633 1634 1635 1636 1637
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1638
	struct amdgpu_prt_cb *cb;
1639

1640
	if (!adev->gmc.gmc_funcs->set_prt)
1641 1642 1643
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1644 1645 1646 1647 1648
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1649
		amdgpu_vm_prt_put(adev);
1650 1651 1652 1653 1654 1655 1656 1657
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1673 1674 1675 1676
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1677

1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1688
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1689 1690 1691
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1692

1693 1694 1695 1696 1697 1698 1699 1700 1701
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1702
	}
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1714 1715
}

A
Alex Deucher 已提交
1716 1717 1718 1719 1720
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1721 1722
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1723 1724 1725 1726 1727 1728 1729
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1730 1731
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1732 1733
{
	struct amdgpu_bo_va_mapping *mapping;
1734
	uint64_t init_pte_value = 0;
1735
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1736 1737 1738 1739 1740 1741
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1742

1743
		if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
1744
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
1745

1746
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
1747
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
1748
						init_pte_value, 0, &f);
1749
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1750
		if (r) {
1751
			dma_fence_put(f);
A
Alex Deucher 已提交
1752
			return r;
1753
		}
1754
	}
A
Alex Deucher 已提交
1755

1756 1757 1758 1759 1760
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1761
	}
1762

A
Alex Deucher 已提交
1763 1764 1765 1766 1767
	return 0;

}

/**
1768
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
1769 1770 1771
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1772
 * @sync: sync object to add fences to
A
Alex Deucher 已提交
1773
 *
1774
 * Make sure all BOs which are moved are updated in the PTs.
A
Alex Deucher 已提交
1775 1776
 * Returns 0 for success.
 *
1777
 * PTs have to be reserved!
A
Alex Deucher 已提交
1778
 */
1779
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1780
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
1781
{
1782
	bool clear;
1783
	int r = 0;
A
Alex Deucher 已提交
1784 1785

	spin_lock(&vm->status_lock);
1786
	while (!list_empty(&vm->moved)) {
1787
		struct amdgpu_bo_va *bo_va;
1788
		struct reservation_object *resv;
1789

1790
		bo_va = list_first_entry(&vm->moved,
1791
			struct amdgpu_bo_va, base.vm_status);
A
Alex Deucher 已提交
1792
		spin_unlock(&vm->status_lock);
1793

1794 1795
		resv = bo_va->base.bo->tbo.resv;

1796
		/* Per VM BOs never need to bo cleared in the page tables */
1797 1798 1799
		if (resv == vm->root.base.bo->tbo.resv)
			clear = false;
		/* Try to reserve the BO to avoid clearing its ptes */
1800
		else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
1801 1802 1803 1804
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
1805 1806

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
A
Alex Deucher 已提交
1807 1808 1809
		if (r)
			return r;

1810 1811 1812
		if (!clear && resv != vm->root.base.bo->tbo.resv)
			reservation_object_unlock(resv);

A
Alex Deucher 已提交
1813 1814 1815 1816
		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1817
	return r;
A
Alex Deucher 已提交
1818 1819 1820 1821 1822 1823 1824 1825 1826
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1827
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
1843 1844 1845 1846 1847
	bo_va->base.vm = vm;
	bo_va->base.bo = bo;
	INIT_LIST_HEAD(&bo_va->base.bo_list);
	INIT_LIST_HEAD(&bo_va->base.vm_status);

A
Alex Deucher 已提交
1848
	bo_va->ref_count = 1;
1849 1850
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
1851

1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
	if (!bo)
		return bo_va;

	list_add_tail(&bo_va->base.bo_list, &bo->va);

	if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
		return bo_va;

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return bo_va;

	/*
	 * We checked all the prerequisites, but it looks like this per VM BO
	 * is currently evicted. add the BO to the evicted list to make sure it
	 * is validated on next VM use to avoid fault.
	 * */
	spin_lock(&vm->status_lock);
	list_move_tail(&bo_va->base.vm_status, &vm->evicted);
	spin_unlock(&vm->status_lock);
A
Alex Deucher 已提交
1872 1873 1874 1875

	return bo_va;
}

1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

1893
	mapping->bo_va = bo_va;
1894 1895 1896 1897 1898 1899 1900 1901
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		spin_lock(&vm->status_lock);
1902 1903
		if (list_empty(&bo_va->base.vm_status))
			list_add(&bo_va->base.vm_status, &vm->moved);
1904 1905 1906 1907 1908
		spin_unlock(&vm->status_lock);
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1921
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1922 1923 1924 1925
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1926
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1927
{
1928
	struct amdgpu_bo_va_mapping *mapping, *tmp;
1929 1930
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1931 1932
	uint64_t eaddr;

1933 1934
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1935
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1936 1937
		return -EINVAL;

A
Alex Deucher 已提交
1938
	/* make sure object fit at this offset */
1939
	eaddr = saddr + size - 1;
1940
	if (saddr >= eaddr ||
1941
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
1942 1943 1944 1945 1946
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1947 1948
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
1949 1950
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1951
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
1952
			tmp->start, tmp->last + 1);
1953
		return -EINVAL;
A
Alex Deucher 已提交
1954 1955 1956
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1957 1958
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
1959

1960 1961
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
1962 1963 1964
	mapping->offset = offset;
	mapping->flags = flags;

1965
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
1991
	struct amdgpu_bo *bo = bo_va->base.bo;
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2003
	    (bo && offset + size > amdgpu_bo_size(bo)))
2004 2005 2006 2007 2008 2009 2010
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2011
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2012 2013 2014 2015 2016 2017 2018 2019
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2020 2021
	mapping->start = saddr;
	mapping->last = eaddr;
2022 2023 2024
	mapping->offset = offset;
	mapping->flags = flags;

2025
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2026

A
Alex Deucher 已提交
2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2040
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2041 2042 2043 2044 2045 2046
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2047
	struct amdgpu_vm *vm = bo_va->base.vm;
2048
	bool valid = true;
A
Alex Deucher 已提交
2049

2050
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2051

2052
	list_for_each_entry(mapping, &bo_va->valids, list) {
2053
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2054 2055 2056
			break;
	}

2057 2058 2059 2060
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2061
			if (mapping->start == saddr)
2062 2063 2064
				break;
		}

2065
		if (&mapping->list == &bo_va->invalids)
2066
			return -ENOENT;
A
Alex Deucher 已提交
2067
	}
2068

A
Alex Deucher 已提交
2069
	list_del(&mapping->list);
2070
	amdgpu_vm_it_remove(mapping, &vm->va);
2071
	mapping->bo_va = NULL;
2072
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2073

2074
	if (valid)
A
Alex Deucher 已提交
2075
		list_add(&mapping->list, &vm->freed);
2076
	else
2077 2078
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2079 2080 2081 2082

	return 0;
}

2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2110
	INIT_LIST_HEAD(&before->list);
2111 2112 2113 2114 2115 2116

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2117
	INIT_LIST_HEAD(&after->list);
2118 2119

	/* Now gather all removed mappings */
2120 2121
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2122
		/* Remember mapping split at the start */
2123 2124 2125
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2126 2127 2128 2129 2130 2131
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2132 2133 2134
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2135
			after->offset = tmp->offset;
2136
			after->offset += after->start - tmp->start;
2137 2138 2139 2140 2141 2142
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2143 2144

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2145 2146 2147 2148
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2149
		amdgpu_vm_it_remove(tmp, &vm->va);
2150 2151
		list_del(&tmp->list);

2152 2153 2154 2155
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2156

2157
		tmp->bo_va = NULL;
2158 2159 2160 2161
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2162 2163
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2164
		amdgpu_vm_it_insert(before, &vm->va);
2165 2166 2167 2168 2169 2170 2171
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2172
	if (!list_empty(&after->list)) {
2173
		amdgpu_vm_it_insert(after, &vm->va);
2174 2175 2176 2177 2178 2179 2180 2181 2182
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
 *
 * Find a mapping by it's address.
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

A
Alex Deucher 已提交
2196 2197 2198 2199 2200 2201
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2202
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2203 2204 2205 2206 2207 2208 2209
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2210
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2211

2212
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2213 2214

	spin_lock(&vm->status_lock);
2215
	list_del(&bo_va->base.vm_status);
A
Alex Deucher 已提交
2216 2217
	spin_unlock(&vm->status_lock);

2218
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2219
		list_del(&mapping->list);
2220
		amdgpu_vm_it_remove(mapping, &vm->va);
2221
		mapping->bo_va = NULL;
2222
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2223 2224 2225 2226
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2227
		amdgpu_vm_it_remove(mapping, &vm->va);
2228 2229
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2230
	}
2231

2232
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2243
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2244 2245
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2246
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2247
{
2248 2249 2250
	struct amdgpu_vm_bo_base *bo_base;

	list_for_each_entry(bo_base, &bo->va, bo_list) {
2251 2252
		struct amdgpu_vm *vm = bo_base->vm;

2253
		bo_base->moved = true;
2254 2255
		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
			spin_lock(&bo_base->vm->status_lock);
2256 2257 2258 2259 2260
			if (bo->tbo.type == ttm_bo_type_kernel)
				list_move(&bo_base->vm_status, &vm->evicted);
			else
				list_move_tail(&bo_base->vm_status,
					       &vm->evicted);
2261 2262 2263 2264
			spin_unlock(&bo_base->vm->status_lock);
			continue;
		}

2265 2266 2267 2268 2269
		if (bo->tbo.type == ttm_bo_type_kernel) {
			spin_lock(&bo_base->vm->status_lock);
			if (list_empty(&bo_base->vm_status))
				list_add(&bo_base->vm_status, &vm->relocated);
			spin_unlock(&bo_base->vm->status_lock);
2270
			continue;
2271
		}
2272

2273 2274
		spin_lock(&bo_base->vm->status_lock);
		if (list_empty(&bo_base->vm_status))
2275
			list_add(&bo_base->vm_status, &vm->moved);
2276
		spin_unlock(&bo_base->vm->status_lock);
A
Alex Deucher 已提交
2277 2278 2279
	}
}

2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2293 2294
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2295 2296 2297 2298
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
2299
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
2300 2301
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2302
{
2303 2304 2305
	uint64_t tmp;

	/* adjust vm size first */
2306 2307 2308
	if (amdgpu_vm_size != -1) {
		unsigned max_size = 1 << (max_bits - 30);

2309
		vm_size = amdgpu_vm_size;
2310 2311 2312 2313 2314 2315
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
	}
2316 2317

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2318 2319

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2320 2321
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2322 2323
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2337
	/* block size depends on vm size and hw setup*/
2338
	if (amdgpu_vm_block_size != -1)
2339
		adev->vm_manager.block_size =
2340 2341 2342 2343 2344
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2345
	else
2346
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2347

2348 2349 2350 2351
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2352

2353 2354 2355
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2356
		 adev->vm_manager.fragment_size);
2357 2358
}

A
Alex Deucher 已提交
2359 2360 2361 2362 2363
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2364
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2365
 *
2366
 * Init @vm fields.
A
Alex Deucher 已提交
2367
 */
2368
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2369
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2370 2371
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2372
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2373 2374
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2375
	struct drm_sched_rq *rq;
2376
	unsigned long size;
2377
	uint64_t flags;
2378
	int r, i;
A
Alex Deucher 已提交
2379

2380
	vm->va = RB_ROOT_CACHED;
2381 2382
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
A
Alex Deucher 已提交
2383
	spin_lock_init(&vm->status_lock);
2384
	INIT_LIST_HEAD(&vm->evicted);
2385
	INIT_LIST_HEAD(&vm->relocated);
2386
	INIT_LIST_HEAD(&vm->moved);
A
Alex Deucher 已提交
2387
	INIT_LIST_HEAD(&vm->freed);
2388

2389
	/* create scheduler entity for page table updates */
2390 2391 2392 2393

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2394 2395
	rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
	r = drm_sched_entity_init(&ring->sched, &vm->entity,
2396
				  rq, amdgpu_sched_jobs, NULL);
2397
	if (r)
2398
		return r;
2399

Y
Yong Zhao 已提交
2400 2401 2402
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2403 2404
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2405

2406
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
2407
			vm->pte_support_ats = true;
2408
	} else {
2409 2410
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
2411
	}
2412 2413 2414 2415
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2416
	vm->last_update = NULL;
2417

2418
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
2419 2420 2421
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
2422
		flags |= AMDGPU_GEM_CREATE_SHADOW;
2423

2424
	size = amdgpu_vm_bo_size(adev, adev->vm_manager.root_level);
2425 2426
	r = amdgpu_bo_create(adev, size, align, AMDGPU_GEM_DOMAIN_VRAM, flags,
			     ttm_bo_type_kernel, NULL, &vm->root.base.bo);
A
Alex Deucher 已提交
2427
	if (r)
2428 2429
		goto error_free_sched_entity;

2430 2431 2432 2433
	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		goto error_free_root;

2434
	r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
2435 2436
			       adev->vm_manager.root_level,
			       vm->pte_support_ats);
2437 2438 2439
	if (r)
		goto error_unreserve;

2440 2441
	vm->root.base.vm = vm;
	list_add_tail(&vm->root.base.bo_list, &vm->root.base.bo->va);
2442 2443
	list_add_tail(&vm->root.base.vm_status, &vm->evicted);
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
2444

2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2456 2457
	}

2458
	INIT_KFIFO(vm->faults);
2459
	vm->fault_credit = 16;
A
Alex Deucher 已提交
2460 2461

	return 0;
2462

2463 2464 2465
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

2466
error_free_root:
2467 2468 2469
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2470 2471

error_free_sched_entity:
2472
	drm_sched_entity_fini(&ring->sched, &vm->entity);
2473 2474

	return r;
A
Alex Deucher 已提交
2475 2476
}

2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
 * setting. May leave behind an unused shadow BO for the page
 * directory when switching from SDMA updates to CPU updates.
 *
 * Returns 0 for success, -errno for errors.
 */
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
	if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
		r = -EINVAL;
		goto error;
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
			       adev->vm_manager.root_level,
			       pte_support_ats);
		if (r)
			goto error;
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	vm->pte_support_ats = pte_support_ats;
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");

	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		vm->pasid = 0;
	}

error:
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

2544 2545 2546
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
2547 2548 2549
 * @adev: amdgpu device structure
 * @parent: PD/PT starting level to free
 * @level: level of parent structure
2550 2551 2552
 *
 * Free the page directory or page table level and all sub levels.
 */
2553 2554 2555
static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
2556
{
2557
	unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
2558

2559 2560 2561 2562 2563
	if (parent->base.bo) {
		list_del(&parent->base.bo_list);
		list_del(&parent->base.vm_status);
		amdgpu_bo_unref(&parent->base.bo->shadow);
		amdgpu_bo_unref(&parent->base.bo);
2564 2565
	}

2566 2567 2568 2569
	if (parent->entries)
		for (i = 0; i < num_entries; i++)
			amdgpu_vm_free_levels(adev, &parent->entries[i],
					      level + 1);
2570

2571
	kvfree(parent->entries);
2572 2573
}

A
Alex Deucher 已提交
2574 2575 2576 2577 2578 2579
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2580
 * Tear down @vm.
A
Alex Deucher 已提交
2581 2582 2583 2584 2585
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2586
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2587
	struct amdgpu_bo *root;
2588
	u64 fault;
2589
	int i, r;
A
Alex Deucher 已提交
2590

2591 2592
	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);

2593 2594 2595 2596
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
		amdgpu_ih_clear_fault(adev, fault);

2597 2598 2599 2600 2601 2602 2603 2604
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2605
	drm_sched_entity_fini(vm->entity.sched, &vm->entity);
2606

2607
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2608 2609
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2610 2611
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
A
Alex Deucher 已提交
2612
		list_del(&mapping->list);
2613
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2614 2615 2616
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2617
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2618
			amdgpu_vm_prt_fini(adev, vm);
2619
			prt_fini_needed = false;
2620
		}
2621

A
Alex Deucher 已提交
2622
		list_del(&mapping->list);
2623
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2624 2625
	}

2626 2627 2628 2629 2630
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
2631 2632
		amdgpu_vm_free_levels(adev, &vm->root,
				      adev->vm_manager.root_level);
2633 2634 2635
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
2636
	dma_fence_put(vm->last_update);
2637
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2638
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
2639
}
2640

2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
 * This function is expected to be called in interrupt context. Returns
 * true if there was fault credit, false otherwise
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
2657
	if (!vm) {
2658
		/* VM not found, can't track fault credit */
2659
		spin_unlock(&adev->vm_manager.pasid_lock);
2660
		return true;
2661
	}
2662 2663

	/* No lock needed. only accessed by IRQ handler */
2664
	if (!vm->fault_credit) {
2665
		/* Too many faults in this VM */
2666
		spin_unlock(&adev->vm_manager.pasid_lock);
2667
		return false;
2668
	}
2669 2670

	vm->fault_credit--;
2671
	spin_unlock(&adev->vm_manager.pasid_lock);
2672 2673 2674
	return true;
}

2675 2676 2677 2678 2679 2680 2681 2682 2683
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2684
	unsigned i;
2685

2686
	amdgpu_vmid_mgr_init(adev);
2687

2688 2689
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2690 2691 2692
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2693
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2694
	spin_lock_init(&adev->vm_manager.prt_lock);
2695
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2713 2714
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
2715 2716
}

2717 2718 2719 2720 2721 2722 2723 2724 2725
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2726 2727 2728
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

2729
	amdgpu_vmid_mgr_fini(adev);
2730
}
C
Chunming Zhou 已提交
2731 2732 2733 2734

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2735 2736 2737
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2738 2739 2740

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2741
		/* current, we only have requirement to reserve vmid from gfxhub */
2742
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
2743 2744 2745
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2746
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2747
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2748 2749 2750 2751 2752 2753 2754
		break;
	default:
		return -EINVAL;
	}

	return 0;
}